CA1162614A - Paging receiver with built-in words stored according to key code number - Google Patents

Paging receiver with built-in words stored according to key code number

Info

Publication number
CA1162614A
CA1162614A CA000363807A CA363807A CA1162614A CA 1162614 A CA1162614 A CA 1162614A CA 000363807 A CA000363807 A CA 000363807A CA 363807 A CA363807 A CA 363807A CA 1162614 A CA1162614 A CA 1162614A
Authority
CA
Canada
Prior art keywords
station
code
signal
signals
words
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA000363807A
Other languages
French (fr)
Inventor
Koichi Nagata
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
Nippon Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Electric Co Ltd filed Critical Nippon Electric Co Ltd
Application granted granted Critical
Publication of CA1162614A publication Critical patent/CA1162614A/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G08SIGNALLING
    • G08BSIGNALLING OR CALLING SYSTEMS; ORDER TELEGRAPHS; ALARM SYSTEMS
    • G08B5/00Visible signalling systems, e.g. personal calling systems, remote indication of seats occupied
    • G08B5/22Visible signalling systems, e.g. personal calling systems, remote indication of seats occupied using electric transmission; using electromagnetic transmission
    • G08B5/222Personal calling arrangements or devices, i.e. paging systems
    • G08B5/223Personal calling arrangements or devices, i.e. paging systems using wireless transmission
    • G08B5/224Paging receivers with visible signalling details

Abstract

Abstract A paging receiver which is highly sensitive, has a display function, requires a short calling time and is capable of receiving diverse information is described. The receiver receives and demodulates a carrier wave modulated with a paging signal code and information key codes corresponding, respectively, to different words. The information key codes are decoded when the receiver detects its own paging signal code. The receiver has stored therein various words corresponding respectively, to the information key codes and these words are read out and displayed when the corresponding key codes are detected.

Description

PAC~ING I~EC;E I~ER WITH DISPL,A~

The present invention relates to paging receivers with display function.
In such radio paging receivers of prior art, calling signals usually consist of a paging signal for identification of the called 5 receiver and information signals such as speech messages.
~owever, since such receivers use speech messages and accordingly a round of calling signals takes from 15 to 20 seconds, they have a disadvantage of having to limit the number of subscribers per channel to around l, 500 . Moreover, because any such receiver involves a 10 difference in bandwidth between its circuit for selecting a paving signal, such as a tone signal, and its voice amplifier for speech messages, such messages can hardly, if at all, reach a called person in a weak electric field zone even though the receiver detects, and draws his attention to, a paging signal. ~urthermore, to obtain a 15 great enough audio output to override the noise level in the environment of its use, any such receiver requires a highly power audio amplifier for speech messages, resulting in a shorter battery life.
Meanwhile, some of such receivers have a single-digit numeral display but.they require the user to 20 remember what he is su?posed to do in response to the displayed numeral, and he may sometimes be unable to rernember it and 3~, tht~re:Eore to take the ret~uired action. As the address is indicated in a single digit, moreover, the amount of information is too strictly limited for the receiver to handle so complex information as speech messages.
An object of the present invention therefore is to provide a battery saving, highly sensitive paging receiver with display, taking little occupied calling time and yet capable of receiving diversa information.
According to the present invention, there is provided a paging receiver comprising: first means for receiving and demodulating a carrier wave modulated with at least a paging signal code assigned to the receiver, and a plurality of information key codes corresponding to a plurality of words, respectively;
second means responsive to a detection of said paging signal code for decoding said information key codes; third means for storing in advance a plurality of words individually corresponding to said information key codes, respectively;
fourth means for reading out of said third means those words which correspond to the decoded information key codes; and fifth means for displaying the read-out words in a sentence form.
According to another aspect of the invention, there is provided a radio paging system station comprising means in said station for storing a plurality of different specific information items; means at said station responsive to the receipt of incoming signals having a calling signal and a plurality of information identifying key codes for detecting when said calling signal is assigned to said station; means in the station identified by said calling sig-nal and responsive to the detection of said calling signal for selecting the specific information items which are stored in said station and are identified by said key codes; and means for converting said selected specific information item into a humanly recognizable communication form, said converting means comprising means for giving an individual voice message responsive to each '~;

identified stored inormati.on, and means responsive to said plurality of infor-mation key codes for assembling a plurality of said voice message into a spoken sentence.
Other advantages and features of the present invention will be more apparent from the detailed description hereunder taken in conjunction with the accompanying drawings, wherein FIGURE 1 is a schematic diagram illustrating a base station for use in th.e invention;
FIGURES 2A and 2B are diagrams showing transmission signal composition;
FIGURE 2C is a timing chart of battery saving operation;
FIGURE 3 is a schematic diagram illustrating a receiver for use in the invention;
FIGURE 4 shows a block diagram of the central processor unit;
FIGURE 5 is a flow chart showing a preamble code detecting procedure;
FIGURE 6 is a flow chart showing a data leading edge monitoring proce-dure;
FIGURE 7 is a flow chart showing the single bit correcting procedure;
FIGURE 8 is a flow chart showing a word synchronization code detecting procedure;
FIGURE 9 is a flow chart showing a subscriber (or paging) code detecting procedure;
FIGURE 10 is a flow chart showing an information code detecting procedure;
FIGURE ll shows a parity check matrix;
FIGURE 12 illustrates the composition of a liquid crystal device ~LCD) control/drive unit;
FIGURES 13A and 13B, appearing on the same drawing sheet as FIGURE ll, are timing charts showing data transfers of serial interface;

FIGURES 14, 15 and 16 are flow charts showing an LCD display operating procedureJ and FIGURE 17 illustrates a block diagram of an oscillator circuit.

-3a-~.16~!..4 In the base station illustrated in FIG. 1, when the subscriber calling enters into his push-button telephone set 101 the address number of the paging receiver to be called, a common telephone exchange network 102 transfers this address number in tbe form of MF (multi-frequency) signal to a paging terminal 103, wherein an MF receiver 105 receives the transferred MF signal through a trunk 104, detects the address number and supplies it to a register 1-06. The address number in the register 106 is checked, by way of an input/output port (I/O port) 108 a data bus 114 in a central 10 controller 107, with a subscriber address number data file in a random access memory (RAM) 111. If the number is found registered therein, the I/O port 108 actuates a tone oscillator 115 and sends a valid tone to the push-button telephone set 101.
Upon receipt of this valid tone, the caller enters first an 15 asterisk (*), then, referring to an index, an appropriate key code number which will be explained in greater detail hereunder, and finally another asterisk. Thus, if the key code number is 020301010103, the entry will be *0203010101p3*.
A push-button tone receiver 116 in the paging terminal 103 20 receives the entered signal through the network 102 and the trunk 104, decodes it into a BCD signal and feeds it to a register 117, which, upon detecting the second asterisk, drives a central processing unit ~CPU~ for example, 8080 marked by Intel) 109 by way of the I~O
port 108. The CPU 109 reads out a key code number stored in the .

6~4 register 11~ and further reads out key code number data and message data for the caller's confirmation service, registered in a key code number data file and a word date file in the RAM 111, respectively.
Also, the CPU 109 sends these read-out data to a message converter 118 through the I/O port 108. The message converter 118 converts these read-out data into a voice message and supplies the voice message to the push-button telephone set 101. The confirmation message may be, for instance, "Is your message so-and-so (words corresponding to 020301010103)~ If it is, hang up after pushing : 10 the asterisk button. "
When the caller, after confirming his message, pushes in an asterisk through his push-button telephone set 101, the asterisk is : again entered into a register 117 through the trunk 104 and a push-button tone receiver 116. Upon detecting the third asterisk, the ~: 15 register 117 ceases to receive key code numbers, and gives a signal indicating this cease to the central controller 107 by way of the I/O port 108.
In response to this signal, the central controller 107 first enters a paging receiver address number in the register 106 via the :20 I/Oport 108, encodes it into a BCH (31, 16) code (this BCH code will hereinafter be referred to as the subscriber code) and stores .
the code in a RAM 112. Then, a key code number is entered from ~: the register 117 by way of the I/O port 108, and every four digits,from the most significant digit on, of the key code number are grouped 6;~ 4 into a unit. Thus in the aforementioned case of 020301010103, the first unit will be 0203; the second, 0101; and the third, 0103.
These units are stored in the BCH code (31, 16) form as a signal code of three consecutive words (hereinafter referred to as 5 information code) at an address immediately following the afore-mentioned sub sc rib e r code in the RAM 1 12 . In thi s manne r, input signals from the caller are successively stored in the calling signal a~rea of the E~AM 112, A timer ll9 gives an output timing signal to the I/O port 108 10 at one-minute intervals. Upon detecting this output timing signal, : ~ :
the central controller 107 reads out first a preamble code and - ~ .
synchroniz;ation code in a ROM 110, then successively the subscriber code and information code in the calling signal area of the RAM 112 and, after having read out the codes in the calling signal area of the 15 RAM 112, an end code in the ROM 110, and supplies these codes, serially in~the reading-out order, to a level converter circuit 120 by way of ~an I/O po~rt 113. The level converter circuit 120 converts these signals to ~a level suitable for a data MODEM, and feeds them to a modu1ator IZl, which sends them out onthe line as FSK signals.
20 ; The ~FSK signals are demodulated into baseband signals by a demodulator 122 In the transmitting base station and fed to a transmitter 123, which modulates a carrier wave with these baseband signals and sends them out through an antenna 124.
The signal code format for use in the present invention, as . - , !.4 illustrated in FIG. 2A, consists of a preamble code 201, word synchronization code 202, subscriber or paging codes 203, 205 and 207, information codes 204, 206 and 208, and an end code 209. The preamble code 201 is in a pattern "1010.... " for bit synchronization, S and the word synchronization code 202 has a unique pattern for word synchronization. The subscriber code 203, as shown in FIG. 2B, is a single 31-bit word consisting of a 16-bit address code 210 and 15 check bits 211. In the information code 204, 206 or 208 consisting ~ ~ ~ of three words, the key code numbers are assigned, for each unit, 10 to 212, 214 and 216 in that order, to which check bits 213, 215 and 217 are added respectively. Herein, 218, 219, 220 and 221 are key code numbers of the first unit, expressed in BCD code.
FIG. 2C illustrates the cycle of the battery saving operation of the receiver of FIG. 3 for use in the present invention.
In the receiver illustrated in FIG. 3, a CPU 4 so controls an electromc switching circuit 10 as to supply power to a radio section 2 and a waveform shaping circuit 3 for a fixed duration of x shown in FIG. 2C. In this while, the radio section 2, after amplifying radio ~ ~ signals received through an antenna 1, demodulates them into baseband
2 ~0 ~ signals. The demodulated signals are converted into rectangular signals by the waveform shaping circuit 3 and entered into the CPU 4, .
which receives the input signals in synchronization with a read-in timing pulse in the manner described below, and monitors the emergence of the preamble code 201 (FIG. 2A). If no preamble signal is detected .

:

~l16~6:1l.4 within the prcscribed period of time, the CPU 4 so controls the electronic switching circuit 10 as to cut off power supply to the radio section 2 and the waveform shaping circuit 3 for a fixed duration of y shown in FIG. 2C. This battery saving operation i9 repeated.
Secondly, when the preamble code 201 is detected, the CPU 4 releases its battery saving operation and shifts to detection of the word synchronization code 202 and the subscriber code of its own receiver. Upon detection of a subscriber code identical wlth a code written into a Programable Read-Only-Memory (PROM) 8, the 10~ CPU 4 feeds an alert actuating signal to an oscillator 13, and reads out - of a PROM 9 the words which are stored at an address corresponding :to a key code number designated by the following informatlon code.
Also, the words is expressed in an eight-blt ASCII code.
~Thirdly, the CPU 4 temporarily stores in its internal RAM the - 15 ASCII code read out of the PROM 9, reads it out by operating a switch 15 and transfers it to a display control/drive unit 5, to which a display control signal is also given.
Fourthly, after detecting the preamble code 201, the CPU 4 resumes its battery saving operation upon detection of the end code 209.
.
20 ~ ~ The di splay control/drive unit 5 internally processes the ASCII code .~:
entered (i. e. decodes it with a segment decoder and stores it in a data memory, whose output is connected to an LCD driver) and, in response to the display control signal from the CPU 4, drives each segment of an LCD unit 6 to have its displaying function performed.

J'~
:: :

.

M~anwhile the oscillator 13, in respon.Ce to the alert actuating signal entered, starts low frequency oscillation and amplifies the level of this oscillation to drive a speaker 14, which converts the input signals into sounds. A clock oscillator 7 generates a source clock for the CPU 4 and control/drive unit 5. The output of a battery 12 is boosted in voltage by a DC-DC converter 11 and supplied to the circuits 4, 5, 8, 9 and 13.
In the CPU 4 of FIG. 4 (for instance a IlPD 7502 unit manufactured by NEC), reference numeral 401 represents an instruction decoder, which is a central component to control each block for deciphering codes to be executed and executing the instructions thereby expressed. A Read-Only-Memory (RCM) 402 is a program memory in which are stored groups of instructions to be executed, and reference numeral 403 represents a program counter (PC) for addressing the programs written into the ROM 402. Normally, ~ every time an instruction is executed, the count of the PC 403 is automatically incremented according to the number of bytes of the instruction, and is cleared by a jump instruction or. a subroutine instruction, Reference numeral 405 represents an input port for entering rectangular signals CD from the waveform shaping circuit 3; 406, an output port for supplying the control signal BSC to the electronic switching circuit 10 and the alert actuating signal ALT to the oscillator 13; 407, an output port for supplying an addressing signal for reading .4 out of the ROMs 8 and 9; 408, an input port for entering the addressed contents of the ROMs 8 and 9; 409, an output port for supplying a chip select signal CSl to set the ROM 8 in action and another chip select signal CS2 to set the ROM 9 in action; 410, an arithmetic 5 and logic unit (ALU) for storing the results of operation and exchanging : data with memory I/O ports and registers; 411, a counter circuit;
: ~ ~ 412, a t~mer/counter which is a comparator/equality unit; 413, a timer control circuit for setting the timer cycle; 414, a serial interface for ~ supplying an output signal SO to transfer serial data to the display 10 control/drive unit 5 and a synchroniz~ng signal SCK to enable the L~D control/drive unit 5 to read serial data in; 415, an internal data bus by way of which data are transmitted and received between :~ blocks, and 416 and 417, S-R type flipnOps.
This CPU 4 functions in the following manner. The instruction 15 decoder 401 p'erforms various processes by reading in data stored in the program memory 402 as addressed by the program counter 403 and decoding the data so read. For instance, it reads in signals CD by way~of the 1/O;port 405, and alter;s the data contents of the data rnemory 404 :or the ~timer controller 413 by way of the data bus 415. The : 20 output signal (source clock signal) CLK of the oscillator 7 is connected to the clock input of the counter 41 1, which counts up in accordance ~, :
with the input clock and whose output is led to the timer/counter 412.

:The timer/counter 412 compares the output of the counter 411 and ~ :: data set in the timer control 413 and, when it founds them identical, .' ' .

.

sends a detection signal Sl to a flipflop 416 to set it, whose output signal S2 is connected to the internal data bus and can be detected by executing a specific instruction. Similarly, the ~lipflop 417 detects the leading edge of the rectangular signals or pulses CD from the 5 circuit 3, thereby providing a signals S3. Upon detection of the signals S2 and S3, reset signals Rl and R2 are supplied from the instruction decoder 401, and the flipflops 416 and 417 are thereby reset.
Next, the battery saving operation and receiving operation will ,:
~ 10 be described in detail with reference to the flow charts of FIGS. 5 to . ~ : 10.
First, at step 30, the CPU 4 starts its operation to receive radio signals by supplying power to the radio section 2 and waveform shaping :' : ' :
; circuit 3 by way of the electronic switching circuit 10 in response to ~: :
: 15 the control signal BSC. Next, at step 31, a register 4dl of the Q
data memory 404, in which rectangular signals CD from the waveform shaping circuit 3 are stored (The CPU 4 reads in rectangular signals CD bit by bit and stores the data read in on a bit-b~-bit basis.
TherefQre in this data memory region are stored required bits of the 20; ~ ~latest rectangular signais CD. ), is cleared. Then, at step 32, data cor~responding to a time x, reguired for detecting the preamble, are set in a counter 4d2 of the data memory 404 to monitor the time x.
Monitoring of this time x, as step 38 shows, is accomplished by subtracting 1 from the data in said x counter in the data memory 404 . .: : .
~: :

.
, , - :
. . .

at fi~ed inter~rals and checkin~ whether or not the data have become zero or smaller. At step 33, to synchronize a read-in timing pulse with the rectangular signals CD, reference data are set in the timer controller 413. These data can be obtained in a unitary manner to 5 make the cycle of each bit of the signal code strings to be received coin-cide- with that of the read-in timing pulse.
Step 34, which is pretreatment for monitoring the leading edges of rectangular signals CD at the following step 35, resets the flipflop 417 which is set by the leading of a rectangular signal CD and clears a 10 register 4d3 in the memory 404 which is used for monitoring the leading edges of rectangular signals CD.
At step 35, as will be described in greater detail hereunder, the leading edge of a rectangular signal CD is detected by way of the flipflop 417, and the output datum of the counter 411 at that time (the 15 length of time required for a rectangular signal CD to rise, as measured from a read-in timing pulse) is stored in a part of the data meInory 404 to register information needed for correcting the timer cycle at step 37. Completion of the timer operation set at step 33 is monitored through the output S2 of the flipflop 416; upon completion of the timer 20 operation, a rectangular signal CD is read in through the I/O port 405, and the datum is stored, shifted by one bit, by way of the internal data bus 415, in a storage area 4dl of the memory 404 initially cleared at step 3 1.
At step 36, it is determined whether or not the content of the t~
- 13 ~

memory area 4dl coincides with the preamble code 201 (the reference preamble code is registered in the program memory 402 in advance).
If coincidence is confirmed, the process moves on to step 14 and enters the reception flow frosm the word synchronization code 202 on.
5 Conversely, if no coincidence is observed, the process goes on to step 37 to continue detection of the preamble code 201. At step 37, to correct any advance or delay of the read-in timing pulse in accordance with the information collected at step 35, cycle adjustment for one bit is achieved by setting in the timer controller 413 the data set at step 10 33 and appropriately corrected. Further details will be given hereunder.
At step 38, 1 is subtracted from the x couner for determining the preamble code detection time set at step 32. Then at step 39, whether or not the x counter has finished counting is checked; if it has, the process moves on to step 42 to immediately cut off power 15 supply to the radio section 2 and waveform shaping clrcuit 3 by means of a control signal BSC, and at step 43 the system stands by (in a battery saving operation) for a duration of y. After the time y has elapsed, the process returns to step 30 to repeat the aforementioned prearnble code detecting operation. On the other hand, at step 39, 20 if the x counter has not finished counting yet, the process goes on to step 40, at which the output S2 of the flip-flop 40 is monitored.
If the output S2 is "H (high 1evel)", the process goes on to step 41, at which the signal CD is read in the register 4dl through the I/O
port 465 and the process goes on to step 33.

Ne.~t, tlle pr~lceci-lre required for bit synchroni~ation, or step 35, and the" tilner controller 413 correction" of step 37, both referred to in FIG. 5, will be described in further detail with reference to the flo~ c~arts of FIGS. 6 and 7, FIG. 6 is a flow chart for explaining the procedure for !'monitoring of data leading edges". At step 351 is monitored the leading edge of a rectangular signal CD. The leading edge of a rectangular signal CD sets the flipflop 417, and S3 gives an "H"
output, which is monitored at step 351. If the S3 output is not "H", 10 the p roce s s move s on to step 352, and judgment i s made a s to whethe r or not the Sz output is high, i. e. whether or not the single-bit timer has completed operation. If the S2 output is not high, the process jumps back to step 351, and the foregoing procedure is repeated until the single-bit timer completes operation.
Meanwhile, if the S2 output is judged to be "H" at step 352, the process goes on to step 358, at which, as at Step 41, a rectangular signal CD is read in and stored in a rectangular signal storing register 4dl to complete the procedure.
If the S3 output is judged to be "H" at step 351, the process 20 moves ahead to step 353, at which data "1100" are set in a flag storing register 4d4. Then at step 354, the output of the counter 411 at this time is stored in a register 4d5 by way of the internal data bus 415.
Ne~;t at step 355, it is again checked whether or not the S3 output is "H". If the S3 output is found "H", the process goes on the step 356, at wh;ch thc data se~ in the Ilag storing register 4d4 at step 353 are turned "1000 to malce it known that two or more data leading edges have taken place in a bit, followed by a junlp to step 357. If the S3 output is not found "H", the process l~oves on to step 357 to judge 5 whether or not the single-bit timer has completed its operation and, if it has not, returns to step 355 or, if it has, jumps to steE, 3;8.
This operation charted in FIG. 6 enables the leading edge timing of input rectangular signals to be known from the data contents of the register 4d5 and the number of leading edges of input rectangular 10 signals in a single-bit cycle to be known in the range of 0, 1 or more than 1.
FlG.- 7 is a flow chart of the procedure for "correcting the single-bit timer" to adjust the phase of the read-in timing pulse on the basis of information obtained by the procedure for "monitoring 15 of data leading edges" charted in FIG. 6. At step 371, it is judged whether or not the data contents of the flag register 4d4 are "1100", i. e. whether or not only one rectangular signal leading edge has taken place in said procedure for l'monitoring of data leading edges".
If the answer is "No, the timer controller 413 is not corrected and 20 the procedure is completed here. In other words, the phase of the read-in timing pulse is kept as it is. If, conversely, the answer is "Yes", the process moves on to steps 372 and 373 to judge, with reference to the rectangular signal leading edge timing data in the register 4d5, whether the read-in timing pulse is in or out of phase and, if out, ~hether for~vard or back~T/ard. If it is found forward, the phase of the read-in timing pulse is delayed by 1/8 bit at step 373 by setting data corresponding to 9/8 bits in the timer control circuit 413. If, on the contrary, it is found backward, the phase of the 5 read-in timing pulse is advanced by 1/8 bit at step 374 by setting data corresponding to 7/8 bit in the timer control circuit 413. If the pulse is found in phase, the timer control circuit 413 is not corrected and therefore the phase of the read-in timin8 pulse is kept as it is. The range in which the read-in timing pulse is judged to be 10 synchronized is where the rectangular signal leading edge timing data in the register 4d5 correspond to anywhere between 3/8 bit and 5/8 bit ( the me dian b eing 4 / 8 bit) .
FIG. 8 is a flow chart for explaining the procedure for detection of the word synchronization code 202. This procedure is roughly 15 similar to detection of the preamble code 201, charted in FIG. 5, and differs from it in that data corresponding to a word synchronization code 202 detecting time o( are set at step 46 and that the word synchronization code 202 is detected at steps 50 and 56. All other steps from 47 to 55 respectively correspond to steps 33 to 41 of FIG. 5. Detection of word synchronization by the two steps, 50 and 56, is to check rectangular signals CD, bit by bit, whether or not any one of them is the word synchronization code 202. Thereby is achieved the detection of the word synchronization code 202, which has a unique pattern differing from the I/O pattern of the preamble ~.16~

code 201. (The reference ~ord synchronization code 202 is registered in the program memory 402 in advance. ) Upon detection of the word synchronization code 202, the battery saver control signal BSC is set to "Battery Saver OFF" and latched at step 57. Ne~t at step 58, 5 the process jumps to detection of the subscriber code 203.
FIG. 9 is a flow chart for e~Yplaining the procedure for detection of the subscriber code 203. At step 60, the chip selector control signal CSl of the ROM 8 is made high (usually in a waiting state, both CSl and CS2 are made low and no contents of the ROM are read 10 out), and the subscriber code written at a predetermined address in the ROM 8 is read out and set in a register 4d6. Next at step 61, as at step 31, the storing register 4dl is cleared, and at step 62 data for a time ~ corresponding to 31 bits of the subscriber code 203 are set in the register 4d2. At step 63, to synchronize rectangular 15 signals CD following the read-in timing pulse of the timer controller 413 corrected at step 51 immediately preceding the detection of the word synchroni7ation code 202, data are set in the timer controller 413. At step 64 is confirmed a single-bit time out, and at step 65 the rectangular signal CD at this time is read in and stored in the 20 register 4dl. Then at step 66, one bit is subtracted from the counter 4d2 set at step 62. At step 67 is confirmed a 31-bit time out, and at step 68 it is determined whether or not the 31-bit rectangular signals stored in the register 4dl coincide with the subscriber code set in the register 4d6. If the difference is two bits or greater. the subscriber code is judged not to have been received yet, and the process moves ahead to step 69, at which is monitored the end code 209 registered in advance in the pro~3ram memory 402. If the recei~-ed signal is not the end code 20~, the process returns to step 60 and newly goes on to waiting for the next rectan~ular signal CD, or if it is the end code 209, the proce~s jurnps to step 42 to return to the battery saving state. If the difference is one bit, like in the case of complete coincidence, the received signal is judged to be the subscriber code, and the process moves ahead to step 71, at 10 which the alert actuating signal ALT is issued to the oscillator circuit 13, and further to step 72 for progress to detection of the information code .
FIG. 10 is a flow chart for explaining the procedure for detection of the information code. At step 73, data for a time a^ 1 15 corresponding to three words or (31 x 3 =) 93 bits of the information code are set in a counter 4d2. At step 74, like at step 31, the rectangular signal storing register 4dl is cleared. At step 75 are stored in another counter 4d6 data for a time ~ 2 corresponding to 31 bits equivalent to one word. Procedures taken at steps 76 through 20 79 are the same as those at steps 63 through 66 described above.
At step 80, one bit i, subtracted from a counter 4d2. Then at step 81 is checked a 31-bit time out; if the time out is confirmed, a 93-bit time out is cnecked at step 82, and if this time out is not confirmed, the process moves ahead to step 83. At step 83 is checked whetller or not the 31-bit rectangular signal in the register 4dl is the end code 209, and if it is found the end code 209, the process jumps to step 42 or, if it is not the end code 209, moves ~n to step 84 to check whether or not it is a BCH (31, 16) code. If it is a BCH (31, 5 16) code, the information bit is stored in a register 4d7, followed by a jump to step 74. If it is not, a jump to step 60 takes place, resulting in a state of waiting for the subscriber code. Meanwhile, if the ~ 1 timer takes a time out at step 82, the same procedures are followed at steps 88 and 89 as at steps 83 and 84, respectively. If, at step 10 89, the third word also is found a BCH (31, 16) code, its information bit is stored following those of the first and second words already stored at step 85, and the process goes ahead to step 91.
Here at steps 84 and 89 are accomplished signle-error corrections, details on which will be given below. The parity check matrix given 15 in FIG. 11 is stored in the program memory 404. Supposing the input data I = ala2a3 .... a31, a representing eachbit of the data is either 1 or 0. These data and said parity check matrix are subjected to matricial operation, or the.logical product of each an and the corresponding Cn is calculated, and modulo 2-added for each element:

20 S = alCl ~) a2C2Q .... a31 The resultant matrix S is made the syncrome matrix. If this syndrome matrix S is 0, there is no error in error in its data. If S is not 0, it is checked with the parity check matrix C, and if Cn = S, the ~fi~

corresponding datum an is wrong. 1~ an is given as 1, it is corrected tc 0, and vice versa. The absence of Cn corresponding to S indicates the presence of an incorrectible error in the data. Error correction is achieved in this procedure. The foregoing procedures are Iogical 5 operations and therefore programmable. The principle of error correction in this manner is disclosed in Shu-lin, "An Introduction to Error Correcting Codes", 1970, Prentice-Hall Inc., among others.
If, as a result of such error correction, the first bit is found erroneous, its content is rewritten and stored in a data memory 4d7.
10 Hithexto has been described how signal code strings are received.
Next will be explained the relationship between key code numbers and words. The key code numbers altogether consist of 12 digits, every two of which make up a word column. Thus the whole word group comprises six word columns. The relationship of correspondence 15 between the key code number constituting each word column and words is determined in advance. Since each word column number herein consists of two digits, 100 words are a~signed to each word column.
For instance, key code numbers and words are determined as tabulated below for word column I represented by the first two digits, word 20 column II represented by the second two digits, word column III, word column IV and so forth.

l~ey W ord Word Word Word Word Word c od e c olumn c olumn c olumn c olumn c olumn c olumn nulnb e r I II III IV V VI

00 Telephone in home on AM

01 Go to office at PM 2 02 Come on factory until right 3 03 C ontact back here 4 04 Stay . . . . now 5 ~ait .

.

When words corresponding to any of these key code numbers are 15 written into the ROM 9, addresses in the ROM 9 are made to correspond to the foregoing table. Words corresponding to the addresses are written in, each character in an 8-bit ASCII code, with the final characters of word columns I through V being followed by NUL as end symbol and that of word column VI by an asterisk as 20 end s ymbol .
In display control/drive unit 5 (for example, ~PD7225G unit marked by NEC), reference numeral 511 represents a serial interface, comprising an eight-bit serial register and a three-bit SCK counter.
The serial counter takes in one bit of signals so at the leading edge of -- ,.2 each clock SCK Ied from the serial inference 414 (See FIG. 4), and at the same ti~ne the SCK counter counts up by +l at a time. When the counter has counted up eight, entry of any more signal ~O is prohibited, and the contents of the serial register are supplied to 5 a command/data register 512, which latches data transferred from the serial register. After the data are latched, the command/data register 512, following command/data designation given by a signal C(~NT fed from the port 406 (See FIG. 4), supplies the latched data to a command decoder 51 3 if command is designated, or to a segment 10 decoder 514 if data is designated. The signal CONT designates command at "High" and data at "Low". The command decoder 513 - takes in and decodes data entered from the command/data register 512, and controls the display control/drive unit 5. The segment decoder 514 is a decoder for 14-segment type LCD, whose input 15 data and display pattern colnprise the eight-bit ASCII code. Reference numeral 515 represents a data memory for storing display data.
The ~PD7225G unit at this stage has a capacity of 32 x 4 bits, requires a 4 x 4-bit address per character, and accordingly has a capacity of eight characters. Reference numeral 516 represents a display 20 data latch, which stores driving data for an LED driver 517, composed of 32 x 4 bits having addresses in a relationship of one-to-one correspondence with the data memory 515. At the leading edge of signal CS3 fed from the port 406 (See FIG. 4), the ~vhole contents of the data memory 515 are transferred to the display data latch 516 - ~3 -to renew the indication of the LCD 6. Display data written into the displa)r data latch 516 are successively selected under the control of a timing control and OSC circuit 518 and supplied as output after being converted into segment drive signals.
The LED driver 517, consisting of a segment driver and a common driver, generates segment drive signals and common drive signals in response to control signals from the timing control and OSC circuit 518. The common drive signals, designated for time division, successively drives the common electrodes of the LCD.
10 In this embodiment, four-way time division is used. The timing control and OSC circuit 51~ generates and supplies to the driver 517 and LCD driving voltage. The OSC circuit also generates the system clock. SEG represents 32 drive output signals; and COM, four common drive output signals.
Hereunder will be described in detail how serial data SO are shifted from the CPU 4 (FIG. 4) to the display control/drive unit 5 with reference to time charts of FIGS. 13A and 13B.
The serial data SO, synchronized with the serial clock SCK, are entered in eight-bit units (or one byte) at the leading points of 20 the most significant bit (MSB). As turning CS3 low results in a low level also for BUSY, when the BUSY signal comes up high after the completion of internal processing (clearing the SCK counter and data pointer), the transfer of the first bit (MSB) is begun in synchronization with SCK. In response to the leading edge of SCK~

2-~ -the serial data are transferred bit by bit to the serial register in the serial interference 511, and entry of eight serial clocks results in a transfer of all the eight-bit data to the serial register. At the leading edge of the eighth serial clock, BUSY turns low to take in the condition of CONT, and the command/data designation is achieved for the eight-bit data. After that, the contents of the serial register are taken into the command/data register 512.
When two or more bytes of the serial data are to be consecutively entered, CS3 is kept low unt1l the entry of all the bytes is completed 10 as shown in FIG. 13B. Upon completion of the entry of each byte BUSY turns low, and when a serial datum is taken from the serial register into the command/data register 512 BUSY turns high, so that entry of the next serial datum is made possible.
By raising CS3 after the entry of all the serial data is completed, 15 the contents of the data memory 515 are transferred to the display data latch 516.
The display action will be described in detail hereunder with reference to the flow chart of FIG. 14. At step 301, whether or not display is started is judged according to the state of the display start 20 switch 15 (See FIG. 3), and if the switch 15 is turned ON, the process moves ahead to step 302. At step 302, eight bits following the MSB are read out of the register 4d7 in the data memory 404, CS2 is turned ON. A word (sequence of characters) corresponding to the address of the key code number of word column I in the ~OM 9 (FIG. 3) and expressed in an ASCII code is read out and stored in a register 4d8. At step 303, data (for the first eight characters) stored in the register 4d8 are fed to the display control/
drive unit 5, and they are displayed at step 304. At step 305, information on the turning-ON of the switch 15 to start scroll display is monitored, and if it is ON, the process goes ahead to step 306, where a time of 0. 3 second is set in a timer 4d9, followed by monitoring of a time out at step 307. Upon time out taken in 0 . 3 second, the process moves on to step 308, at which the display control/drive unit 5 is reset, the display is turned off, and data in the register 4d8 for the first eight charac$ers are again fed to the display control/drive unit 5 to be displayed, ~vith the first character of the previously displayed being cleared and each of the following characters being shifted in address by one character equivalent toward the top position. Upon detection of NUL end symbol of word column I at step 310, the process goes ahead to steps 313 and 314, and after displaymg for 0.3 second as at steps 306 and 307, further ahead to step 316 for a.jump to the key code display flow for for word group 2. If no NUl symbol is detected, the process returns to step 308 after displaying for 0.3 second at steps 311 and 312.
FIG. 15 is a flow chart for explaining the displaying of word groups 2 through 6. At step 316, the immediately following eight bits in the register 4d7 are read out, and a word (a sequence of characters) corresponding to the key code number of the following word group is read out of the ROM 9 and stored at the addeess following the previous sequence of words in the register 4d8. At step 317, the first character in the register 4d8 is cleared, and 5 the following characters are shifted in address by one character equivalent each toward the top position. Then the first eight characters are stored in the LED control/drive unit 5 and displayed at step 318. At 319 is monitored an asterisk, that is, the end symbol of word column VI. IF no asterisk is detected, the prccess moves 10 ahead to step 320 to monitor end symbol NUL of the next word column.
If NUL is detected, the process returns to step 316 after displaying for 0.3 second at step 321. If NUL is not detected, the process goes ahead to step 3ZZ and, after displaying for 0.3 second, further ahead to step 323, at which the first character in the register 4d8 is 15 cleared and the following characters are shifted in address by one character equivalent each toward the top position. Then the first eight characters are stored in the LED control/drive unit 5, and displayed at step 325. At 325 is monitored an asterisk, and if no asterisk is detected, the process moves on to step 326 to monitor 20 NUL. If NUL is detected, the process returns to step 316 after displaying for 0.3 second at step 327. If NUL is not detected, the process returns to step 317 after displaying for 0.3 second at step 328. At these steps 321, 3Z2, 327 and 328, similar procedures to those at step 306 and 307 are taken.

FIG. 16 is a detailed flow chart of steps 319 and 325. At step 329, an asterisk is monitored, and if no asterisk i9 detected, the process ends this procedure. If an asterisk is detected, eight characters are displayed for 0.3 second at step 330 (in similar procedures to those at steps 306 and 307), and all the data in the register 4d8 are cleared, followed by a jump to step 301.
FIG. 17 is a block diagram of the oscillator circuit 13.
In response to an alert actuation signal ALT, a one-shot multi-vibrator 131 is actuated to operate for a certain period of time, 10 and its output signal actuates an oscillator 132, whose output is amplified by an amplifier 133 to drive the speaker 14.
In the above described process, upon detection by this receiver of a key code number "020301010103" sent by said caller, an alert tone is issued for a certain period time from the speaker 14 and, 20 because the following relations of correspondence hold, 02 ~ Word column I, number 02 ~ COME
03 ~ " II, " 03 ~- BACK
01 ~ " II~, " 01 ~ OFFIC E
01 ~ " IV, " 01 ~ AT
25 01 ~ " V, " 01 ~ PM
03 ~ " VI, " 03 ~ 4 "COME" is indicated on the LCD display when the display switch 15 of the receiver is pushed once, another push of the display switch resulting in scroll display of "COME BACK OFFICE AT PM 4*".

..4 Inciderltally, the ROMs 8 and 9 can be integrat~d into a single ROM if the subscriber code storing section, key code number corresponding word (character sequence) storing section and addresses are separated from each other.
Although a word is used in the foregoing description to correspond to a key code number, a setence can correspond to a key code number by using a blank character symbol (ASCII) for word connection.
As hitherto stated, the present invention makes possible ~, .
; combinahon of not just characters but also words, transmission oi~sufflcient information for routine communication, repeated confirmation of information and moreover more efficient utilization ~ ~ of chanr~els than voice transmission.

':~; :
: :

-:
. . :

.. : ~ . ~ : :

: .

,.~,::

.

Claims (10)

THE EMBODIMENTS OF THE INVENTION IN WHICH AN EXCLUSIVE
PROPERTY OR PRIVILEGE IS CLAIMED ARE DEFINED AS FOLLOWS:
1. A paging receiver comprising: first means for receiving and demodulating a carrier wave modulated with at least a paging signal code assigned to the receiver, and a plurality of information key codes corresponding to a plurality of words, respectively; second means responsive to a detection of said paging signal code for decoding said information key codes; third means for storing in advance a plurality of words individually corresponding to said information key codes, respectively; fourth means for reading out of said third means those words which correspond to the decoded information key codes; and fifth means for displaying the readout words in a sentence form.
2. A paging receiver as claimed in claim 1, comprising sixth means for providing an alert tone when said paging signal code is detected.
3. A paging receiver as claimed in claim 1 or 2, comprising means responsive to a control signal for scrolling said read-out words.
4. A radio paging system station comprising means in said station for storing a plurality of different specific information items; means at said station responsive to the receipt of incoming signals having a calling signal and a plurality of information identifying key codes for detecting when said calling signal is assigned to said station; means in the station identified by said calling signal and responsive to the detection of said calling signal for selecting the specific information items which are stored in said station and are identified by said key codes; and means for converting said selected specific information item into a humanly recognizable communication form, said converting means comprising means for giving an individual voice message respon-sive to each identified stored information, and means responsive to said plurality of information key codes for assembling a plurality of said voice message into a spoken sentence.
5. A radio paging system station as claimed in claim 4 and an alphanumerical display means associated with said station, said stored specific information items including signals required to read out alphanumerical signals in the form of words which may be displayed by said display means and may be read by a human who is viewing said display means, and means responsive to said incoming signals for scrolling a plurality of said words onto said display means in order to convey a sentence of words selected from among said stored signals.
6. A radio paging system station as claimed in claim 4 or 5, comprising responsive to said incoming signals for synchronizing said incoming signals.
7. A radio paging system station as claimed in claim 4, comprising respon-sive to said incoming signals for controlling the application of power to said station, said power application being either a battery saving mode of low power consumption during stand-by periods or a full power mode for powering said station to an operational level during a signal reception and a response thereto.
8. A radio paging system station as claimed in claim 7 wherein said in-coming signals include an alert signal for switching said power application from said stand-by battery saving mode to said full power operational level.
9. A radio paging system station as claimed in claim 8 and timer means for returning said power application from said full power operational level to said battery saving stand-by mode if said station does not detect its address in the incoming code.
10. A radio paging system station as claimed in claim 4 or 5, comprising read only memory means for storing the specific information items as signals required to generate a read out in human communication terms, means for selectively addressing said read only memory at any storage location to read out a selected information item, and means responsive to said addresses for generating said human communication terms responsive to signals read out of said read only memory means.
CA000363807A 1979-11-01 1980-10-31 Paging receiver with built-in words stored according to key code number Expired CA1162614A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP14044279A JPS5665537A (en) 1979-11-01 1979-11-01 Individual selection callout receiver with display
JP140442/1979 1979-11-01

Publications (1)

Publication Number Publication Date
CA1162614A true CA1162614A (en) 1984-02-21

Family

ID=15268731

Family Applications (1)

Application Number Title Priority Date Filing Date
CA000363807A Expired CA1162614A (en) 1979-11-01 1980-10-31 Paging receiver with built-in words stored according to key code number

Country Status (5)

Country Link
US (1) US4382256A (en)
JP (1) JPS5665537A (en)
AU (1) AU536490B2 (en)
CA (1) CA1162614A (en)
GB (1) GB2062320B (en)

Families Citing this family (62)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57207444A (en) * 1981-06-15 1982-12-20 Mizuno Corp Transceiver for instructing information transmission
US4965825A (en) 1981-11-03 1990-10-23 The Personalized Mass Media Corporation Signal processing apparatus and methods
USRE47642E1 (en) 1981-11-03 2019-10-08 Personalized Media Communications LLC Signal processing apparatus and methods
US7831204B1 (en) 1981-11-03 2010-11-09 Personalized Media Communications, Llc Signal processing apparatus and methods
JPS5884549A (en) * 1981-11-16 1983-05-20 Nec Corp Receiver for radio selective calling
JPS58120329A (en) * 1982-01-12 1983-07-18 Japan Radio Co Ltd Communicating method of pocket bell with message function
JPS58129843A (en) * 1982-01-27 1983-08-03 Nec Corp Local call collator
JPS58168341A (en) * 1982-03-29 1983-10-04 Nec Corp Radio selective call receiver with display function
DE3205553A1 (en) * 1982-02-17 1983-08-25 Robert Bosch Gmbh, 7000 Stuttgart "PERSONAL RECEIVER"
JPS58178642A (en) * 1982-04-13 1983-10-19 Nec Corp Individual selection and calling receiver with display
JPS58182332A (en) * 1982-04-19 1983-10-25 Nec Corp Battery saving device of selecting call receiver
GB2124419B (en) * 1982-05-31 1985-09-18 Nec Corp Radio paging apparatus
GB2124002B (en) * 1982-06-30 1986-04-16 Secom Co Ltd A portable emergency-indicating apparatus
JPS5955643A (en) * 1982-09-24 1984-03-30 Nec Corp Inter-call receiver provided with receiving function of message
JPS5955644A (en) * 1982-09-24 1984-03-30 Nec Corp Method for sending message in radio inter-call transmitter
JPS5970327A (en) * 1982-10-15 1984-04-20 Nec Corp Receiver of selective calling
JPS5994457U (en) * 1982-12-16 1984-06-27 シャープ株式会社 portable transmitter/receiver
JPS59141839A (en) * 1983-02-01 1984-08-14 Nec Corp Paging reception system
WO1984004636A1 (en) * 1983-05-06 1984-11-22 Millicom Inc Message communication system with message storage
JPS6022839A (en) * 1983-07-18 1985-02-05 Nippon Telegr & Teleph Corp <Ntt> Calling communication system
US4701758A (en) * 1983-08-05 1987-10-20 Motorola, Inc. Individual simulcast transmitter remote control system encoder
SE445686B (en) * 1984-11-26 1986-07-07 Ericsson Telefon Ab L M PROCEDURE FOR RECEIVING THE RADIO SENDING MESSAGES AND RECEIVERS FOR THE END
SE445786B (en) * 1984-11-26 1986-07-14 Ericsson Telefon Ab L M PROCEDURE FOR AVOIDING RADIO RECEPTION AVOIDING TO STORE A MESSAGE MORE THAN ONE TIME AND THE RECEIVER
US4839642A (en) * 1985-01-22 1989-06-13 Northern Illinois Gas Company Data transmission system with data verification
JPH0669163B2 (en) * 1985-09-17 1994-08-31 日本電気株式会社 Wireless selective call receiver with display function
GB2189062A (en) * 1985-09-26 1987-10-14 Robert Alwyn Hughes Electronic call system
JPH0648798B2 (en) * 1986-09-26 1994-06-22 松下電器産業株式会社 Selective call receiver
US4821021A (en) * 1987-01-13 1989-04-11 Nec Corporation Selective calling radio display pager having a message recalling algorithm which simplifies operations
GB2203272A (en) * 1987-02-25 1988-10-12 Patrick Grattan Foley New or improved communication system
JPH07101949B2 (en) * 1987-03-27 1995-11-01 日本電信電話株式会社 Selective call receiver
US4803703A (en) * 1987-04-30 1989-02-07 Motorola, Inc. Apparatus and method for fine synchronization of a communication receiver
US4887291A (en) * 1987-07-23 1989-12-12 American Monitoring Systems, Inc. System for annunciating emergencies
JPS6432540A (en) * 1987-07-28 1989-02-02 Tv Yamaguchi Kk Paging system using radio wave
JP2767745B2 (en) * 1987-08-18 1998-06-18 カシオ計算機株式会社 Receiver
US5844498A (en) * 1987-11-13 1998-12-01 Nec Corporation Paging receiver with a message selection circuit
JP2700809B2 (en) * 1988-02-15 1998-01-21 チャイニーズ コンピュータズ リミテッド Display device
DE68922337T2 (en) * 1988-05-17 1995-08-31 Casio Computer Co Ltd Paging communication system.
JPH02188035A (en) * 1989-01-17 1990-07-24 Fujitsu Ltd Radio calling receiver
US4994797A (en) * 1989-03-08 1991-02-19 Motorola, Inc. Method and system for user controlled page disposition
US5006983A (en) * 1989-09-12 1991-04-09 Addax, Inc. Service allocation system
US5066949A (en) * 1989-11-08 1991-11-19 Motorola, Inc. Sending different identifiers to selected receivers, to represent the same source
US5258739A (en) * 1989-11-09 1993-11-02 Motorola, Inc. Efficient message storage within a selective call receiver
WO1991007855A1 (en) * 1989-11-09 1991-05-30 Motorola, Inc. Efficient message storage within a selective call receiver
US5260700A (en) * 1990-06-12 1993-11-09 Motorola, Inc. Enhanced throughput in simulcast communication systems
JP2864743B2 (en) * 1990-12-20 1999-03-08 日本電気株式会社 Radio selective calling system and receiver used for it
ATE185011T1 (en) * 1991-03-04 1999-10-15 Motorola Inc SELECTIVE CALL RECEIVER WITH USER-DEFINED STORAGE MESSAGE INFORMATION AND VIEWING METHODS
US5396228A (en) * 1992-01-16 1995-03-07 Mobile Telecommunications Technologies Methods and apparatus for compressing and decompressing paging data
GB2274528B (en) * 1993-01-22 1996-11-27 New Gagneur Limited Paging receiver
JPH0744720B2 (en) * 1993-03-30 1995-05-15 日本電気株式会社 Wireless selective call receiver
US5438329A (en) * 1993-06-04 1995-08-01 M & Fc Holding Company, Inc. Duplex bi-directional multi-mode remote instrument reading and telemetry system
US6166712A (en) * 1993-07-01 2000-12-26 Motorola, Inc. High-persistence display circuit and method to therefor
CN1040825C (en) * 1993-09-07 1998-11-18 松下电器产业株式会社 Selective pager with displaying function
US7266186B1 (en) 1994-01-05 2007-09-04 Intellect Wireless Inc. Method and apparatus for improved paging receiver and system
US7426264B1 (en) 1994-01-05 2008-09-16 Henderson Daniel A Method and apparatus for improved personal communication devices and systems
AU5235596A (en) * 1995-05-19 1996-11-28 Nec Corporation Radio paging system using radio selective paging receiver
US5798693A (en) * 1995-06-07 1998-08-25 Engellenner; Thomas J. Electronic locating systems
US5884248A (en) * 1996-04-10 1999-03-16 Casio Computer Co., Ltd. Build message communication system utilizing data tables containing message defining data and corresponding codes
US5894506A (en) * 1996-09-05 1999-04-13 Skytel Communications, Inc. Method and apparatus for generating and communicating messages between subscribers to an electronic messaging network
US5867140A (en) * 1996-11-27 1999-02-02 Motorola, Inc. Display system and circuit therefor
US6100824A (en) * 1998-04-06 2000-08-08 National Dispatch Center, Inc. System and method for data compression
US6985721B1 (en) * 2000-06-05 2006-01-10 Ramin Khorram Method and apparatus for reducing bandwidth use in a portable device
DE10109157A1 (en) * 2001-02-24 2002-09-26 Diehl Ako Stiftung Gmbh & Co Circuit arrangement for driving a display

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3944724A (en) * 1972-05-18 1976-03-16 Texas Instruments Incorporated Paging system with selectively actuable pocket printers
US3846783A (en) * 1973-03-12 1974-11-05 Eikonix Corp Remote paging with message storage
US3984775A (en) * 1973-03-27 1976-10-05 Leon Cariel Method of transmitting information by radio
JPS52152107A (en) * 1976-06-14 1977-12-17 Nippon Telegr & Teleph Corp <Ntt> Record communication
JPS5347704A (en) * 1976-10-13 1978-04-28 Nippon Telegr & Teleph Corp <Ntt> Reduction communication device
JPS53135532A (en) * 1977-04-30 1978-11-27 Mitsubishi Electric Corp Decoding device
US4160240A (en) * 1978-01-13 1979-07-03 Motorola, Inc. Binary digital pager having an eight function code read-out
JPS584289Y2 (en) * 1978-04-18 1983-01-25 日本電気株式会社 Radio selective calling receiver with display device
US4263480A (en) * 1979-07-17 1981-04-21 Levine Alfred B Pager receiver

Also Published As

Publication number Publication date
GB2062320A (en) 1981-05-20
JPS5665537A (en) 1981-06-03
AU6388980A (en) 1981-05-07
GB2062320B (en) 1983-03-16
AU536490B2 (en) 1984-05-10
US4382256A (en) 1983-05-03

Similar Documents

Publication Publication Date Title
CA1162614A (en) Paging receiver with built-in words stored according to key code number
CA1162613A (en) Digital radio paging communication system for distinguishing between calling signal or display information signal
CA1219917A (en) Radio paging receiver operable on a word-scrolling basis
US4194153A (en) Digital radio paging communication system
US4783654A (en) Radio paging system capable of transmitting common information and receiver therefor
KR860001455B1 (en) Pager receiver comprising a message detector energized only at pertinent time slots
EP0360216B1 (en) Selective paging system and paging receiver therefor
US5230084A (en) Selective call receiver having extended battery saving capability
KR860001792B1 (en) A receiver
GB2149164A (en) Pager receiver
JP2770838B2 (en) Radio selective call receiver
CN1182521A (en) Pager with user selectable priority
CA1217821A (en) Paging receiver having a plurality of test modes
US4599615A (en) Pager receiver comprising a memory storing a sequence of information signals to be tested
KR950011078B1 (en) Selective calling system
EP0347410A1 (en) Paging system with assignable battery saver duty cycle
JPH04257127A (en) Selective call receiver
US4742352A (en) Radio communication system equipped with electronic appliance
JP2935037B2 (en) Call detection device
CA1137585A (en) Function coding via digital addresses in a two-way system
KR910003233B1 (en) Method for display data in paging receiver
AU652416B2 (en) Pager
JP2828085B2 (en) Message receiver with auto dial function
KR0170004B1 (en) Compact self-ballasted fluorescent lamp device
JPH05244066A (en) Paging receiver with display function

Legal Events

Date Code Title Description
MKEX Expiry