DE69709885T2 - Speichersystem und einrichtung - Google Patents

Speichersystem und einrichtung

Info

Publication number
DE69709885T2
DE69709885T2 DE69709885T DE69709885T DE69709885T2 DE 69709885 T2 DE69709885 T2 DE 69709885T2 DE 69709885 T DE69709885 T DE 69709885T DE 69709885 T DE69709885 T DE 69709885T DE 69709885 T2 DE69709885 T2 DE 69709885T2
Authority
DE
Germany
Prior art keywords
furnishing
storage system
storage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE69709885T
Other languages
English (en)
Other versions
DE69709885D1 (de
Inventor
A Wiggers
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Agilent Technologies Inc
Original Assignee
Agilent Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Agilent Technologies Inc filed Critical Agilent Technologies Inc
Application granted granted Critical
Publication of DE69709885D1 publication Critical patent/DE69709885D1/de
Publication of DE69709885T2 publication Critical patent/DE69709885T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/1668Details of memory controller
    • G06F13/1689Synchronisation and timing concerns
DE69709885T 1996-10-10 1997-10-06 Speichersystem und einrichtung Expired - Fee Related DE69709885T2 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/729,261 US5892981A (en) 1996-10-10 1996-10-10 Memory system and device
PCT/US1997/018128 WO1998015897A1 (en) 1996-10-10 1997-10-06 Memory system and device

Publications (2)

Publication Number Publication Date
DE69709885D1 DE69709885D1 (de) 2002-02-28
DE69709885T2 true DE69709885T2 (de) 2002-06-27

Family

ID=24930266

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69709885T Expired - Fee Related DE69709885T2 (de) 1996-10-10 1997-10-06 Speichersystem und einrichtung

Country Status (5)

Country Link
US (1) US5892981A (de)
EP (1) EP0931291B1 (de)
JP (1) JP3860842B2 (de)
DE (1) DE69709885T2 (de)
WO (1) WO1998015897A1 (de)

Families Citing this family (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6173345B1 (en) * 1998-11-03 2001-01-09 Intel Corporation Method and apparatus for levelizing transfer delays for a channel of devices such as memory devices in a memory subsystem
US6391483B1 (en) 1999-03-30 2002-05-21 Carnegie Mellon University Magnetic device and method of forming same
US6321282B1 (en) 1999-10-19 2001-11-20 Rambus Inc. Apparatus and method for topography dependent signaling
US7051130B1 (en) 1999-10-19 2006-05-23 Rambus Inc. Integrated circuit device that stores a value representative of a drive strength setting
US6643787B1 (en) 1999-10-19 2003-11-04 Rambus Inc. Bus system optimization
KR100389916B1 (ko) * 2000-08-28 2003-07-04 삼성전자주식회사 메모리 모듈 및 메모리 컨트롤러
US7079775B2 (en) 2001-02-05 2006-07-18 Finisar Corporation Integrated memory mapped controller circuit for fiber optics transceiver
US6658523B2 (en) * 2001-03-13 2003-12-02 Micron Technology, Inc. System latency levelization for read data
DE60220863T2 (de) * 2001-04-24 2008-03-13 Rambus Inc., Los Altos Verfahren und Gerät zum Koordinieren von Speicheroperationen zwischen unterschiedlich angeordneten Speicherkomponenten
US8391039B2 (en) * 2001-04-24 2013-03-05 Rambus Inc. Memory module with termination component
US6675272B2 (en) * 2001-04-24 2004-01-06 Rambus Inc. Method and apparatus for coordinating memory operations among diversely-located memory components
US6622222B2 (en) * 2001-04-26 2003-09-16 International Business Machines Corporation Sequencing data on a shared data bus via a memory buffer to prevent data overlap during multiple memory read operations
DE10123769C1 (de) * 2001-05-16 2002-12-12 Infineon Technologies Ag Verfahren zur Anpassung unterschiedlicher Signallaufzeiten zwischen einer Steuerung und wenigstens zweier Verarbeitungseinheiten sowie Rechnersystem
WO2003036445A1 (en) 2001-10-22 2003-05-01 Rambus Inc. Timing calibration apparatus and method for a memory device signaling system
US6897497B2 (en) * 2001-12-20 2005-05-24 Hyperchip Inc. Methods, apparatus, and systems for reducing interference on nearby conductors
US20030117183A1 (en) * 2001-12-20 2003-06-26 Claude Thibeault Methods, apparatus, and systems for reducing interference on nearby conductors
US6703868B2 (en) 2001-12-20 2004-03-09 Hyperchip Inc. Methods, apparatus, and systems for reducing interference on nearby conductors
US7609778B2 (en) * 2001-12-20 2009-10-27 Richard S. Norman Methods, apparatus, and systems for reducing interference on nearby conductors
US6650575B1 (en) * 2001-12-28 2003-11-18 Netlogic Microsystems, Inc. Programmable delay circuit within a content addressable memory
US6944040B1 (en) 2001-12-28 2005-09-13 Netlogic Microsystems, Inc. Programmable delay circuit within a content addressable memory
US6911853B2 (en) * 2002-03-22 2005-06-28 Rambus Inc. Locked loop with dual rail regulation
US6759881B2 (en) * 2002-03-22 2004-07-06 Rambus Inc. System with phase jumping locked loop circuit
US7135903B2 (en) * 2002-09-03 2006-11-14 Rambus Inc. Phase jumping locked loop circuit
US6952123B2 (en) 2002-03-22 2005-10-04 Rambus Inc. System with dual rail regulated locked loop
US6922091B2 (en) 2002-09-03 2005-07-26 Rambus Inc. Locked loop circuit with clock hold function
JP3835328B2 (ja) * 2002-03-27 2006-10-18 ブラザー工業株式会社 メモリ制御装置
US6956257B2 (en) 2002-11-18 2005-10-18 Carnegie Mellon University Magnetic memory element and memory device including same
US7685188B2 (en) * 2004-01-23 2010-03-23 Microsoft Corporation Automated generation of computer-executable compensation procedures for previously executed methods
US7669027B2 (en) 2004-08-19 2010-02-23 Micron Technology, Inc. Memory command delay balancing in a daisy-chained memory topology
US7301831B2 (en) 2004-09-15 2007-11-27 Rambus Inc. Memory systems with variable delays for write data signals
US7280428B2 (en) 2004-09-30 2007-10-09 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
US8595459B2 (en) 2004-11-29 2013-11-26 Rambus Inc. Micro-threaded memory
US8065457B2 (en) * 2005-09-09 2011-11-22 Advanced Micro Devices, Inc. Delayed memory access request arbitration
DE102006062725B4 (de) * 2006-04-15 2018-01-18 Polaris Innovations Ltd. Speichersystem mit integrierten Speicherbausteinen sowie Verfahren zum Betrieb eines Speichersystems
US20070260841A1 (en) * 2006-05-02 2007-11-08 Hampel Craig E Memory module with reduced access granularity
US20080114960A1 (en) * 2006-11-14 2008-05-15 Tau-Li Huang Memory control methods for accessing a memory with partial or full serial transmission, and related apparatus
CN106407136B (zh) 2007-04-12 2019-05-28 拉姆伯斯公司 具有点对点请求互连的存储器系统
US8438356B2 (en) * 2007-10-01 2013-05-07 Marvell World Trade Ltd. Flash memory controller
US8799606B2 (en) * 2007-12-20 2014-08-05 International Business Machines Corporation Computer memory subsystem for enhancing signal quality
JP2011081732A (ja) * 2009-10-09 2011-04-21 Elpida Memory Inc 半導体装置及びその調整方法並びにデータ処理システム
US9330034B2 (en) * 2010-04-14 2016-05-03 Rambus Inc. Levelization of memory interface for communicating with multiple memory devices
US9268719B2 (en) 2011-08-05 2016-02-23 Rambus Inc. Memory signal buffers and modules supporting variable access granularity
US9336112B2 (en) 2012-06-19 2016-05-10 Apple Inc. Parallel status polling of multiple memory devices

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CA1158739A (en) * 1980-04-30 1983-12-13 William Rodman Distributed network synchronization system
US4604717A (en) * 1983-02-18 1986-08-05 Rca Corporation Method and apparatus for measuring the time delay between signals
JP2957177B2 (ja) * 1986-03-20 1999-10-04 日本電気株式会社 マイクロコンピユータ
JPS6315354A (ja) * 1986-07-07 1988-01-22 Hitachi Ltd 分散システムにおけるタイマ一致化管理方式
US5237674A (en) * 1987-04-11 1993-08-17 Apple Computer, Inc. Self identifying scheme for memory module including circuitry for identfying accessing speed
CA1301261C (en) * 1988-04-27 1992-05-19 Wayne D. Grover Method and apparatus for clock distribution and for distributed clock synchronization
JPH0212541A (ja) * 1988-04-29 1990-01-17 Internatl Business Mach Corp <Ibm> コンピユーテイング・システム及びその動作方法
US5189246A (en) * 1989-09-28 1993-02-23 Csir Timing apparatus
US4998262A (en) * 1989-10-10 1991-03-05 Hewlett-Packard Company Generation of topology independent reference signals
US5359722A (en) * 1990-07-23 1994-10-25 International Business Machines Corporation Method for shortening memory fetch time relative to memory store time and controlling recovery in a DRAM
JP2993239B2 (ja) * 1991-11-28 1999-12-20 株式会社日立製作所 階層間ディレイ配分方法
US5509138A (en) * 1993-03-22 1996-04-16 Compaq Computer Corporation Method for determining speeds of memory modules
JPH0713905A (ja) * 1993-06-23 1995-01-17 Hitachi Ltd 記憶装置システム及びその制御方法
US5408506A (en) * 1993-07-09 1995-04-18 Apple Computer, Inc. Distributed time synchronization system and method
JPH08123717A (ja) * 1994-10-25 1996-05-17 Oki Electric Ind Co Ltd 半導体記憶装置

Also Published As

Publication number Publication date
EP0931291B1 (de) 2002-01-02
WO1998015897A1 (en) 1998-04-16
US5892981A (en) 1999-04-06
EP0931291A1 (de) 1999-07-28
JP3860842B2 (ja) 2006-12-20
JP2001505684A (ja) 2001-04-24
DE69709885D1 (de) 2002-02-28

Similar Documents

Publication Publication Date Title
DE69709885T2 (de) Speichersystem und einrichtung
DE69734951D1 (de) Halbleiteranordnung und Speichersystem
DE69828963D1 (de) Wirstoffabgabe und gentherapiesystem
DE69733374D1 (de) Speichersteuerungsvorrichtung und -system
DE69738197D1 (de) Azolotriazine und pyrimidine
FI963138A (fi) Kuljetus- ja varastointijärjestelmä
DE69934769D1 (de) Unterhaltungssystem und speichermedium
DE69736080D1 (de) Ferroelekrische Speicheranordnung
DE69710309T2 (de) System für betriebliche veröffentlichung und speicherung
DE959898T1 (de) Laktoferrin varianten und verwendungen davon
DE69725663D1 (de) Abrechnungsverfahren und System
DE69702657D1 (de) Speicheranordnung
DE69716696D1 (de) Vielfächiger ordner und multi-ordner
NO990264L (no) Azolotriaziner og -pyrimidiner
DE69719486T2 (de) Transportanlage und fliessband
DE29711401U1 (de) Stütz- und Ablagevorrichtung
DE69725131D1 (de) Kurbelwellenlagerung
DE69733523D1 (de) Navigationssystem und Speichermedium dafür
DE59701775D1 (de) Speichersystem
DE29618055U1 (de) Abform und Lagerungsvorrichtung
DE29615781U1 (de) Transport- und Lagersystem
DE29622434U1 (de) Aufbewahrungsanlage
DE69628756D1 (de) Kombinierte longitudinale und transversale Spurnachführung
DE69731900D1 (de) Aufbewahrungseinheit
DE29611557U1 (de) Abform- und Lagerungsvorrichtung

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8327 Change in the person/name/address of the patent owner

Owner name: AGILENT TECHNOLOGIES, INC. (N.D.GES.D. STAATES, US

8339 Ceased/non-payment of the annual fee