EP2118999A2 - Power amplifier time-delay invariant predistortion methods and apparatus - Google Patents

Power amplifier time-delay invariant predistortion methods and apparatus

Info

Publication number
EP2118999A2
EP2118999A2 EP08806836A EP08806836A EP2118999A2 EP 2118999 A2 EP2118999 A2 EP 2118999A2 EP 08806836 A EP08806836 A EP 08806836A EP 08806836 A EP08806836 A EP 08806836A EP 2118999 A2 EP2118999 A2 EP 2118999A2
Authority
EP
European Patent Office
Prior art keywords
power amplifier
lookup table
time
signal
predistortion
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP08806836A
Other languages
German (de)
French (fr)
Other versions
EP2118999A4 (en
Inventor
Dali Yang
Jia Yang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Dali Systems Co Ltd
Original Assignee
Dali Systems Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Dali Systems Co Ltd filed Critical Dali Systems Co Ltd
Publication of EP2118999A2 publication Critical patent/EP2118999A2/en
Publication of EP2118999A4 publication Critical patent/EP2118999A4/en
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/32Modifications of amplifiers to reduce non-linear distortion
    • H03F1/3241Modifications of amplifiers to reduce non-linear distortion using predistortion circuits
    • H03F1/3294Acting on the real and imaginary components of the input signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/32Modifications of amplifiers to reduce non-linear distortion
    • H03F1/3241Modifications of amplifiers to reduce non-linear distortion using predistortion circuits
    • H03F1/3247Modifications of amplifiers to reduce non-linear distortion using predistortion circuits using feedback acting on predistortion circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/24Power amplifiers, e.g. Class B amplifiers, Class C amplifiers of transmitter output stages
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/336A I/Q, i.e. phase quadrature, modulator or demodulator being used in an amplifying circuit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/451Indexing scheme relating to amplifiers the amplifier being a radio frequency amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/57Separate feedback of real and complex signals being present
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2201/00Indexing scheme relating to details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements covered by H03F1/00
    • H03F2201/32Indexing scheme relating to modifications of amplifiers to reduce non-linear distortion
    • H03F2201/3224Predistortion being done for compensating memory effects
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2201/00Indexing scheme relating to details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements covered by H03F1/00
    • H03F2201/32Indexing scheme relating to modifications of amplifiers to reduce non-linear distortion
    • H03F2201/3233Adaptive predistortion using lookup table, e.g. memory, RAM, ROM, LUT, to generate the predistortion

Definitions

  • the present invention relates systems and methods for using predistortion to linearize the output of a power amplifier (PA), such as those used in wireless transmission systems. More particularly, the present invention uses an adaptive time-delay adjusting methodology to correct the PA's nonlinearity. More particularly, the invention relates to systems and methods which use a time-delay invariant predistortion architecture to linearize the output of a power amplifier (PA) in wireless transmission systems.
  • PA power amplifier
  • the system typically contains multiple signal transmission paths, such as a reference path and a feedback path.
  • a predistortion linearization system when a signal passes through different signal transmission paths, such as a reference path and a feedback path, the occurrence of a timing difference caused by the distinct signal paths is inevitable.
  • This difference usually referred to as a time delay, presents significant problems with respect to the accuracy of the predistortion correction. These problems are made worse by the fact that the time delay can vary with environmental conditions including temperature, system conditions including signal power level, system aging, and so on.
  • the first is to make a special time-delay cable by measuring and calculating the difference of the same signal passing through different transmission paths so as to compensate the time-delay effect, such as the processing in analog feed-forward predistortion systems.
  • This approach suffers the limitation that the time-delay cable imposes a fixed time-delay that cannot be adjusted despite changes in the signal and environment which naturally occur during the operation of practical systems.
  • the second is to use a special digital signal processing (DSP) algorithm and circuitry to calculate and adjust adaptively the time difference of the same signal passing through different transmission paths, and then use the resulting time-delay information to correct the non-linearity of power amplifier.
  • DSP digital signal processing
  • This approach is usually implemented in a digital feedback approach and a wireless environment.
  • an extra circuit, typically a latch, and an associated algorithm are needed, and the accuracy of the time-delay calculation is also related to the convergence rate of the algorithm.
  • Next-generation wireless communication systems will demand improved transmitted signal quality and improved overall RF transmitter system performance for a variety of broadband and multimedia services. These demands upon advanced RF transmitter systems will be satisfied, at least in part, by power amplifiers with higher power efficiency and higher spectrum efficiency than is currently available.
  • the present invention evaluates the time-delay parameter as a variable that is estimated and calculated by a special algorithm and circuitry.
  • the present invention uses, in one implementation, one combined predistortion and time-delay lookup table structure to provide correction factors for both the PA's non-linear distortion and the system's time-delay.
  • This design can be conveniently implemented by an elegantly simple circuit structure and can be used for almost all wireless radio frequency (RF) transmission systems to improve both power efficiency and spectrum efficiency. Examples of some applicable RF transmission systems include wireless base-stations, access points, mobile handsets including but not limited to cellular and GPRS protocols, mobile wireless terminals, portable wireless devices, and other wireless communication systems such as microwave and satellite communications.
  • RF radio frequency
  • the new time-delay invariant method presented herein uses a combination of (i) an adaptive time-delay adjusting methodology to process the PA's nonlineahty, and, at the same time, (ii) time-delay compensation without the additional circuitry and/or an algorithm tailored for the special time-delay adjustment.
  • This novel algorithm-based methodology can be implemented by a predistortion processing unit that includes a time-delay addressing lookup table that can store and memorize the PA's non-linearity, time-delay information and other interference in the system such as noise.
  • Figure 1 illustrates a system and apparatus in accordance with the present invention.
  • Figure 2 illustrates in simplified form one implementation for serial addressing of the lookup table as well as the entry of the accumulated history into the lookup table.
  • Figure 3 illustrates in simplified form an implementation of parallel addressing of the lookup table, which is otherwise as shown in Figure 2.
  • the entries for the lookup table are developed in accordance with the techniques described in pending U.S. patent application S. N. 1 1/262,079, filed 10/27/05, and U.S. Patent Application S.N. S.N. 1 1/799,239, filed 4/30/2007, both of which are incorporated herein by reference and attached as Appendices A and B. It will be appreciated by those skilled in the art that the range of errors which occur in a real-world system are bounded; that is, there is a range which has a minimum value and a maximum value, and in all but rare circumstances the correction factor applicable at the time of any given sample will fall within that range.
  • the correction factor which is appropriate for each sampling of the input signal will be one of the values already in the lookup table.
  • the correction factors of the present invention do not vary with time; that is, they are time-invariant.
  • lookup table can vary significantly with the particular implementation, and could for some systems be as small as sixteen entries, for more complex implementations such as those appropriate for wireless RF transmission systems the table will have on the order of 2 12 entries or more, and may have significantly more entries depending on the permissible power consumption, cost, and related system factors. For certain implementations, a table size between 2 12 and 2 14 entries has been found to be acceptable.
  • the lookup table of the predistortion processing unit, or predistorter is addressed by a set of time-related addresses that can be structured by a shift register, although parallel addressing may be implemented in some schemes, as discussed in greater detail hereinafter.
  • the shift register technique will be used for illustration.
  • the addressing of the lookup table is based upon a stored-compensation or memory- compensation principle that stores information at different time by a vector form and maps the input vector into one of the entries in the lookup table.
  • the set of addressed entries in the lookup table will result in an output signal that is a mapping function of the corresponding input vector.
  • the output signal of the lookup table is actually related to the different time information, including the current signal and previous N transmitted signals, where N > 1 and N is an integer.
  • the signal stored in each entry of the lookup table can be considered as a combination of all past transmitted signals rather than the sole response of the current input signal.
  • the bit length of the address vector in the lookup table determines the duration of time-delay signal to be covered.
  • the predistortion algorithm utilizes a function to incorporate the time-delay signal combination.
  • the lookup table stores the non-linear information derived from the PA together with a time-delay factor that is caused by the different signal transmission paths.
  • the lookup table provides a correction factor which includes both the appropriate predistortion correction and the appropriate time delay compensation.
  • the output of the lookup table is then combined with the original input signal to provide an input to the PA that results in a linearized output, with substantially no time delay error.
  • the non-linear characteristics of the PA that are to be corrected by the lookup table are not limited by the time-based data.
  • the time-independent feature of the lookup table's adaptive processing is one benefit of at least some implementations of the addressing arrangement of the lookup table.
  • the addressing of the lookup table is implemented by a set of ⁇ /-bit vector data that comprises the current input signal as well as the previous N input signals. Therefore, the address of the lookup table is a combination of series of input sequences with the length of N. The longer the address of the lookup table (and therefore the larger the lookup table), the wider the range of time-delay information that the system can accommodate, i.e.
  • the lookup table of the predistortion processor is based upon the stored-compensation principle that maps a set of input vectors to a real signal output. Since the address of lookup table contains the input information stored from different time, each output signal generated by the lookup table is closely related to the transmitted multi-signals combination. Therefore, based upon the arrangement of the lookup table, the table update entries are also closely related to the combination information of input signals stored from different time points.
  • the illustrated embodiment includes an Analog Multiplier 1 1 which receives a modulated RF signal v RF from the RF modulator portion 10 of the base station, and also receives a predistortion correction signal v p from a lookup table and related components which can be generally described as a predistortion processor, discussed in greater detail below.
  • the predistortion processor can be thought of as all of the components between the ADC's 21 and 25 and the DAC 30.
  • the output of the analog multiplier 1 1 is provided as the input V m to the power amplifier (PA) 12, which in turn transmits an output signal V 0 to an Antenna 13.
  • the RF modulator 10 is typically although not necessarily a quadrature modulator or an orthogonal modulator. It will be appreciated that multiplier 1 1 can be implemented as multiple multipliers, each associated with one or more quadrature signals.
  • An input down-converter circuit 20 receives an idealized reference signal V RF from modulator in base station, and is biased by a local oscillator 40, such that it provides an output Vd to an analog-to-digital converter 21 .
  • the ADC 21 converts the signal V d to digital form (as I and Q signals), whereupon it is provided as one input pair to the Digital Predistortion Processor, and more specifically to variables 22I and 22Q, respectively.
  • a feedback down-converter circuit 26 also biased by a local oscillator 40, receives a raw feedback signal V 0 (t) from the output of the PA, and provides a feedback signal V f to an feedback ADC 25.
  • the digital output of the ADC 25 then provides a second input, i.e. feedback signal, to the Digital Predistortion Processor, and more particularly to variables 24I and 24Q.
  • the Digital Predistortion discussed in greater detail below, provides a digital output signal Vr to a DAC 30, which converts the digital signal to an analog form, where it is combined with the modulated RF signal in the multiplier 1 1 .
  • address data formers 32I-32Q receive inputs from the ADC 21 1/Q, and are designed to generate the required signal format for a lookup table 33I/Q.
  • the data formers 32I/Q address memory units within the lookup tables 331/Q, where the lookup table provides separate I and Q outputs to an adder 31.
  • the lookup table 33 can be implemented as one or more lookup tables.
  • the address provided by the address formers 32I-32Q can be considered a lookup-table key or address.
  • the predistortion controller lookup tables 33I-33Q are designed memory units to store the predistortion signal for high power amplifier linearization.
  • the predistortion signals in the tables are based on the error generated by a comparison of the ideal signal v d and the feedback signal V f and the presented adaptive algorithm.
  • the data stored in the tables 331-Q can be updated by adaptive iteration as described hereinafter, and forms digitally indexed data reflecting the nonlinear characteristics of the power amplifier.
  • the Digital Predistortion Processor calculates the error in the amplitude and phase components of the output signal V 0 (t) caused by the non-linear transmission characteristics of the high power amplifier 12.
  • the predistortion processor Based on the error information obtained by the foregoing comparison, the predistortion processor, based on the lookup table algorithm disclosed in U.S. Patent No. 6,985,704, calculates and generates adaptively a compensation signal that is of inverse characteristics with the transform function of the PA 12 to pre-distort the AM-AM and AM-PM distortion caused by the PA 12.
  • the outputs v p of the predistortion lookup table 33I-33Q are fed to multiplier 1 1 , after an adder 31 and a digit-to-analog converter 30, to modify the modulated RF signal from modulator 10.
  • the output of the multiplier is the required predistortion signal v ⁇ n (k) that is of an inverse non-linearity with that of the power amplifier 12 to yield a pre-compensation to the input of high power amplifier.
  • look-up tables 33 permits a memory function to be introduced into at least some embodiments of the present invention.
  • the lookup table of the predistortion controller is based on a stored compensation principle that maps a set of input data into a digital output, and updated adaptively. Based on the stored function, each output signal of lookup table is actually related to both the current and the previously transmitted signal, and therefore has a memory function which compensate not only for the non-linearity of the PA, but also avoids the need for a special time-delay compensation circuit such as typically used in the prior art.
  • the signal v p is multiplied with the modulated RF signal
  • the input signal of power amplifier is a complex gain signal that can be controllable in the amplitude/envelope and be adjustable in phase.
  • the relation of the input and output can be described as the following complex gain expression
  • v p is the output of predistortion processor generated by a mapping
  • mapping function F of lookup table is unknown and is difficult to express mathematically.
  • F may be determined adaptively by updating the entries in the lookup table in accordance withthe adaptive algorithm to realize all possible mapping that corresponds to the relations with
  • the lookup table therefore maps each set of ⁇ /-bit input address vector V to a real output v p .
  • V(k) ⁇ d ⁇ (k), d 2 (k) ,..., d N (k)) T (2)
  • the address of the lookup table 200 is formed by a serial shift register 205 that addresses each corresponding entry of the lookup table during the predistortion processes. Due to the addressed information being related to the current and previous N transmitted signal, the output signal 210 of the lookup table can be considered as a function of the last N transmitted data, and therefore incorporates a time delay correction element.
  • the lookup table is adaptively updated by combining the adaptive error 215 and a table update 220 in combiner 225.
  • the arrangement of the lookup table configured as a predistortion processor, can systematically utilize the combined correction signal for the processing of both non-linearity correction of PA and time-delay compensation, even if time-delay effects are present when the same signal passes through different transmission paths.
  • the memory table is addressed by its address register.
  • the bit-number length of shift register determines the size of lookup table and therefore the covered time-delay range, i.e., the maximum limit of time-delay effects.
  • Each set of data stored in a lookup table entry has a unique address index. This address index of a data set corresponds to the data set's sampled time point of the input signal. The address indices are then utilized as time stamps for time calibration purpose of PA's non-linear error correction calculations.
  • the predistortion algorithm selects only one set of data from a specific addressed entry as the output of the lookup table for further PA's non-linearity error correction processing. If the selected output signal is only related to the current- time transmitted signal without any relation with other transmitted signal, then the time-delay, caused by the current transmitted signal passing through different transmission paths, must be considered during the predistortion processing in order to provide an accurate signal matching between the reference and feedback signal.
  • the time-delay range to be covered by lookup table is related to the bit number of the address register.
  • the set of input address vectors, A can be expressed as
  • V(k) is an input address vector at time k, which records M possible predistorted information to PA nonlineahty and each information recoded the current transmitted signal and the time-delay signal components.
  • the combined time-delay lookup table structure involves simple logic operations and signal processing to capture the time-delay of signal passing through different transmission paths. More specifically, due to the time-delay invariant characteristic, this predistortion architecture can process and correct PA non- linearities in a wider dynamic range and without the needs of additional circuitries and algorithms.
  • a parallel addressing scheme can be used, such as that shown in Figure 3, which is essentially identical to Figure 2 except for the use of a parallel input 300 to the lookup table. If the sampled data points are taken close together (i.e., a comparatively fast sampling rate) so that the correction factors for sample t and sample t+1 effectively become identical, then we can use the parallel addressing approach to address the lookup table. In some embodiments, if the size of the lookup table is sufficiently large, and computing power and other device issues are satisfied, then the parallel addressing approach can offer better performance over a serial addressing approach in environments which use a very fast sampling rate.

Abstract

Power amplifier time-delay invariant predistortion methods and apparatus are based on the stored-compensation or memory-compensation principle by using a combined time-delay addressing method, and therefore, the architecture of the apparatus has an intrinsic, self-calibrating time-delay compensation function. The architecture only uses a lookup table (33) to conduct both the correction of non-linear responses of a power amplifier (12) and the compensation of any time-delay effects presented in the same apparatus. Due to the time-delay invariant characteristic, the predistortion design has a wider dynamic range processing advantage for wireless RF signals, and therefore can be implemented in multi-carrier and multi-channel wireless systems.

Description

APPLICATION
FOR
PATENT
FOR
POWER AMPLIFIER TIME-DELAY INVARIANT
PREDISTORTION METHODS AND APPARATUS
INVENTORS
DaIi Yang
2680 Fayette Dr.
Apt. 515 Mountain View, CA 94040
Jia Yang
2680 Fayette Dr.
Apt. 515
Mountain View, CA 94040 Both citizens of China RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. Patent Application S.N. 1 1/262,079, filed October 27, 2005, entitled System and Method for Digital Memorized Predistortion for Wireless Communication, which in turn is a continuation of U.S. Patent Application S.N. 10/137,556, now U.S. Patent No. 6,985,704, entitled System and Method for Digital Memorized Predistortion for Wireless Communication, both of which are incorporated herein by reference. This application claims the benefit of the foregoing applications and also claims the benefit of U.S. Patent Application S.N. 1 1/799,239, filed 4/30/2007 and its related U.S. Provisional Patent Application S.N. 60/795,820, filed April 28, 2006, entitled High Efficiency Linearization Power Amplifier For Wireless Communication; U.S. Provisional Patent Application S.N. 60/876,640, filed December 22, 2006, entitled Power Amplifier Predistortion Methods and Apparatus and related nonprovisional U.S. Patent Application 1 1/962,025, filed 12/20/2007; U.S. Provisional Patent Application S.N. 60/897,746, filed January 26, 2007, entitled Power Amplifier Time-Delay Invariant Predistortion Methods and Apparatus; U.S. Provisional Patent Application S.N. 60/898,312, filed January 29, 2007, entitled Power Amplifier Time-Delay Invariant Predistortion Methods and Apparatus, all of which are incorporated herein by reference.
FIELD OF THE INVENTION
[0002] The present invention relates systems and methods for using predistortion to linearize the output of a power amplifier (PA), such as those used in wireless transmission systems. More particularly, the present invention uses an adaptive time-delay adjusting methodology to correct the PA's nonlinearity. More particularly, the invention relates to systems and methods which use a time-delay invariant predistortion architecture to linearize the output of a power amplifier (PA) in wireless transmission systems.
BACKGROUND OF THE INVENTION
[0003] In a typical prior art predistortion system for the linearization of power amplifiers, the system typically contains multiple signal transmission paths, such as a reference path and a feedback path. In a predistortion linearization system, when a signal passes through different signal transmission paths, such as a reference path and a feedback path, the occurrence of a timing difference caused by the distinct signal paths is inevitable. This difference, usually referred to as a time delay, presents significant problems with respect to the accuracy of the predistortion correction. These problems are made worse by the fact that the time delay can vary with environmental conditions including temperature, system conditions including signal power level, system aging, and so on. Therefore, it is difficult to measure in a laboratory such an intrinsic time- delay parameter, and, moreover, a parameter for correcting the time-delay cannot be designed as a constant. Many efforts have been made in the prior art to compensate for, reduce or eliminate this time-delay. Traditionally, two methods have been used in prior art predistortion circuits to solve the problem created by the time-delay.
[0004] The first is to make a special time-delay cable by measuring and calculating the difference of the same signal passing through different transmission paths so as to compensate the time-delay effect, such as the processing in analog feed-forward predistortion systems. This approach suffers the limitation that the time-delay cable imposes a fixed time-delay that cannot be adjusted despite changes in the signal and environment which naturally occur during the operation of practical systems.
[0005] The second is to use a special digital signal processing (DSP) algorithm and circuitry to calculate and adjust adaptively the time difference of the same signal passing through different transmission paths, and then use the resulting time-delay information to correct the non-linearity of power amplifier. This approach is usually implemented in a digital feedback approach and a wireless environment. However, an extra circuit, typically a latch, and an associated algorithm are needed, and the accuracy of the time-delay calculation is also related to the convergence rate of the algorithm.
SUMMARY OF THE INVENTION
[0006] Next-generation wireless communication systems will demand improved transmitted signal quality and improved overall RF transmitter system performance for a variety of broadband and multimedia services. These demands upon advanced RF transmitter systems will be satisfied, at least in part, by power amplifiers with higher power efficiency and higher spectrum efficiency than is currently available. In order to get a better predistortion result, the present invention evaluates the time-delay parameter as a variable that is estimated and calculated by a special algorithm and circuitry.
[0007] More particularly, the present invention uses, in one implementation, one combined predistortion and time-delay lookup table structure to provide correction factors for both the PA's non-linear distortion and the system's time-delay. This permits the system and method of the present invention to be a self-calibrating solution for performance improvement and nonlinear correction in wireless RF transmitter systems. [0008] This design can be conveniently implemented by an elegantly simple circuit structure and can be used for almost all wireless radio frequency (RF) transmission systems to improve both power efficiency and spectrum efficiency. Examples of some applicable RF transmission systems include wireless base-stations, access points, mobile handsets including but not limited to cellular and GPRS protocols, mobile wireless terminals, portable wireless devices, and other wireless communication systems such as microwave and satellite communications.
[0009] The new time-delay invariant method presented herein uses a combination of (i) an adaptive time-delay adjusting methodology to process the PA's nonlineahty, and, at the same time, (ii) time-delay compensation without the additional circuitry and/or an algorithm tailored for the special time-delay adjustment. This novel algorithm-based methodology can be implemented by a predistortion processing unit that includes a time-delay addressing lookup table that can store and memorize the PA's non-linearity, time-delay information and other interference in the system such as noise.
[00010] These and other features of the present invention can be better appreciated from the following detailed description, taken in conjunction with the accompanying Figures.
THE FIGURES
[00011] Figure 1 illustrates a system and apparatus in accordance with the present invention. [00012] Figure 2 illustrates in simplified form one implementation for serial addressing of the lookup table as well as the entry of the accumulated history into the lookup table.
[00013] Figure 3 illustrates in simplified form an implementation of parallel addressing of the lookup table, which is otherwise as shown in Figure 2.
DETAILED DESCRIPTION OF THE INVENTION
[00014] In one implementation of the invention, the entries for the lookup table are developed in accordance with the techniques described in pending U.S. patent application S. N. 1 1/262,079, filed 10/27/05, and U.S. Patent Application S.N. S.N. 1 1/799,239, filed 4/30/2007, both of which are incorporated herein by reference and attached as Appendices A and B. It will be appreciated by those skilled in the art that the range of errors which occur in a real-world system are bounded; that is, there is a range which has a minimum value and a maximum value, and in all but rare circumstances the correction factor applicable at the time of any given sample will fall within that range. By selecting a lookup table of appropriate size, and populating the lookup table with appropriate values as determined by the methods in the above-mentioned patent, which are selected over the entire operating spectrum of the PA and associated system, the correction factor which is appropriate for each sampling of the input signal will be one of the values already in the lookup table. Thus, once the lookup table has been fully populated, the correction factors of the present invention do not vary with time; that is, they are time-invariant. Although the size of the lookup table can vary significantly with the particular implementation, and could for some systems be as small as sixteen entries, for more complex implementations such as those appropriate for wireless RF transmission systems the table will have on the order of 212 entries or more, and may have significantly more entries depending on the permissible power consumption, cost, and related system factors. For certain implementations, a table size between 212 and 214 entries has been found to be acceptable.
[00015] In one implementation, the lookup table of the predistortion processing unit, or predistorter, is addressed by a set of time-related addresses that can be structured by a shift register, although parallel addressing may be implemented in some schemes, as discussed in greater detail hereinafter. For present purposes, the shift register technique will be used for illustration. The addressing of the lookup table is based upon a stored-compensation or memory- compensation principle that stores information at different time by a vector form and maps the input vector into one of the entries in the lookup table. The set of addressed entries in the lookup table will result in an output signal that is a mapping function of the corresponding input vector. Due to the input address vector comprising different time signals, the output signal of the lookup table is actually related to the different time information, including the current signal and previous N transmitted signals, where N > 1 and N is an integer. As a result, the signal stored in each entry of the lookup table can be considered as a combination of all past transmitted signals rather than the sole response of the current input signal. Typically, the bit length of the address vector in the lookup table determines the duration of time-delay signal to be covered.
[00016] In order to correct for the PA's non-linearity in the time-delay environment with a lookup table unit according to the invention, without the use of a latch or other secondary correction circuit, the predistortion algorithm utilizes a function to incorporate the time-delay signal combination. The lookup table stores the non-linear information derived from the PA together with a time-delay factor that is caused by the different signal transmission paths. By appropriately addressing the lookup table in response to a sample, the lookup table provides a correction factor which includes both the appropriate predistortion correction and the appropriate time delay compensation. The output of the lookup table is then combined with the original input signal to provide an input to the PA that results in a linearized output, with substantially no time delay error.
[00017] Due to the memory and store function of the lookup table, the non-linear characteristics of the PA that are to be corrected by the lookup table are not limited by the time-based data. The time-independent feature of the lookup table's adaptive processing is one benefit of at least some implementations of the addressing arrangement of the lookup table. The addressing of the lookup table is implemented by a set of Λ/-bit vector data that comprises the current input signal as well as the previous N input signals. Therefore, the address of the lookup table is a combination of series of input sequences with the length of N. The longer the address of the lookup table (and therefore the larger the lookup table), the wider the range of time-delay information that the system can accommodate, i.e. the longer duration of time- delay effects that the system can tolerate. However, while a larger table may permit storage of more information, at some point the entries become repetitive, such that a larger table offers diminishing marginal returns, wastes memory resources, and unnecessarily increases power consumption.
[00018] The lookup table of the predistortion processor is based upon the stored-compensation principle that maps a set of input vectors to a real signal output. Since the address of lookup table contains the input information stored from different time, each output signal generated by the lookup table is closely related to the transmitted multi-signals combination. Therefore, based upon the arrangement of the lookup table, the table update entries are also closely related to the combination information of input signals stored from different time points.
[00019] Referring next to Figure 1 , an embodiment of the present invention may be appreciated in greater detail. More particularly, the illustrated embodiment includes an Analog Multiplier 1 1 which receives a modulated RF signal vRF from the RF modulator portion 10 of the base station, and also receives a predistortion correction signal vp from a lookup table and related components which can be generally described as a predistortion processor, discussed in greater detail below. In general, the predistortion processor can be thought of as all of the components between the ADC's 21 and 25 and the DAC 30. The output of the analog multiplier 1 1 is provided as the input Vm to the power amplifier (PA) 12, which in turn transmits an output signal V0 to an Antenna 13. The RF modulator 10 is typically although not necessarily a quadrature modulator or an orthogonal modulator. It will be appreciated that multiplier 1 1 can be implemented as multiple multipliers, each associated with one or more quadrature signals.
[00020] An input down-converter circuit 20 receives an idealized reference signal VRF from modulator in base station, and is biased by a local oscillator 40, such that it provides an output Vd to an analog-to-digital converter 21 . The ADC 21 converts the signal Vd to digital form (as I and Q signals), whereupon it is provided as one input pair to the Digital Predistortion Processor, and more specifically to variables 22I and 22Q, respectively.
[00021] A feedback down-converter circuit 26, also biased by a local oscillator 40, receives a raw feedback signal V0(t) from the output of the PA, and provides a feedback signal Vf to an feedback ADC 25. The digital output of the ADC 25 then provides a second input, i.e. feedback signal, to the Digital Predistortion Processor, and more particularly to variables 24I and 24Q. The Digital Predistortion, discussed in greater detail below, provides a digital output signal Vr to a DAC 30, which converts the digital signal to an analog form, where it is combined with the modulated RF signal in the multiplier 1 1 .
[00022] As shown in Figure 1 , address data formers 32I-32Q receive inputs from the ADC 21 1/Q, and are designed to generate the required signal format for a lookup table 33I/Q. The data formers 32I/Q address memory units within the lookup tables 331/Q, where the lookup table provides separate I and Q outputs to an adder 31. It will be appreciated that the lookup table 33 can be implemented as one or more lookup tables. The address provided by the address formers 32I-32Q can be considered a lookup-table key or address.
[00023] The predistortion controller lookup tables 33I-33Q are designed memory units to store the predistortion signal for high power amplifier linearization. The predistortion signals in the tables are based on the error generated by a comparison of the ideal signal vd and the feedback signal Vf and the presented adaptive algorithm. The data stored in the tables 331-Q can be updated by adaptive iteration as described hereinafter, and forms digitally indexed data reflecting the nonlinear characteristics of the power amplifier.
[00024] By comparison of AM-AM and AM-PM information between the idealized signal VRF(t) and the feedback signal V0(t), the Digital Predistortion Processor calculates the error in the amplitude and phase components of the output signal V0(t) caused by the non-linear transmission characteristics of the high power amplifier 12. [00025] Based on the error information obtained by the foregoing comparison, the predistortion processor, based on the lookup table algorithm disclosed in U.S. Patent No. 6,985,704, calculates and generates adaptively a compensation signal that is of inverse characteristics with the transform function of the PA 12 to pre-distort the AM-AM and AM-PM distortion caused by the PA 12.
[00026] The outputs vp of the predistortion lookup table 33I-33Q are fed to multiplier 1 1 , after an adder 31 and a digit-to-analog converter 30, to modify the modulated RF signal from modulator 10. The output of the multiplier is the required predistortion signal vιn(k) that is of an inverse non-linearity with that of the power amplifier 12 to yield a pre-compensation to the input of high power amplifier.
[00027] It will be appreciated by those skilled in the art that there can be a signal difference between two signals, ideal signal vRF and feedback signal, V0(t), when they arrive at the predistortion controller. The time difference results from the time-delay differences between the two signals, which is caused by the different paths each travels in arriving at the controller. This signal time-delay can vary randomly based on the parameters of the circuits and parts, as well as other environmental factors. The result is that it is difficult to estimate, calculate and adjust for such signal differences in the field application environment. To overcome this issue, the present invention adaptively adjusts for this time-delay through the use of an algorithm taught by the previously cited U.S. Patent No. 6,985,704.
[00028] The use of the look-up tables 33 permits a memory function to be introduced into at least some embodiments of the present invention. The lookup table of the predistortion controller is based on a stored compensation principle that maps a set of input data into a digital output, and updated adaptively. Based on the stored function, each output signal of lookup table is actually related to both the current and the previously transmitted signal, and therefore has a memory function which compensate not only for the non-linearity of the PA, but also avoids the need for a special time-delay compensation circuit such as typically used in the prior art.
[00029] Based on the predistortion architecture shown in Figure 1 , the non-linearity of power amplifier is corrected by the output signal vp of
predistortion processor. The signal vp is multiplied with the modulated RF signal
to generate the predistorted signal as the input of power amplifier. Actually, the input signal of power amplifier is a complex gain signal that can be controllable in the amplitude/envelope and be adjustable in phase. The relation of the input and output can be described as the following complex gain expression
where vp is the output of predistortion processor generated by a mapping
function F of lookup table. Usually, the mapping function F is unknown and is difficult to express mathematically. However, F may be determined adaptively by updating the entries in the lookup table in accordance withthe adaptive algorithm to realize all possible mapping that corresponds to the relations with
{0,1}" → v [00030] The lookup table therefore maps each set of Λ/-bit input address vector V to a real output vp . In fact, the Λ/-dimensional address vector
represents the transmitted signal sequences going though power amplifier from the current time though previous Λ/ time, expressed by
V(k) = {dλ(k), d2(k) ,..., dN(k))T (2)
where each data d, in above vector V is either 1 or 0, expressed as
d, (k) = 0 or I for l ≤ i ≤ N (3)
[00031] In one implementation, shown in Figure 2, the address of the lookup table 200 is formed by a serial shift register 205 that addresses each corresponding entry of the lookup table during the predistortion processes. Due to the addressed information being related to the current and previous N transmitted signal, the output signal 210 of the lookup table can be considered as a function of the last N transmitted data, and therefore incorporates a time delay correction element. The lookup table is adaptively updated by combining the adaptive error 215 and a table update 220 in combiner 225. The arrangement of the lookup table, configured as a predistortion processor, can systematically utilize the combined correction signal for the processing of both non-linearity correction of PA and time-delay compensation, even if time-delay effects are present when the same signal passes through different transmission paths.
[00032] The technique of using a lookup table having combined predistortion and time-delay correction makes unnecessary the use of additional time-delay processing and related circuitries. Since the address of the lookup table contains the current and previous transmitted correction information, each output signal from the lookup table is inherently a multi-time information combination that contains rich signal components from the current time to the previous Λ/-time. As a result, the predistortion algorithm has a built-in mechanism to compensate for signal-delay effects. This results in a predistortion processing structure that is significantly simpler, and more effective than traditional solutions.
[00033] In a predistortion architecture with the lookup table as shown in Figures 1 and 2, the memory table is addressed by its address register. The bit-number length of shift register determines the size of lookup table and therefore the covered time-delay range, i.e., the maximum limit of time-delay effects. Each set of data stored in a lookup table entry has a unique address index. This address index of a data set corresponds to the data set's sampled time point of the input signal. The address indices are then utilized as time stamps for time calibration purpose of PA's non-linear error correction calculations. In other words, at each predistortion calculation time point, the predistortion algorithm selects only one set of data from a specific addressed entry as the output of the lookup table for further PA's non-linearity error correction processing. If the selected output signal is only related to the current- time transmitted signal without any relation with other transmitted signal, then the time-delay, caused by the current transmitted signal passing through different transmission paths, must be considered during the predistortion processing in order to provide an accurate signal matching between the reference and feedback signal.
[00034] The time-delay range to be covered by lookup table is related to the bit number of the address register. For a lookup table with an Λ/-bit address register, the size of lookup table entries is M = 2NA . This means that there are M entries in the lookup table, and all the data stored in the entries are the functions of address vectors that cover the current time k to previous k-M+1 time. The set of input address vectors, A, can be expressed as
A = {V(k), V(k - l),....,V(k ~ M + 1)} (4)
where V(k) is an input address vector at time k, which records M possible predistorted information to PA nonlineahty and each information recoded the current transmitted signal and the time-delay signal components.
[00035] Based on the memory-compensation principle, the combined time-delay lookup table structure involves simple logic operations and signal processing to capture the time-delay of signal passing through different transmission paths. More specifically, due to the time-delay invariant characteristic, this predistortion architecture can process and correct PA non- linearities in a wider dynamic range and without the needs of additional circuitries and algorithms.
[00036] It will also be appreciated by those skilled in the art that, for some embodiments, typically those with larger lookup tables and relatively high sampling rates, a parallel addressing scheme can be used, such as that shown in Figure 3, which is essentially identical to Figure 2 except for the use of a parallel input 300 to the lookup table. If the sampled data points are taken close together (i.e., a comparatively fast sampling rate) so that the correction factors for sample t and sample t+1 effectively become identical, then we can use the parallel addressing approach to address the lookup table. In some embodiments, if the size of the lookup table is sufficiently large, and computing power and other device issues are satisfied, then the parallel addressing approach can offer better performance over a serial addressing approach in environments which use a very fast sampling rate.
[00037] Having fully described the invention in detail in detail, including several embodiments and alternatives, those skilled in the art will appreciate that numerous numerous other alternatives and equivalents exist which are within the scope of the present invention. Therefore the invention is intended not to be limited by the above description, but rather only by the appended claims.

Claims

We claim:
1. A predistortion system for linearizing the output of a power amplifier comprising a first signal representative of an RF modulated signal, a feedback signal representative of nonlinear characteristics of a power amplifier, a predistortion controller, comprising at least one lookup table of a predetermined size, adapted to receive the first signal and the feedback signal and to generate a correction factor for correcting the nonlinear characteristics of the power amplifier and wherein the values of the lookup table fall within a range determined by the size of the table, and combining logic which combines the RF modulated signal with a signal corresponding to the correction factor and supplies it to the power amplifier to linearize the output of the power amplifier.
2. The predistortion system of claim 1 further comprising a serial shift register for forming an address for the lookup table.
3. The predistortion system of claim 1 wherein the lookup table is addressed by parallel signals.
4. The predistortion system of claim 1 wherein the values of the lookup table automatically compensate for time delay of the signals through different transmission paths.
5. A predistortion system for linearizing the output of a power amplifier comprising a first signal representative of an RF modulated signal, a feedback signal representative of nonlinear characteristics of a power amplifier, a predistortion controller comprising an address former and a lookup table wherein the values in the lookup table are time invariant and are based on the operating characteristics of the power amplifier and related system, and combining logic which combines the RF modulated signal with a signal corresponding to a time-invariant correction factor supplied by the lookup table.
6. A method for linearizing the output of a power amplifier comprising providing an RF modulated signal representative of an ideal signal, providing a feedback signal representative of nonlinear characteristics of a power amplifier, sampling a plurality of samples representative of a range of error characteristics of the power amplifier and associated transmission system, including time delays, determining a plurality of time-invariant error correction factors in response to the samples, providing an error correction signal representative of one of the correction factors for linearizing the output of the power amplifier.
EP08806836A 2007-01-26 2008-01-28 Power amplifier time-delay invariant predistortion methods and apparatus Withdrawn EP2118999A4 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US89774607P 2007-01-26 2007-01-26
US89831207P 2007-01-29 2007-01-29
PCT/IB2008/000996 WO2008155610A2 (en) 2007-01-26 2008-01-28 Power amplifier time-delay invariant predistortion methods and apparatus

Publications (2)

Publication Number Publication Date
EP2118999A2 true EP2118999A2 (en) 2009-11-18
EP2118999A4 EP2118999A4 (en) 2010-01-27

Family

ID=40156746

Family Applications (1)

Application Number Title Priority Date Filing Date
EP08806836A Withdrawn EP2118999A4 (en) 2007-01-26 2008-01-28 Power amplifier time-delay invariant predistortion methods and apparatus

Country Status (3)

Country Link
EP (1) EP2118999A4 (en)
CN (2) CN101606315B (en)
WO (1) WO2008155610A2 (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8811917B2 (en) 2002-05-01 2014-08-19 Dali Systems Co. Ltd. Digital hybrid mode power amplifier system
US8380143B2 (en) 2002-05-01 2013-02-19 Dali Systems Co. Ltd Power amplifier time-delay invariant predistortion methods and apparatus
EP3790244A1 (en) 2006-12-26 2021-03-10 Dali Systems Co. Ltd. Method and system for baseband predistortion linearization in multi-channel wideband communication systems
CN105208083B (en) 2010-09-14 2018-09-21 大力系统有限公司 System for sending signal and distributing antenna system

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6998909B1 (en) * 2004-02-17 2006-02-14 Altera Corporation Method to compensate for memory effect in lookup table based digital predistorters
US20060046665A1 (en) * 2002-05-01 2006-03-02 Dali Yang System and method for digital memorized predistortion for wireless communication

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5959499A (en) * 1997-09-30 1999-09-28 Motorola, Inc. Predistortion system and method using analog feedback loop for look-up table training
KR100326176B1 (en) * 1998-08-06 2002-04-17 윤종용 Apparatus and method for linearizing power amplification using predistortion and feedfoward method in rf communicaiton
US7035345B2 (en) * 2001-06-08 2006-04-25 Polyvalor S.E.C. Adaptive predistortion device and method using digital receiver
US6657510B2 (en) * 2001-11-27 2003-12-02 Harris Corporation Corrective phase quadrature modulator system and method
US8064850B2 (en) * 2002-05-01 2011-11-22 Dali Systems Co., Ltd. High efficiency linearization power amplifier for wireless communication
US7109792B2 (en) * 2003-09-17 2006-09-19 Andrew Corporation Table-based pre-distortion for amplifier systems

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060046665A1 (en) * 2002-05-01 2006-03-02 Dali Yang System and method for digital memorized predistortion for wireless communication
US6998909B1 (en) * 2004-02-17 2006-02-14 Altera Corporation Method to compensate for memory effect in lookup table based digital predistorters

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of WO2008155610A2 *

Also Published As

Publication number Publication date
CN103997301B (en) 2018-09-28
CN103997301A (en) 2014-08-20
WO2008155610A2 (en) 2008-12-24
CN101606315A (en) 2009-12-16
WO2008155610A3 (en) 2009-04-30
CN101606315B (en) 2014-07-02
EP2118999A4 (en) 2010-01-27

Similar Documents

Publication Publication Date Title
US11159129B2 (en) Power amplifier time-delay invariant predistortion methods and apparatus
US10305521B2 (en) High efficiency linearization power amplifier for wireless communication
US9913194B2 (en) Method and system for baseband predistortion linearization in multi-channel wideband communication systems
US6677870B2 (en) Device and method for compensating for nonlinearity of power amplifier with predistortion in IF band
US6985704B2 (en) System and method for digital memorized predistortion for wireless communication
US8030997B2 (en) Resource efficient adaptive digital pre-distortion system
US8055217B2 (en) Adaptive complex gain predistorter for a transmitter
KR100864196B1 (en) Digital predistortion system and method for linearizing an RF power amplifier with nonlinear gain characteristics and memory effects
CN100566133C (en) Be used to amplify the equipment and the method for input signal with input signal power
US8983408B2 (en) Method and system for estimating and compensating non-linear distortion in a transmitter using calibration
CN101600243A (en) Utilize the predistortion of sectioned basis functions
WO2008105775A1 (en) High efficiency linearization power amplifier for wireless communication
EP2118999A2 (en) Power amplifier time-delay invariant predistortion methods and apparatus
KR20050083865A (en) A method and system for broadband predistortion linearization

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20090825

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MT NL NO PL PT RO SE SI SK TR

A4 Supplementary search report drawn up and despatched

Effective date: 20091230

RIC1 Information provided on ipc code assigned before grant

Ipc: H03F 1/32 20060101AFI20090908BHEP

Ipc: H04B 7/00 20060101ALI20091222BHEP

17Q First examination report despatched

Effective date: 20100413

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 20101026