US20020100955A1 - Method and apparatus for extending fatigue life of solder joints semiconductor device - Google Patents

Method and apparatus for extending fatigue life of solder joints semiconductor device Download PDF

Info

Publication number
US20020100955A1
US20020100955A1 US09/253,876 US25387699A US2002100955A1 US 20020100955 A1 US20020100955 A1 US 20020100955A1 US 25387699 A US25387699 A US 25387699A US 2002100955 A1 US2002100955 A1 US 2002100955A1
Authority
US
United States
Prior art keywords
conductive
ball
balls
bond pad
volume
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/253,876
Other versions
US6444563B1 (en
Inventor
Scott G. Potter
Joseph Guy Gillette
Jesse E. Galloway
Zane Eric Johnson
Pradeep Lall
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shenzhen Xinguodu Tech Co Ltd
NXP BV
NXP USA Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/253,876 priority Critical patent/US6444563B1/en
Assigned to MOTOROLA, INC. reassignment MOTOROLA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LALL, PRADEEP, JOHNSON, ZANE ERIC, GALLOWAY, JESSE E., GILLETTE, JOSEPH GUY, POTTER, SCOTT G.
Priority to JP2000031303A priority patent/JP2000243775A/en
Priority to MYPI20000617A priority patent/MY126026A/en
Priority to KR1020000008113A priority patent/KR100632198B1/en
Publication of US20020100955A1 publication Critical patent/US20020100955A1/en
Application granted granted Critical
Publication of US6444563B1 publication Critical patent/US6444563B1/en
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MOTOROLA, INC.
Assigned to CITIBANK, N.A. AS COLLATERAL AGENT reassignment CITIBANK, N.A. AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE ACQUISITION CORPORATION, FREESCALE ACQUISITION HOLDINGS CORP., FREESCALE HOLDINGS (BERMUDA) III, LTD., FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS COLLATERAL AGENT reassignment CITIBANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. SUPPLEMENT TO THE SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP USA, INC. reassignment NXP USA, INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: FREESCALE SEMICONDUCTOR INC.
Assigned to NXP USA, INC. reassignment NXP USA, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE LISTED CHANGE OF NAME SHOULD BE MERGER AND CHANGE PREVIOUSLY RECORDED AT REEL: 040652 FRAME: 0180. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME. Assignors: FREESCALE SEMICONDUCTOR INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to SHENZHEN XINGUODU TECHNOLOGY CO., LTD. reassignment SHENZHEN XINGUODU TECHNOLOGY CO., LTD. CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS.. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Anticipated expiration legal-status Critical
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to NXP B.V. reassignment NXP B.V. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/60Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/20Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5386Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/34Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
    • H05K3/341Surface mounted components
    • H05K3/3431Leadless components
    • H05K3/3436Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01032Germanium [Ge]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01039Yttrium [Y]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09372Pads and lands
    • H05K2201/094Array of pads or lands differing from one another, e.g. in size, pitch, thickness; Using different connections on the pads
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product

Definitions

  • This invention relates generally to semiconductor devices, and more particularly, to a method and apparatus for extending fatigue life of a semiconductor device.
  • FIG. 1 illustrates an integrated circuit die 10 that has bond pads 12 arranged in some two-dimensional layout across the IC's top surface. These bond pads 12 are exposed conductive regions that are coupled to underlying electrical components on the IC 10 .
  • the bond pads 12 allow the circuitry on the IC 10 to be electrically connected to other external devices, other peripherals, or other ICs over conductive traces of a printed circuit board (PCB) or other substrate whereby larger electrical systems may be created (e.g., a computer, a cell phone, a television, etc.).
  • PCB printed circuit board
  • all bond pads 12 that electrically connect to circuitry on the die 10 are made the same size.
  • This same or uniform bond pad size is usually set at a minimal size so that IC die area is optimally reduced thereby improving the profitability and performance of the IC.
  • a uniform bond pad size also reduces manufacturing costs by simplifying the pad design and IC back-end processing.
  • FIG. 2 illustrates that only one conductive ball or conductive bump 14 is formed over each conductive bond pad 12 from FIG. 1.
  • each of the balls or bumps 14 are of a uniform size (i.e., a uniform volume of material is used to form each bump in FIG. 2).
  • Such uniform bump sizes are utilized in the industry to ensure a simple, low cost, high yield process while also ensuring that all bumps on the IC 10 are of the same standoff height. Standoff height is the distance a bump 14 rises above the top surface of the die 10 to which it is attached. It is desirable that all bumps 14 in FIG. 2 rise a same vertical distance off the substrate 10 .
  • bumps 14 were to be formed having different heights over the die 10 , some tall bumps 14 may make electrical contact to a planar printed circuit board (PCB) while shorter bumps 14 may not make sufficient electrical contact to the PCB, whereby unacceptable electrical open circuits result.
  • PCB planar printed circuit board
  • the simple and uniform approach of forming a BGA or CSP design has been extensively used. In addition, by using this more simple uniform pad design, manufacturing costs are reduced whereby profit is maximized.
  • the bump technologies that use all uniformly sized bumps and uniformly sized bond pads have exhibited reduced field reliability primarily due to the smaller solder balls and smaller resultant solder joints between the IC substrate and the PCB.
  • Smaller solder balls are required in most designs in order to meet the small size requirements for CSP devices, but the smaller sizes result in the formation of more fragile solder joint locations that can lead to a variety of field reliability failures.
  • the overall IC device is only as good as its most fragile or most stressed solder joint. As a simple example, assume a BGA or CSP device has 5 solder joints or terminals, and that the reliability of these joints (a relibility value of 1 being the best and 9 being the worst) are 1, 2, 2, 4, and 9 respectively.
  • the worst-case joint of 9 is the worst case joint. If one could improve the joint having a reliability value of 9 to a reliability value of 7, or any reliability value better than 9, the robustness of the example device would be greatly improved. If the reliability of the joint with the reliability value of 9 were increased to a reliability value of 2, then the new worst case joint would become the joint with the reliability value of 4. This is a substantial improvement over the previous design.
  • FIG. 1 illustrates a plan view of a prior art ball grid array without solder balls attached
  • FIG. 2 illustrates a plan view of a prior art ball grid array package with solder balls
  • FIG. 3 illustrates a plan view of a ball grid array package without solder balls in accordance with one embodiment of the present invention
  • FIG. 4 illustrates a plan view of a ball grid array package with solder balls in accordance with one embodiment of the present invention
  • FIG. 5 illustrates an enlarged view of a portion of the ball grid array package of FIG. 4 before and after solder reflow
  • FIG. 6 illustrates a cross sectional view of the ball grid array package of FIG. 4 after solder reflow
  • FIG. 7 illustrates a cross sectional view of the ball grid array package of FIG. 6 mounted on a printed circuit board
  • FIG. 8 illustrates a flow chart of a method for designing a ball grid array package in accordance with one embodiment of the present invention.
  • the present invention provides a ball grid array (BGA) semiconductor device and a method for forming a BGA semiconductor device with solder joints having extended thermal fatigue life.
  • Fatigue life is extended by increasing the area of selected pads of the semiconductor device and the amount, or volume, of solder on the pads.
  • the increased area pads are located at strategic locations, depending on the package type, throughout the ball grid array to gain a desired overall fatigue life improvement of the solder joints.
  • Increased volume solder balls are formed by including multiple solder balls in close proximity to each other on the same increased area pad. The multiple solder balls on the increased area pad thermally merge into one solder ball during the reflow process step.
  • the present invention may be useful in any type of packaging technology that includes solder balls, or solder bumps, such as for example, BGA, CSP (chip scale package) and flip chip.
  • the present invention may also be useful in different types of bump forming technology, such as for example, the C4 (Controlled Collapse Chip Connection) bump process or the E3 (Extended Eutectic Evaporative) bump process.
  • the present invention will be further described with reference to FIGS. 3 - 8 .
  • FIG. 3 illustrates a plan view of a ball grid array package before the solder balls are attached in accordance with one embodiment of the present invention.
  • metal pads 12 and 22 are formed on a semiconductor device 20 .
  • the metal pads are generally any number of conductive contact regions that are exposed at a top surface of the device 20 in order to enable electrical contact to electrical circuitry formed on the device 20 .
  • Semiconductor device 20 may be any device requiring solder balls and/or bumps to physically and electrically connect the device 20 to a printed circuit board.
  • semiconductor device 20 may be a substrate portion of a BGA package, or it may be a semiconductor material having metal pads for directly connecting to a PCB, such as in flip-chip technology.
  • Device 20 may be a multi-chip module (MCM), a wafer scale integrated product, or like integrated circuit devices.
  • Metal pads 12 and 22 may be formed from a conductive metal such as aluminum or copper, and serve as terminals for external connections of the semiconductor device 20 .
  • the semiconductor material, or die may be composed of silicon or some other semiconductive material such as gallium arsenide, germanium silicon, silicon on insulator (SOI), silicon carbide, and/or the like.
  • Electronic circuits are fabricated on the surface of the semiconductor material using a conventional semiconductor manufacturing process.
  • Metal pads 22 are illustrated as having a relatively larger surface area than metal pads 12 .
  • Metal pads 22 are located in areas of the semiconductor material 20 that have been identified as having a relatively lower solder joint fatigue life. In FIG. 3, metal pads 22 are located in the corners for illustration purposes only. The actual location of larger metal pads 22 is determined by factors such as the type of conponent substrate, ball grid array format, and critical component failure mode and may vary significantly from device to device. In an actual implementation, it may be desirable to locate the larger metal pads 22 at the package corners or at or near the center of the ball grid array.
  • solder ball having a predetermined volume is attached to metal pads 12 and 22 .
  • the solder ball is either stencil printed, electroplated, deposited, or evaporated onto the metal pads 12 and 22 using conventional techniques, such as for example C4 and E3.
  • the solder balls are of conventional composition and are generally composed of tin and lead.
  • the solder may be composed of one or more other materials that are electrically conductive.
  • a standoff height between the semiconductor device and a printed circuit board (PCB) is generally determined by the size of the metal pads and the volume of the solder balls. Therefore, the volume of solder included on the larger metal pads 22 should result in a standoff height that is substantially the same as the standoff height of the solder balls formed on metal pads 12 to ensure reliable solder joints.
  • FIG. 4 illustrates a plan view of a ball grid array package with the solder balls attached in accordance with one embodiment of the present invention.
  • solder balls 14 are attached to metal pads 12 and 22 using a conventional method. Each of the smaller size metal pads 12 have been attached to a single solder ball 14 .
  • multiple standard size solder balls 14 are attached in parallel with each other in the same plane and in very close proximity to one another on the same larger metal pads.
  • the balls or bumps placed in FIG. 4 may be in contact with one another or may be physically spaced apart from one another. During reflow, the multiple solder balls 14 combine, or merge, to form a single larger solder ball.
  • the conductive contact regions are generally circular in shape. However, in other embodiments, the conductive contact regions may have other shapes, such as for example, square or rectangular.
  • the larger solder balls 24 can be provided using additional solder that is either dispensed or screen printed onto the larger metal pads 22 . Also, larger solder balls can be placed onto the larger metal pads 22 . In addition, larger solder balls can be screen printed or dispensed onto the PCB metal pads, not shown, that correspond to the larger metal pads 22 .
  • a problem with using these alternate embodiments is that they may require a change to the existing method for attaching solder balls to BGA type packages. Also, new equipment may be necessary for including balls of different sizes.
  • FIG. 5 illustrates an enlarged view of a portion of the ball grid array package of FIG. 4 before and after solder reflow in another embodiment of the present invention.
  • the four solder balls 14 can be distinctly identified on pad 22 .
  • the four metal balls are merged into one larger solder ball 24 on pad 22 .
  • any number of solder balls i.e., two or more may be included on the larger pads 22 depending on the size of pad, the volume of solder desired, and the required standoff height.
  • the volume of the larger solder balls after reflow becomes an integer multiple of the volume of the deposited solder balls.
  • FIG. 6 illustrates a cross sectional view of the ball grid array package of FIG. 4 after solder reflow.
  • a size of metal pad 22 and the volume of solder attached to metal pad 22 determine a standoff height 27 .
  • the standoff height 27 should be substantially the same for all of the solder balls where substantially the same is within roughly 10% deviation in height.
  • FIG. 7 illustrates a cross sectional view of the ball grid array package of FIG. 6 mounted on a printed circuit board 26 .
  • a mounted standoff height 28 should also be substantially the same for all of the solder balls after the solder balls are reflowed in order to reliably attach the semiconductor device 20 to the printed circuit board 26 .
  • FIG. 8 illustrates a flow chart of a method for designing a ball grid array package in accordance with one embodiment of the present invention.
  • a semiconductor BGA design is analyzed to determine which are the “worst case” solder joints, i.e., which solder joints of the design have the shortest fatigue life.
  • an increased solder volume is substituted for the solder balls associated with the N worst case solder joints as determined in step 30 , where N is any size subset of the total number of pads on the semiconductor device. Note that either the solder volume of the N worst case joints can be increased or the solder volume of the joints in the vicinity of the N worst case joints can be increased to achieve the same effect.
  • the pad size for the pads having the increased solder volume is adjusted and optimized for solder joint standoff height.
  • the modified ball grid array package is tested to determine solder joint fatigue life.
  • the design is modeled using Ansys finite element analysis. However, in other embodiments, other finite element analysis software can be used. If the fatigue life is improved by an acceptable amount, then the product can be manufactured as in step 38 . However, if the fatigue life has not been improved by the required amount, then steps 30 through 36 are repeated until the required fatigue life is demonstrated.
  • the present invention provides the improved solder joint fatigue life and reliability of ball grid array packages having relatively large solder balls, while maintaining the small solder ball configuration. Also, by using multiple solder balls placed in close proximity on a single enlarged pad to form the larger merged solder ball of increased volume, a manufacturer's current process for placing substantially uniform solder balls can be used. This provides the semiconductor device of the present invention at about the same cost as the ball grid array package having uniformly sized solder balls throughout.

Abstract

A ball grid array (BGA) or chips scale package (CSP) integrated circuit (IC) (20) is manufactured by first identifying the most unreliable solder ball joints in the IC. These worst case joints, or joints in the vicinity of the worst case joints, are changed in pad dimension and exposed to more ball/bump conductive material than the other more robust joints (14) in the IC (20) to create a ball (24) on a larger pad (22) that is larger than the normal sized ball (14). The larger balls (24) are formed by placing multiple smaller balls (14) together on a single pad (22) to form one larger ball (24) during a reflow operation. The larger ball (24) improves the overall IC reliability by improving the reliability of the weakest joints in the IC design. In addition, the standoff of both the larger balls (24) and the smaller balls (14) are engineered to be substantially equal.

Description

    FIELD OF THE INVENTION
  • This invention relates generally to semiconductor devices, and more particularly, to a method and apparatus for extending fatigue life of a semiconductor device. [0001]
  • BACKGROUND OF THE INVENTION
  • In the integrated circuit (IC) industry, ball grid array (BGA), chip scale packaging (CSP), and flip chip packaging technologies are beginning to gain wide acceptance and application. A general example of BGA or CSP technology is illustrated in FIGS. [0002] 1-2 herein. Specifically, FIG. 1 illustrates an integrated circuit die 10 that has bond pads 12 arranged in some two-dimensional layout across the IC's top surface. These bond pads 12 are exposed conductive regions that are coupled to underlying electrical components on the IC 10. Through this coupling, the bond pads 12 allow the circuitry on the IC 10 to be electrically connected to other external devices, other peripherals, or other ICs over conductive traces of a printed circuit board (PCB) or other substrate whereby larger electrical systems may be created (e.g., a computer, a cell phone, a television, etc.). In the prior art FIG. 1, all bond pads 12 that electrically connect to circuitry on the die 10 are made the same size. This same or uniform bond pad size is usually set at a minimal size so that IC die area is optimally reduced thereby improving the profitability and performance of the IC. A uniform bond pad size also reduces manufacturing costs by simplifying the pad design and IC back-end processing.
  • FIG. 2 illustrates that only one conductive ball or [0003] conductive bump 14 is formed over each conductive bond pad 12 from FIG. 1. In FIG. 2, each of the balls or bumps 14 are of a uniform size (i.e., a uniform volume of material is used to form each bump in FIG. 2). Such uniform bump sizes are utilized in the industry to ensure a simple, low cost, high yield process while also ensuring that all bumps on the IC 10 are of the same standoff height. Standoff height is the distance a bump 14 rises above the top surface of the die 10 to which it is attached. It is desirable that all bumps 14 in FIG. 2 rise a same vertical distance off the substrate 10. If bumps 14 were to be formed having different heights over the die 10, some tall bumps 14 may make electrical contact to a planar printed circuit board (PCB) while shorter bumps 14 may not make sufficient electrical contact to the PCB, whereby unacceptable electrical open circuits result. To ensure proper and uniform standoff height, the simple and uniform approach of forming a BGA or CSP design has been extensively used. In addition, by using this more simple uniform pad design, manufacturing costs are reduced whereby profit is maximized.
  • However, the bump technologies that use all uniformly sized bumps and uniformly sized bond pads have exhibited reduced field reliability primarily due to the smaller solder balls and smaller resultant solder joints between the IC substrate and the PCB. Smaller solder balls are required in most designs in order to meet the small size requirements for CSP devices, but the smaller sizes result in the formation of more fragile solder joint locations that can lead to a variety of field reliability failures. The overall IC device is only as good as its most fragile or most stressed solder joint. As a simple example, assume a BGA or CSP device has 5 solder joints or terminals, and that the reliability of these joints (a relibility value of 1 being the best and 9 being the worst) are 1, 2, 2, 4, and 9 respectively. In this design, the worst-case joint of [0004] 9 is the worst case joint. If one could improve the joint having a reliability value of 9 to a reliability value of 7, or any reliability value better than 9, the robustness of the example device would be greatly improved. If the reliability of the joint with the reliability value of 9 were increased to a reliability value of 2, then the new worst case joint would become the joint with the reliability value of 4. This is a substantial improvement over the previous design.
  • Therefore, a need exists in the industry for a method of selectively identifying and improving one or more worst case joints in an IC design whereby overall product reliability is greatly improved while the compactness of CSP and BGA devices is not substantially and adversely affected. [0005]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention is illustrated by way of example and not limited in the accompanying figures, in which like references indicate similar elements, and in which; [0006]
  • FIG. 1 illustrates a plan view of a prior art ball grid array without solder balls attached; [0007]
  • FIG. 2 illustrates a plan view of a prior art ball grid array package with solder balls; [0008]
  • FIG. 3 illustrates a plan view of a ball grid array package without solder balls in accordance with one embodiment of the present invention; [0009]
  • FIG. 4 illustrates a plan view of a ball grid array package with solder balls in accordance with one embodiment of the present invention; [0010]
  • FIG. 5 illustrates an enlarged view of a portion of the ball grid array package of FIG. 4 before and after solder reflow; [0011]
  • FIG. 6 illustrates a cross sectional view of the ball grid array package of FIG. 4 after solder reflow; [0012]
  • FIG. 7 illustrates a cross sectional view of the ball grid array package of FIG. 6 mounted on a printed circuit board; and [0013]
  • FIG. 8 illustrates a flow chart of a method for designing a ball grid array package in accordance with one embodiment of the present invention.[0014]
  • DESCRIPTION OF A PREFERRED EMBODIMENT
  • Generally, the present invention provides a ball grid array (BGA) semiconductor device and a method for forming a BGA semiconductor device with solder joints having extended thermal fatigue life. Fatigue life is extended by increasing the area of selected pads of the semiconductor device and the amount, or volume, of solder on the pads. The increased area pads are located at strategic locations, depending on the package type, throughout the ball grid array to gain a desired overall fatigue life improvement of the solder joints. Increased volume solder balls are formed by including multiple solder balls in close proximity to each other on the same increased area pad. The multiple solder balls on the increased area pad thermally merge into one solder ball during the reflow process step. The present invention may be useful in any type of packaging technology that includes solder balls, or solder bumps, such as for example, BGA, CSP (chip scale package) and flip chip. The present invention may also be useful in different types of bump forming technology, such as for example, the C4 (Controlled Collapse Chip Connection) bump process or the E3 (Extended Eutectic Evaporative) bump process. The present invention will be further described with reference to FIGS. [0015] 3-8.
  • FIG. 3 illustrates a plan view of a ball grid array package before the solder balls are attached in accordance with one embodiment of the present invention. In FIG. 3, [0016] metal pads 12 and 22 are formed on a semiconductor device 20. The metal pads are generally any number of conductive contact regions that are exposed at a top surface of the device 20 in order to enable electrical contact to electrical circuitry formed on the device 20. Semiconductor device 20 may be any device requiring solder balls and/or bumps to physically and electrically connect the device 20 to a printed circuit board. For example, semiconductor device 20 may be a substrate portion of a BGA package, or it may be a semiconductor material having metal pads for directly connecting to a PCB, such as in flip-chip technology. Device 20 may be a multi-chip module (MCM), a wafer scale integrated product, or like integrated circuit devices. Metal pads 12 and 22 may be formed from a conductive metal such as aluminum or copper, and serve as terminals for external connections of the semiconductor device 20. The semiconductor material, or die, may be composed of silicon or some other semiconductive material such as gallium arsenide, germanium silicon, silicon on insulator (SOI), silicon carbide, and/or the like. Electronic circuits are fabricated on the surface of the semiconductor material using a conventional semiconductor manufacturing process.
  • [0017] Metal pads 22 are illustrated as having a relatively larger surface area than metal pads 12. Metal pads 22 are located in areas of the semiconductor material 20 that have been identified as having a relatively lower solder joint fatigue life. In FIG. 3, metal pads 22 are located in the corners for illustration purposes only. The actual location of larger metal pads 22 is determined by factors such as the type of conponent substrate, ball grid array format, and critical component failure mode and may vary significantly from device to device. In an actual implementation, it may be desirable to locate the larger metal pads 22 at the package corners or at or near the center of the ball grid array.
  • During the manufacturing process, a solder ball, or bump, having a predetermined volume is attached to [0018] metal pads 12 and 22. The solder ball is either stencil printed, electroplated, deposited, or evaporated onto the metal pads 12 and 22 using conventional techniques, such as for example C4 and E3. In the illustrated embodiments, the solder balls are of conventional composition and are generally composed of tin and lead. However, in other embodiments, the solder may be composed of one or more other materials that are electrically conductive. A standoff height between the semiconductor device and a printed circuit board (PCB) is generally determined by the size of the metal pads and the volume of the solder balls. Therefore, the volume of solder included on the larger metal pads 22 should result in a standoff height that is substantially the same as the standoff height of the solder balls formed on metal pads 12 to ensure reliable solder joints.
  • FIG. 4 illustrates a plan view of a ball grid array package with the solder balls attached in accordance with one embodiment of the present invention. In FIG. 4, [0019] solder balls 14 are attached to metal pads 12 and 22 using a conventional method. Each of the smaller size metal pads 12 have been attached to a single solder ball 14. To achieve a larger volume solder ball on the larger metal pads 22 in the illustrated embodiment, multiple standard size solder balls 14 are attached in parallel with each other in the same plane and in very close proximity to one another on the same larger metal pads. The balls or bumps placed in FIG. 4 may be in contact with one another or may be physically spaced apart from one another. During reflow, the multiple solder balls 14 combine, or merge, to form a single larger solder ball. By using multiple solder balls to increase solder volume, a manufacturer's existing process for attaching uniformly sized balls does not have to be changed, thus manufacturing costs remain unchanged, and the larger solder joint results in improved overall reliability of the solder joints. Note that in the illustrated embodiments, the conductive contact regions are generally circular in shape. However, in other embodiments, the conductive contact regions may have other shapes, such as for example, square or rectangular.
  • In other embodiments, the [0020] larger solder balls 24 can be provided using additional solder that is either dispensed or screen printed onto the larger metal pads 22. Also, larger solder balls can be placed onto the larger metal pads 22. In addition, larger solder balls can be screen printed or dispensed onto the PCB metal pads, not shown, that correspond to the larger metal pads 22. However, a problem with using these alternate embodiments is that they may require a change to the existing method for attaching solder balls to BGA type packages. Also, new equipment may be necessary for including balls of different sizes.
  • FIG. 5 illustrates an enlarged view of a portion of the ball grid array package of FIG. 4 before and after solder reflow in another embodiment of the present invention. Before reflow, the four [0021] solder balls 14 can be distinctly identified on pad 22. After reflow, the four metal balls are merged into one larger solder ball 24 on pad 22. Note that any number of solder balls (i.e., two or more) may be included on the larger pads 22 depending on the size of pad, the volume of solder desired, and the required standoff height. By using multiple same size solder balls on the larger pads, the volume of the larger solder balls after reflow becomes an integer multiple of the volume of the deposited solder balls.
  • FIG. 6 illustrates a cross sectional view of the ball grid array package of FIG. 4 after solder reflow. A size of [0022] metal pad 22 and the volume of solder attached to metal pad 22 determine a standoff height 27. For reliability and ease of assembly, the standoff height 27 should be substantially the same for all of the solder balls where substantially the same is within roughly 10% deviation in height.
  • FIG. 7 illustrates a cross sectional view of the ball grid array package of FIG. 6 mounted on a printed [0023] circuit board 26. A mounted standoff height 28 should also be substantially the same for all of the solder balls after the solder balls are reflowed in order to reliably attach the semiconductor device 20 to the printed circuit board 26.
  • FIG. 8 illustrates a flow chart of a method for designing a ball grid array package in accordance with one embodiment of the present invention. At [0024] step 30, a semiconductor BGA design is analyzed to determine which are the “worst case” solder joints, i.e., which solder joints of the design have the shortest fatigue life. At step 32, an increased solder volume is substituted for the solder balls associated with the N worst case solder joints as determined in step 30, where N is any size subset of the total number of pads on the semiconductor device. Note that either the solder volume of the N worst case joints can be increased or the solder volume of the joints in the vicinity of the N worst case joints can be increased to achieve the same effect. At step 34, the pad size for the pads having the increased solder volume is adjusted and optimized for solder joint standoff height. At step 36, the modified ball grid array package is tested to determine solder joint fatigue life. In the illustrated embodiment, the design is modeled using Ansys finite element analysis. However, in other embodiments, other finite element analysis software can be used. If the fatigue life is improved by an acceptable amount, then the product can be manufactured as in step 38. However, if the fatigue life has not been improved by the required amount, then steps 30 through 36 are repeated until the required fatigue life is demonstrated.
  • The present invention provides the improved solder joint fatigue life and reliability of ball grid array packages having relatively large solder balls, while maintaining the small solder ball configuration. Also, by using multiple solder balls placed in close proximity on a single enlarged pad to form the larger merged solder ball of increased volume, a manufacturer's current process for placing substantially uniform solder balls can be used. This provides the semiconductor device of the present invention at about the same cost as the ball grid array package having uniformly sized solder balls throughout. [0025]
  • While the invention has been described in the context of a preferred embodiment, it will be apparent to those skilled in the art that the present invention may be modified in numerous ways and may assume many embodiments other than that specifically set out and described above. Accordingly, it is intended by the appended claims to cover all modifications of the invention which fall within the true scope of the invention. [0026]

Claims (20)

What is claimed is:
1. A method for making a device, the method comprising the steps of:
providing a substrate containing electrical circuitry, the electrical circuitry being coupled to a plurality of conductive contact regions on a surface of the substrate; and
providing a first ball of conductive material on a first conductive contact region within the plurality of conductive contact regions that has a volume X and forming a second ball of conductive material on a second conductive contact region within the plurality of conductive contact regions that has a volume Y, where Y is substantially greater than X.
2. The method of claim 1 further comprising the step of:
providing a substrate where the physical dimensions of the first and second conductive contact regions are different, whereby one of the first or second conductive contact regions has a larger surface area than another of the first or second conductive contact regions.
3. The method of claim 1 wherein the step of forming further comprises:
forming a third ball of conductive material on a third conductive contact region within the plurality of conductive contact regions that has a volume Z, where Z is greater than both X and Y.
4. The method of claim 1 wherein the standoff height of the first and second balls are substantially equal.
5. The method of claim 1 wherein the first ball is formed by placing N conductive balls onto the first conductive contact region where N is greater than or equal to 1 and wherein the second ball is formed by placing M conductive balls onto the second conductive contact region where M is greater than or equal to 2 and M is greater than N.
6. The method of claim 5 wherein the M conductive balls are initially physically separate from one another.
7. The method of claim 6 wherein a thermal cycle results in all of the M conductive balls merging with each other to form a single larger conductive ball.
8. The method of claim 1 wherein the first ball is formed by placing one conductive ball onto the first conductive contact region and wherein the second ball is formed by placing a plurality of balls across a surface of the second conductive contact region, wherein each of the plurality of balls contacts the second conductive region.
9. The method of claim 1 wherein the method comprises the following steps which are all performed before the steps of providing and forming:
analyzing the device to identify a plurality of worst case connection joints in the device;
designating that balls associated with the worst case connection joints are to be increased in volume to the volume Y, while other joints are assigned the volume X; and
manipulating the size of the conductive contact regions associated with the worst case joints on the substrate to create at least the second conductive contact region, the second conductive contact region then having a different size from the first conductive contact region.
10. The method of claim 9 wherein the step of manipulating changes a standoff height of the joints associated with the worst case joints whereby the standoff height of the worst case joints are nearly equal to the standoff height of other joints within the device.
11. The method of claim 9 wherein the steps of analyzing, designating and manipulating are repeated until an acceptable device reliability is obtained.
12. The method of claim 1 wherein volume Y is roughly an integer multiple of the volume X whereby Y=n*X where n is a finite positive integer.
13. The method of claim 1 wherein volume Y is at least one and a half times the volume X.
14. An integrated circuit comprising:
a substrate having conductive bond pads where a first conductive bond pad is of a first size and a second conductive bond pad is of a second size wherein the first and second sizes are different;
electrical components formed on the substrate, the electrical components being coupled to the conductive bond pads by conductive members formed over the substrate;
a first conductive ball formed on the first conductive bond pad wherein the first conductive ball comprises a first volume of conductive material; and
a second conductive ball formed on the second conductive bond pad wherein the second conductive ball comprises a second volume of conductive material that is different from a first volume.
15. The integrated circuit of claim 14 wherein the first and second conductive balls have a substantially equal standoff height.
16. The integrated circuit of claim 14 wherein the first and second conductive bond pads are attached to a printed circuit board (PCB), wherein the PCB contains a first PCB pad connected to the first conductive bond pad and a second PCB pad connected to the second conductive bond pad wherein the first and second PCB pads are of different sizes.
17. A method of making a device, the method comprising the steps of:
providing an integrated circuit, the integrated circuit containing electric circuitry that is routed to at least a first bond pad and a second bond pad, the first bond pad having a first surface area and the second bond pad having a second surface area wherein the first surface area is less than the second surface area; and
forming conductive balls on the first and second bond pad surface wherein one ball is formed on the first bond pad and a first plurality of balls that are laterally separated from each other are formed over the second bond pad.
18. The method of claim 17 further comprising the steps of:
heating the integrated circuit to convert the first plurality of balls separated across the second bond pad to a single contiguous ball residing over the second bond pad.
19. The method of claim 17 wherein the single contiguous ball and the one ball formed over the first bond pad have a substantially equal standoff height.
20. The method of claim 17 wherein the integrated circuit comprises a third bond pad having a third surface area where the third surface area is different from both the first and second surface areas, and wherein the step of forming comprises:
forming a second plurality of balls that are laterally separated from each other over the third bond pad wherein a number of balls in the first plurality of balls and a number of balls in the second plurality of balls are different.
US09/253,876 1999-02-22 1999-02-22 Method and apparatus for extending fatigue life of solder joints in a semiconductor device Expired - Lifetime US6444563B1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US09/253,876 US6444563B1 (en) 1999-02-22 1999-02-22 Method and apparatus for extending fatigue life of solder joints in a semiconductor device
JP2000031303A JP2000243775A (en) 1999-02-22 2000-02-09 Method and apparatus for prolonging fatigue lifetime of solder joint in semiconductor element
MYPI20000617A MY126026A (en) 1999-02-22 2000-02-21 Method and apparatus for extending fatigue life of solder joints in a semiconductor device
KR1020000008113A KR100632198B1 (en) 1999-02-22 2000-02-21 Method and apparatus for extending fatigue life of solder joints in semiconductor devices

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/253,876 US6444563B1 (en) 1999-02-22 1999-02-22 Method and apparatus for extending fatigue life of solder joints in a semiconductor device

Publications (2)

Publication Number Publication Date
US20020100955A1 true US20020100955A1 (en) 2002-08-01
US6444563B1 US6444563B1 (en) 2002-09-03

Family

ID=22962069

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/253,876 Expired - Lifetime US6444563B1 (en) 1999-02-22 1999-02-22 Method and apparatus for extending fatigue life of solder joints in a semiconductor device

Country Status (4)

Country Link
US (1) US6444563B1 (en)
JP (1) JP2000243775A (en)
KR (1) KR100632198B1 (en)
MY (1) MY126026A (en)

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2387715A (en) * 2002-04-19 2003-10-22 Denselight Semiconductors Pte A sub-mount for an optoelectronic device
FR2867013A1 (en) * 2004-03-01 2005-09-02 Sagem Electronic module, e.g. electronic radiocommunication module, fabricating method e.g. for mobile telephone, involves forming fusible pads by placing set of solder balls on side of medium, where pads permit to flatten module on motherboard
US20070158809A1 (en) * 2006-01-04 2007-07-12 Chow Seng G Multi-chip package system
US20080169549A1 (en) * 2005-04-29 2008-07-17 Flynn Carson Stacked integrated circuit package system and method of manufacture therefor
US20080203549A1 (en) * 2006-02-25 2008-08-28 Seng Guan Chow Stackable integrated circuit package system with multiple interconnect interface
US20080253095A1 (en) * 2004-07-16 2008-10-16 Xavier Baraton Electronic Circuit Assembly, Device Comprising Such Assembly and Method for Fabricating Such Device
US7456088B2 (en) 2006-01-04 2008-11-25 Stats Chippac Ltd. Integrated circuit package system including stacked die
US20100007008A1 (en) * 2008-07-09 2010-01-14 Akihiro Sano Bga package
US7750482B2 (en) 2006-02-09 2010-07-06 Stats Chippac Ltd. Integrated circuit package system including zero fillet resin
US7855100B2 (en) 2005-03-31 2010-12-21 Stats Chippac Ltd. Integrated circuit package system with an encapsulant cavity and method of fabrication thereof
US20110103678A1 (en) * 2009-11-05 2011-05-05 Xiaoguang Wang System and method for alignment and inspection of ball grid array devices
US20130286594A1 (en) * 2010-11-04 2013-10-31 On Semiconductor Trading Ltd Circuit device and method for manufacturing same
US8611636B1 (en) 2009-01-05 2013-12-17 Cognex Corporation High speed method of aligning components having a plurality of non-uniformly spaced features
US8704349B2 (en) 2006-02-14 2014-04-22 Stats Chippac Ltd. Integrated circuit package system with exposed interconnects
US8766453B2 (en) 2012-10-25 2014-07-01 Freescale Semiconductor, Inc. Packaged integrated circuit having large solder pads and method for forming
US9941240B2 (en) 2013-07-03 2018-04-10 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor chip scale package and manufacturing method thereof
US10937707B2 (en) * 2017-02-22 2021-03-02 Kyocera Corporation Wiring substrate, electronic device, and electronic module
DE102011016361B4 (en) 2010-04-07 2022-01-20 Maxim Integrated Products, Inc. Wafer-level chip-scale package device with bump units configured to reduce stress-related failures
US20230088252A1 (en) * 2021-01-29 2023-03-23 Cirrus Logic International Semiconductor Ltd. Chip scale package

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1077490A1 (en) * 1999-08-17 2001-02-21 Lucent Technologies Inc. Improvements in or relating to integrated circuit dies
WO2001020660A1 (en) * 1999-09-09 2001-03-22 Fujitsu Limited Method of mounting optical and electrical devices, and mounting structure
JP4341187B2 (en) * 2001-02-13 2009-10-07 日本電気株式会社 Semiconductor device
US6696763B2 (en) * 2001-04-02 2004-02-24 Via Technologies, Inc. Solder ball allocation on a chip and method of the same
US6940176B2 (en) * 2002-05-21 2005-09-06 United Microelectronics Corp. Solder pads for improving reliability of a package
TWI285946B (en) * 2002-10-25 2007-08-21 Siliconware Precision Industries Co Ltd Semiconductor device with reinforced flip-chip structure and method for fabricating the same
JP4096774B2 (en) * 2003-03-24 2008-06-04 セイコーエプソン株式会社 SEMICONDUCTOR DEVICE, ELECTRONIC DEVICE, ELECTRONIC DEVICE, SEMICONDUCTOR DEVICE MANUFACTURING METHOD, AND ELECTRONIC DEVICE MANUFACTURING METHOD
US6683370B1 (en) 2003-04-15 2004-01-27 Motorola, Inc. Semiconductor component and method of manufacturing same
US20040227233A1 (en) * 2003-05-16 2004-11-18 Nokia Corporation Interconnection pattern design
DE10341206A1 (en) * 2003-09-04 2005-04-14 Infineon Technologies Ag Appliance for improving reliability of BGA (ball grid array) solder connections between BGA component substrate, whose contact pads are fitted with solder balls or bumps
US7303941B1 (en) * 2004-03-12 2007-12-04 Cisco Technology, Inc. Methods and apparatus for providing a power signal to an area array package
US20080303149A1 (en) * 2004-03-24 2008-12-11 Minowa Koa Inc. Electronic Component
US7946470B2 (en) * 2005-12-30 2011-05-24 Semx Corporation Method for depositing solder material on an electronic component part using separators
US20070181653A1 (en) * 2006-02-08 2007-08-09 Michaelson Lynne M Magnetic alignment of integrated circuits to each other
US7851906B2 (en) * 2007-03-26 2010-12-14 Endicott Interconnect Technologies, Inc. Flexible circuit electronic package with standoffs
US20080265428A1 (en) * 2007-04-26 2008-10-30 International Business Machines Corporation Via and solder ball shapes to maximize chip or silicon carrier strength relative to thermal or bending load zero point
US8344505B2 (en) 2007-08-29 2013-01-01 Ati Technologies Ulc Wafer level packaging of semiconductor chips
US20090078745A1 (en) * 2007-09-26 2009-03-26 Ee Hua Wong Method for forming interconnects
JP5538682B2 (en) * 2008-03-06 2014-07-02 ピーエスフォー ルクスコ エスエイアールエル Semiconductor device and manufacturing method thereof
US20100084755A1 (en) * 2008-10-08 2010-04-08 Mark Allen Gerber Semiconductor Chip Package System Vertical Interconnect
US8156641B2 (en) * 2009-05-21 2012-04-17 Xerox Corporation Interconnection method for tightly packed arrays with flex circuit
US8415792B2 (en) 2010-08-04 2013-04-09 International Business Machines Corporation Electrical contact alignment posts
US8531040B1 (en) * 2012-03-14 2013-09-10 Honeywell International Inc. Controlled area solder bonding for dies
US8927417B2 (en) 2012-12-18 2015-01-06 Freescale Semiconductor, Inc. Semiconductor package signal routing using conductive vias

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3871015A (en) 1969-08-14 1975-03-11 Ibm Flip chip module with non-uniform connector joints
US5266520A (en) * 1991-02-11 1993-11-30 International Business Machines Corporation Electronic packaging with varying height connectors
JPH09199506A (en) * 1995-11-15 1997-07-31 Citizen Watch Co Ltd Method for forming bump on semiconductor chip
US5660321A (en) * 1996-03-29 1997-08-26 Intel Corporation Method for controlling solder bump height and volume for substrates containing both pad-on and pad-off via contacts

Cited By (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2387715A (en) * 2002-04-19 2003-10-22 Denselight Semiconductors Pte A sub-mount for an optoelectronic device
FR2867013A1 (en) * 2004-03-01 2005-09-02 Sagem Electronic module, e.g. electronic radiocommunication module, fabricating method e.g. for mobile telephone, involves forming fusible pads by placing set of solder balls on side of medium, where pads permit to flatten module on motherboard
US20080253095A1 (en) * 2004-07-16 2008-10-16 Xavier Baraton Electronic Circuit Assembly, Device Comprising Such Assembly and Method for Fabricating Such Device
US8021924B2 (en) 2005-03-31 2011-09-20 Stats Chippac Ltd. Encapsulant cavity integrated circuit package system and method of fabrication thereof
US20110018084A1 (en) * 2005-03-31 2011-01-27 Il Kwon Shim Encapsulant cavity integrated circuit package system and method of fabrication thereof
US7855100B2 (en) 2005-03-31 2010-12-21 Stats Chippac Ltd. Integrated circuit package system with an encapsulant cavity and method of fabrication thereof
US8309397B2 (en) 2005-03-31 2012-11-13 Stats Chippac Ltd. Integrated circuit packaging system with a component in an encapsulant cavity and method of fabrication thereof
US7687315B2 (en) 2005-04-29 2010-03-30 Stats Chippac Ltd. Stacked integrated circuit package system and method of manufacture therefor
US20080169549A1 (en) * 2005-04-29 2008-07-17 Flynn Carson Stacked integrated circuit package system and method of manufacture therefor
US7652376B2 (en) 2006-01-04 2010-01-26 Stats Chippac Ltd. Integrated circuit package system including stacked die
US7768125B2 (en) * 2006-01-04 2010-08-03 Stats Chippac Ltd. Multi-chip package system
US7456088B2 (en) 2006-01-04 2008-11-25 Stats Chippac Ltd. Integrated circuit package system including stacked die
US20070158809A1 (en) * 2006-01-04 2007-07-12 Chow Seng G Multi-chip package system
US7750482B2 (en) 2006-02-09 2010-07-06 Stats Chippac Ltd. Integrated circuit package system including zero fillet resin
US8704349B2 (en) 2006-02-14 2014-04-22 Stats Chippac Ltd. Integrated circuit package system with exposed interconnects
US20080203549A1 (en) * 2006-02-25 2008-08-28 Seng Guan Chow Stackable integrated circuit package system with multiple interconnect interface
US8232658B2 (en) 2006-02-25 2012-07-31 Stats Chippac Ltd. Stackable integrated circuit package system with multiple interconnect interface
US20100007008A1 (en) * 2008-07-09 2010-01-14 Akihiro Sano Bga package
US8611636B1 (en) 2009-01-05 2013-12-17 Cognex Corporation High speed method of aligning components having a plurality of non-uniformly spaced features
US8428339B2 (en) 2009-11-05 2013-04-23 Cognex Corporation System and method for alignment and inspection of ball grid array devices
WO2011056219A1 (en) * 2009-11-05 2011-05-12 Cognex Corporation System and method for alignment and inspection of ball grid array devices
US20110103678A1 (en) * 2009-11-05 2011-05-05 Xiaoguang Wang System and method for alignment and inspection of ball grid array devices
DE102011016361B4 (en) 2010-04-07 2022-01-20 Maxim Integrated Products, Inc. Wafer-level chip-scale package device with bump units configured to reduce stress-related failures
US20130286594A1 (en) * 2010-11-04 2013-10-31 On Semiconductor Trading Ltd Circuit device and method for manufacturing same
US9572294B2 (en) * 2010-11-04 2017-02-14 Semiconductor Components Industries, Llc Circuit device and method for manufacturing same
US8766453B2 (en) 2012-10-25 2014-07-01 Freescale Semiconductor, Inc. Packaged integrated circuit having large solder pads and method for forming
US9941240B2 (en) 2013-07-03 2018-04-10 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor chip scale package and manufacturing method thereof
TWI631679B (en) * 2013-07-03 2018-08-01 台灣積體電路製造股份有限公司 Surface mounting semiconductor component, chip scale semiconductor package assembly, and surface mounting method
US10937707B2 (en) * 2017-02-22 2021-03-02 Kyocera Corporation Wiring substrate, electronic device, and electronic module
US20230088252A1 (en) * 2021-01-29 2023-03-23 Cirrus Logic International Semiconductor Ltd. Chip scale package
US11887924B2 (en) * 2021-01-29 2024-01-30 Cirrus Logic Inc. Chip scale package

Also Published As

Publication number Publication date
KR20000058116A (en) 2000-09-25
KR100632198B1 (en) 2006-10-11
MY126026A (en) 2006-09-29
JP2000243775A (en) 2000-09-08
US6444563B1 (en) 2002-09-03

Similar Documents

Publication Publication Date Title
US6444563B1 (en) Method and apparatus for extending fatigue life of solder joints in a semiconductor device
US6940176B2 (en) Solder pads for improving reliability of a package
US6075710A (en) Low-cost surface-mount compatible land-grid array (LGA) chip scale package (CSP) for packaging solder-bumped flip chips
US6493229B2 (en) Heat sink chip package
US7091592B2 (en) Stacked package for electronic elements and packaging method thereof
US8124456B2 (en) Methods for securing semiconductor devices using elongated fasteners
US7250685B2 (en) Etched leadframe flipchip package system
US6825541B2 (en) Bump pad design for flip chip bumping
US7687803B2 (en) Semiconductor device and method for manufacturing semiconductor device
US7563647B2 (en) Integrated circuit package system with interconnect support
US20070165388A1 (en) Interconnection pattern design
JP2005322921A (en) Flip-chip semiconductor package for testing bumps and method of fabricating same
US20020061665A1 (en) Method and apparatus for vertically stacking and interconnecting ball grid array (BGA) electronic circuit devices
US20030085453A1 (en) Flip chip semiconductor devices and heat sink assemblies, and the coupling thereof to form an electronic apparatus including a compliant support for supporting a heat sink
US6248951B1 (en) Dielectric decal for a substrate of an integrated circuit package
US6943103B2 (en) Methods for reducing flip chip stress
US6266249B1 (en) Semiconductor flip chip ball grid array package
US6348740B1 (en) Bump structure with dopants
US6963129B1 (en) Multi-chip package having a contiguous heat spreader assembly
US20230061167A1 (en) Solder resist structure to mitigate solder bridge risk
KR200278534Y1 (en) Chip size package

Legal Events

Date Code Title Description
AS Assignment

Owner name: MOTOROLA, INC., ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:POTTER, SCOTT G.;GILLETTE, JOSEPH GUY;GALLOWAY, JESSE E.;AND OTHERS;REEL/FRAME:009787/0553;SIGNING DATES FROM 19990212 TO 19990216

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657

Effective date: 20040404

Owner name: FREESCALE SEMICONDUCTOR, INC.,TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657

Effective date: 20040404

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129

Effective date: 20061201

Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129D

Effective date: 20061201

Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129

Effective date: 20061201

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424

Effective date: 20130521

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266

Effective date: 20131101

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: SUPPLEMENT TO THE SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:039138/0001

Effective date: 20160525

AS Assignment

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001

Effective date: 20160622

AS Assignment

Owner name: NXP USA, INC., TEXAS

Free format text: CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:040652/0180

Effective date: 20161107

AS Assignment

Owner name: NXP USA, INC., TEXAS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE LISTED CHANGE OF NAME SHOULD BE MERGER AND CHANGE PREVIOUSLY RECORDED AT REEL: 040652 FRAME: 0180. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:041354/0148

Effective date: 20161107

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536

Effective date: 20151207

AS Assignment

Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001

Effective date: 20190217

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050744/0097

Effective date: 20190903

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421

Effective date: 20151207

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001

Effective date: 20160622

AS Assignment

Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001

Effective date: 20160912