US20040118699A1 - Homogeneous copper-palladium alloy plating for enhancement of electro-migration resistance in interconnects - Google Patents

Homogeneous copper-palladium alloy plating for enhancement of electro-migration resistance in interconnects Download PDF

Info

Publication number
US20040118699A1
US20040118699A1 US10/678,003 US67800303A US2004118699A1 US 20040118699 A1 US20040118699 A1 US 20040118699A1 US 67800303 A US67800303 A US 67800303A US 2004118699 A1 US2004118699 A1 US 2004118699A1
Authority
US
United States
Prior art keywords
plating
copper
palladium
plating solution
alloy
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/678,003
Inventor
Deenesh Padhi
Srinivas Gandikota
Girish Dixit
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Applied Materials Inc
Original Assignee
Applied Materials Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Applied Materials Inc filed Critical Applied Materials Inc
Priority to US10/678,003 priority Critical patent/US20040118699A1/en
Assigned to APPLIED MATERIALS, INC. reassignment APPLIED MATERIALS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DIXIT, DIRISH, GANDIKOTA, SRINIVAS, PADHI, DEENESH
Publication of US20040118699A1 publication Critical patent/US20040118699A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/18Electroplating using modulated, pulsed or reversing current
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D3/00Electroplating: Baths therefor
    • C25D3/02Electroplating: Baths therefor from solutions
    • C25D3/56Electroplating: Baths therefor from solutions of alloys
    • C25D3/58Electroplating: Baths therefor from solutions of alloys containing more than 50% by weight of copper
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D7/00Electroplating characterised by the article coated
    • C25D7/12Semiconductors
    • C25D7/123Semiconductors first coated with a seed layer or a conductive layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/288Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
    • H01L21/2885Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition using an external electrical current, i.e. electro-deposition

Definitions

  • Embodiments of the invention generally relate to a method and apparatus for depositing a layer of a metal or metal alloy into a high aspect ratio feature on a semiconductor substrate.
  • Metallization of sub-quarter micron sized features is a foundational technology for present and future generations of integrated circuit manufacturing processes. More particularly, in devices such as ultra large scale integration-type (ULSI) devices, i.e., devices having integrated circuits with more than a million logic gates, the multilevel interconnects that lie at the heart of these devices are generally formed by filling high aspect ratio interconnect features with a conductive material, such as copper or aluminum, for example.
  • deposition techniques such as chemical vapor deposition (CVD) and physical vapor deposition (PVD), for example, have been used to fill these interconnect features.
  • CVD chemical vapor deposition
  • PVD physical vapor deposition
  • void-free interconnect feature fill via conventional metallization techniques becomes increasingly difficult.
  • plating techniques such as electrochemical plating (ECP) and electroless plating, have emerged as viable processes for void free filling of sub-quarter micron sized high aspect ratio interconnect features in integrated circuit manufacturing processes.
  • ECP plating processes are generally two stage processes, in which a seed layer is first formed over the surface features of the substrate, and then the surface features of the substrate are exposed to an electrolyte solution, while an electrical bias is simultaneously applied between the substrate and an anode positioned within the electrolyte solution.
  • the electrolyte solution is generally rich in ions to be plated onto the surface of the substrate, and therefore, the application of the electrical bias causes these ions to be plated onto the seed layer.
  • one challenge associated with ECP copper deposition processes is that the extremely small size of the conductive interconnect lines results in a substantial increase in the potential to form voids in the interconnect lines via electromigration modes.
  • the substantial increase in the potential to form voids in the interconnect lines via electromigration modes is directly related to the intrinsic electromigration (and/or stress migration) resistance of the copper line, it is desirable to generate conductive lines having minimal electrical resistance, while also having desirable electromigration characteristics.
  • One method for improving the electromigration (and/or stress migration) resistance of copper lines is to alloy copper with a heavy metal without appreciably increasing the electrical resistance of the alloy when compared to copper, while simultaneously increasing the electromigration resistance characteristics of the alloy.
  • Palladium has been found to be a suitable alloying element that improves the electromigration (and/or stress migration) characteristic of copper plated layers.
  • current deposition techniques generally deposit individual layers of copper and palladium on top of each other, and then anneal the entire structure to form a copper-palladium alloy. This approach may be problematic, since the annealing process has been shown to form copper-palladium alloys having varying uniformity/homogeneity in cross-section that generates inconsistent conductive characteristics along the conductive lines, which may result in void formation.
  • Embodiments of the invention are generally directed to a method for plating a homogenous copper-palladium alloy.
  • the method includes providing a plating solution to an electrochemical plating cell.
  • the plating solution includes a copper ion source at a concentration of between about 0.1 M and about 1.0 M and a palladium ion source at a concentration of between about 0.0005 M and about 0.1 M.
  • the method further includes supplying an electrical deposition bias to a plating surface.
  • the electrical deposition bias is configured to simultaneously deposit copper ions and palladium ions onto the plating surface.
  • Embodiments of the invention are further directed to a method for electrochemically plating an alloy onto a semiconductor substrate.
  • the method includes providing a plating solution containing copper ions and palladium ions, immersing a working surface of a substrate and an anode in the plating solution, and applying an electrical plating bias between the anode and the working surface.
  • the electrical plating bias is configured to simultaneously plate copper and palladium out of the plating solution and onto the working surface.
  • Embodiments of the invention are further directed to a plating solution for plating a copper palladium alloy.
  • the plating solution includes a source of copper ions, a source of palladium ions, an acid at a concentration of between about 5 g/L about 200 g/L, and at least one plating solution additive configured to control plating characteristics.
  • Embodiments of the invention are further directed to an electrochemical plating cell configured to plate a homogenous copper-palladium alloy into features of a semiconductor device.
  • the plating cell includes a substrate support member having a substantially planar lower surface configured to engage a non-production side of a substrate, an annular insulative cathode contact ring having a plurality of conductive substrate biasing members formed therein. Each of the plurality of conductive biasing members is configured to electrically engage a plating surface of a substrate.
  • the plating cell further includes a plating cell container configured to hold a volume of electrochemical plating solution comprising a concentration of copper ions of between about 0.1 M and about 1.0 M and a concentration of palladium ions between about 0.0005 M and about 0.1 M, a power supply in electrical communication with the plurality of conductive members and being configured to apply a plating bias to the plating surface, an anode positioned in the plating cell container in a position where the anode is immersed in the electrochemical plating solution, and a process controller programmed to ensure that the copper ion concentration in the plating solution is between about 0.1 M and about 1.0 M and the palladium ion concentration in the plating solution is between about 0.0005 M and about 0.1 M.
  • FIG. 1 illustrates an exemplary weir-type plating cell of the invention.
  • FIG. 2 illustrates an exemplary face down type plating cell of the invention.
  • FIG. 3 illustrates a partial sectional perspective view of an exemplary electrochemical plating cell of the invention.
  • FIG. 4 illustrates a current versus voltage schematic plot for individual deposition of copper and palladium.
  • FIG. 1 illustrates a cross sectional view of an exemplary weir-type plater 100 of the invention.
  • Plater 100 generally includes an electrolyte container 112 having an open top portion and a substrate holder 114 that is pivotally disposed above the electrolyte container 112 , which contains an electrolyte solution.
  • the substrate holder 114 is configured for immersing a substrate into the electrolyte solution and removing the substrate from the electrolyte solution.
  • the substrate holder 114 is capable of securing and positioning the substrate in a desired position during processing.
  • a contact ring 120 is positioned proximate the lower surface of the lid/substrate holder 114 , and is in electrical communication with a power supply (not shown). As such, the contact ring 120 is configured to electrically engage the substrate 122 and provide a plating bias to the substrate 122 .
  • the contact ring 120 which may be annular in shape, generally includes a plurality of conductive contact pins 126 distributed about a peripheral portion of the contact ring 120 . The plurality of contact pins 126 generally extend radially below the perimeter of the substrate 122 such that the tips of the contact pins 126 contact a conductive seed layer formed on the substrate 122 .
  • the electrolyte container 112 may include a separation membrane 128 positioned between an anode 116 and the substrate 122 .
  • the membrane 128 may operate to define respective anodic and cathodic chambers in the electrolyte container 112 , i.e., the anodic chamber will surround the anode and the cathodic chamber will be adjacent the plating surface of the substrate.
  • the anode 116 is configured to supply ions to a plating solution contained within container 112 .
  • the separation membrane 128 is generally a membrane configured to allow the plating solution supplied to the container 112 to flow therethrough, while restricting the flow of other materials, i.e., contaminants, copper balls, etc., from flowing through the membrane 128 and contacting the substrate 122 .
  • the plating solution is supplied to the electrolyte container 112 by a supply line 118 , which is generally in fluid communication with a pump and an electrolyte supply system, as is known in the art.
  • the separation membrane 128 may also be configured to prevent the Pd 2+ ions from penetrating into the anode chamber.
  • the anodic chamber may also be configured to have a positive pressure with respect to the cathodic chamber so that a fluid flow exists only in the direction towards the cathodic chamber.
  • a process controller 190 is connected to the plater 100 for instructing the plater 100 to perform one or more processing steps associated with embodiments of the invention.
  • the process controller 190 may include a CPU, which may be any form of computer processors that can be used in an industrial setting for controlling various chambers and subprocessors, and a memory for storing information and instructions to be executed by the CPU.
  • FIG. 2 illustrates a cross sectional view of another exemplary electroplating process cell 200 of the invention.
  • Process cell 200 generally includes a head assembly 210 , a process kit 220 , and an electrolyte collector 240 .
  • the electrolyte collector 240 is generally configured to be secured onto a mainframe (not shown) of a plating system (not shown).
  • the electrolyte collector 240 generally includes an inner wall 246 , an outer wall 248 , and a bottom 247 connecting the respective walls.
  • An electrolyte outlet 249 is disposed through the bottom 247 of the electrolyte collector 240 and connected to an electrolyte replenishing system (not shown) through tubes, hoses, pipes or other fluid transfer connectors.
  • the head assembly 210 is generally mounted onto a head assembly frame 252 that includes a mounting post 254 and a cantilever arm 256 .
  • the mounting post 254 is generally mounted onto a mainframe body 214 , and the cantilever arm 256 generally extends laterally from an upper portion of the mounting post 254 .
  • the mounting post 254 provides rotational movement with respect to a vertical axis along the mounting post 254 to allow rotation of the head assembly 210 .
  • the lower end of the cantilever arm 256 is generally connected to a cantilever arm actuator 257 , such as a pneumatic cylinder, mounted on the mounting post 254 .
  • the cantilever arm actuator 257 provides pivotal movement of the cantilever arm 256 with respect to the joint between the cantilever arm 256 and the mounting post 254 .
  • the head assembly 210 generally includes a substrate holder assembly 250 and a substrate assembly actuator 258 .
  • the substrate assembly actuator 258 operates to rotate and/or raise/lower the substrate holder assembly 250 .
  • the substrate holder assembly 250 generally includes a substrate holder 264 and an integrally formed cathode contact ring 266 .
  • the substrate holder assembly 250 includes a plurality of vacuum channels 267 formed in a lower side of the substrate holder assembly 250 .
  • the vacuum channels 267 which are generally in communication with a vacuum pump (not shown), are annularly positioned about the lower surface of the substrate holder assembly 250 and configured to provide sufficient vacuum pressure to secure a substrate thereto for processing.
  • the contact ring 266 which is generally in electrical communication with a power supply (not shown), includes an annular body having a plurality of conducting members disposed thereon for communicating electrical energy from the power supply to a substrate positioned on the holder assembly 250 .
  • the annular body of the contact ring 266 is generally constructed of an insulating material in order to electrically isolate the plurality of conducting members from surrounding components other than the substrate.
  • the body and conducting members of the contact ring 266 generally form a diametrically interior substrate-seating surface which, during processing, may support the substrate being processed by process cell 200 .
  • the contact ring 266 is configured to electrically engage and contact the substrate being processed on the non-production side of the substrate, i.e., on the backside of the substrate, so that the production side of the substrate is free of electrical or mechanical contacts therewith.
  • substrates processed in process cell 200 will generally have a backside conductive layer configured to electrically engage the backside contact ring deposited thereon.
  • the backside conductive layer which is generally a seed layer extension, may be configured to communicate electrical power applied thereto to the front or production side of the substrate in order to cause plating thereon.
  • a process controller 290 is connected to the process cell 200 for instructing the process cell 200 to perform one or more processing steps associated with embodiments of the invention.
  • the process controller 290 may include a CPU, which may be any form of computer processors that can be used in an industrial setting for controlling various chambers and subprocessors, and a memory for storing information and instructions to be executed by the CPU.
  • FIG. 3 illustrates a perspective and partial sectional view of another exemplary electrochemical plating cell 300 of the invention.
  • Plating cell 300 generally includes an outer basin 301 and an inner basin 302 positioned within outer basin 301 .
  • Inner basin 302 is generally configured to contain a plating solution that is used to plate a metal, e.g., copper, onto a substrate during an electrochemical plating process.
  • the plating solution is generally continuously supplied to inner basin 302 (at about 1 gallon per minute for a 10-liter plating cell, for example), and therefore, the plating solution continually overflows the uppermost point of inner basin 302 and runs into outer basin 301 .
  • plating cell 300 is generally positioned at a tilt angle, i.e., the frame portion 303 of plating cell 300 is generally elevated on one side such that the components of plating cell 300 are tilted between about 3° and about 30°. Therefore, in order to contain an adequate depth of plating solution within inner basin 302 during plating operations, the uppermost portion of basin 302 may be extended upward on one side of plating cell 300 , such that the uppermost point of inner basin 302 is generally horizontal and allows for contiguous overflow of the plating solution supplied thereto around the perimeter of basin 302 .
  • the frame member 303 of plating cell 300 generally includes an annular base member 304 secured to frame member 303 . Since frame member 303 is elevated on one side, the upper surface of base member 304 is generally tilted from the horizontal at an angle that corresponds to the angle of frame member 303 relative to a horizontal position.
  • Base member 304 includes an annular or disk shaped recess formed therein, the annular recess being configured to receive a disk shaped anode member 305 .
  • Base member 304 further includes a plurality of fluid inlets/drains 309 positioned on a lower surface thereof.
  • Each of the fluid inlets/drains 309 are generally configured to individually supply or drain a fluid to or from either the anode compartment or the cathode compartment of plating cell 300 .
  • Anode member 305 generally includes a plurality of slots 307 formed therethrough, wherein the slots 307 are generally positioned in parallel orientation with each other across the surface of the anode 305 . The parallel orientation allows for dense fluids generated at the anode surface to flow downwardly across the anode surface and into one of the slots 307 .
  • Plating cell 300 further includes a membrane support assembly 306 .
  • Membrane support assembly 306 is generally secured at an outer periphery thereof to base member 304 , and includes an interior region 308 configured to allow fluids to pass therethrough via a sequence of oppositely positioned slots and bores.
  • the membrane support assembly may include an o-ring type seal positioned near a perimeter of the membrane, wherein the seal is configured to prevent fluids from traveling from one side of the membrane secured on the membrane support 306 to the other side of the membrane.
  • a process controller 390 is connected to the process cell 300 for instructing the process cell 300 to perform one or more processing steps associated with embodiments of the invention.
  • the process controller 390 may include a CPU, which may be any form of computer processors that can be used in an industrial setting for controlling various chambers and subprocessors, and a memory for storing information and instructions to be executed by the CPU.
  • a substrate to be plated is generally secured to a substrate support member and the plating surface of the substrate is brought into contact with a plating solution. While in contact with the plating solution, an electrical bias is applied to a seed layer deposited on the plating surface of the substrate.
  • the electrical bias is generally a bias configured to bias the substrate surface/seed layer with a cathodic charge, which causes the plating ions in the plating solution to be urged out of the solution and to plate on the cathodically charged substrate surface/seed layer.
  • the plating solution generally includes an aqueous solution that contains sulfuric acid, phosphoric acid, or derivatives thereof.
  • the electroplating solution may further include one or more organic additives, i.e., levelers, suppressors, accelerators, and/or other additives known in the art to facilitate control over the plating process.
  • the additives are typically organic materials that are known to adsorb onto the surface of the substrate being plated.
  • Useful suppressors for example, may include polyethers, such as polyethylene, glycol, or other polymers such as polypropylene oxide, that are known to inhibit the rate of deposition on the substrate.
  • Useful accelerators may include sulfides or disulfides, such as bis (3-sulfopropyl) disulfide, which affects the microstructure of copper deposited on the substrate.
  • Useful levelers may generally include amines or polyamines, which improve the thickness distribution of copper deposited on the substrate.
  • the present invention is configured to deposit a homogenous copper-palladium alloy in an electrochemical plating process
  • conventional copper plating solutions may be modified to include the palladium ions necessary to support copper-palladium plating.
  • the amount of copper and palladium deposited in an electrochemical plating process is generally governed by two factors: first, the plating potential at which plating operations are conducted; and second, the concentration of palladium ions in the plating solution in proportion to the concentration of the copper ions in the solution.
  • the amount of palladium in the plated alloy may be limited to less than about 2 weight percent, preferably, between about 0.2 weight percent and about 1.5 weight percent. In one embodiment, it is desirable to maintain the palladium percentage in the plated alloy below about 1.5 weight percent to provide good conductivity characteristics as well as good electromigration characteristics when compared to conventional copper interconnects. In another embodiment, the plated alloy has about 1.5 weight percent of palladium versus about 98.5 weight percent or more of copper. Additionally, any local agglomeration of palladium, which results from high concentrations of palladium in the plating solution or the copper-palladium alloy generated, will also produce disadvantages. Therefore, embodiments of the invention contemplate calculated concentrations of palladium configured to generate optimal plating characteristics without forming intermetallics, wherein the calculated concentrations of palladium are generally substantially smaller than the concentrations of the copper in the plating solution.
  • the plating potential applied during plating operations will generally overlap the plating potential ranges for both metals.
  • the plating potential applied when the plating potential applied is resident in the plating ranges for both metals, simultaneous plating of both metals may be conducted.
  • the plating potential for metals varies with the concentration of the metal ions in the plating solution, along with other parameters. As such, particular processing parameters will vary from processing system to processing system.
  • the standard reduction potential for copper is 0.34 volts with respect to a standard hydrogen electrode
  • the standard reduction potential for palladium is 0.95 volts with respect to a standard hydrogen electrode.
  • the change in the reduction potential resulting from concentration variances may generally be calculated by the following equation:
  • E generally represents the deposition potential of the metal
  • E 0 represents the standard deposition potential
  • R represents a constant
  • T represents the temperature of the plating solution (which is generally at room temperature (15° C.-25° C.))
  • M + represents the concentration of the metal ions being plated in the plating solution. Therefore, since the standard deposition/reduction potential of palladium is substantially greater than the standard deposition potential of copper, the reduction potential of palladium may be brought closer to the reduction potential of copper via manipulation of the processing parameters noted in equation (1).
  • equation (1) indicates that the reduction potentials for copper and palladium may be brought closer in order to facilitate homogenous plating of a copper-palladium alloy, changes in ion concentrations alone generally do not result in large changes in the reduction potential of a metal.
  • conventional copper plating systems are generally optimized to achieve void free fill of high aspect ratio features, and therefore, it is not desirable to modify the copper ion concentration in the plating solution in order to achieve simultaneous copper and palladium plating, as the copper plating characteristics may suffer from this modification.
  • another parameter that is adjusted in order to obtain efficient and simultaneous plating of both copper and palladium is the plating potential or current density applied to the substrate surface during the plating process.
  • FIG. 4 illustrates a current versus voltage schematic plot 400 for deposition of copper and palladium individually.
  • the standard reduction potential for copper is 0.34 volts with respect to a standard hydrogen electrode, while the standard reduction potential for palladium is 0.95 volts with respect to a standard hydrogen electrode.
  • the measurements are taken at room temperature, which is about 20 degrees Centigrade.
  • V 1 the amount of palladium deposition is represented by Pd 1 and the amount of copper deposition is represented by Cu 1 .
  • the amount of palladium deposition is represented by Pd 2 and the amount of copper deposition is represented by Cu 2 .
  • the amount of copper deposition increases from Cu 1 to Cu 2 , while the amount of palladium deposition remains generally about the same, thereby decreasing the amount of palladium concentration in the alloy.
  • the concentration of Pd 2+ ions in the electrolyte is small enough such that the reduction of Pd 2+ to Pd is mass-transfer controlled.
  • the same effect may be accomplished by decreasing the concentration of palladium ions (Pd 2+ ) in the plating solution, while keeping the Cu 2+ concentration constant. By decreasing the concentration of palladium ions in the plating solution, the amount of palladium in the alloy is also decreased.
  • a copper plating solution may be used to implement the formation of a substantially homogenous copper-palladium alloy thin film in an electrochemical plating cell.
  • a conventional copper plating solution may include, for example, a copper source, a halide source, and one or more organic additives configured to provide a control element over the plating characteristics of the plating solution. Copper plating solutions are commercially available from companies such as Enthone and Shipley, for example.
  • the copper source for electrochemical plating solutions may be a copper sulfate solution having a copper ion concentration of between about 5 g/L and about 100 g/L.
  • the plating solution may additionally contain an acid, which may be at a concentration of between about 5 g/L and about 200 g/L.
  • the plating solution may further contain halide ions, such as chloride, which may be at a concentration of between about 10 ppm and about 200 ppm.
  • Exemplary acids that may be used in plating solution include sulfuric acid, phosphoric acid, and/or derivatives thereof.
  • the plating solution may include other copper salts, such as copper fluoborate, copper gluconate, copper sulfamate, copper sulfonate, copper pyrophosphate, copper chloride, or copper cyanide, for example, as the copper source.
  • Embodiments of the invention are not limited to these parameters.
  • the plating solution additives which may include levelers, inhibitors, suppressors, brighteners, accelerators, and/or other additives known in the art, are typically organic materials that adsorb onto the surface of the substrate being plated.
  • Useful suppressors typically include copolymers-ethylene oxide, propylene oxide, polyethers, such as polyethylene glycol (PEG), and/or other polymers, such as polyethylene-polypropylene oxides, which adsorb on the substrate surface, slowing down copper deposition in the adsorbed areas.
  • Useful accelerators typically include sulfides or disulfides, such as bis (3-sulfopropyl) disulfide, MPSA, and SPS molecules, which compete with suppressors for adsorption sites, accelerating copper deposition in adsorbed areas.
  • Useful levelers typically include amines, thiadiazole, imidazole, and other nitrogen containing organics.
  • Useful inhibitors typically include sodium benzoate and sodium sulfite, which inhibit the rate of copper deposition on the substrate.
  • plating systems generally include a replenishment mechanism configured to replace the additives consumed in the plating process so that a relatively constant concentration of the additives may be maintained in the plating solution.
  • differences in diffusion rates of the various additives may result in varying concentrations of particular additives at the top of a high aspect ratio feature compared to the bottom of the feature, thereby setting up different plating rates at the top of the feature versus the bottom of the feature.
  • suppressors may be larger molecules that diffuse slower than accelerators, and therefore, fewer suppressors may adsorb onto the bottom surface of a high aspect ratio feature than accelerators.
  • the bottom of the feature may plate at a faster rate than the top of the feature, thus increasing the fill rate of the feature. Therefore, an appropriate composition of additives in the plating solution is desired to facilitate void-free fill of high aspect ratio features.
  • embodiments of the invention contemplate adding a source of palladium ions to the above noted copper plating solution.
  • the source for the palladium ions includes, for example, PdSO 4 , PdCl 2 , or other palladium containing compounds acceptable to a copper electrochemical plating solution.
  • the concentration of the palladium ions in the plating solution is generally between about 0.0005 M and about 0.1 M, while the concentration of the copper ions in the plating solution is generally between about 0.1 M and about 1 M. In another embodiment of the invention, the copper concentration in the plating solution may be between about 0.4 M and about 0.8 M.
  • the plating current density applied to the substrate during a copper-palladium electrodeposition process using the copper-palladium plating solution described above may be between about 0.5 mA/cm 2 and about 80 mA/cm 2 , for example, at a constant current density.
  • the plating current density may be varied throughout the copper-palladium deposition process, i.e., the current density may be stepped up, down, or alternated between lower and higher current densities, i.e., pulsed, during a plating process.
  • the current density may be calculated to facilitate copper-palladium deposition in an initial stage of filling a feature, and then the current density may be changed to facilitate a more copper heavy deposition once the feature is somewhat lined with a copper-palladium alloy at the interfaces.
  • the substrate support member supporting the substrate during the copper-palladium electrodeposition process is generally rotated at between about 5 RPM and about 60 RPM, for example, while the flow rate of the copper-palladium electroplating solution to the electroplating cell is up to about 7.5 GPM, for example.
  • the plating cell is capable of providing generally constant hydrodynamics so that the flow of the plating solution across the plating surface of the substrate is constant.
  • the layer may be annealed.
  • the annealing process may contribute to the grain size determination, the grain distribution in the alloy, and the crystalline structure of the alloy.
  • an annealing process may be implemented to anneal the homogenous copper-palladium alloy films, wherein the annealing process includes exposing the film to a temperature of between about 200° C. and about 400° C., for example.
  • the exposure/annealing time for the copper-palladium film may be between about 30 seconds and about 1 hour, depending upon the structure desired and the thermal budget available for the process.
  • the resulting substantially homogenous copper-palladium layer will generally have a palladium concentration of up to about 2 weight percent. More particularly, the homogenous copper-palladium alloy of the invention may have a palladium concentration of between about 0.2 weight percent and about 1.5 weight percent, or between about 0.1 weight percent and about 0.6 weight percent, for example.
  • various embodiments of the invention generally provide a method and apparatus for forming a substantially homogenous copper-palladium alloy layer onto a semiconductor substrate, and in particular, for filling high aspect ratio (4:1 or higher) features with a substantially homogenous copper-palladium alloy that has a large concentration of copper (above about 98.5 weight percent) and a substantially smaller concentration of palladium (about 0.2 weight percent to about 1.5 weight percent).
  • the copper-palladium alloy which provides enhanced electromigration and/or stress migration resistance in conductive features of semiconductor devices and prevents the formation of voids at the interfaces when high current is passed through the interconnect, is generally formed onto the substrate and into the features via an ECP process.
  • Embodiments of the ECP process for depositing the copper-palladium alloy generally include adding a calculated amount of palladium to a copper plating solution and applying a calculated voltage to a substrate immersed in the plating solution.
  • the calculated amount of palladium added to the plating solution and the calculated voltage applied are specifically selected to provide for the deposition of a substantially homogenous copper-palladium alloy.
  • embodiments of the invention are configured to plate the copper-palladium alloy into very high aspect ratio features, e.g., greater than 10:1, for narrow conductive structures, i.e., sub 0.10 micron width features.
  • the deposition of the copper-palladium alloy may also be accomplished by depositing a very thin copper-palladium layer on a PVD copper seed layer by an electroless deposition process followed by electroplating the copper-palladium alloy in the plating solution described below.
  • Embodiments of the invention may be used in connection with a device for measuring component quantities for use in apparatus implementing multiple chemistries, as described in U.S. patent application Ser. No. ______ (AMAT/8465/CMP/ECP/RKK), entitled VOLUME MEASUREMENT APPARATUS AND METHOD, by Balisky et al, filed Oct. 1, 2003, which is incorporated herein by reference.
  • the measurement device may be used for measuring, adding, or mixing chemical components for various plating processes, including direct plating on a barrier layer, alloy plating, alloy plating combined with convention metal plating, plating on a thin seed layer, optimized feature fill and bulk fill plating, plating multiple layers with minimal defects, or any other plating process where more than one chemistry may be beneficial to a plating process.

Abstract

A method for plating a homogenous copper-palladium alloy. The method includes providing a plating solution to an electrochemical plating cell. The plating solution includes a copper ion source at a concentration of between about 0.1 M and about 1.0 M and a palladium ion source at a concentration of between about 0.0005 M and about 0.1 M. The method further includes supplying an electrical deposition bias to a plating surface. The electrical deposition bias is configured to simultaneously deposit copper ions and palladium ions onto the plating surface.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application claims benefit of U.S. provisional patent application serial No. 60/415,593, filed Oct. 2, 2002, which is herein incorporated by reference.[0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • Embodiments of the invention generally relate to a method and apparatus for depositing a layer of a metal or metal alloy into a high aspect ratio feature on a semiconductor substrate. [0003]
  • 2. Description of the Related Art [0004]
  • Metallization of sub-quarter micron sized features is a foundational technology for present and future generations of integrated circuit manufacturing processes. More particularly, in devices such as ultra large scale integration-type (ULSI) devices, i.e., devices having integrated circuits with more than a million logic gates, the multilevel interconnects that lie at the heart of these devices are generally formed by filling high aspect ratio interconnect features with a conductive material, such as copper or aluminum, for example. Conventionally, deposition techniques such as chemical vapor deposition (CVD) and physical vapor deposition (PVD), for example, have been used to fill these interconnect features. However, as interconnect sizes decrease and aspect ratios increase, void-free interconnect feature fill via conventional metallization techniques becomes increasingly difficult. As a result, plating techniques, such as electrochemical plating (ECP) and electroless plating, have emerged as viable processes for void free filling of sub-quarter micron sized high aspect ratio interconnect features in integrated circuit manufacturing processes. [0005]
  • In an ECP process, for example, sub-quarter micron sized high aspect ratio features formed into the surface of a substrate may be efficiently filled with a conductive material, such as copper. ECP plating processes are generally two stage processes, in which a seed layer is first formed over the surface features of the substrate, and then the surface features of the substrate are exposed to an electrolyte solution, while an electrical bias is simultaneously applied between the substrate and an anode positioned within the electrolyte solution. The electrolyte solution is generally rich in ions to be plated onto the surface of the substrate, and therefore, the application of the electrical bias causes these ions to be plated onto the seed layer. [0006]
  • However, one challenge associated with ECP copper deposition processes is that the extremely small size of the conductive interconnect lines results in a substantial increase in the potential to form voids in the interconnect lines via electromigration modes. Inasmuch as the substantial increase in the potential to form voids in the interconnect lines via electromigration modes is directly related to the intrinsic electromigration (and/or stress migration) resistance of the copper line, it is desirable to generate conductive lines having minimal electrical resistance, while also having desirable electromigration characteristics. One method for improving the electromigration (and/or stress migration) resistance of copper lines is to alloy copper with a heavy metal without appreciably increasing the electrical resistance of the alloy when compared to copper, while simultaneously increasing the electromigration resistance characteristics of the alloy. [0007]
  • Palladium has been found to be a suitable alloying element that improves the electromigration (and/or stress migration) characteristic of copper plated layers. However, current deposition techniques generally deposit individual layers of copper and palladium on top of each other, and then anneal the entire structure to form a copper-palladium alloy. This approach may be problematic, since the annealing process has been shown to form copper-palladium alloys having varying uniformity/homogeneity in cross-section that generates inconsistent conductive characteristics along the conductive lines, which may result in void formation. Additionally, although deposition of copper-palladium alloys via electrochemical deposition has been conventionally used to generate solder bump points and other larger scale features, conventional apparatuses and methods have not been successful in depositing a homogenous copper-palladium alloy into a high aspect ratio feature, i.e., a feature where the height to width ratio is at least 4:1, without encountering voids in the fill deposition. Additionally, conventional copper-palladium alloy plating methods have focused upon alloys having large percentages of palladium and small concentrations of copper, which is undesirable for semiconductor device interconnects, since the electrical resistance characteristics of palladium rich alloys are substantially higher than copper or copper rich alloys. Void free fill of high aspect ratio features, such as those that make up the multilevel conductive interconnects in semiconductor devices, is critical to the continued success and continued progress of ULSI technology. [0008]
  • Therefore, a need exists for a method and apparatus for depositing a substantially homogenous copper-palladium alloy thin film into a high aspect ratio feature of a semiconductor device. [0009]
  • SUMMARY OF THE INVENTION
  • Embodiments of the invention are generally directed to a method for plating a homogenous copper-palladium alloy. The method includes providing a plating solution to an electrochemical plating cell. The plating solution includes a copper ion source at a concentration of between about 0.1 M and about 1.0 M and a palladium ion source at a concentration of between about 0.0005 M and about 0.1 M. The method further includes supplying an electrical deposition bias to a plating surface. The electrical deposition bias is configured to simultaneously deposit copper ions and palladium ions onto the plating surface. [0010]
  • Embodiments of the invention are further directed to a method for electrochemically plating an alloy onto a semiconductor substrate. The method includes providing a plating solution containing copper ions and palladium ions, immersing a working surface of a substrate and an anode in the plating solution, and applying an electrical plating bias between the anode and the working surface. The electrical plating bias is configured to simultaneously plate copper and palladium out of the plating solution and onto the working surface. [0011]
  • Embodiments of the invention are further directed to a plating solution for plating a copper palladium alloy. The plating solution includes a source of copper ions, a source of palladium ions, an acid at a concentration of between about 5 g/L about 200 g/L, and at least one plating solution additive configured to control plating characteristics. [0012]
  • Embodiments of the invention are further directed to an electrochemical plating cell configured to plate a homogenous copper-palladium alloy into features of a semiconductor device. The plating cell includes a substrate support member having a substantially planar lower surface configured to engage a non-production side of a substrate, an annular insulative cathode contact ring having a plurality of conductive substrate biasing members formed therein. Each of the plurality of conductive biasing members is configured to electrically engage a plating surface of a substrate. The plating cell further includes a plating cell container configured to hold a volume of electrochemical plating solution comprising a concentration of copper ions of between about 0.1 M and about 1.0 M and a concentration of palladium ions between about 0.0005 M and about 0.1 M, a power supply in electrical communication with the plurality of conductive members and being configured to apply a plating bias to the plating surface, an anode positioned in the plating cell container in a position where the anode is immersed in the electrochemical plating solution, and a process controller programmed to ensure that the copper ion concentration in the plating solution is between about 0.1 M and about 1.0 M and the palladium ion concentration in the plating solution is between about 0.0005 M and about 0.1 M.[0013]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • So that the manner in which the above recited features of the present invention are attained and can be understood in detail, a more particular description of the invention, briefly summarized above, may be had by reference to the embodiments thereof which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only typical embodiments of this invention and are therefore not to be considered limiting of its scope, for the invention may admit to other equally effective embodiments. [0014]
  • FIG. 1 illustrates an exemplary weir-type plating cell of the invention. [0015]
  • FIG. 2 illustrates an exemplary face down type plating cell of the invention. [0016]
  • FIG. 3 illustrates a partial sectional perspective view of an exemplary electrochemical plating cell of the invention. [0017]
  • FIG. 4 illustrates a current versus voltage schematic plot for individual deposition of copper and palladium. [0018]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • FIG. 1 illustrates a cross sectional view of an exemplary weir-[0019] type plater 100 of the invention. Plater 100 generally includes an electrolyte container 112 having an open top portion and a substrate holder 114 that is pivotally disposed above the electrolyte container 112, which contains an electrolyte solution. The substrate holder 114 is configured for immersing a substrate into the electrolyte solution and removing the substrate from the electrolyte solution. The substrate holder 114 is capable of securing and positioning the substrate in a desired position during processing.
  • A [0020] contact ring 120 is positioned proximate the lower surface of the lid/substrate holder 114, and is in electrical communication with a power supply (not shown). As such, the contact ring 120 is configured to electrically engage the substrate 122 and provide a plating bias to the substrate 122. The contact ring 120, which may be annular in shape, generally includes a plurality of conductive contact pins 126 distributed about a peripheral portion of the contact ring 120. The plurality of contact pins 126 generally extend radially below the perimeter of the substrate 122 such that the tips of the contact pins 126 contact a conductive seed layer formed on the substrate 122. Additionally, the electrolyte container 112 may include a separation membrane 128 positioned between an anode 116 and the substrate 122. The membrane 128 may operate to define respective anodic and cathodic chambers in the electrolyte container 112, i.e., the anodic chamber will surround the anode and the cathodic chamber will be adjacent the plating surface of the substrate. The anode 116 is configured to supply ions to a plating solution contained within container 112. The separation membrane 128 is generally a membrane configured to allow the plating solution supplied to the container 112 to flow therethrough, while restricting the flow of other materials, i.e., contaminants, copper balls, etc., from flowing through the membrane 128 and contacting the substrate 122. The plating solution is supplied to the electrolyte container 112 by a supply line 118, which is generally in fluid communication with a pump and an electrolyte supply system, as is known in the art.
  • Additionally, the [0021] separation membrane 128 may also be configured to prevent the Pd2+ ions from penetrating into the anode chamber. The anodic chamber may also be configured to have a positive pressure with respect to the cathodic chamber so that a fluid flow exists only in the direction towards the cathodic chamber.
  • A [0022] process controller 190 is connected to the plater 100 for instructing the plater 100 to perform one or more processing steps associated with embodiments of the invention. The process controller 190 may include a CPU, which may be any form of computer processors that can be used in an industrial setting for controlling various chambers and subprocessors, and a memory for storing information and instructions to be executed by the CPU.
  • FIG. 2 illustrates a cross sectional view of another exemplary [0023] electroplating process cell 200 of the invention. Process cell 200 generally includes a head assembly 210, a process kit 220, and an electrolyte collector 240. The electrolyte collector 240 is generally configured to be secured onto a mainframe (not shown) of a plating system (not shown). The electrolyte collector 240 generally includes an inner wall 246, an outer wall 248, and a bottom 247 connecting the respective walls. An electrolyte outlet 249 is disposed through the bottom 247 of the electrolyte collector 240 and connected to an electrolyte replenishing system (not shown) through tubes, hoses, pipes or other fluid transfer connectors. The head assembly 210 is generally mounted onto a head assembly frame 252 that includes a mounting post 254 and a cantilever arm 256. The mounting post 254 is generally mounted onto a mainframe body 214, and the cantilever arm 256 generally extends laterally from an upper portion of the mounting post 254. Generally, the mounting post 254 provides rotational movement with respect to a vertical axis along the mounting post 254 to allow rotation of the head assembly 210. The lower end of the cantilever arm 256 is generally connected to a cantilever arm actuator 257, such as a pneumatic cylinder, mounted on the mounting post 254. The cantilever arm actuator 257 provides pivotal movement of the cantilever arm 256 with respect to the joint between the cantilever arm 256 and the mounting post 254.
  • The [0024] head assembly 210 generally includes a substrate holder assembly 250 and a substrate assembly actuator 258. The substrate assembly actuator 258 operates to rotate and/or raise/lower the substrate holder assembly 250. The substrate holder assembly 250 generally includes a substrate holder 264 and an integrally formed cathode contact ring 266. The substrate holder assembly 250 includes a plurality of vacuum channels 267 formed in a lower side of the substrate holder assembly 250. The vacuum channels 267, which are generally in communication with a vacuum pump (not shown), are annularly positioned about the lower surface of the substrate holder assembly 250 and configured to provide sufficient vacuum pressure to secure a substrate thereto for processing. The contact ring 266, which is generally in electrical communication with a power supply (not shown), includes an annular body having a plurality of conducting members disposed thereon for communicating electrical energy from the power supply to a substrate positioned on the holder assembly 250. The annular body of the contact ring 266 is generally constructed of an insulating material in order to electrically isolate the plurality of conducting members from surrounding components other than the substrate. The body and conducting members of the contact ring 266 generally form a diametrically interior substrate-seating surface which, during processing, may support the substrate being processed by process cell 200. The contact ring 266 is configured to electrically engage and contact the substrate being processed on the non-production side of the substrate, i.e., on the backside of the substrate, so that the production side of the substrate is free of electrical or mechanical contacts therewith. As such, substrates processed in process cell 200 will generally have a backside conductive layer configured to electrically engage the backside contact ring deposited thereon. Additionally, the backside conductive layer, which is generally a seed layer extension, may be configured to communicate electrical power applied thereto to the front or production side of the substrate in order to cause plating thereon.
  • [0025] A process controller 290 is connected to the process cell 200 for instructing the process cell 200 to perform one or more processing steps associated with embodiments of the invention. The process controller 290 may include a CPU, which may be any form of computer processors that can be used in an industrial setting for controlling various chambers and subprocessors, and a memory for storing information and instructions to be executed by the CPU.
  • FIG. 3 illustrates a perspective and partial sectional view of another exemplary [0026] electrochemical plating cell 300 of the invention. Plating cell 300 generally includes an outer basin 301 and an inner basin 302 positioned within outer basin 301. Inner basin 302 is generally configured to contain a plating solution that is used to plate a metal, e.g., copper, onto a substrate during an electrochemical plating process. During the plating process, the plating solution is generally continuously supplied to inner basin 302 (at about 1 gallon per minute for a 10-liter plating cell, for example), and therefore, the plating solution continually overflows the uppermost point of inner basin 302 and runs into outer basin 301. The overflow plating solution is then collected by outer basin 301 and drained therefrom for recirculation into basin 302. As illustrated in FIG. 3, plating cell 300 is generally positioned at a tilt angle, i.e., the frame portion 303 of plating cell 300 is generally elevated on one side such that the components of plating cell 300 are tilted between about 3° and about 30°. Therefore, in order to contain an adequate depth of plating solution within inner basin 302 during plating operations, the uppermost portion of basin 302 may be extended upward on one side of plating cell 300, such that the uppermost point of inner basin 302 is generally horizontal and allows for contiguous overflow of the plating solution supplied thereto around the perimeter of basin 302.
  • The [0027] frame member 303 of plating cell 300 generally includes an annular base member 304 secured to frame member 303. Since frame member 303 is elevated on one side, the upper surface of base member 304 is generally tilted from the horizontal at an angle that corresponds to the angle of frame member 303 relative to a horizontal position. Base member 304 includes an annular or disk shaped recess formed therein, the annular recess being configured to receive a disk shaped anode member 305. Base member 304 further includes a plurality of fluid inlets/drains 309 positioned on a lower surface thereof. Each of the fluid inlets/drains 309 are generally configured to individually supply or drain a fluid to or from either the anode compartment or the cathode compartment of plating cell 300. Anode member 305 generally includes a plurality of slots 307 formed therethrough, wherein the slots 307 are generally positioned in parallel orientation with each other across the surface of the anode 305. The parallel orientation allows for dense fluids generated at the anode surface to flow downwardly across the anode surface and into one of the slots 307. Plating cell 300 further includes a membrane support assembly 306. Membrane support assembly 306 is generally secured at an outer periphery thereof to base member 304, and includes an interior region 308 configured to allow fluids to pass therethrough via a sequence of oppositely positioned slots and bores. The membrane support assembly may include an o-ring type seal positioned near a perimeter of the membrane, wherein the seal is configured to prevent fluids from traveling from one side of the membrane secured on the membrane support 306 to the other side of the membrane.
  • [0028] A process controller 390 is connected to the process cell 300 for instructing the process cell 300 to perform one or more processing steps associated with embodiments of the invention. The process controller 390 may include a CPU, which may be any form of computer processors that can be used in an industrial setting for controlling various chambers and subprocessors, and a memory for storing information and instructions to be executed by the CPU.
  • In operation, regardless of the plating cell configuration utilized, a substrate to be plated is generally secured to a substrate support member and the plating surface of the substrate is brought into contact with a plating solution. While in contact with the plating solution, an electrical bias is applied to a seed layer deposited on the plating surface of the substrate. The electrical bias is generally a bias configured to bias the substrate surface/seed layer with a cathodic charge, which causes the plating ions in the plating solution to be urged out of the solution and to plate on the cathodically charged substrate surface/seed layer. [0029]
  • In conventional plating systems, the plating solution generally includes an aqueous solution that contains sulfuric acid, phosphoric acid, or derivatives thereof. The electroplating solution may further include one or more organic additives, i.e., levelers, suppressors, accelerators, and/or other additives known in the art to facilitate control over the plating process. The additives are typically organic materials that are known to adsorb onto the surface of the substrate being plated. Useful suppressors, for example, may include polyethers, such as polyethylene, glycol, or other polymers such as polypropylene oxide, that are known to inhibit the rate of deposition on the substrate. Useful accelerators, for example, may include sulfides or disulfides, such as bis (3-sulfopropyl) disulfide, which affects the microstructure of copper deposited on the substrate. Useful levelers may generally include amines or polyamines, which improve the thickness distribution of copper deposited on the substrate. [0030]
  • Inasmuch as the present invention is configured to deposit a homogenous copper-palladium alloy in an electrochemical plating process, conventional copper plating solutions may be modified to include the palladium ions necessary to support copper-palladium plating. However, the amount of copper and palladium deposited in an electrochemical plating process is generally governed by two factors: first, the plating potential at which plating operations are conducted; and second, the concentration of palladium ions in the plating solution in proportion to the concentration of the copper ions in the solution. As a result of the resistivity of copper being limited by the concentration of palladium ions, the amount of palladium in the plated alloy may be limited to less than about 2 weight percent, preferably, between about 0.2 weight percent and about 1.5 weight percent. In one embodiment, it is desirable to maintain the palladium percentage in the plated alloy below about 1.5 weight percent to provide good conductivity characteristics as well as good electromigration characteristics when compared to conventional copper interconnects. In another embodiment, the plated alloy has about 1.5 weight percent of palladium versus about 98.5 weight percent or more of copper. Additionally, any local agglomeration of palladium, which results from high concentrations of palladium in the plating solution or the copper-palladium alloy generated, will also produce disadvantages. Therefore, embodiments of the invention contemplate calculated concentrations of palladium configured to generate optimal plating characteristics without forming intermetallics, wherein the calculated concentrations of palladium are generally substantially smaller than the concentrations of the copper in the plating solution. [0031]
  • With regard to the plating potential used in plating a homogenous copper-palladium thin film, it is known that specific plating potential ranges result in optimized plating of specific metals. Therefore, in order for a copper-palladium alloy to be plated from a unitary plating solution, the plating potential applied during plating operations will generally overlap the plating potential ranges for both metals. As such, when the plating potential applied is resident in the plating ranges for both metals, simultaneous plating of both metals may be conducted. It is to be noted, however, that the plating potential for metals varies with the concentration of the metal ions in the plating solution, along with other parameters. As such, particular processing parameters will vary from processing system to processing system. However, for reference, the standard reduction potential for copper is 0.34 volts with respect to a standard hydrogen electrode, while the standard reduction potential for palladium is 0.95 volts with respect to a standard hydrogen electrode. The change in the reduction potential resulting from concentration variances may generally be calculated by the following equation: [0032]
  • E=E0-R.T.In[M+],  (1)
  • wherein E generally represents the deposition potential of the metal, E[0033] 0 represents the standard deposition potential, R represents a constant, T represents the temperature of the plating solution (which is generally at room temperature (15° C.-25° C.)), and M+ represents the concentration of the metal ions being plated in the plating solution. Therefore, since the standard deposition/reduction potential of palladium is substantially greater than the standard deposition potential of copper, the reduction potential of palladium may be brought closer to the reduction potential of copper via manipulation of the processing parameters noted in equation (1). However, although equation (1) indicates that the reduction potentials for copper and palladium may be brought closer in order to facilitate homogenous plating of a copper-palladium alloy, changes in ion concentrations alone generally do not result in large changes in the reduction potential of a metal. Additionally, conventional copper plating systems are generally optimized to achieve void free fill of high aspect ratio features, and therefore, it is not desirable to modify the copper ion concentration in the plating solution in order to achieve simultaneous copper and palladium plating, as the copper plating characteristics may suffer from this modification. As such, another parameter that is adjusted in order to obtain efficient and simultaneous plating of both copper and palladium is the plating potential or current density applied to the substrate surface during the plating process.
  • FIG. 4 illustrates a current versus voltage [0034] schematic plot 400 for deposition of copper and palladium individually. The standard reduction potential for copper is 0.34 volts with respect to a standard hydrogen electrode, while the standard reduction potential for palladium is 0.95 volts with respect to a standard hydrogen electrode. In one embodiment, the measurements are taken at room temperature, which is about 20 degrees Centigrade. At a cathodic potential of V1, the amount of palladium deposition is represented by Pd1 and the amount of copper deposition is represented by Cu1. At a cathodic potential of V2, the amount of palladium deposition is represented by Pd2 and the amount of copper deposition is represented by Cu2. As the cathodic potential is increased from V1 to V2, the amount of copper deposition increases from Cu1 to Cu2, while the amount of palladium deposition remains generally about the same, thereby decreasing the amount of palladium concentration in the alloy. The concentration of Pd2+ ions in the electrolyte is small enough such that the reduction of Pd2+ to Pd is mass-transfer controlled. The same effect, to a limited extent, may be accomplished by decreasing the concentration of palladium ions (Pd2+) in the plating solution, while keeping the Cu2+ concentration constant. By decreasing the concentration of palladium ions in the plating solution, the amount of palladium in the alloy is also decreased. Alternatively, although generally undesirable in conventional plating systems for the reasons noted above, the same effect maybe accomplished by increasing the concentration of the copper ions (Cu2+) in the plating solution. Therefore, in view of the parameters that may be modified in order to facilitate simultaneous copper-palladium deposition, embodiments of the invention contemplate that the following processing parameters will allow for the formation of a substantially homogenous copper-palladium alloy thin film in an electrochemical plating cell.
  • In accordance with an embodiment of the invention, a copper plating solution may be used to implement the formation of a substantially homogenous copper-palladium alloy thin film in an electrochemical plating cell. A conventional copper plating solution may include, for example, a copper source, a halide source, and one or more organic additives configured to provide a control element over the plating characteristics of the plating solution. Copper plating solutions are commercially available from companies such as Enthone and Shipley, for example. The copper source for electrochemical plating solutions may be a copper sulfate solution having a copper ion concentration of between about 5 g/L and about 100 g/L. The plating solution may additionally contain an acid, which may be at a concentration of between about 5 g/L and about 200 g/L. The plating solution may further contain halide ions, such as chloride, which may be at a concentration of between about 10 ppm and about 200 ppm. Exemplary acids that may be used in plating solution include sulfuric acid, phosphoric acid, and/or derivatives thereof. In addition to using copper sulfate as the copper source, embodiments of the invention contemplate that the plating solution may include other copper salts, such as copper fluoborate, copper gluconate, copper sulfamate, copper sulfonate, copper pyrophosphate, copper chloride, or copper cyanide, for example, as the copper source. Embodiments of the invention, however, are not limited to these parameters. [0035]
  • The plating solution additives, which may include levelers, inhibitors, suppressors, brighteners, accelerators, and/or other additives known in the art, are typically organic materials that adsorb onto the surface of the substrate being plated. Useful suppressors typically include copolymers-ethylene oxide, propylene oxide, polyethers, such as polyethylene glycol (PEG), and/or other polymers, such as polyethylene-polypropylene oxides, which adsorb on the substrate surface, slowing down copper deposition in the adsorbed areas. Useful accelerators typically include sulfides or disulfides, such as bis (3-sulfopropyl) disulfide, MPSA, and SPS molecules, which compete with suppressors for adsorption sites, accelerating copper deposition in adsorbed areas. Useful levelers typically include amines, thiadiazole, imidazole, and other nitrogen containing organics. Useful inhibitors typically include sodium benzoate and sodium sulfite, which inhibit the rate of copper deposition on the substrate. [0036]
  • During plating, the additives are generally consumed at the substrate surface. As such, plating systems generally include a replenishment mechanism configured to replace the additives consumed in the plating process so that a relatively constant concentration of the additives may be maintained in the plating solution. However, it is generally known that differences in diffusion rates of the various additives may result in varying concentrations of particular additives at the top of a high aspect ratio feature compared to the bottom of the feature, thereby setting up different plating rates at the top of the feature versus the bottom of the feature. For example, suppressors may be larger molecules that diffuse slower than accelerators, and therefore, fewer suppressors may adsorb onto the bottom surface of a high aspect ratio feature than accelerators. As such, the bottom of the feature may plate at a faster rate than the top of the feature, thus increasing the fill rate of the feature. Therefore, an appropriate composition of additives in the plating solution is desired to facilitate void-free fill of high aspect ratio features. [0037]
  • In order to simultaneously plate both copper and palladium, embodiments of the invention contemplate adding a source of palladium ions to the above noted copper plating solution. The source for the palladium ions includes, for example, PdSO[0038] 4, PdCl2, or other palladium containing compounds acceptable to a copper electrochemical plating solution. The concentration of the palladium ions in the plating solution is generally between about 0.0005 M and about 0.1 M, while the concentration of the copper ions in the plating solution is generally between about 0.1 M and about 1 M. In another embodiment of the invention, the copper concentration in the plating solution may be between about 0.4 M and about 0.8 M. The plating current density applied to the substrate during a copper-palladium electrodeposition process using the copper-palladium plating solution described above may be between about 0.5 mA/cm2 and about 80 mA/cm2, for example, at a constant current density. Alternatively, the plating current density may be varied throughout the copper-palladium deposition process, i.e., the current density may be stepped up, down, or alternated between lower and higher current densities, i.e., pulsed, during a plating process. For example, the current density may be calculated to facilitate copper-palladium deposition in an initial stage of filling a feature, and then the current density may be changed to facilitate a more copper heavy deposition once the feature is somewhat lined with a copper-palladium alloy at the interfaces. Additionally, the substrate support member supporting the substrate during the copper-palladium electrodeposition process is generally rotated at between about 5 RPM and about 60 RPM, for example, while the flow rate of the copper-palladium electroplating solution to the electroplating cell is up to about 7.5 GPM, for example. Embodiments of the invention contemplate that the plating cell is capable of providing generally constant hydrodynamics so that the flow of the plating solution across the plating surface of the substrate is constant. In this manner, a fresh supply of both copper and palladium ions is maintained at the plating surface, which is important to simultaneous plating operations, since one ion may generally deplete faster than another ion and cause non-uniformity (spatial non-homogenous alloys) in the alloy layer.
  • Once the homogenous copper-palladium layer is deposited, the layer may be annealed. The annealing process may contribute to the grain size determination, the grain distribution in the alloy, and the crystalline structure of the alloy. Embodiments of the invention contemplate that an annealing process may be implemented to anneal the homogenous copper-palladium alloy films, wherein the annealing process includes exposing the film to a temperature of between about 200° C. and about 400° C., for example. The exposure/annealing time for the copper-palladium film may be between about 30 seconds and about 1 hour, depending upon the structure desired and the thermal budget available for the process. The resulting substantially homogenous copper-palladium layer will generally have a palladium concentration of up to about 2 weight percent. More particularly, the homogenous copper-palladium alloy of the invention may have a palladium concentration of between about 0.2 weight percent and about 1.5 weight percent, or between about 0.1 weight percent and about 0.6 weight percent, for example. [0039]
  • Accordingly, various embodiments of the invention generally provide a method and apparatus for forming a substantially homogenous copper-palladium alloy layer onto a semiconductor substrate, and in particular, for filling high aspect ratio (4:1 or higher) features with a substantially homogenous copper-palladium alloy that has a large concentration of copper (above about 98.5 weight percent) and a substantially smaller concentration of palladium (about 0.2 weight percent to about 1.5 weight percent). The copper-palladium alloy, which provides enhanced electromigration and/or stress migration resistance in conductive features of semiconductor devices and prevents the formation of voids at the interfaces when high current is passed through the interconnect, is generally formed onto the substrate and into the features via an ECP process. Embodiments of the ECP process for depositing the copper-palladium alloy generally include adding a calculated amount of palladium to a copper plating solution and applying a calculated voltage to a substrate immersed in the plating solution. The calculated amount of palladium added to the plating solution and the calculated voltage applied are specifically selected to provide for the deposition of a substantially homogenous copper-palladium alloy. Additionally, embodiments of the invention are configured to plate the copper-palladium alloy into very high aspect ratio features, e.g., greater than 10:1, for narrow conductive structures, i.e., sub 0.10 micron width features. The deposition of the copper-palladium alloy may also be accomplished by depositing a very thin copper-palladium layer on a PVD copper seed layer by an electroless deposition process followed by electroplating the copper-palladium alloy in the plating solution described below. [0040]
  • Embodiments of the invention may be used in connection with a device for measuring component quantities for use in apparatus implementing multiple chemistries, as described in U.S. patent application Ser. No. ______ (AMAT/8465/CMP/ECP/RKK), entitled VOLUME MEASUREMENT APPARATUS AND METHOD, by Balisky et al, filed Oct. 1, 2003, which is incorporated herein by reference. The measurement device may be used for measuring, adding, or mixing chemical components for various plating processes, including direct plating on a barrier layer, alloy plating, alloy plating combined with convention metal plating, plating on a thin seed layer, optimized feature fill and bulk fill plating, plating multiple layers with minimal defects, or any other plating process where more than one chemistry may be beneficial to a plating process. [0041]
  • While the foregoing is directed to embodiments of the present invention, other and further embodiments of the invention may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow. [0042]

Claims (27)

What is claimed is:
1. A method for plating a homogenous copper-palladium alloy, comprising:
providing a plating solution to an electrochemical plating cell, wherein the plating solution includes a copper ion source at a concentration of between about 0.1 M and about 1.0 M and a palladium ion source at a concentration of between about 0.0005 M and about 0.1 M; and
supplying an electrical deposition bias to a plating surface, wherein the electrical deposition bias is configured to simultaneously deposit copper ions and palladium ions onto the plating surface.
2. The method of claim 1, wherein the palladium ion source comprises at least one of PdSO4 and PdCl2.
3. The method of claim 1, wherein the concentration of the copper ion source is between about 0.4 M and about 0.8 M.
4. The method of claim 1, further comprising plating the alloy on the plating surface, wherein the alloy comprises about 1.5 weight percent of palladium and about 98.5 weight percent of copper.
5. The method of claim 4, wherein the palladium in the alloy is between about 0.2 weight percent and about 1.5 weight percent.
6. The method of claim 4, further comprising annealing the alloy at a temperature of between about 200° C. and about 400° C. for a duration of between about 30 seconds and about 60 minutes.
7. The method of claim 1, wherein the electrical deposition bias has a current density of between about 0.5 mA/cm2 and about 80 mA/cm2 over the plating surface.
8. The method of claim 1, further comprising rotating the plating surface between about 5 RPM and about 60 RPM while the electrical deposition bias is supplied to the plating surface.
9. A method for electrochemically plating an alloy onto a semiconductor substrate, comprising:
providing a plating solution containing copper ions and palladium ions;
immersing a working surface of a substrate and an anode in the plating solution; and
applying an electrical plating bias between the anode and the working surface, wherein the electrical plating bias is configured to simultaneously plate copper and palladium out of the plating solution and onto the working surface.
10. The method of claim 9, wherein the electrical plating bias comprises a constant electrical bias.
11. The method of claim 9, wherein the electrical plating bias comprises a pulsed bias, wherein a first portion of the pulse is configured to primarily plate copper and a second portion of the pulse is configured to primarily plate palladium.
12. The method of claim 9, wherein the amount of copper ions in the plating solution is between about 0.1 M and about 1.0 M and the amount of palladium ions in the plating solution is between about 0.0005 M and about 0.1 M.
13. The method of claim 9, wherein the palladium ions comprise at least one of PdSO4 and PdCl2.
14. The method of claim 9, wherein the amount of copper ions in the plating solution is between about 0.4 M and about 0.8 M.
15. The method of claim 9, further comprising plating the alloy onto the working surface, wherein the alloy comprises about 1.5 weight percent of palladium and about 98.5 weight percent of copper.
16. The method of claim 15, wherein the palladium in the alloy is between about 0.2 weight percent and about 1.5 weight percent.
17. The method of claim 15, further comprising annealing the alloy at a temperature of between about 200° C. and about 400° C. for a duration of between about 30 seconds and about 60 minutes.
18. The method of claim 9, wherein the electrical plating bias has a current density of between about 0.5 mA/cm2 and about 80 mA/cm2 over the working surface.
19. The method of claim 9, further comprising rotating the substrate between about 5 RPM and about 60 RPM while applying the electrical plating bias between the anode and the working surface.
20. A plating solution for plating a copper palladium alloy, comprising:
a source of copper ions;
a source of palladium ions;
an acid at a concentration of between about 5 g/L about 200 g/L; and
at least one plating solution additive configured to control plating characteristics.
21. The plating solution of claim 20, wherein the source of palladium ions comprises at least one of PdSO4 and PdCl2.
22. The plating solution of claim 20, wherein a concentration of the palladium ions in the plating solution is between about 0.0005 M and about 0.1 M.
23. The plating solution of claim 20, wherein a concentration of the copper ions in the plating solution is between about 0.1 M and about 1 M.
24. The plating solution of claim 20, wherein a concentration of the copper ions in the plating solution is between about 0.4 M and about 0.8 M.
25. The plating solution of claim 20, wherein the acid comprises at least one of sulfuric acid and phosphoric acid.
26. An electrochemical plating cell configured to plate a homogenous copper-palladium alloy into features of a semiconductor device, comprising:
a substrate support member having a substantially planar lower surface configured to engage a non-production side of a substrate;
an annular insulative cathode contact ring having a plurality of conductive substrate biasing members formed therein, wherein each of the plurality of conductive biasing members is configured to electrically engage a plating surface of a substrate;
a plating cell container configured to hold a volume of electrochemical plating solution;
a power supply in electrical communication with the plurality of conductive members and being configured to apply a plating bias to the plating surface;
an anode positioned in the plating cell container in a position where the anode is immersed in the electrochemical plating solution; and
a process controller programmed to maintain a copper ion concentration between about 0.1 M and about 1.0 M and a palladium ion concentration between about 0.0005 M and about 0.1 M in the electrochemical plating solution.
27. The electrochemical plating cell of claim 26, wherein the process controller is further configured to maintain the plating bias at a current density of between about 0.5 mA/cm2 and about 80 mA/cm2.
US10/678,003 2002-10-02 2003-10-02 Homogeneous copper-palladium alloy plating for enhancement of electro-migration resistance in interconnects Abandoned US20040118699A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/678,003 US20040118699A1 (en) 2002-10-02 2003-10-02 Homogeneous copper-palladium alloy plating for enhancement of electro-migration resistance in interconnects

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US41559302P 2002-10-02 2002-10-02
US10/678,003 US20040118699A1 (en) 2002-10-02 2003-10-02 Homogeneous copper-palladium alloy plating for enhancement of electro-migration resistance in interconnects

Publications (1)

Publication Number Publication Date
US20040118699A1 true US20040118699A1 (en) 2004-06-24

Family

ID=32599930

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/678,003 Abandoned US20040118699A1 (en) 2002-10-02 2003-10-02 Homogeneous copper-palladium alloy plating for enhancement of electro-migration resistance in interconnects

Country Status (1)

Country Link
US (1) US20040118699A1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050121329A1 (en) * 2003-12-05 2005-06-09 Taiwan Semiconductor Manufacturing Co., Ltd. Thrust pad assembly for ECP system
US20050230263A1 (en) * 2002-12-05 2005-10-20 Dubin Valery M Methods for forming interconnect structures by co-plating of noble metals and structures formed thereby
US20080254311A1 (en) * 2007-04-13 2008-10-16 Green Hydrotec Inc. Palladium-containing plating solution and its uses
CN103849919A (en) * 2012-11-30 2014-06-11 应用材料公司 Electroplating processor with thin membrane support
CN108827992A (en) * 2018-06-21 2018-11-16 深圳市西凡谨顿科技有限公司 Karat gold electroforming Coating composition device for automatically controlling and system

Citations (66)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2554388A (en) * 1946-01-29 1951-05-22 Thomas H Stancliff Drill
US3934985A (en) * 1973-10-01 1976-01-27 Georgy Avenirovich Kitaev Multilayer structure
US4187166A (en) * 1979-01-22 1980-02-05 Gould Inc. Method of removing copper ions from a bath containing same
US4356067A (en) * 1979-06-13 1982-10-26 Electrochemical Products, Inc. Alkaline plating baths and electroplating process
US4389286A (en) * 1980-07-17 1983-06-21 Electrochemical Products, Inc. Alkaline plating baths and electroplating process
US4396467A (en) * 1980-10-27 1983-08-02 General Electric Company Periodic reverse current pulsing to form uniformly sized feed through conductors
US4465564A (en) * 1983-06-27 1984-08-14 American Chemical & Refining Company, Inc. Gold plating bath containing tartrate and carbonate salts
US4466864A (en) * 1983-12-16 1984-08-21 At&T Technologies, Inc. Methods of and apparatus for electroplating preselected surface regions of electrical articles
US4496436A (en) * 1976-09-01 1985-01-29 Inoue-Japax Research Incorporated Pulse electrodepositing method
US4564426A (en) * 1985-04-15 1986-01-14 International Business Machines Corporation Process for the deposition of palladium-nickel alloy
US4789437A (en) * 1986-07-11 1988-12-06 University Of Hong Kong Pulse electroplating process
US4855016A (en) * 1987-07-16 1989-08-08 Texas Instruments Incorporated Method for etching aluminum film doped with copper
US4869971A (en) * 1986-05-22 1989-09-26 Nee Chin Cheng Multilayer pulsed-current electrodeposition process
US5084356A (en) * 1990-04-20 1992-01-28 E. I. Du Pont De Nemours And Company Film coated with glass barrier layer with metal dopant
US5141602A (en) * 1991-06-18 1992-08-25 International Business Machines Corporation High-productivity method and apparatus for making customized interconnections
US5302256A (en) * 1991-06-25 1994-04-12 Learonal Japan Inc. Immersion tin/lead alloy plating bath
US5385661A (en) * 1993-09-17 1995-01-31 International Business Machines Corporation Acid electrolyte solution and process for the electrodeposition of copper-rich alloys exploiting the phenomenon of underpotential deposition
US5418002A (en) * 1990-12-24 1995-05-23 Harris Corporation Direct bonding of copper to aluminum nitride substrates
US5493132A (en) * 1991-12-20 1996-02-20 Vlsi Technology, Inc. Integrated circuit contact barrier formation with ion implant
US5580668A (en) * 1993-07-15 1996-12-03 Astarix Inc. Aluminum-palladium alloy for initiation of electroless plating
US5705230A (en) * 1992-03-17 1998-01-06 Ebara Corporation Method for filling small holes or covering small recesses in the surface of substrates
US5833820A (en) * 1997-06-19 1998-11-10 Advanced Micro Devices, Inc. Electroplating apparatus
US5833920A (en) * 1996-02-20 1998-11-10 Mitsubishi Denki Kabushiki Kaisha Copper alloy for electronic parts, lead-frame, semiconductor device and connector
US5882498A (en) * 1997-10-16 1999-03-16 Advanced Micro Devices, Inc. Method for reducing oxidation of electroplating chamber contacts and improving uniform electroplating of a substrate
US5882425A (en) * 1997-01-23 1999-03-16 Semitool, Inc. Composition and method for passivation of a metallization layer of a semiconductor circuit after metallization etching
US5902472A (en) * 1996-01-30 1999-05-11 Naganoken And Shinko Electric Industries Co., Ltd. Aqueous solution for forming metal complexes, tin-silver alloy plating bath, and process for producing plated object using the plating bath
US5911113A (en) * 1997-03-18 1999-06-08 Applied Materials, Inc. Silicon-doped titanium wetting layer for aluminum plug
US5985126A (en) * 1996-07-15 1999-11-16 Semitool, Inc. Semiconductor plating system workpiece support having workpiece engaging electrodes with distal contact part and dielectric cover
US5985048A (en) * 1998-04-07 1999-11-16 Semitool, Inc. Method for developing an enhanced oxide coating on a component formed from stainless steel or nickel alloy steel
US6030512A (en) * 1997-03-31 2000-02-29 Shinko Electric Industries, Co. Ltd. Device for forming bumps by metal plating
US6066892A (en) * 1997-05-08 2000-05-23 Applied Materials, Inc. Copper alloy seed layer for copper metallization in an integrated circuit
US6077571A (en) * 1995-12-19 2000-06-20 The Research Foundation Of State University Of New York Conformal pure and doped aluminum coatings and a methodology and apparatus for their preparation
US6099712A (en) * 1997-09-30 2000-08-08 Semitool, Inc. Semiconductor plating bowl and method using anode shield
US6110817A (en) * 1999-08-19 2000-08-29 Taiwan Semiconductor Manufacturing Company Method for improvement of electromigration of copper by carbon doping
US6120641A (en) * 1998-05-12 2000-09-19 Semitool, Inc. Process architecture and manufacturing tool sets employing hard mask patterning for use in the manufacture of one or more metallization levels on a workpiece
US6130156A (en) * 1998-04-01 2000-10-10 Texas Instruments Incorporated Variable doping of metal plugs for enhanced reliability
US6136163A (en) * 1999-03-05 2000-10-24 Applied Materials, Inc. Apparatus for electro-chemical deposition with thermal anneal chamber
US6143126A (en) * 1998-05-12 2000-11-07 Semitool, Inc. Process and manufacturing tool architecture for use in the manufacture of one or more metallization levels on an integrated circuit
US6171960B1 (en) * 1998-02-06 2001-01-09 United Microelectronics Corp. Method of fabricating copper interconnection
US6174812B1 (en) * 1999-06-08 2001-01-16 United Microelectronics Corp. Copper damascene technology for ultra large scale integration circuits
US6176996B1 (en) * 1997-10-30 2001-01-23 Sungsoo Moon Tin alloy plating compositions
US6183619B1 (en) * 1999-03-19 2001-02-06 Technic, Inc. Metal alloy sulfonic acid electroplating baths
US6195248B1 (en) * 1997-12-24 2001-02-27 Murata Manufacturing Co., Ltd. Electronic component having a tin alloy plating film
US6197181B1 (en) * 1998-03-20 2001-03-06 Semitool, Inc. Apparatus and method for electrolytically depositing a metal on a microelectronic workpiece
US6242349B1 (en) * 1998-12-09 2001-06-05 Advanced Micro Devices, Inc. Method of forming copper/copper alloy interconnection with reduced electromigration
US6245208B1 (en) * 1999-04-13 2001-06-12 Governors Of The University Of Alberta Codepositing of gold-tin alloys
US6245672B1 (en) * 1998-10-23 2001-06-12 Texas Instruments Incorporated Method of forming diffusion barriers for copper metallization in integrated cirucits
US6251249B1 (en) * 1996-09-20 2001-06-26 Atofina Chemicals, Inc. Precious metal deposition composition and process
US6267863B1 (en) * 1999-02-05 2001-07-31 Lucent Technologies Inc. Electroplating solution for electroplating lead and lead/tin alloys
US20010014408A1 (en) * 2000-01-28 2001-08-16 Mitsui Mining & Smelting Co. Ltd. Surface -treated copper foil, method of producing the surface-treated copper foil, and copper-clad laminate employing the surface-treated copper foil
US6277263B1 (en) * 1998-03-20 2001-08-21 Semitool, Inc. Apparatus and method for electrolytically depositing copper on a semiconductor workpiece
US6303498B1 (en) * 1999-08-20 2001-10-16 Taiwan Semiconductor Manufacturing Company Method for preventing seed layer oxidation for high aspect gap fill
US6303505B1 (en) * 1998-07-09 2001-10-16 Advanced Micro Devices, Inc. Copper interconnect with improved electromigration resistance
US6319387B1 (en) * 1998-06-30 2001-11-20 Semitool, Inc. Copper alloy electroplating bath for microelectronic applications
US20010050233A1 (en) * 1999-01-22 2001-12-13 Uzoh Cyprian E. Method for enhancing the uniformity of electrodeposition or electroetching
US6331490B1 (en) * 1998-03-13 2001-12-18 Semitool, Inc. Process for etching thin-film layers of a workpiece used to form microelectric circuits or components
US6344281B1 (en) * 1999-10-18 2002-02-05 Cypress Semiconductor Corporation Aluminum metallization method and product
US6346470B1 (en) * 1999-04-19 2002-02-12 Advanced Micro Devices, Inc. Method for reducing electromigration in semiconductor interconnect lines
US6358388B1 (en) * 1996-07-15 2002-03-19 Semitool, Inc. Plating system workpiece support having workpiece-engaging electrodes with distal contact-part and dielectric cover
US6358848B1 (en) * 2000-11-30 2002-03-19 Advanced Micro Devices, Inc. Method of reducing electromigration in copper lines by forming an interim layer of calcium-doped copper seed layer in a chemical solution and semiconductor device thereby formed
US6368475B1 (en) * 2000-03-21 2002-04-09 Semitool, Inc. Apparatus for electrochemically processing a microelectronic workpiece
US6376374B1 (en) * 1998-05-12 2002-04-23 Semitool, Inc. Process and manufacturing tool architecture for use in the manufacturing of one or more protected metallization structures on a workpiece
US6432819B1 (en) * 1999-09-27 2002-08-13 Applied Materials, Inc. Method and apparatus of forming a sputtered doped seed layer
US6478944B1 (en) * 1999-05-07 2002-11-12 Nishihara Rikoh Corporation Functional Sn-Bi alloy plating using a substitute material for Pb
US6525425B1 (en) * 2000-06-14 2003-02-25 Advanced Micro Devices, Inc. Copper interconnects with improved electromigration resistance and low resistivity
US20070014075A1 (en) * 2002-04-15 2007-01-18 Avx Corporation Plated terminations and method of forming using electrolytic plating

Patent Citations (72)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2554388A (en) * 1946-01-29 1951-05-22 Thomas H Stancliff Drill
US3934985A (en) * 1973-10-01 1976-01-27 Georgy Avenirovich Kitaev Multilayer structure
US4496436A (en) * 1976-09-01 1985-01-29 Inoue-Japax Research Incorporated Pulse electrodepositing method
US4187166A (en) * 1979-01-22 1980-02-05 Gould Inc. Method of removing copper ions from a bath containing same
US4356067A (en) * 1979-06-13 1982-10-26 Electrochemical Products, Inc. Alkaline plating baths and electroplating process
US4389286A (en) * 1980-07-17 1983-06-21 Electrochemical Products, Inc. Alkaline plating baths and electroplating process
US4396467A (en) * 1980-10-27 1983-08-02 General Electric Company Periodic reverse current pulsing to form uniformly sized feed through conductors
US4465564A (en) * 1983-06-27 1984-08-14 American Chemical & Refining Company, Inc. Gold plating bath containing tartrate and carbonate salts
US4466864A (en) * 1983-12-16 1984-08-21 At&T Technologies, Inc. Methods of and apparatus for electroplating preselected surface regions of electrical articles
US4564426A (en) * 1985-04-15 1986-01-14 International Business Machines Corporation Process for the deposition of palladium-nickel alloy
US4869971A (en) * 1986-05-22 1989-09-26 Nee Chin Cheng Multilayer pulsed-current electrodeposition process
US4789437A (en) * 1986-07-11 1988-12-06 University Of Hong Kong Pulse electroplating process
US4855016A (en) * 1987-07-16 1989-08-08 Texas Instruments Incorporated Method for etching aluminum film doped with copper
US5084356A (en) * 1990-04-20 1992-01-28 E. I. Du Pont De Nemours And Company Film coated with glass barrier layer with metal dopant
US5418002A (en) * 1990-12-24 1995-05-23 Harris Corporation Direct bonding of copper to aluminum nitride substrates
US5141602A (en) * 1991-06-18 1992-08-25 International Business Machines Corporation High-productivity method and apparatus for making customized interconnections
US5302256A (en) * 1991-06-25 1994-04-12 Learonal Japan Inc. Immersion tin/lead alloy plating bath
US5493132A (en) * 1991-12-20 1996-02-20 Vlsi Technology, Inc. Integrated circuit contact barrier formation with ion implant
US5705230A (en) * 1992-03-17 1998-01-06 Ebara Corporation Method for filling small holes or covering small recesses in the surface of substrates
US5580668A (en) * 1993-07-15 1996-12-03 Astarix Inc. Aluminum-palladium alloy for initiation of electroless plating
US5907790A (en) * 1993-07-15 1999-05-25 Astarix Inc. Aluminum-palladium alloy for initiation of electroless plating
US5385661A (en) * 1993-09-17 1995-01-31 International Business Machines Corporation Acid electrolyte solution and process for the electrodeposition of copper-rich alloys exploiting the phenomenon of underpotential deposition
US6077571A (en) * 1995-12-19 2000-06-20 The Research Foundation Of State University Of New York Conformal pure and doped aluminum coatings and a methodology and apparatus for their preparation
US5902472A (en) * 1996-01-30 1999-05-11 Naganoken And Shinko Electric Industries Co., Ltd. Aqueous solution for forming metal complexes, tin-silver alloy plating bath, and process for producing plated object using the plating bath
US5833920A (en) * 1996-02-20 1998-11-10 Mitsubishi Denki Kabushiki Kaisha Copper alloy for electronic parts, lead-frame, semiconductor device and connector
US6358388B1 (en) * 1996-07-15 2002-03-19 Semitool, Inc. Plating system workpiece support having workpiece-engaging electrodes with distal contact-part and dielectric cover
US5985126A (en) * 1996-07-15 1999-11-16 Semitool, Inc. Semiconductor plating system workpiece support having workpiece engaging electrodes with distal contact part and dielectric cover
US6251249B1 (en) * 1996-09-20 2001-06-26 Atofina Chemicals, Inc. Precious metal deposition composition and process
US5882425A (en) * 1997-01-23 1999-03-16 Semitool, Inc. Composition and method for passivation of a metallization layer of a semiconductor circuit after metallization etching
US5911113A (en) * 1997-03-18 1999-06-08 Applied Materials, Inc. Silicon-doped titanium wetting layer for aluminum plug
US6413404B1 (en) * 1997-03-31 2002-07-02 Shinko Electric Industries Co., Ltd. Method of forming bumps by electroplating
US6030512A (en) * 1997-03-31 2000-02-29 Shinko Electric Industries, Co. Ltd. Device for forming bumps by metal plating
US6387805B2 (en) * 1997-05-08 2002-05-14 Applied Materials, Inc. Copper alloy seed layer for copper metallization
US6066892A (en) * 1997-05-08 2000-05-23 Applied Materials, Inc. Copper alloy seed layer for copper metallization in an integrated circuit
US5833820A (en) * 1997-06-19 1998-11-10 Advanced Micro Devices, Inc. Electroplating apparatus
US6099712A (en) * 1997-09-30 2000-08-08 Semitool, Inc. Semiconductor plating bowl and method using anode shield
US5882498A (en) * 1997-10-16 1999-03-16 Advanced Micro Devices, Inc. Method for reducing oxidation of electroplating chamber contacts and improving uniform electroplating of a substrate
US6176996B1 (en) * 1997-10-30 2001-01-23 Sungsoo Moon Tin alloy plating compositions
US6195248B1 (en) * 1997-12-24 2001-02-27 Murata Manufacturing Co., Ltd. Electronic component having a tin alloy plating film
US6171960B1 (en) * 1998-02-06 2001-01-09 United Microelectronics Corp. Method of fabricating copper interconnection
US6331490B1 (en) * 1998-03-13 2001-12-18 Semitool, Inc. Process for etching thin-film layers of a workpiece used to form microelectric circuits or components
US6290833B1 (en) * 1998-03-20 2001-09-18 Semitool, Inc. Method for electrolytically depositing copper on a semiconductor workpiece
US6197181B1 (en) * 1998-03-20 2001-03-06 Semitool, Inc. Apparatus and method for electrolytically depositing a metal on a microelectronic workpiece
US6277263B1 (en) * 1998-03-20 2001-08-21 Semitool, Inc. Apparatus and method for electrolytically depositing copper on a semiconductor workpiece
US6130156A (en) * 1998-04-01 2000-10-10 Texas Instruments Incorporated Variable doping of metal plugs for enhanced reliability
US5985048A (en) * 1998-04-07 1999-11-16 Semitool, Inc. Method for developing an enhanced oxide coating on a component formed from stainless steel or nickel alloy steel
US6120641A (en) * 1998-05-12 2000-09-19 Semitool, Inc. Process architecture and manufacturing tool sets employing hard mask patterning for use in the manufacture of one or more metallization levels on a workpiece
US6376374B1 (en) * 1998-05-12 2002-04-23 Semitool, Inc. Process and manufacturing tool architecture for use in the manufacturing of one or more protected metallization structures on a workpiece
US6143126A (en) * 1998-05-12 2000-11-07 Semitool, Inc. Process and manufacturing tool architecture for use in the manufacture of one or more metallization levels on an integrated circuit
US6319387B1 (en) * 1998-06-30 2001-11-20 Semitool, Inc. Copper alloy electroplating bath for microelectronic applications
US6368966B1 (en) * 1998-06-30 2002-04-09 Semitool, Inc. Metallization structures for microelectronic applications and process for forming the structures
US20020050628A1 (en) * 1998-06-30 2002-05-02 Semitool, Inc. Metallization structures for microelectronic applications and process for forming the structures
US6303505B1 (en) * 1998-07-09 2001-10-16 Advanced Micro Devices, Inc. Copper interconnect with improved electromigration resistance
US6245672B1 (en) * 1998-10-23 2001-06-12 Texas Instruments Incorporated Method of forming diffusion barriers for copper metallization in integrated cirucits
US6242349B1 (en) * 1998-12-09 2001-06-05 Advanced Micro Devices, Inc. Method of forming copper/copper alloy interconnection with reduced electromigration
US20010050233A1 (en) * 1999-01-22 2001-12-13 Uzoh Cyprian E. Method for enhancing the uniformity of electrodeposition or electroetching
US6267863B1 (en) * 1999-02-05 2001-07-31 Lucent Technologies Inc. Electroplating solution for electroplating lead and lead/tin alloys
US6136163A (en) * 1999-03-05 2000-10-24 Applied Materials, Inc. Apparatus for electro-chemical deposition with thermal anneal chamber
US6183619B1 (en) * 1999-03-19 2001-02-06 Technic, Inc. Metal alloy sulfonic acid electroplating baths
US6245208B1 (en) * 1999-04-13 2001-06-12 Governors Of The University Of Alberta Codepositing of gold-tin alloys
US6346470B1 (en) * 1999-04-19 2002-02-12 Advanced Micro Devices, Inc. Method for reducing electromigration in semiconductor interconnect lines
US6478944B1 (en) * 1999-05-07 2002-11-12 Nishihara Rikoh Corporation Functional Sn-Bi alloy plating using a substitute material for Pb
US6174812B1 (en) * 1999-06-08 2001-01-16 United Microelectronics Corp. Copper damascene technology for ultra large scale integration circuits
US6110817A (en) * 1999-08-19 2000-08-29 Taiwan Semiconductor Manufacturing Company Method for improvement of electromigration of copper by carbon doping
US6303498B1 (en) * 1999-08-20 2001-10-16 Taiwan Semiconductor Manufacturing Company Method for preventing seed layer oxidation for high aspect gap fill
US6432819B1 (en) * 1999-09-27 2002-08-13 Applied Materials, Inc. Method and apparatus of forming a sputtered doped seed layer
US6344281B1 (en) * 1999-10-18 2002-02-05 Cypress Semiconductor Corporation Aluminum metallization method and product
US20010014408A1 (en) * 2000-01-28 2001-08-16 Mitsui Mining & Smelting Co. Ltd. Surface -treated copper foil, method of producing the surface-treated copper foil, and copper-clad laminate employing the surface-treated copper foil
US6368475B1 (en) * 2000-03-21 2002-04-09 Semitool, Inc. Apparatus for electrochemically processing a microelectronic workpiece
US6525425B1 (en) * 2000-06-14 2003-02-25 Advanced Micro Devices, Inc. Copper interconnects with improved electromigration resistance and low resistivity
US6358848B1 (en) * 2000-11-30 2002-03-19 Advanced Micro Devices, Inc. Method of reducing electromigration in copper lines by forming an interim layer of calcium-doped copper seed layer in a chemical solution and semiconductor device thereby formed
US20070014075A1 (en) * 2002-04-15 2007-01-18 Avx Corporation Plated terminations and method of forming using electrolytic plating

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050230263A1 (en) * 2002-12-05 2005-10-20 Dubin Valery M Methods for forming interconnect structures by co-plating of noble metals and structures formed thereby
US20050121329A1 (en) * 2003-12-05 2005-06-09 Taiwan Semiconductor Manufacturing Co., Ltd. Thrust pad assembly for ECP system
US20080254311A1 (en) * 2007-04-13 2008-10-16 Green Hydrotec Inc. Palladium-containing plating solution and its uses
CN103849919A (en) * 2012-11-30 2014-06-11 应用材料公司 Electroplating processor with thin membrane support
CN108827992A (en) * 2018-06-21 2018-11-16 深圳市西凡谨顿科技有限公司 Karat gold electroforming Coating composition device for automatically controlling and system
WO2019242033A1 (en) * 2018-06-21 2019-12-26 深圳市西凡谨顿科技有限公司 Fully-automatic control device and system for composition of k gold electroformed coating

Similar Documents

Publication Publication Date Title
CN106245073B (en) Method for electrochemically filling large, high aspect ratio recessed features with metal, aqueous solution plating bath solution, plating apparatus and system
US9222188B2 (en) Defect reduction in electrodeposited copper for semiconductor applications
US20220010446A1 (en) Electrodeposition of nanotwinned copper structures
KR101474377B1 (en) Electroplating method
US20050145499A1 (en) Plating of a thin metal seed layer
US7799684B1 (en) Two step process for uniform across wafer deposition and void free filling on ruthenium coated wafers
EP2611950B1 (en) Process for electrodeposition of copper chip to chip chip to wafer and wafer to wafer interconnects in through-silicon vias (tsv), with heated substrate and cooled electrolyte
US20060237325A1 (en) Cu ecp planarization by insertion of polymer treatment step between gap fill and bulk fill steps
US20050081744A1 (en) Electroplating compositions and methods for electroplating
WO2007111676A2 (en) Method of direct plating of copper on a substrate structure
CN116134182A (en) Electroplated nano-bicrystal and non-nano-bicrystal copper features
US20020112964A1 (en) Process window for gap-fill on very high aspect ratio structures using additives in low acid copper baths
US8268155B1 (en) Copper electroplating solutions with halides
JP2012122097A (en) Electroplating method
US20060081477A1 (en) Method and apparatus for establishing additive differential on surfaces for preferential plating
US8277619B2 (en) Apparatus for electrochemical plating semiconductor wafers
JP2008504444A (en) Electrochemical plating cell with auxiliary electrode in isolated anolyte compartment
US20070170066A1 (en) Method for planarization during plating
US20040118699A1 (en) Homogeneous copper-palladium alloy plating for enhancement of electro-migration resistance in interconnects
KR100737511B1 (en) Galvanizing solution for the galvanic deposition of copper
US20030188974A1 (en) Homogeneous copper-tin alloy plating for enhancement of electro-migration resistance in interconnects
US7544281B2 (en) Uniform current distribution for ECP loading of wafers
US7429401B2 (en) Superconformal metal deposition using derivatized substrates
KR20010049766A (en) Process window for electrochemical deposition of high aspect ratio structures
JP2002332589A (en) Electrolytic copper plating method

Legal Events

Date Code Title Description
AS Assignment

Owner name: APPLIED MATERIALS, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PADHI, DEENESH;GANDIKOTA, SRINIVAS;DIXIT, DIRISH;REEL/FRAME:014276/0284;SIGNING DATES FROM 20040106 TO 20040107

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION