US20050082634A1 - High performance strained cmos devices - Google Patents
High performance strained cmos devices Download PDFInfo
- Publication number
- US20050082634A1 US20050082634A1 US10/605,672 US60567203A US2005082634A1 US 20050082634 A1 US20050082634 A1 US 20050082634A1 US 60567203 A US60567203 A US 60567203A US 2005082634 A1 US2005082634 A1 US 2005082634A1
- Authority
- US
- United States
- Prior art keywords
- shallow trench
- trench isolation
- field effect
- effect transistor
- channel field
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000002955 isolation Methods 0.000 claims abstract description 64
- 239000004065 semiconductor Substances 0.000 claims abstract description 31
- 230000005669 field effect Effects 0.000 claims abstract description 30
- 229910008062 Si-SiO2 Inorganic materials 0.000 claims abstract description 11
- 229910006403 Si—SiO2 Inorganic materials 0.000 claims abstract description 11
- 230000003647 oxidation Effects 0.000 claims description 40
- 238000007254 oxidation reaction Methods 0.000 claims description 40
- 239000000758 substrate Substances 0.000 claims description 20
- 230000015556 catabolic process Effects 0.000 claims description 7
- 238000006731 degradation reaction Methods 0.000 claims description 7
- 238000000034 method Methods 0.000 abstract description 25
- 238000004519 manufacturing process Methods 0.000 abstract description 8
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 47
- 229910052581 Si3N4 Inorganic materials 0.000 description 19
- 239000000377 silicon dioxide Substances 0.000 description 19
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 19
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 16
- 230000015572 biosynthetic process Effects 0.000 description 16
- 238000005755 formation reaction Methods 0.000 description 16
- 229910052710 silicon Inorganic materials 0.000 description 16
- 239000010703 silicon Substances 0.000 description 16
- 244000208734 Pisonia aculeata Species 0.000 description 9
- 229920002120 photoresistant polymer Polymers 0.000 description 8
- 235000012239 silicon dioxide Nutrition 0.000 description 8
- 241000293849 Cordylanthus Species 0.000 description 6
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 6
- 238000000151 deposition Methods 0.000 description 5
- 230000000694 effects Effects 0.000 description 4
- 150000004767 nitrides Chemical class 0.000 description 4
- 238000001020 plasma etching Methods 0.000 description 4
- 230000008021 deposition Effects 0.000 description 3
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- 238000005498 polishing Methods 0.000 description 3
- 239000000126 substance Substances 0.000 description 3
- 229910020968 MoSi2 Inorganic materials 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- 229910004217 TaSi2 Inorganic materials 0.000 description 2
- -1 TiSi2 Chemical compound 0.000 description 2
- 229910008479 TiSi2 Inorganic materials 0.000 description 2
- 230000002411 adverse Effects 0.000 description 2
- DFJQEGUNXWZVAH-UHFFFAOYSA-N bis($l^{2}-silanylidene)titanium Chemical compound [Si]=[Ti]=[Si] DFJQEGUNXWZVAH-UHFFFAOYSA-N 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 238000010405 reoxidation reaction Methods 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 125000006850 spacer group Chemical group 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 238000004458 analytical method Methods 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000006835 compression Effects 0.000 description 1
- 238000007906 compression Methods 0.000 description 1
- 238000005520 cutting process Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 239000007943 implant Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 1
- 238000004626 scanning electron microscopy Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823807—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823878—Complementary field-effect transistors, e.g. CMOS isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7842—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
- H01L29/7846—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the lateral device isolation region, e.g. STI
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
Definitions
- the invention generally relates to a semiconductor device and method of manufacture and, more particularly, to a complementary metal-oxide-semiconductor (CMOS) device that includes shallow trench isolations (STI) over-hanging interfaces thus preventing oxidation induced compressive stresses in the device.
- CMOS complementary metal-oxide-semiconductor
- CMOS devices may be fabricated using various process techniques.
- One method entails fabricating strained Silicon (Si) layers on relaxed Silicon Germanium (SiGe) layers. As the Germanium (Ge) concentration increases, strain in the Si lattice increases. This is significant because such strain affects performance (e.g., electron and hole mobility). While strain may improve electron mobility in n-channel field effect transistors (nFETs), performance improvement (i.e., enhancement of hole mobility) in p-channel field effect transistors (p-FETs) poses a greater challenge. Hole mobility in a pFET initially exhibits a slight degradation at low amount of tensile strain, but increases linearly with higher strain.
- STI shallow trench isolation
- Si located adjacent to the vertical portion of an STI is susceptible to oxidation induced stress.
- the Si may become oxidized during gate oxidation or reoxidation of a gate stack.
- the oxidized portion may exhibit significantly increased thickness due to the use of multiple gate oxidations, which is common in fabricating high performance logic circuits.
- the increased thickness induces stress in the silicon active area, which can affect performance, such as adversely by decreasing nFET electron mobility.
- the invention is directed to overcoming one or more of the problems as set forth above.
- a semiconductor structure is formed on a substrate, comprising at least one shallow trench isolation having at least one overhang selectively configured to prevent oxidation induced stress in a determined portion of the substrate.
- a semiconductor structure is formed on a substrate.
- the structure includes a first field effect transistor having a source, a drain, a gate, and a direction of current flow from the source to the drain.
- the structure also includes a first shallow trench isolation for the first field effect transistor.
- the first shallow trench isolation has at least one overhang configured to prevent oxidation induced stress in a direction parallel to the direction of current flow for the first field effect transistor.
- a process of forming a semiconductor structure entails forming a first shallow trench isolation.
- the shallow trench isolation has at least one overhang configured to prevent oxidation induced stress in a first determined direction.
- a structure is formed comprising a silicon layer, a silicon dioxide layer on the silicon layer, and a silicon nitride layer on the silicon dioxide layer.
- a portion of the silicon nitride layer, the silicon dioxide layer and the silicon substrate is etched to form a trench.
- Side-wall portions of the silicon nitride layer in the trench are etched to create a recession of the silicon nitride layer relative to the trench.
- a shallow trench isolation is formed in the trench, which in embodiments has an overhang.
- FIG. 1 shows a silicon substrate with oxide and nitride layers for use in accordance with an exemplary implementation of the invention
- FIG. 2 shows a silicon substrate with patterned photoresist images on a nitride surface for use in accordance with an exemplary implementation of the invention
- FIG. 3 shows an etched semiconductor structure with trenches for use in accordance with an exemplary implementation of the invention
- FIG. 4 shows a semiconductor structure having shallow trench isolations for use in accordance with an exemplary implementation of the invention
- FIG. 5 shows a semiconductor structure having shallow trench isolations with overhangs for use in accordance with an exemplary implementation of the invention
- FIG. 6 shows a semiconductor structure having shallow trench isolations with overhangs after removal of a nitride layer and reduction of oxide thickness
- FIG. 7 shows a top plan view of an active device (e.g., an nFET or pFET) surrounded by a shallow trench isolation;
- an active device e.g., an nFET or pFET
- FIG. 8 shows a pFET device in accordance with an exemplary embodiment of the invention
- FIG. 9 shows an nFET device in accordance with an exemplary embodiment of the invention.
- FIG. 10 shows a parallel-to-gate view of an exemplary pFET device having STI overhangs in the direction transverse to current flow
- FIG. 11 shows a parallel-to-gate view of an nFET device having STI overhangs in the direction transverse to current flow.
- the invention employs a silicon nitride (Si 3 N 4 ) pull-back process in combination with a mask used to prevent the Si 3 N 4 pull-back from being executed in the longitudinal components of some or all pFET devices.
- the resulting semiconductor structure has overhang structures (referred to herein as overhang, SiO 2 overhang, and STI overhang) present for nFET devices in the directions of and transverse to current flow.
- overhang SiO 2 overhang
- STI overhang silicon dioxide
- no silicon dioxide (SiO 2 ) overhang is present in the direction parallel to the direction of current flow for pFET devices.
- the structure has SiO 2 overhangs in the direction transverse to current flow for pFET devices to avoid performance degradation from compressive stresses.
- the overhang structures prevent oxidation by blocking access to underlying Si. Without an overhang, Si at the vertical Si-SiO 2 interface adjacent to the shallow trench isolation would be susceptible to oxidation and attendant volume expansion, especially during gate oxidation and reoxidation process steps. It is believed that the resulting semi-conductor structure enables pFET performance improvement with little or no nFET performance degradation. Additionally, the overhang structure is detectable using standard failure analysis techniques such as scanning electron microscopy (SEM).
- SEM scanning electron microscopy
- a silicon substrate 110 a pad silicon dioxide (SiO 2 ) layer 120 and a pad silicon nitride (Si 3 N 4 ) layer 130 are provided.
- the silicon substrate may be a silicon wafer, an epitaxial layer formed on a silicon wafer or a silicon-on-insulator (SOI) substrate.
- the silicon dioxide layer 120 may be about 2 nm to 70 nm thick, and may be deposited or grown on the wafer.
- the silicon dioxide layer 120 may be formed by thermal oxidation or by low pressure chemical vapor deposition (LPCVD).
- LPCVD low pressure chemical vapor deposition
- the silicon nitride layer 130 in the range of about 10 to 400 nm, may be deposited by LPCVD.
- a photolithography process may then be carried out to pattern photoresist images 210 over the silicon nitride layer 130 .
- the inverse pattern may then be etched using a dry or wet etch process (e.g., by reactive ion etching using the patterned photoresist as a mask) to form trench structures, as is well known in the art.
- the dry or wet etch process may be carried out to etch the silicon nitride 130 , silicon dioxide 120 and some amount of the silicon substrate 110 not covered by the photoresist image 210 .
- trenches 310 and 320 are formed through layers 110 , 120 and 130 .
- the trenches 310 and 320 may be filled with SiO 2 , such as by depositing SiO 2 over the surface of the substrate using, for example, a chemical vapor deposition (CVD) or plasma CVD process.
- the deposited SiO 2 may then be planarized using, for example, reactive ion etching (RIE), chemical mechanical polishing, or a combination thereof.
- RIE reactive ion etching
- shallow trench isolations 410 and 420 are formed. These shallow trench isolations 410 and 420 do not exhibit overhang.
- portions of the silicon nitride layer 130 are etched, causing them to recede or pull-back relative to the side walls of the trench, as shown in FIG. 5
- the silicon nitride layer 130 may be etched (i.e., “pulled back”), for example, by introducing an etchant such as a glycerated buffered hydrofluoric acid in trenches 310 and 320 prior to oxide deposition and chemical mechanical polishing.
- an etchant such as a glycerated buffered hydrofluoric acid
- the amount should be sufficient to enable formation of an overhang that is sufficient to prevent oxidation in a determined portion of the device.
- the overhang should not interfere with other structures on the device.
- an overhang that extends beyond the STI-substrate interface by 0.01 ⁇ m to 0.5 ⁇ m (microns) should be sufficient to prevent oxidation without causing interference.
- a photoresist or hardmask may be selectively applied to prevent etchant (e.g., glycerated buffered hydrofluoric acid) from under-cutting determined areas. Areas protected by a photoresist or hardmask would not exhibit pull-back required for the formation of overhangs.
- etchant e.g., glycerated buffered hydrofluoric acid
- Processes for depositing and patterning a hardmask or photoresist are known in the art of semiconductor fabrication. The hardmask or photoresist may then be removed in subsequent processing steps.
- the structures 510 and 520 are formed, as shown in FIG. 5 .
- Portions of SiO 2 122 - 128 ( FIG. 6 ) from the oxide layer 120 may remain after trench formation and pull-back.
- these portions 122 - 128 are comprised of the same material as the T-shaped structures 510 and 520 , the portions are not distinguished from the T-shaped structures in subsequent Figures.
- the shallow trench isolation structures of FIG. 5 form T-shapes or a stepped portion 510 a and 520 a, respectively (e.g., a narrow portion embedded in the layers 110 and 120 ) thus forming the overhang over layer 120 .
- the top horizontal portions or stepped portions 510 a and 520 a, respectively, of these shallow trench isolation structures 510 and 520 now overhang the vertical Si-SiO 2 interfaces 620 626 and therefore inhibit oxidation of the Si portions of the inter-faces. Consequently, oxidation induced compression may be prevented in the channel region.
- a CMOS circuit comprising an nFET may have STI structures with overhangs in the direction parallel to the direction of current flow and in the direction transverse to current flow to prevent oxidation of Si along the Si-SiO 2 interfaces.
- a pFET device may have an overhang in the transverse direction, but no overhang in the direction parallel to the direction of current flow in accordance with FIG. 4 .
- the silicon nitride layer 130 ( FIG. 5 ) is removed by hot phosphoric acid, for example.
- well implants to form source and drain regions which are used in a conventional process flow, are carried out.
- a timed hydrofluoric acid etch may then be used to prepare the silicon surface for gate oxidation.
- the oxide layers 120 , 510 and 520 are reduced in thickness by such etching.
- FIG. 7 provides a top plan view of a shallow trench isolation 710 surrounding an active device comprised of a gate electrode 720 and an active silicon area 730 .
- the shallow trench isolation 710 includes two sides 740 and 750 parallel to the direction of current flow and two sides 760 and 770 transverse to the direction of current flow.
- the sides may have STI overhangs or may be devoid of overhangs.
- An overhang on side 740 and/or 750 which are sides parallel to the direction of current flow, is an overhang parallel to the direction of current flow.
- An overhang on side 760 and/or 770 which are sides transverse to the direction of current flow, is an overhang transverse to the direction of current flow.
- the exemplary device includes a shallow trench isolation with sides 410 and 420 without overhangs in the direction parallel to the direction of current flow. STI overhangs may be provided in the transverse direction for pFETs.
- the active device may be comprised of conventional gate dielectric 845 , a gate electrode 830 and side-wall spacers 820 and 835 all formed in a conventional manner. Silicide (e.g., TiSi 2 , TaSi 2 or MoSi 2 ) 810 and 840 for source and drain contacts may also be provided.
- the device includes a shallow trench isolation with sides 510 and 520 having overhangs in the direction parallel to the direction of current flow.
- the active device may be comprised of conventional gate dielectric 945 , a gate electrode 930 and sidewall spacers 920 and 940 .
- Silicide e.g., TiSi 2 , TaSi 2 or MoSi 2
- the overhangs prevent oxidation induced bird's beak formation near the vertical Si-SO 2 interface. Thus, oxidation induced compressive stresses, which would degrade electron mobility of the nFET, are avoided.
- a cross-sectional parallel-to-gate 930 view of a pFET device in accordance with an exemplary embodiment of the invention shows STI overhangs 1010 and 1020 in the direction transverse to current flow.
- the STI overhangs 1010 and 1020 prevent oxidation induced compressive stress formations (e.g., bird's beak formations) in the transverse direction, thus preventing a degradation of hole mobility.
- the STI overhangs in the transverse direction may be formed using a technique (e.g., a silicon nitride pullback process), as used to form STI overhangs in the direction parallel to the direction of current flow.
- FIG. 11 provides a cross-sectional parallel-to-gate 830 view of an exemplary nFET device which shows STI overhangs 1110 and 1120 in the direction transverse to current flow.
- the STI overhangs 1110 and 1120 prevent oxidation induced compressive stress formations in the transverse direction, thus preventing a degradation of electron mobility.
- the STI overhangs in the transverse direction may be formed using a technique (e.g., a silicon nitride pullback process) as used to form STI overhangs in the direction parallel to the direction of current flow.
- Stress effects are inversely related to distance from the active device. The closer the source of oxidation induced compressive stresses is to an active device, the greater the impact on performance. Conversely, the greater the distance between a field effect transistor gate and a source of oxidation induced compressive stress (e.g., a bird's beak formation), the less appreciable the influence on performance. Furthermore, sources of oxidation induced compressive stress (e.g., bird's beak formations) that are more than a determined distance from a determined active structure (e.g., the nearest edge of a transistor gate) may not appreciably affect performance (e.g., electron or hole mobility) for that structure.
- performance e.g., electron or hole mobility
- STI overhangs may be implemented if the distance between the STI and the determined structure is less than or equal to the determined distance.
- the determined distance may vary depending upon factors that may influence the magnitude of stress induced. Such factors may include, by way of example, thermal mismatch between the isolation, dielectric and silicon substrate; intrinsic stress of a nitride mask; as well as fabrication steps and conditions. Because a stress source beyond that distance may not have an appreciable effect on performance, in such a case formation of STI overhangs may not be warranted for stress reduction purposes.
- a distance of 5.0 ⁇ (microns) or greater from a nearest edge of an nFET or pFET gate may be sufficient to avoid performance degradation.
- STI overhang structures in accordance with an exemplary implementation may therefore be selectively configured to prevent bird's beak formations where compressive stresses caused by such formations would degrade performance.
- STI overhangs may be provided in both the directions parallel and transverse to the direction of current flow for nFETs; a pFET may have an STI overhang in the transverse direction, but should not have an overhand, in embodiments, in the parallel direction.
- the selective configuration may further take into account the distance between an STI and the active device (e.g., the distance between an STI and a nearby gate). If the distance prevents bird's beak formations adjacent to the STI from having any appreciable effects on performance, then overhangs may be omitted.
Abstract
Description
- The invention generally relates to a semiconductor device and method of manufacture and, more particularly, to a complementary metal-oxide-semiconductor (CMOS) device that includes shallow trench isolations (STI) over-hanging interfaces thus preventing oxidation induced compressive stresses in the device.
- CMOS devices may be fabricated using various process techniques. One method entails fabricating strained Silicon (Si) layers on relaxed Silicon Germanium (SiGe) layers. As the Germanium (Ge) concentration increases, strain in the Si lattice increases. This is significant because such strain affects performance (e.g., electron and hole mobility). While strain may improve electron mobility in n-channel field effect transistors (nFETs), performance improvement (i.e., enhancement of hole mobility) in p-channel field effect transistors (p-FETs) poses a greater challenge. Hole mobility in a pFET initially exhibits a slight degradation at low amount of tensile strain, but increases linearly with higher strain.
- Compressive stress applied in the longitudinal direction with respect to the current flow may cause a significant increase in hole mobility, but may also degrade electron mobility. The shallow trench isolation (STI) process commonly used in CMOS fabrications to isolate discrete components to prevent interference is susceptible to volume expansion induced stress caused by oxidation. This stress can substantially affect performance, such as adversely by decreasing nFET electron mobility.
- In particular, Si located adjacent to the vertical portion of an STI is susceptible to oxidation induced stress. The Si may become oxidized during gate oxidation or reoxidation of a gate stack. The oxidized portion may exhibit significantly increased thickness due to the use of multiple gate oxidations, which is common in fabricating high performance logic circuits. The increased thickness induces stress in the silicon active area, which can affect performance, such as adversely by decreasing nFET electron mobility.
- The effect on performance of such oxidation induced compressive stresses is magnified when the source of the stress is close to a transistor gate. Modern CMOS chips have millions of active devices side by side in a common silicon substrate. As efforts to miniaturize and incorporate more active devices on a single substrate continue, it becomes increasingly likely that such sources of stress will be close enough to appreciably impact performance.
- The invention is directed to overcoming one or more of the problems as set forth above.
- In a first aspect of the invention a semiconductor structure is formed on a substrate, comprising at least one shallow trench isolation having at least one overhang selectively configured to prevent oxidation induced stress in a determined portion of the substrate.
- In another aspect of the invention, a semiconductor structure is formed on a substrate. The structure includes a first field effect transistor having a source, a drain, a gate, and a direction of current flow from the source to the drain. The structure also includes a first shallow trench isolation for the first field effect transistor. The first shallow trench isolation has at least one overhang configured to prevent oxidation induced stress in a direction parallel to the direction of current flow for the first field effect transistor.
- In a further aspect of the invention, a process of forming a semiconductor structure is provided. The process entails forming a first shallow trench isolation. The shallow trench isolation has at least one overhang configured to prevent oxidation induced stress in a first determined direction. In the process, a structure is formed comprising a silicon layer, a silicon dioxide layer on the silicon layer, and a silicon nitride layer on the silicon dioxide layer. A portion of the silicon nitride layer, the silicon dioxide layer and the silicon substrate is etched to form a trench. Side-wall portions of the silicon nitride layer in the trench are etched to create a recession of the silicon nitride layer relative to the trench. A shallow trench isolation is formed in the trench, which in embodiments has an overhang.
-
FIG. 1 shows a silicon substrate with oxide and nitride layers for use in accordance with an exemplary implementation of the invention; -
FIG. 2 shows a silicon substrate with patterned photoresist images on a nitride surface for use in accordance with an exemplary implementation of the invention; -
FIG. 3 shows an etched semiconductor structure with trenches for use in accordance with an exemplary implementation of the invention; -
FIG. 4 shows a semiconductor structure having shallow trench isolations for use in accordance with an exemplary implementation of the invention; -
FIG. 5 shows a semiconductor structure having shallow trench isolations with overhangs for use in accordance with an exemplary implementation of the invention; -
FIG. 6 shows a semiconductor structure having shallow trench isolations with overhangs after removal of a nitride layer and reduction of oxide thickness; -
FIG. 7 shows a top plan view of an active device (e.g., an nFET or pFET) surrounded by a shallow trench isolation; -
FIG. 8 shows a pFET device in accordance with an exemplary embodiment of the invention; -
FIG. 9 shows an nFET device in accordance with an exemplary embodiment of the invention; -
FIG. 10 shows a parallel-to-gate view of an exemplary pFET device having STI overhangs in the direction transverse to current flow; and -
FIG. 11 shows a parallel-to-gate view of an nFET device having STI overhangs in the direction transverse to current flow. - The invention employs a silicon nitride (Si3N4) pull-back process in combination with a mask used to prevent the Si3N4 pull-back from being executed in the longitudinal components of some or all pFET devices. The resulting semiconductor structure has overhang structures (referred to herein as overhang, SiO2 overhang, and STI overhang) present for nFET devices in the directions of and transverse to current flow. To enhance performance due to compressive stresses, no silicon dioxide (SiO2) overhang is present in the direction parallel to the direction of current flow for pFET devices.
- However, the structure has SiO2 overhangs in the direction transverse to current flow for pFET devices to avoid performance degradation from compressive stresses. The overhang structures prevent oxidation by blocking access to underlying Si. Without an overhang, Si at the vertical Si-SiO2 interface adjacent to the shallow trench isolation would be susceptible to oxidation and attendant volume expansion, especially during gate oxidation and reoxidation process steps. It is believed that the resulting semi-conductor structure enables pFET performance improvement with little or no nFET performance degradation. Additionally, the overhang structure is detectable using standard failure analysis techniques such as scanning electron microscopy (SEM).
- Referring to
FIG. 1 , asilicon substrate 110, a pad silicon dioxide (SiO2)layer 120 and a pad silicon nitride (Si3N4)layer 130 are provided. By way of example, the silicon substrate may be a silicon wafer, an epitaxial layer formed on a silicon wafer or a silicon-on-insulator (SOI) substrate. Thesilicon dioxide layer 120 may be about 2 nm to 70 nm thick, and may be deposited or grown on the wafer. For example, thesilicon dioxide layer 120 may be formed by thermal oxidation or by low pressure chemical vapor deposition (LPCVD). Next, thesilicon nitride layer 130, in the range of about 10 to 400 nm, may be deposited by LPCVD. - Referring now to
FIG. 2 , a photolithography process may then be carried out to patternphotoresist images 210 over thesilicon nitride layer 130. The inverse pattern may then be etched using a dry or wet etch process (e.g., by reactive ion etching using the patterned photoresist as a mask) to form trench structures, as is well known in the art. - Referring now to
FIG. 3 , the dry or wet etch process may be carried out to etch thesilicon nitride 130,silicon dioxide 120 and some amount of thesilicon substrate 110 not covered by thephotoresist image 210. In this manner,trenches layers - Next, referring to
FIG. 4 , thetrenches shallow trench isolations shallow trench isolations - To form a shallow trench isolation with an overhang, before deposition of SiO2 to fill the trench, portions of the
silicon nitride layer 130 are etched, causing them to recede or pull-back relative to the side walls of the trench, as shown inFIG. 5 Thesilicon nitride layer 130 may be etched (i.e., “pulled back”), for example, by introducing an etchant such as a glycerated buffered hydrofluoric acid intrenches - To control where overhangs are formed, a photoresist or hardmask may be selectively applied to prevent etchant (e.g., glycerated buffered hydrofluoric acid) from under-cutting determined areas. Areas protected by a photoresist or hardmask would not exhibit pull-back required for the formation of overhangs. Processes for depositing and patterning a hardmask or photoresist are known in the art of semiconductor fabrication. The hardmask or photoresist may then be removed in subsequent processing steps.
- Then, upon deposition of the SiO2 and planarization, for example, RIE or chemical mechanical polishing, the
structures FIG. 5 . Portions of SiO2 122-128 (FIG. 6 ) from theoxide layer 120 may remain after trench formation and pull-back. As these portions 122-128 are comprised of the same material as the T-shapedstructures - As the
silicon nitride layer 130 is pulled-back from the side walls of the trench, the shallow trench isolation structures ofFIG. 5 form T-shapes or a steppedportion layers 110 and 120) thus forming the overhang overlayer 120. Thus, the top horizontal portions or steppedportions trench isolation structures - Thus, pull-back enables formation of an overhang of deposited SiO2, thereby protecting the covered vertical portion of Si at the Si-SiO2 interfaces 620 626 from being oxidized. Oxidation-induced stresses, which might otherwise degrade performance, may be suppressed by the overhang. A CMOS circuit comprising an nFET may have STI structures with overhangs in the direction parallel to the direction of current flow and in the direction transverse to current flow to prevent oxidation of Si along the Si-SiO2 interfaces. In contrast, a pFET device may have an overhang in the transverse direction, but no overhang in the direction parallel to the direction of current flow in accordance with
FIG. 4 . - Next, in
FIG. 6 , the silicon nitride layer 130 (FIG. 5 ) is removed by hot phosphoric acid, for example. At this point, well implants to form source and drain regions, which are used in a conventional process flow, are carried out. A timed hydrofluoric acid etch may then be used to prepare the silicon surface for gate oxidation. The oxide layers 120, 510 and 520 are reduced in thickness by such etching. - While exemplary materials and STI overhang formation and semiconductor fabrication processes have been described, the invention is not limited in these respects. Additional and different materials and fabrication steps, including different etchants and pull-back and overhang formation techniques, may be applied without departing from the scope of the invention.
- Each active device in a semiconductor may have a shallow trench isolation that surrounds the device. Typically the shallow trench isolation includes four sides. By way of example and not limitation,
FIG. 7 provides a top plan view of ashallow trench isolation 710 surrounding an active device comprised of agate electrode 720 and anactive silicon area 730. Theshallow trench isolation 710 includes twosides sides side 740 and/or 750, which are sides parallel to the direction of current flow, is an overhang parallel to the direction of current flow. An overhang onside 760 and/or 770, which are sides transverse to the direction of current flow, is an overhang transverse to the direction of current flow. - Referring now to
FIG. 8 , an exemplary pFET device is shown. The exemplary device includes a shallow trench isolation withsides conventional gate dielectric 845, agate electrode 830 and side-wall spacers - Referring now to
FIG. 9 , an exemplary nFET device is shown. The device includes a shallow trench isolation withsides conventional gate dielectric 945, agate electrode 930 andsidewall spacers - Referring now to
FIG. 10 , a cross-sectional parallel-to-gate 930 view of a pFET device in accordance with an exemplary embodiment of the invention showsSTI overhangs - Similarly,
FIG. 11 provides a cross-sectional parallel-to-gate 830 view of an exemplary nFET device which showsSTI overhangs - Stress effects are inversely related to distance from the active device. The closer the source of oxidation induced compressive stresses is to an active device, the greater the impact on performance. Conversely, the greater the distance between a field effect transistor gate and a source of oxidation induced compressive stress (e.g., a bird's beak formation), the less appreciable the influence on performance. Furthermore, sources of oxidation induced compressive stress (e.g., bird's beak formations) that are more than a determined distance from a determined active structure (e.g., the nearest edge of a transistor gate) may not appreciably affect performance (e.g., electron or hole mobility) for that structure. Consequently, in one embodiment of the invention, STI overhangs may be implemented if the distance between the STI and the determined structure is less than or equal to the determined distance. The determined distance may vary depending upon factors that may influence the magnitude of stress induced. Such factors may include, by way of example, thermal mismatch between the isolation, dielectric and silicon substrate; intrinsic stress of a nitride mask; as well as fabrication steps and conditions. Because a stress source beyond that distance may not have an appreciable effect on performance, in such a case formation of STI overhangs may not be warranted for stress reduction purposes. By way of example and not limitation, a distance of 5.0μ (microns) or greater from a nearest edge of an nFET or pFET gate may be sufficient to avoid performance degradation.
- STI overhang structures in accordance with an exemplary implementation may therefore be selectively configured to prevent bird's beak formations where compressive stresses caused by such formations would degrade performance. Considerations such as the type of device (e.g., nFET or pFET), the distance from the active device and the direction of current flow may influence whether an overhang should be formed and the arrangement of the overhang. While STI overhangs may be provided in both the directions parallel and transverse to the direction of current flow for nFETs; a pFET may have an STI overhang in the transverse direction, but should not have an overhand, in embodiments, in the parallel direction. The selective configuration may further take into account the distance between an STI and the active device (e.g., the distance between an STI and a nearby gate). If the distance prevents bird's beak formations adjacent to the STI from having any appreciable effects on performance, then overhangs may be omitted.
- While the invention has been described in terms of exemplary embodiments, those skilled in the art will recognize that the invention can be practiced with modifications and in the spirit and scope of the appended claims.
Claims (18)
Priority Applications (9)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/605,672 US7119403B2 (en) | 2003-10-16 | 2003-10-16 | High performance strained CMOS devices |
TW093130000A TWI331790B (en) | 2003-10-16 | 2004-10-04 | High performance strained cmos devices adn the method thereof |
EP04795234A EP1678753B1 (en) | 2003-10-16 | 2004-10-15 | High performance strained cmos devices |
CNB2004800284756A CN100530589C (en) | 2003-10-16 | 2004-10-15 | High performance strained cmos devices |
PCT/US2004/034047 WO2005038875A2 (en) | 2003-10-16 | 2004-10-15 | High performance strained cmos devices |
KR1020067007450A KR100843653B1 (en) | 2003-10-16 | 2004-10-15 | High performance strained cmos devices |
JP2006535338A JP4953818B2 (en) | 2003-10-16 | 2004-10-15 | High performance strained CMOS device |
US11/060,784 US7205207B2 (en) | 2003-10-16 | 2005-02-18 | High performance strained CMOS devices |
US11/462,648 US7847358B2 (en) | 2003-10-16 | 2006-08-04 | High performance strained CMOS devices |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/605,672 US7119403B2 (en) | 2003-10-16 | 2003-10-16 | High performance strained CMOS devices |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/060,784 Division US7205207B2 (en) | 2003-10-16 | 2005-02-18 | High performance strained CMOS devices |
US11/462,648 Continuation US7847358B2 (en) | 2003-10-16 | 2006-08-04 | High performance strained CMOS devices |
Publications (2)
Publication Number | Publication Date |
---|---|
US20050082634A1 true US20050082634A1 (en) | 2005-04-21 |
US7119403B2 US7119403B2 (en) | 2006-10-10 |
Family
ID=34465414
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/605,672 Expired - Lifetime US7119403B2 (en) | 2003-10-16 | 2003-10-16 | High performance strained CMOS devices |
US11/060,784 Expired - Fee Related US7205207B2 (en) | 2003-10-16 | 2005-02-18 | High performance strained CMOS devices |
US11/462,648 Active 2025-08-25 US7847358B2 (en) | 2003-10-16 | 2006-08-04 | High performance strained CMOS devices |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/060,784 Expired - Fee Related US7205207B2 (en) | 2003-10-16 | 2005-02-18 | High performance strained CMOS devices |
US11/462,648 Active 2025-08-25 US7847358B2 (en) | 2003-10-16 | 2006-08-04 | High performance strained CMOS devices |
Country Status (7)
Country | Link |
---|---|
US (3) | US7119403B2 (en) |
EP (1) | EP1678753B1 (en) |
JP (1) | JP4953818B2 (en) |
KR (1) | KR100843653B1 (en) |
CN (1) | CN100530589C (en) |
TW (1) | TWI331790B (en) |
WO (1) | WO2005038875A2 (en) |
Cited By (45)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050064646A1 (en) * | 2003-09-23 | 2005-03-24 | Dureseti Chidambarrao | NFETs using gate induced stress modulation |
US20050082616A1 (en) * | 2003-10-20 | 2005-04-21 | Huajie Chen | High performance stress-enhanced MOSFETs using Si:C and SiGe epitaxial source/drain and method of manufacture |
US20050093076A1 (en) * | 2003-11-05 | 2005-05-05 | International Business Machines Corporation | METHOD AND STRUCTURE FOR FORMING STRAINED Si FOR CMOS DEVICES |
US20050104131A1 (en) * | 2003-11-19 | 2005-05-19 | Dureseti Chidambarrao | Silicon device on Si:C-OI and SGOI and method of manufacture |
US20050130358A1 (en) * | 2003-12-12 | 2005-06-16 | Dureseti Chidambarrao | Strained finFETs and method of manufacture |
US20050139930A1 (en) * | 2003-10-20 | 2005-06-30 | Dureseti Chidambarrao | Strained dislocation-free channels for CMOS and method of manufacture |
US20050145992A1 (en) * | 2003-09-09 | 2005-07-07 | Dureseti Chidambarrao | Method for reduced N+ diffusion in strained Si on SiGe substrate |
US20050145954A1 (en) * | 2004-01-05 | 2005-07-07 | International Business Machines Corporation | Structures and methods for making strained mosfets |
US20050148146A1 (en) * | 2003-10-16 | 2005-07-07 | Doris Bruce D. | High performance strained CMOS devices |
US20050158955A1 (en) * | 2004-01-16 | 2005-07-21 | International Business Machines Corporation | Method and apparatus to increase strain effect in a transistor channel |
US20050164477A1 (en) * | 2003-09-23 | 2005-07-28 | Dureseti Chidambarrao | Strained silicon on relaxed sige film with uniform misfit dislocation density |
US20050269561A1 (en) * | 2004-06-03 | 2005-12-08 | Dureseti Chidambarrao | Strained Si on multiple materials for bulk or SOI substrates |
US20050285192A1 (en) * | 2004-06-29 | 2005-12-29 | International Business Machines Corporation | Structures and methods for manufacturing p-type mosfet withgraded embedded silicon-germanium source-drain and/or extension |
US20060019462A1 (en) * | 2004-07-23 | 2006-01-26 | International Business Machines Corporation | Patterned strained semiconductor substrate and device |
US20060027868A1 (en) * | 2003-11-06 | 2006-02-09 | Ibm Corporation | High mobility CMOS circuits |
US20060148147A1 (en) * | 2004-03-03 | 2006-07-06 | Ibm | Mobility enhanced CMOS devices |
US20060160317A1 (en) * | 2005-01-18 | 2006-07-20 | International Business Machines Corporation | Structure and method to enhance stress in a channel of cmos devices using a thin gate |
US20060163608A1 (en) * | 2004-01-16 | 2006-07-27 | International Business Machines Corporation | Protecting silicon germanium sidewall with silicon for strained silicon silicon mosfets |
US20060172500A1 (en) * | 2005-02-01 | 2006-08-03 | International Business Machines Corporation | Stucture and method to induce strain in a semiconductor device channel with stressed film under the gate |
US20060228836A1 (en) * | 2005-04-12 | 2006-10-12 | International Business Machines Corporation | Method and structure for forming strained devices |
US7122849B2 (en) | 2003-11-14 | 2006-10-17 | International Business Machines Corporation | Stressed semiconductor device structures having granular semiconductor material |
US20070111421A1 (en) * | 2004-12-15 | 2007-05-17 | International Business Machines Corporation | Structure and method to generate local mechanical gate stress for mosfet channel mobility modification |
US20070196987A1 (en) * | 2006-02-21 | 2007-08-23 | Dureseti Chidambarrao | Pseudomorphic Si/SiGe/Si body device with embedded SiGe source/drain |
US20070254423A1 (en) * | 2006-04-28 | 2007-11-01 | International Business Machines Corporation | High performance stress-enhance mosfet and method of manufacture |
US20070252230A1 (en) * | 2006-04-28 | 2007-11-01 | International Business Machines Corporation | Cmos structures and methods for improving yield |
US20070254422A1 (en) * | 2006-04-28 | 2007-11-01 | International Business Machines Corporation | High performance stress-enhance mosfet and method of manufacture |
US7314802B2 (en) | 2005-02-15 | 2008-01-01 | International Business Machines Corporation | Structure and method for manufacturing strained FINFET |
US20080057653A1 (en) * | 2006-08-30 | 2008-03-06 | International Business Machines Corporation | Method and structure for improving device performance variation in dual stress liner technology |
US20080057673A1 (en) * | 2006-08-30 | 2008-03-06 | International Business Machines Corporation | Semiconductor structure and method of making same |
US7381609B2 (en) | 2004-01-16 | 2008-06-03 | International Business Machines Corporation | Method and structure for controlling stress in a transistor channel |
US20080237733A1 (en) * | 2007-03-27 | 2008-10-02 | International Business Machines Corporation | Structure and method to enhance channel stress by using optimized sti stress and nitride capping layer stress |
US7468538B2 (en) | 2003-11-13 | 2008-12-23 | International Business Machines Corporation | Strained silicon on a SiGe on SOI substrate |
US20090032840A1 (en) * | 2007-07-31 | 2009-02-05 | International Business Machines Corporation | Semiconductor device and method of manufacture |
US20090242944A1 (en) * | 2008-03-31 | 2009-10-01 | Da Zhang | Method of forming a semiconductor device using stress memorization |
US20090305474A1 (en) * | 2004-06-24 | 2009-12-10 | International Business Machines Corporation | Strained-silicon cmos device and method |
US20090305471A1 (en) * | 2006-01-11 | 2009-12-10 | International Business Machines Corporation | Thin silicon single diffusion field effect transistor for enhanced drive performance with stress film liners |
US7745277B2 (en) | 2003-09-12 | 2010-06-29 | International Business Machines Corporation | MOSFET performance improvement using deformation in SOI structure |
US7790540B2 (en) | 2006-08-25 | 2010-09-07 | International Business Machines Corporation | Structure and method to use low k stress liner to reduce parasitic capacitance |
US7935993B2 (en) | 2006-01-10 | 2011-05-03 | International Business Machines Corporation | Semiconductor device structure having enhanced performance FET device |
US7960801B2 (en) | 2005-11-03 | 2011-06-14 | International Business Machines Corporation | Gate electrode stress control for finFET performance enhancement description |
US20110230030A1 (en) * | 2010-03-16 | 2011-09-22 | International Business Machines Corporation | Strain-preserving ion implantation methods |
US8058157B2 (en) | 2005-11-30 | 2011-11-15 | International Business Machines Corporation | FinFET structure with multiply stressed gate electrode |
US8115254B2 (en) | 2007-09-25 | 2012-02-14 | International Business Machines Corporation | Semiconductor-on-insulator structures including a trench containing an insulator stressor plug and method of fabricating same |
US8492846B2 (en) | 2007-11-15 | 2013-07-23 | International Business Machines Corporation | Stress-generating shallow trench isolation structure having dual composition |
US8853746B2 (en) | 2006-06-29 | 2014-10-07 | International Business Machines Corporation | CMOS devices with stressed channel regions, and methods for fabricating the same |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8035168B2 (en) | 2006-02-27 | 2011-10-11 | Synopsys, Inc. | Elevation of transistor channels to reduce impact of shallow trench isolation on transistor performance |
AU2010306930B2 (en) | 2008-04-30 | 2015-01-22 | Xyleco, Inc. | Marking paper products |
US8623713B2 (en) | 2011-09-15 | 2014-01-07 | International Business Machines Corporation | Trench isolation structure |
US20140264444A1 (en) * | 2013-03-13 | 2014-09-18 | International Business Machines Corporation | Stress-enhancing selective epitaxial deposition of embedded source and drain regions |
AU2015288030B2 (en) | 2014-07-08 | 2020-03-05 | Xyleco, Inc. | Marking plastic-based products |
US11022886B2 (en) * | 2017-05-17 | 2021-06-01 | Taiwan Semiconductor Manufacturing Co,, Ltd. | Bottom-up material formation for planarization |
Citations (54)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4853076A (en) * | 1983-12-29 | 1989-08-01 | Massachusetts Institute Of Technology | Semiconductor thin films |
US5310446A (en) * | 1990-01-10 | 1994-05-10 | Ricoh Company, Ltd. | Method for producing semiconductor film |
US5565697A (en) * | 1988-06-28 | 1996-10-15 | Ricoh Company, Ltd. | Semiconductor structure having island forming grooves |
US5683934A (en) * | 1994-09-26 | 1997-11-04 | Motorola, Inc. | Enhanced mobility MOSFET device and method |
US5834358A (en) * | 1996-11-12 | 1998-11-10 | Micron Technology, Inc. | Isolation regions and methods of forming isolation regions |
US5940716A (en) * | 1996-03-15 | 1999-08-17 | Samsung Electronics Co., Ltd. | Methods of forming trench isolation regions using repatterned trench masks |
US5953621A (en) * | 1997-03-25 | 1999-09-14 | Micron Technology Inc. | Method for forming a self-aligned isolation trench |
US5960297A (en) * | 1997-07-02 | 1999-09-28 | Kabushiki Kaisha Toshiba | Shallow trench isolation structure and method of forming the same |
US5963819A (en) * | 1998-01-26 | 1999-10-05 | United Silicon Incorporated | Method of fabricating shallow trench isolation |
US5976948A (en) * | 1998-02-19 | 1999-11-02 | Advanced Micro Devices | Process for forming an isolation region with trench cap |
US5981356A (en) * | 1997-07-28 | 1999-11-09 | Integrated Device Technology, Inc. | Isolation trenches with protected corners |
US6001707A (en) * | 1998-12-07 | 1999-12-14 | United Semiconductor Corp. | Method for forming shallow trench isolation structure |
US6020622A (en) * | 1997-04-25 | 2000-02-01 | United Microelectronics Corporation | Trench isolation for semiconductor device with lateral projections above substrate |
US6022781A (en) * | 1994-12-28 | 2000-02-08 | International Business Machines Corporation | Method for fabricating a MOSFET with raised STI isolation self-aligned to the gate stack |
US6080637A (en) * | 1998-12-07 | 2000-06-27 | Taiwan Semiconductor Manufacturing Company | Shallow trench isolation technology to eliminate a kink effect |
US6093621A (en) * | 1999-04-05 | 2000-07-25 | Vanguard International Semiconductor Corp. | Method of forming shallow trench isolation |
US6153478A (en) * | 1998-01-28 | 2000-11-28 | United Microelectronics Corp. | STI process for eliminating kink effect |
US6228694B1 (en) * | 1999-06-28 | 2001-05-08 | Intel Corporation | Method of increasing the mobility of MOS transistors by use of localized stress regions |
US6271147B1 (en) * | 2000-08-18 | 2001-08-07 | Vanguard International Semiconductor Corporation | Methods of forming trench isolation regions using spin-on material |
US6271143B1 (en) * | 1999-05-06 | 2001-08-07 | Motorola, Inc. | Method for preventing trench fill erosion |
US20010014511A1 (en) * | 1997-01-27 | 2001-08-16 | Pai Hung Pan | Technique for forming shallow trench isolation structure without corner exposure and resulting structure |
US6281532B1 (en) * | 1999-06-28 | 2001-08-28 | Intel Corporation | Technique to obtain increased channel mobilities in NMOS transistors by gate electrode engineering |
US6316815B1 (en) * | 1999-03-26 | 2001-11-13 | Vanguard International Semiconductor Corporation | Structure for isolating integrated circuits in semiconductor substrate and method for making it |
US6362082B1 (en) * | 1999-06-28 | 2002-03-26 | Intel Corporation | Methodology for control of short channel effects in MOS transistors |
US6368973B1 (en) * | 2000-09-25 | 2002-04-09 | Vanguard International Semiconductor Corp. | Method of manufacturing a shallow trench isolation structure |
US6368931B1 (en) * | 2000-03-27 | 2002-04-09 | Intel Corporation | Thin tensile layers in shallow trench isolation and method of making same |
US20020063292A1 (en) * | 2000-11-29 | 2002-05-30 | Mark Armstrong | CMOS fabrication process utilizing special transistor orientation |
US6406973B1 (en) * | 1999-06-29 | 2002-06-18 | Hyundai Electronics Industries Co., Ltd. | Transistor in a semiconductor device and method of manufacturing the same |
US6417072B2 (en) * | 2000-02-10 | 2002-07-09 | International Business Machines Corporation | Method of forming STI oxide regions and alignment marks in a semiconductor structure with one masking step |
US6476462B2 (en) * | 1999-12-28 | 2002-11-05 | Texas Instruments Incorporated | MOS-type semiconductor device and method for making same |
US6483171B1 (en) * | 1999-08-13 | 2002-11-19 | Micron Technology, Inc. | Vertical sub-micron CMOS transistors on (110), (111), (311), (511), and higher order surfaces of bulk, SOI and thin film structures and method of forming same |
US6501048B1 (en) * | 1996-06-12 | 2002-12-31 | Seagate Technology Llc | Slider having thermally applied tensile stress for curvature control and method of applying tensile stress |
US6506652B2 (en) * | 1998-11-13 | 2003-01-14 | Intel Corporation | Method of recessing spacers to improved salicide resistance on polysilicon gates |
US20030032261A1 (en) * | 2001-08-08 | 2003-02-13 | Ling-Yen Yeh | Method of preventing threshold voltage of MOS transistor from being decreased by shallow trench isolation formation |
US20030040158A1 (en) * | 2001-08-21 | 2003-02-27 | Nec Corporation | Semiconductor device and method of fabricating the same |
US6566225B2 (en) * | 2001-08-06 | 2003-05-20 | Macronix International Co., Ltd. | Formation method of shallow trench isolation |
US6583060B2 (en) * | 2001-07-13 | 2003-06-24 | Micron Technology, Inc. | Dual depth trench isolation |
US20030181014A1 (en) * | 2002-03-19 | 2003-09-25 | Fujitsu Limited | Method of manufacturing semiconductor device with STI |
US6717216B1 (en) * | 2002-12-12 | 2004-04-06 | International Business Machines Corporation | SOI based field effect transistor having a compressive film in undercut area under the channel and a method of making the device |
US6825529B2 (en) * | 2002-12-12 | 2004-11-30 | International Business Machines Corporation | Stress inducing spacers |
US20040238914A1 (en) * | 2003-05-30 | 2004-12-02 | International Business Machines Corporation | STI stress modification by nitrogen plasma treatment for improving performance in small width devices |
US6831292B2 (en) * | 2001-09-21 | 2004-12-14 | Amberwave Systems Corporation | Semiconductor structures employing strained material layers with defined impurity gradients and methods for fabricating same |
US20040262784A1 (en) * | 2003-06-30 | 2004-12-30 | International Business Machines Corporation | High performance cmos device structures and method of manufacture |
US20050093030A1 (en) * | 2003-10-30 | 2005-05-05 | Doris Bruce B. | Structure and method to enhance both nFET and pFET performance using different kinds of stressed layers |
US20050098829A1 (en) * | 2003-11-06 | 2005-05-12 | Doris Bruce B. | High mobility CMOS circuits |
US20050106799A1 (en) * | 2003-11-14 | 2005-05-19 | International Business Machines Corporation | Stressed semiconductor device structures having granular semiconductor material |
US20050145954A1 (en) * | 2004-01-05 | 2005-07-07 | International Business Machines Corporation | Structures and methods for making strained mosfets |
US20050148146A1 (en) * | 2003-10-16 | 2005-07-07 | Doris Bruce D. | High performance strained CMOS devices |
US20050194699A1 (en) * | 2004-03-03 | 2005-09-08 | International Business Machines Corporation | Mobility enhanced cmos devices |
US20050236668A1 (en) * | 2004-04-23 | 2005-10-27 | International Business Machines Corporation | STRUCTURES AND METHODS FOR MANUFACTURING OF DISLOCATION FREE STRESSED CHANNELS IN BULK SILICON AND SOI CMOS DEVICES BY GATE STRESS ENGINEERING WITH SiGe AND/OR Si:C |
US20050245017A1 (en) * | 2003-10-30 | 2005-11-03 | Belyansky Michael P | Structure and method to improve channel mobility by gate electrode stress modification |
US6974981B2 (en) * | 2002-12-12 | 2005-12-13 | International Business Machines Corporation | Isolation structures for imposing stress patterns |
US20060057787A1 (en) * | 2002-11-25 | 2006-03-16 | Doris Bruce B | Strained finfet cmos device structures |
US20060060925A1 (en) * | 2004-09-17 | 2006-03-23 | International Business Machines Corporation | Semiconductor device structure with active regions having different surface directions and methods |
Family Cites Families (75)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3602841A (en) | 1970-06-18 | 1971-08-31 | Ibm | High frequency bulk semiconductor amplifiers and oscillators |
JPS5780733A (en) | 1980-11-07 | 1982-05-20 | Toshiba Corp | Manufacture of semiconductor device |
US4665415A (en) | 1985-04-24 | 1987-05-12 | International Business Machines Corporation | Semiconductor device with hole conduction via strained lattice |
ATE59917T1 (en) | 1985-09-13 | 1991-01-15 | Siemens Ag | CIRCUIT CONTAINING INTEGRATED BIPOLAR AND COMPLEMENTARY MOSTRANSISTORS ON A COMMON SUBSTRATE AND METHOD FOR THEIR MANUFACTURE. |
JPH07120703B2 (en) * | 1987-01-27 | 1995-12-20 | 松下電器産業株式会社 | Method for manufacturing semiconductor device |
JPS6476755A (en) | 1987-09-18 | 1989-03-22 | Hitachi Ltd | Semiconductor device |
US4958213A (en) | 1987-12-07 | 1990-09-18 | Texas Instruments Incorporated | Method for forming a transistor base region under thick oxide |
US5354695A (en) | 1992-04-08 | 1994-10-11 | Leedy Glenn J | Membrane dielectric isolation IC fabrication |
US5006913A (en) | 1988-11-05 | 1991-04-09 | Mitsubishi Denki Kabushiki Kaisha | Stacked type semiconductor device |
US5108843A (en) | 1988-11-30 | 1992-04-28 | Ricoh Company, Ltd. | Thin film semiconductor and process for producing the same |
US4952524A (en) | 1989-05-05 | 1990-08-28 | At&T Bell Laboratories | Semiconductor device manufacture including trench formation |
JPH0387045A (en) * | 1989-06-14 | 1991-04-11 | Fujitsu Ltd | Semiconductor device and manufacture thereof |
US5060030A (en) | 1990-07-18 | 1991-10-22 | Raytheon Company | Pseudomorphic HEMT having strained compensation layer |
US5081513A (en) | 1991-02-28 | 1992-01-14 | Xerox Corporation | Electronic device with recovery layer proximate to active layer |
US5371399A (en) | 1991-06-14 | 1994-12-06 | International Business Machines Corporation | Compound semiconductor having metallic inclusions and devices fabricated therefrom |
US5134085A (en) | 1991-11-21 | 1992-07-28 | Micron Technology, Inc. | Reduced-mask, split-polysilicon CMOS process, incorporating stacked-capacitor cells, for fabricating multi-megabit dynamic random access memories |
US5391510A (en) | 1992-02-28 | 1995-02-21 | International Business Machines Corporation | Formation of self-aligned metal gate FETs using a benignant removable gate material during high temperature steps |
US6008126A (en) | 1992-04-08 | 1999-12-28 | Elm Technology Corporation | Membrane dielectric isolation IC fabrication |
JPH0637178A (en) * | 1992-07-17 | 1994-02-10 | Toshiba Corp | Manufacture of semiconductor device |
JPH07193121A (en) * | 1993-12-27 | 1995-07-28 | Toshiba Corp | Production of semiconductor device |
US5395790A (en) * | 1994-05-11 | 1995-03-07 | United Microelectronics Corp. | Stress-free isolation layer |
JPH08172124A (en) * | 1994-12-20 | 1996-07-02 | Mitsubishi Electric Corp | Semiconductor device and manufacture thereof |
US5670798A (en) | 1995-03-29 | 1997-09-23 | North Carolina State University | Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact non-nitride buffer layer and methods of fabricating same |
US5679965A (en) | 1995-03-29 | 1997-10-21 | North Carolina State University | Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact, non-nitride buffer layer and methods of fabricating same |
US5557122A (en) | 1995-05-12 | 1996-09-17 | Alliance Semiconductors Corporation | Semiconductor electrode having improved grain structure and oxide growth properties |
US6403975B1 (en) | 1996-04-09 | 2002-06-11 | Max-Planck Gesellschaft Zur Forderung Der Wissenschafteneev | Semiconductor components, in particular photodetectors, light emitting diodes, optical modulators and waveguides with multilayer structures grown on silicon substrates |
US5880040A (en) | 1996-04-15 | 1999-03-09 | Macronix International Co., Ltd. | Gate dielectric based on oxynitride grown in N2 O and annealed in NO |
US6114741A (en) | 1996-12-13 | 2000-09-05 | Texas Instruments Incorporated | Trench isolation of a CMOS structure |
US5861651A (en) | 1997-02-28 | 1999-01-19 | Lucent Technologies Inc. | Field effect devices and capacitors with improved thin film dielectrics and method for making same |
US5940736A (en) | 1997-03-11 | 1999-08-17 | Lucent Technologies Inc. | Method for forming a high quality ultrathin gate oxide layer |
US6309975B1 (en) | 1997-03-14 | 2001-10-30 | Micron Technology, Inc. | Methods of making implanted structures |
US6025280A (en) | 1997-04-28 | 2000-02-15 | Lucent Technologies Inc. | Use of SiD4 for deposition of ultra thin and controllable oxides |
JP3139426B2 (en) | 1997-10-15 | 2001-02-26 | 日本電気株式会社 | Semiconductor device |
US6066545A (en) | 1997-12-09 | 2000-05-23 | Texas Instruments Incorporated | Birdsbeak encroachment using combination of wet and dry etch for isolation nitride |
US6274421B1 (en) | 1998-01-09 | 2001-08-14 | Sharp Laboratories Of America, Inc. | Method of making metal gate sub-micron MOS transistor |
KR100275908B1 (en) | 1998-03-02 | 2000-12-15 | 윤종용 | Method of fabricating trench isolation in an integrated circuit |
US6361885B1 (en) | 1998-04-10 | 2002-03-26 | Organic Display Technology | Organic electroluminescent materials and device made from such materials |
US6165383A (en) | 1998-04-10 | 2000-12-26 | Organic Display Technology | Useful precursors for organic electroluminescent materials and devices made from such materials |
US5989978A (en) | 1998-07-16 | 1999-11-23 | Chartered Semiconductor Manufacturing, Ltd. | Shallow trench isolation of MOSFETS with reduced corner parasitic currents |
JP4592837B2 (en) | 1998-07-31 | 2010-12-08 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
US6319794B1 (en) | 1998-10-14 | 2001-11-20 | International Business Machines Corporation | Structure and method for producing low leakage isolation devices |
US6117722A (en) | 1999-02-18 | 2000-09-12 | Taiwan Semiconductor Manufacturing Company | SRAM layout for relaxing mechanical stress in shallow trench isolation technology and method of manufacture thereof |
US6255169B1 (en) | 1999-02-22 | 2001-07-03 | Advanced Micro Devices, Inc. | Process for fabricating a high-endurance non-volatile memory device |
JP4270633B2 (en) | 1999-03-15 | 2009-06-03 | 株式会社東芝 | Semiconductor device and method for manufacturing nonvolatile semiconductor memory device |
US6284626B1 (en) | 1999-04-06 | 2001-09-04 | Vantis Corporation | Angled nitrogen ion implantation for minimizing mechanical stress on side walls of an isolation trench |
US6656822B2 (en) | 1999-06-28 | 2003-12-02 | Intel Corporation | Method for reduced capacitance interconnect system using gaseous implants into the ILD |
TW426940B (en) | 1999-07-30 | 2001-03-21 | United Microelectronics Corp | Manufacturing method of MOS field effect transistor |
US6284623B1 (en) | 1999-10-25 | 2001-09-04 | Peng-Fei Zhang | Method of fabricating semiconductor devices using shallow trench isolation with reduced narrow channel effect |
JP2001189379A (en) * | 1999-12-27 | 2001-07-10 | Sanyo Electric Co Ltd | Semiconductor device and manufacturing method therefor |
US6221735B1 (en) | 2000-02-15 | 2001-04-24 | Philips Semiconductors, Inc. | Method for eliminating stress induced dislocations in CMOS devices |
US6531369B1 (en) | 2000-03-01 | 2003-03-11 | Applied Micro Circuits Corporation | Heterojunction bipolar transistor (HBT) fabrication using a selectively deposited silicon germanium (SiGe) |
US6493497B1 (en) | 2000-09-26 | 2002-12-10 | Motorola, Inc. | Electro-optic structure and process for fabricating same |
US6501121B1 (en) | 2000-11-15 | 2002-12-31 | Motorola, Inc. | Semiconductor structure |
US6563152B2 (en) | 2000-12-29 | 2003-05-13 | Intel Corporation | Technique to obtain high mobility channels in MOS transistors by forming a strain layer on an underside of a channel |
US20020086497A1 (en) | 2000-12-30 | 2002-07-04 | Kwok Siang Ping | Beaker shape trench with nitride pull-back for STI |
US6265317B1 (en) | 2001-01-09 | 2001-07-24 | Taiwan Semiconductor Manufacturing Company | Top corner rounding for shallow trench isolation |
CN1367526A (en) | 2001-01-23 | 2002-09-04 | 联华电子股份有限公司 | Method for forming doped area on insulating layer covered with silicone |
US6403486B1 (en) | 2001-04-30 | 2002-06-11 | Taiwan Semiconductor Manufacturing Company | Method for forming a shallow trench isolation |
US6531740B2 (en) | 2001-07-17 | 2003-03-11 | Motorola, Inc. | Integrated impedance matching and stability network |
US6498358B1 (en) | 2001-07-20 | 2002-12-24 | Motorola, Inc. | Structure and method for fabricating an electro-optic system having an electrochromic diffraction grating |
KR100387531B1 (en) * | 2001-07-30 | 2003-06-18 | 삼성전자주식회사 | Method for fabricating semiconductor device |
US20030057184A1 (en) | 2001-09-22 | 2003-03-27 | Shiuh-Sheng Yu | Method for pull back SiN to increase rounding effect in a shallow trench isolation process |
US6656798B2 (en) | 2001-09-28 | 2003-12-02 | Infineon Technologies, Ag | Gate processing method with reduced gate oxide corner and edge thinning |
US6635506B2 (en) | 2001-11-07 | 2003-10-21 | International Business Machines Corporation | Method of fabricating micro-electromechanical switches on CMOS compatible substrates |
JP4173658B2 (en) * | 2001-11-26 | 2008-10-29 | 株式会社ルネサステクノロジ | Semiconductor device and manufacturing method thereof |
JP2003179157A (en) * | 2001-12-10 | 2003-06-27 | Nec Corp | Mos semiconductor device |
US6461936B1 (en) | 2002-01-04 | 2002-10-08 | Infineon Technologies Ag | Double pullback method of filling an isolation trench |
JP3997089B2 (en) * | 2002-01-10 | 2007-10-24 | 株式会社ルネサステクノロジ | Semiconductor device |
JP2003229496A (en) * | 2002-02-05 | 2003-08-15 | Denso Corp | Method for fabricating semiconductor device |
US6885080B2 (en) * | 2002-02-22 | 2005-04-26 | International Business Machines Corporation | Deep trench isolation of embedded DRAM for improved latch-up immunity |
US6621392B1 (en) | 2002-04-25 | 2003-09-16 | International Business Machines Corporation | Micro electromechanical switch having self-aligned spacers |
JP2004281964A (en) * | 2003-03-19 | 2004-10-07 | Toshiba Corp | Semiconductor integrated circuit equipment and its manufacturing method |
US6955955B2 (en) * | 2003-12-29 | 2005-10-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | STI liner for SOI structure |
KR100559553B1 (en) * | 2004-07-07 | 2006-03-10 | 동부아남반도체 주식회사 | Method for manufacturing shallow trench isolation layer of the semiconductor device |
US6972478B1 (en) | 2005-03-07 | 2005-12-06 | Advanced Micro Devices, Inc. | Integrated circuit and method for its manufacture |
-
2003
- 2003-10-16 US US10/605,672 patent/US7119403B2/en not_active Expired - Lifetime
-
2004
- 2004-10-04 TW TW093130000A patent/TWI331790B/en not_active IP Right Cessation
- 2004-10-15 EP EP04795234A patent/EP1678753B1/en not_active Not-in-force
- 2004-10-15 WO PCT/US2004/034047 patent/WO2005038875A2/en active Search and Examination
- 2004-10-15 JP JP2006535338A patent/JP4953818B2/en not_active Expired - Fee Related
- 2004-10-15 CN CNB2004800284756A patent/CN100530589C/en not_active Expired - Fee Related
- 2004-10-15 KR KR1020067007450A patent/KR100843653B1/en not_active IP Right Cessation
-
2005
- 2005-02-18 US US11/060,784 patent/US7205207B2/en not_active Expired - Fee Related
-
2006
- 2006-08-04 US US11/462,648 patent/US7847358B2/en active Active
Patent Citations (64)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4853076A (en) * | 1983-12-29 | 1989-08-01 | Massachusetts Institute Of Technology | Semiconductor thin films |
US5565697A (en) * | 1988-06-28 | 1996-10-15 | Ricoh Company, Ltd. | Semiconductor structure having island forming grooves |
US5310446A (en) * | 1990-01-10 | 1994-05-10 | Ricoh Company, Ltd. | Method for producing semiconductor film |
US5683934A (en) * | 1994-09-26 | 1997-11-04 | Motorola, Inc. | Enhanced mobility MOSFET device and method |
US6022781A (en) * | 1994-12-28 | 2000-02-08 | International Business Machines Corporation | Method for fabricating a MOSFET with raised STI isolation self-aligned to the gate stack |
US5940716A (en) * | 1996-03-15 | 1999-08-17 | Samsung Electronics Co., Ltd. | Methods of forming trench isolation regions using repatterned trench masks |
US6501048B1 (en) * | 1996-06-12 | 2002-12-31 | Seagate Technology Llc | Slider having thermally applied tensile stress for curvature control and method of applying tensile stress |
US5834358A (en) * | 1996-11-12 | 1998-11-10 | Micron Technology, Inc. | Isolation regions and methods of forming isolation regions |
US20010014511A1 (en) * | 1997-01-27 | 2001-08-16 | Pai Hung Pan | Technique for forming shallow trench isolation structure without corner exposure and resulting structure |
US5953621A (en) * | 1997-03-25 | 1999-09-14 | Micron Technology Inc. | Method for forming a self-aligned isolation trench |
US6097076A (en) * | 1997-03-25 | 2000-08-01 | Micron Technology, Inc. | Self-aligned isolation trench |
US6143623A (en) * | 1997-04-25 | 2000-11-07 | Nippon Steel Corporation | Method of forming a trench isolation for semiconductor device with lateral projections above substrate |
US6020622A (en) * | 1997-04-25 | 2000-02-01 | United Microelectronics Corporation | Trench isolation for semiconductor device with lateral projections above substrate |
US5960297A (en) * | 1997-07-02 | 1999-09-28 | Kabushiki Kaisha Toshiba | Shallow trench isolation structure and method of forming the same |
US5981356A (en) * | 1997-07-28 | 1999-11-09 | Integrated Device Technology, Inc. | Isolation trenches with protected corners |
US5963819A (en) * | 1998-01-26 | 1999-10-05 | United Silicon Incorporated | Method of fabricating shallow trench isolation |
US6153478A (en) * | 1998-01-28 | 2000-11-28 | United Microelectronics Corp. | STI process for eliminating kink effect |
US5976948A (en) * | 1998-02-19 | 1999-11-02 | Advanced Micro Devices | Process for forming an isolation region with trench cap |
US6506652B2 (en) * | 1998-11-13 | 2003-01-14 | Intel Corporation | Method of recessing spacers to improved salicide resistance on polysilicon gates |
US6509618B2 (en) * | 1998-11-13 | 2003-01-21 | Intel Corporation | Device having thin first spacers and partially recessed thick second spacers for improved salicide resistance on polysilicon gates |
US6521964B1 (en) * | 1998-11-13 | 2003-02-18 | Intel Corporation | Device having spacers for improved salicide resistance on polysilicon gates |
US6080637A (en) * | 1998-12-07 | 2000-06-27 | Taiwan Semiconductor Manufacturing Company | Shallow trench isolation technology to eliminate a kink effect |
US6001707A (en) * | 1998-12-07 | 1999-12-14 | United Semiconductor Corp. | Method for forming shallow trench isolation structure |
US6316815B1 (en) * | 1999-03-26 | 2001-11-13 | Vanguard International Semiconductor Corporation | Structure for isolating integrated circuits in semiconductor substrate and method for making it |
US6093621A (en) * | 1999-04-05 | 2000-07-25 | Vanguard International Semiconductor Corp. | Method of forming shallow trench isolation |
US6271143B1 (en) * | 1999-05-06 | 2001-08-07 | Motorola, Inc. | Method for preventing trench fill erosion |
US6281532B1 (en) * | 1999-06-28 | 2001-08-28 | Intel Corporation | Technique to obtain increased channel mobilities in NMOS transistors by gate electrode engineering |
US6362082B1 (en) * | 1999-06-28 | 2002-03-26 | Intel Corporation | Methodology for control of short channel effects in MOS transistors |
US6228694B1 (en) * | 1999-06-28 | 2001-05-08 | Intel Corporation | Method of increasing the mobility of MOS transistors by use of localized stress regions |
US6406973B1 (en) * | 1999-06-29 | 2002-06-18 | Hyundai Electronics Industries Co., Ltd. | Transistor in a semiconductor device and method of manufacturing the same |
US6483171B1 (en) * | 1999-08-13 | 2002-11-19 | Micron Technology, Inc. | Vertical sub-micron CMOS transistors on (110), (111), (311), (511), and higher order surfaces of bulk, SOI and thin film structures and method of forming same |
US6476462B2 (en) * | 1999-12-28 | 2002-11-05 | Texas Instruments Incorporated | MOS-type semiconductor device and method for making same |
US6417072B2 (en) * | 2000-02-10 | 2002-07-09 | International Business Machines Corporation | Method of forming STI oxide regions and alignment marks in a semiconductor structure with one masking step |
US6368931B1 (en) * | 2000-03-27 | 2002-04-09 | Intel Corporation | Thin tensile layers in shallow trench isolation and method of making same |
US6271147B1 (en) * | 2000-08-18 | 2001-08-07 | Vanguard International Semiconductor Corporation | Methods of forming trench isolation regions using spin-on material |
US6368973B1 (en) * | 2000-09-25 | 2002-04-09 | Vanguard International Semiconductor Corp. | Method of manufacturing a shallow trench isolation structure |
US20020063292A1 (en) * | 2000-11-29 | 2002-05-30 | Mark Armstrong | CMOS fabrication process utilizing special transistor orientation |
US6583060B2 (en) * | 2001-07-13 | 2003-06-24 | Micron Technology, Inc. | Dual depth trench isolation |
US6566225B2 (en) * | 2001-08-06 | 2003-05-20 | Macronix International Co., Ltd. | Formation method of shallow trench isolation |
US20030032261A1 (en) * | 2001-08-08 | 2003-02-13 | Ling-Yen Yeh | Method of preventing threshold voltage of MOS transistor from being decreased by shallow trench isolation formation |
US20030040158A1 (en) * | 2001-08-21 | 2003-02-27 | Nec Corporation | Semiconductor device and method of fabricating the same |
US6831292B2 (en) * | 2001-09-21 | 2004-12-14 | Amberwave Systems Corporation | Semiconductor structures employing strained material layers with defined impurity gradients and methods for fabricating same |
US20030181014A1 (en) * | 2002-03-19 | 2003-09-25 | Fujitsu Limited | Method of manufacturing semiconductor device with STI |
US20060057787A1 (en) * | 2002-11-25 | 2006-03-16 | Doris Bruce B | Strained finfet cmos device structures |
US20050040460A1 (en) * | 2002-12-12 | 2005-02-24 | Dureseti Chidambarrao | Stress inducing spacers |
US6974981B2 (en) * | 2002-12-12 | 2005-12-13 | International Business Machines Corporation | Isolation structures for imposing stress patterns |
US6825529B2 (en) * | 2002-12-12 | 2004-11-30 | International Business Machines Corporation | Stress inducing spacers |
US6717216B1 (en) * | 2002-12-12 | 2004-04-06 | International Business Machines Corporation | SOI based field effect transistor having a compressive film in undercut area under the channel and a method of making the device |
US20050280051A1 (en) * | 2002-12-12 | 2005-12-22 | Dureseti Chidambarrao | Isolation structures for imposing stress patterns |
US20040238914A1 (en) * | 2003-05-30 | 2004-12-02 | International Business Machines Corporation | STI stress modification by nitrogen plasma treatment for improving performance in small width devices |
US20040262784A1 (en) * | 2003-06-30 | 2004-12-30 | International Business Machines Corporation | High performance cmos device structures and method of manufacture |
US20050148146A1 (en) * | 2003-10-16 | 2005-07-07 | Doris Bruce D. | High performance strained CMOS devices |
US20050093030A1 (en) * | 2003-10-30 | 2005-05-05 | Doris Bruce B. | Structure and method to enhance both nFET and pFET performance using different kinds of stressed layers |
US20050282325A1 (en) * | 2003-10-30 | 2005-12-22 | Belyansky Michael P | Structure and method to improve channel mobility by gate electrode stress modification |
US6977194B2 (en) * | 2003-10-30 | 2005-12-20 | International Business Machines Corporation | Structure and method to improve channel mobility by gate electrode stress modification |
US20050245017A1 (en) * | 2003-10-30 | 2005-11-03 | Belyansky Michael P | Structure and method to improve channel mobility by gate electrode stress modification |
US20050098829A1 (en) * | 2003-11-06 | 2005-05-12 | Doris Bruce B. | High mobility CMOS circuits |
US20060027868A1 (en) * | 2003-11-06 | 2006-02-09 | Ibm Corporation | High mobility CMOS circuits |
US7015082B2 (en) * | 2003-11-06 | 2006-03-21 | International Business Machines Corporation | High mobility CMOS circuits |
US20050106799A1 (en) * | 2003-11-14 | 2005-05-19 | International Business Machines Corporation | Stressed semiconductor device structures having granular semiconductor material |
US20050145954A1 (en) * | 2004-01-05 | 2005-07-07 | International Business Machines Corporation | Structures and methods for making strained mosfets |
US20050194699A1 (en) * | 2004-03-03 | 2005-09-08 | International Business Machines Corporation | Mobility enhanced cmos devices |
US20050236668A1 (en) * | 2004-04-23 | 2005-10-27 | International Business Machines Corporation | STRUCTURES AND METHODS FOR MANUFACTURING OF DISLOCATION FREE STRESSED CHANNELS IN BULK SILICON AND SOI CMOS DEVICES BY GATE STRESS ENGINEERING WITH SiGe AND/OR Si:C |
US20060060925A1 (en) * | 2004-09-17 | 2006-03-23 | International Business Machines Corporation | Semiconductor device structure with active regions having different surface directions and methods |
Cited By (123)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050145992A1 (en) * | 2003-09-09 | 2005-07-07 | Dureseti Chidambarrao | Method for reduced N+ diffusion in strained Si on SiGe substrate |
US20060073649A1 (en) * | 2003-09-09 | 2006-04-06 | International Business Machines Corporation | Method for reduced N+ diffusion in strained Si on SiGe substrate |
US7410846B2 (en) | 2003-09-09 | 2008-08-12 | International Business Machines Corporation | Method for reduced N+ diffusion in strained Si on SiGe substrate |
US7345329B2 (en) | 2003-09-09 | 2008-03-18 | International Business Machines Corporation | Method for reduced N+ diffusion in strained Si on SiGe substrate |
US7297601B2 (en) | 2003-09-09 | 2007-11-20 | International Business Machines Corporation | Method for reduced N+ diffusion in strained Si on SiGe substrate |
US7745277B2 (en) | 2003-09-12 | 2010-06-29 | International Business Machines Corporation | MOSFET performance improvement using deformation in SOI structure |
US20060145274A1 (en) * | 2003-09-23 | 2006-07-06 | International Business Machines Corporation | NFETs using gate induced stress modulation |
US7144767B2 (en) | 2003-09-23 | 2006-12-05 | International Business Machines Corporation | NFETs using gate induced stress modulation |
US7964865B2 (en) | 2003-09-23 | 2011-06-21 | International Business Machines Corporation | Strained silicon on relaxed sige film with uniform misfit dislocation density |
US20050064646A1 (en) * | 2003-09-23 | 2005-03-24 | Dureseti Chidambarrao | NFETs using gate induced stress modulation |
US20050164477A1 (en) * | 2003-09-23 | 2005-07-28 | Dureseti Chidambarrao | Strained silicon on relaxed sige film with uniform misfit dislocation density |
US20060270136A1 (en) * | 2003-10-16 | 2006-11-30 | International Business Machines Corporation | High performance strained cmos devices |
US7205207B2 (en) | 2003-10-16 | 2007-04-17 | International Business Machines Corporation | High performance strained CMOS devices |
US7847358B2 (en) | 2003-10-16 | 2010-12-07 | International Business Machines Corporation | High performance strained CMOS devices |
US20050148146A1 (en) * | 2003-10-16 | 2005-07-07 | Doris Bruce D. | High performance strained CMOS devices |
US9023698B2 (en) | 2003-10-20 | 2015-05-05 | Samsung Electronics Co., Ltd. | High performance stress-enhanced MOSFETs using Si:C and SiGe epitaxial source/drain and method of manufacture |
US8901566B2 (en) | 2003-10-20 | 2014-12-02 | International Business Machines Corporation | High performance stress-enhanced MOSFETs using Si:C and SiGe epitaxial source/drain and method of manufacture |
US20070296038A1 (en) * | 2003-10-20 | 2007-12-27 | International Business Machines Corporation | High performance stress-enhanced mosfets using si:c and sige epitaxial source/drain and method of manufacture |
US20050082616A1 (en) * | 2003-10-20 | 2005-04-21 | Huajie Chen | High performance stress-enhanced MOSFETs using Si:C and SiGe epitaxial source/drain and method of manufacture |
US7303949B2 (en) | 2003-10-20 | 2007-12-04 | International Business Machines Corporation | High performance stress-enhanced MOSFETs using Si:C and SiGe epitaxial source/drain and method of manufacture |
US9401424B2 (en) | 2003-10-20 | 2016-07-26 | Samsung Electronics Co., Ltd. | High performance stress-enhanced MOSFETs using Si:C and SiGe epitaxial source/drain and method of manufacture |
US20050139930A1 (en) * | 2003-10-20 | 2005-06-30 | Dureseti Chidambarrao | Strained dislocation-free channels for CMOS and method of manufacture |
US8168489B2 (en) | 2003-10-20 | 2012-05-01 | International Business Machines Corporation | High performance stress-enhanced MOSFETS using Si:C and SiGe epitaxial source/drain and method of manufacture |
US20070264783A1 (en) * | 2003-10-20 | 2007-11-15 | International Business Machines Corporation | High performance stress-enhanced mosfets using si:c and sige epitaxial source/drain and method of manufacture |
US7129126B2 (en) | 2003-11-05 | 2006-10-31 | International Business Machines Corporation | Method and structure for forming strained Si for CMOS devices |
US20100109048A1 (en) * | 2003-11-05 | 2010-05-06 | International Business Machines Corporation | Method and structure for forming strained si for cmos devices |
US20050093076A1 (en) * | 2003-11-05 | 2005-05-05 | International Business Machines Corporation | METHOD AND STRUCTURE FOR FORMING STRAINED Si FOR CMOS DEVICES |
US7928443B2 (en) | 2003-11-05 | 2011-04-19 | International Business Machines Corporation | Method and structure for forming strained SI for CMOS devices |
US20070020806A1 (en) * | 2003-11-05 | 2007-01-25 | International Business Machines Corporation | Method and structure for forming strained si for cmos devices |
US20080003735A1 (en) * | 2003-11-05 | 2008-01-03 | International Business Machines Corporation | Method and structure for forming strained si for cmos devices |
US20080283824A1 (en) * | 2003-11-05 | 2008-11-20 | International Business Machines Corporation, | Method and structure for forming strained si for cmos devices |
US7700951B2 (en) | 2003-11-05 | 2010-04-20 | International Business Machines Corporation | Method and structure for forming strained Si for CMOS devices |
US20080237720A1 (en) * | 2003-11-06 | 2008-10-02 | International Business Machines Corporation | High mobility cmos circuits |
US20060027868A1 (en) * | 2003-11-06 | 2006-02-09 | Ibm Corporation | High mobility CMOS circuits |
US7285826B2 (en) | 2003-11-06 | 2007-10-23 | International Business Machines Corporation | High mobility CMOS circuits |
US8013392B2 (en) | 2003-11-06 | 2011-09-06 | International Business Machines Corporation | High mobility CMOS circuits |
US7468538B2 (en) | 2003-11-13 | 2008-12-23 | International Business Machines Corporation | Strained silicon on a SiGe on SOI substrate |
US7122849B2 (en) | 2003-11-14 | 2006-10-17 | International Business Machines Corporation | Stressed semiconductor device structures having granular semiconductor material |
US8119472B2 (en) | 2003-11-19 | 2012-02-21 | International Business Machines Corporation | Silicon device on Si:C SOI and SiGe and method of manufacture |
US8232153B2 (en) | 2003-11-19 | 2012-07-31 | International Business Machines Corporation | Silicon device on Si:C-OI and SGOI and method of manufacture |
US20070228472A1 (en) * | 2003-11-19 | 2007-10-04 | International Business Machines Corporation | Silicon device on si: c-oi and sgoi and method of manufacture |
US7247534B2 (en) | 2003-11-19 | 2007-07-24 | International Business Machines Corporation | Silicon device on Si:C-OI and SGOI and method of manufacture |
US8633071B2 (en) | 2003-11-19 | 2014-01-21 | International Business Machines Corporation | Silicon device on Si: C-oi and Sgoi and method of manufacture |
US9040373B2 (en) | 2003-11-19 | 2015-05-26 | International Business Machines Corporation | Silicon device on SI:C-OI and SGOI and method of manufacture |
US20050104131A1 (en) * | 2003-11-19 | 2005-05-19 | Dureseti Chidambarrao | Silicon device on Si:C-OI and SGOI and method of manufacture |
US7198995B2 (en) | 2003-12-12 | 2007-04-03 | International Business Machines Corporation | Strained finFETs and method of manufacture |
US20050130358A1 (en) * | 2003-12-12 | 2005-06-16 | Dureseti Chidambarrao | Strained finFETs and method of manufacture |
US20070218620A1 (en) * | 2004-01-05 | 2007-09-20 | International Business Machines Corporation | Structures and methods for making strained mosfets |
US7247912B2 (en) | 2004-01-05 | 2007-07-24 | International Business Machines Corporation | Structures and methods for making strained MOSFETs |
US20050145954A1 (en) * | 2004-01-05 | 2005-07-07 | International Business Machines Corporation | Structures and methods for making strained mosfets |
US7749842B2 (en) | 2004-01-05 | 2010-07-06 | International Business Machines Corporation | Structures and methods for making strained MOSFETs |
US20080217696A1 (en) * | 2004-01-16 | 2008-09-11 | International Business Machines Corporation | Method and structure for controlling stress in a transistor channel |
US7202132B2 (en) | 2004-01-16 | 2007-04-10 | International Business Machines Corporation | Protecting silicon germanium sidewall with silicon for strained silicon/silicon germanium MOSFETs |
US7790558B2 (en) | 2004-01-16 | 2010-09-07 | International Business Machines Corporation | Method and apparatus for increase strain effect in a transistor channel |
US20050158955A1 (en) * | 2004-01-16 | 2005-07-21 | International Business Machines Corporation | Method and apparatus to increase strain effect in a transistor channel |
US20060281272A1 (en) * | 2004-01-16 | 2006-12-14 | International Business Machines Corporation | Method and apparatus for increase strain effect in a transistor channel |
US7118999B2 (en) | 2004-01-16 | 2006-10-10 | International Business Machines Corporation | Method and apparatus to increase strain effect in a transistor channel |
US20060163608A1 (en) * | 2004-01-16 | 2006-07-27 | International Business Machines Corporation | Protecting silicon germanium sidewall with silicon for strained silicon silicon mosfets |
US7381609B2 (en) | 2004-01-16 | 2008-06-03 | International Business Machines Corporation | Method and structure for controlling stress in a transistor channel |
US7462915B2 (en) | 2004-01-16 | 2008-12-09 | International Business Machines Corporation | Method and apparatus for increase strain effect in a transistor channel |
US9006836B2 (en) | 2004-01-16 | 2015-04-14 | International Business Machines Corporation | Method and structure for controlling stress in a transistor channel |
US20060148147A1 (en) * | 2004-03-03 | 2006-07-06 | Ibm | Mobility enhanced CMOS devices |
US7205206B2 (en) | 2004-03-03 | 2007-04-17 | International Business Machines Corporation | Method of fabricating mobility enhanced CMOS devices |
US20070166897A1 (en) * | 2004-06-03 | 2007-07-19 | International Business Machines Corporation | STRAINED Si ON MULTIPLE MATERIALS FOR BULK OR SOI SUBSTRATES |
US20050269561A1 (en) * | 2004-06-03 | 2005-12-08 | Dureseti Chidambarrao | Strained Si on multiple materials for bulk or SOI substrates |
US7560328B2 (en) | 2004-06-03 | 2009-07-14 | International Business Machines Corporation | Strained Si on multiple materials for bulk or SOI substrates |
US20090305474A1 (en) * | 2004-06-24 | 2009-12-10 | International Business Machines Corporation | Strained-silicon cmos device and method |
US7288443B2 (en) | 2004-06-29 | 2007-10-30 | International Business Machines Corporation | Structures and methods for manufacturing p-type MOSFET with graded embedded silicon-germanium source-drain and/or extension |
US20050285192A1 (en) * | 2004-06-29 | 2005-12-29 | International Business Machines Corporation | Structures and methods for manufacturing p-type mosfet withgraded embedded silicon-germanium source-drain and/or extension |
US7384829B2 (en) | 2004-07-23 | 2008-06-10 | International Business Machines Corporation | Patterned strained semiconductor substrate and device |
US9053970B2 (en) | 2004-07-23 | 2015-06-09 | International Business Machines Corporation | Patterned strained semiconductor substrate and device |
US20080061317A1 (en) * | 2004-07-23 | 2008-03-13 | International Business Machines Corporation | Patterned strained semiconductor substrate and device |
US9515140B2 (en) | 2004-07-23 | 2016-12-06 | Globalfoundries Inc. | Patterned strained semiconductor substrate and device |
US20060019462A1 (en) * | 2004-07-23 | 2006-01-26 | International Business Machines Corporation | Patterned strained semiconductor substrate and device |
US7682859B2 (en) | 2004-07-23 | 2010-03-23 | International Business Machines Corporation | Patterned strained semiconductor substrate and device |
US7314789B2 (en) | 2004-12-15 | 2008-01-01 | International Business Machines Corporation | Structure and method to generate local mechanical gate stress for MOSFET channel mobility modification |
US20070111421A1 (en) * | 2004-12-15 | 2007-05-17 | International Business Machines Corporation | Structure and method to generate local mechanical gate stress for mosfet channel mobility modification |
US20060160317A1 (en) * | 2005-01-18 | 2006-07-20 | International Business Machines Corporation | Structure and method to enhance stress in a channel of cmos devices using a thin gate |
US20060172500A1 (en) * | 2005-02-01 | 2006-08-03 | International Business Machines Corporation | Stucture and method to induce strain in a semiconductor device channel with stressed film under the gate |
US20070187773A1 (en) * | 2005-02-01 | 2007-08-16 | International Business Machines Corporation | Structure and method to induce strain in a semiconductor device channel with stressed film under the gate |
US7256081B2 (en) | 2005-02-01 | 2007-08-14 | International Business Machines Corporation | Structure and method to induce strain in a semiconductor device channel with stressed film under the gate |
US7314802B2 (en) | 2005-02-15 | 2008-01-01 | International Business Machines Corporation | Structure and method for manufacturing strained FINFET |
US20060228836A1 (en) * | 2005-04-12 | 2006-10-12 | International Business Machines Corporation | Method and structure for forming strained devices |
US7545004B2 (en) | 2005-04-12 | 2009-06-09 | International Business Machines Corporation | Method and structure for forming strained devices |
US7960801B2 (en) | 2005-11-03 | 2011-06-14 | International Business Machines Corporation | Gate electrode stress control for finFET performance enhancement description |
US8058157B2 (en) | 2005-11-30 | 2011-11-15 | International Business Machines Corporation | FinFET structure with multiply stressed gate electrode |
US7935993B2 (en) | 2006-01-10 | 2011-05-03 | International Business Machines Corporation | Semiconductor device structure having enhanced performance FET device |
US20090305471A1 (en) * | 2006-01-11 | 2009-12-10 | International Business Machines Corporation | Thin silicon single diffusion field effect transistor for enhanced drive performance with stress film liners |
US8168971B2 (en) | 2006-02-21 | 2012-05-01 | International Business Machines Corporation | Pseudomorphic Si/SiGe/Si body device with embedded SiGe source/drain |
US20070196987A1 (en) * | 2006-02-21 | 2007-08-23 | Dureseti Chidambarrao | Pseudomorphic Si/SiGe/Si body device with embedded SiGe source/drain |
US7691698B2 (en) | 2006-02-21 | 2010-04-06 | International Business Machines Corporation | Pseudomorphic Si/SiGe/Si body device with embedded SiGe source/drain |
US7608489B2 (en) | 2006-04-28 | 2009-10-27 | International Business Machines Corporation | High performance stress-enhance MOSFET and method of manufacture |
US20070254423A1 (en) * | 2006-04-28 | 2007-11-01 | International Business Machines Corporation | High performance stress-enhance mosfet and method of manufacture |
US7521307B2 (en) | 2006-04-28 | 2009-04-21 | International Business Machines Corporation | CMOS structures and methods using self-aligned dual stressed layers |
US20070252230A1 (en) * | 2006-04-28 | 2007-11-01 | International Business Machines Corporation | Cmos structures and methods for improving yield |
US20090194819A1 (en) * | 2006-04-28 | 2009-08-06 | International Business Machines Corporation | Cmos structures and methods using self-aligned dual stressed layers |
US20070254422A1 (en) * | 2006-04-28 | 2007-11-01 | International Business Machines Corporation | High performance stress-enhance mosfet and method of manufacture |
US8901662B2 (en) | 2006-04-28 | 2014-12-02 | International Business Machines Corporation | CMOS structures and methods for improving yield |
US7791144B2 (en) | 2006-04-28 | 2010-09-07 | International Business Machines Corporation | High performance stress-enhance MOSFET and method of manufacture |
US9318344B2 (en) | 2006-04-28 | 2016-04-19 | International Business Machines Corporation | CMOS structures and methods for improving yield |
US7615418B2 (en) | 2006-04-28 | 2009-11-10 | International Business Machines Corporation | High performance stress-enhance MOSFET and method of manufacture |
US20100013024A1 (en) * | 2006-04-28 | 2010-01-21 | International Business Machines Corporation | High performance stress-enhance mosfet and method of manufacture |
US8853746B2 (en) | 2006-06-29 | 2014-10-07 | International Business Machines Corporation | CMOS devices with stressed channel regions, and methods for fabricating the same |
US7790540B2 (en) | 2006-08-25 | 2010-09-07 | International Business Machines Corporation | Structure and method to use low k stress liner to reduce parasitic capacitance |
US8754446B2 (en) | 2006-08-30 | 2014-06-17 | International Business Machines Corporation | Semiconductor structure having undercut-gate-oxide gate stack enclosed by protective barrier material |
US20080057653A1 (en) * | 2006-08-30 | 2008-03-06 | International Business Machines Corporation | Method and structure for improving device performance variation in dual stress liner technology |
US20080057673A1 (en) * | 2006-08-30 | 2008-03-06 | International Business Machines Corporation | Semiconductor structure and method of making same |
US7843024B2 (en) | 2006-08-30 | 2010-11-30 | International Business Machines Corporation | Method and structure for improving device performance variation in dual stress liner technology |
US20090079011A1 (en) * | 2006-08-30 | 2009-03-26 | International Business Machines Corporation | Method and structure for improving device performance variation in dual stress liner technology |
US20080237733A1 (en) * | 2007-03-27 | 2008-10-02 | International Business Machines Corporation | Structure and method to enhance channel stress by using optimized sti stress and nitride capping layer stress |
US20090032840A1 (en) * | 2007-07-31 | 2009-02-05 | International Business Machines Corporation | Semiconductor device and method of manufacture |
US7615435B2 (en) | 2007-07-31 | 2009-11-10 | International Business Machines Corporation | Semiconductor device and method of manufacture |
US8629501B2 (en) | 2007-09-25 | 2014-01-14 | International Business Machines Corporation | Stress-generating structure for semiconductor-on-insulator devices |
US9305999B2 (en) | 2007-09-25 | 2016-04-05 | Globalfoundries Inc. | Stress-generating structure for semiconductor-on-insulator devices |
US8115254B2 (en) | 2007-09-25 | 2012-02-14 | International Business Machines Corporation | Semiconductor-on-insulator structures including a trench containing an insulator stressor plug and method of fabricating same |
US9013001B2 (en) | 2007-11-15 | 2015-04-21 | International Business Machines Corporation | Stress-generating shallow trench isolation structure having dual composition |
US8728905B2 (en) | 2007-11-15 | 2014-05-20 | International Business Machines Corporation | Stress-generating shallow trench isolation structure having dual composition |
US8492846B2 (en) | 2007-11-15 | 2013-07-23 | International Business Machines Corporation | Stress-generating shallow trench isolation structure having dual composition |
US7858482B2 (en) | 2008-03-31 | 2010-12-28 | Freescale Semiconductor, Inc. | Method of forming a semiconductor device using stress memorization |
US20090242944A1 (en) * | 2008-03-31 | 2009-10-01 | Da Zhang | Method of forming a semiconductor device using stress memorization |
WO2009123788A1 (en) * | 2008-03-31 | 2009-10-08 | Freescale Semiconductor Inc. | Method of forming a semiconductor device using stress memorization |
US20110230030A1 (en) * | 2010-03-16 | 2011-09-22 | International Business Machines Corporation | Strain-preserving ion implantation methods |
US8598006B2 (en) | 2010-03-16 | 2013-12-03 | International Business Machines Corporation | Strain preserving ion implantation methods |
Also Published As
Publication number | Publication date |
---|---|
US7119403B2 (en) | 2006-10-10 |
EP1678753B1 (en) | 2013-02-27 |
US7847358B2 (en) | 2010-12-07 |
CN1860602A (en) | 2006-11-08 |
WO2005038875A3 (en) | 2005-08-25 |
US20050148146A1 (en) | 2005-07-07 |
US20060270136A1 (en) | 2006-11-30 |
EP1678753A2 (en) | 2006-07-12 |
JP4953818B2 (en) | 2012-06-13 |
JP2007509492A (en) | 2007-04-12 |
US7205207B2 (en) | 2007-04-17 |
CN100530589C (en) | 2009-08-19 |
EP1678753A4 (en) | 2008-08-20 |
KR100843653B1 (en) | 2008-07-04 |
TW200520160A (en) | 2005-06-16 |
TWI331790B (en) | 2010-10-11 |
KR20060093712A (en) | 2006-08-25 |
WO2005038875A2 (en) | 2005-04-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7119403B2 (en) | High performance strained CMOS devices | |
KR100445923B1 (en) | A METHOD TO FABRICATE A STRAINED Si CMOS STRUCTURE USING SELECTIVE EPITAXIAL DEPOSITION OF Si AFTER DEVICE ISOLATION FORMATION | |
US6656783B2 (en) | Semiconductor device having shallow trench isolation structure and manufacturing method thereof | |
US6482715B2 (en) | Method of forming shallow trench isolation layer in semiconductor device | |
US20070059897A1 (en) | Isolation for semiconductor devices | |
US7705417B2 (en) | Semiconductor device and method of fabricating isolation region | |
US20080017929A1 (en) | Semiconductor device having a compressed device isolation structure | |
US7393738B1 (en) | Subground rule STI fill for hot structure | |
US7986029B2 (en) | Dual SOI structure | |
US7737466B1 (en) | Semiconductor device and manufacturing method thereof | |
JPH10199968A (en) | Semiconductor device and method of forming element separating trenches for semiconductor device | |
KR100460272B1 (en) | Method for fabricating of high voltage dual gate device | |
US7041562B2 (en) | Method for forming multiple gate oxide thickness utilizing ashing and cleaning | |
JPH09293873A (en) | Semiconductor device and manufacture thereof | |
US5518949A (en) | Electrical isolation method for devices made on SOI wafer | |
US20070020862A1 (en) | Semiconductor device and method of fabricating the same | |
KR100466207B1 (en) | Method for manufacturing a semiconductor device | |
WO2006080056A1 (en) | Semiconductor device and production method therefor | |
US20030040187A1 (en) | Method for fabricating semiconductor device | |
US20090263960A1 (en) | Semiconductor device with recess gate and method of fabricating the same | |
JPH11176926A (en) | Manufacture of mos transistor having trench separation structure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DORIS, BRUCE B.;GLUSCHENKOV, OLEG G.;REEL/FRAME:014050/0370 Effective date: 20031008 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 8 |
|
SULP | Surcharge for late payment |
Year of fee payment: 7 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |