US20050156227A1 - Nonvolatile memory with undercut trapping structure - Google Patents

Nonvolatile memory with undercut trapping structure Download PDF

Info

Publication number
US20050156227A1
US20050156227A1 US11/082,117 US8211705A US2005156227A1 US 20050156227 A1 US20050156227 A1 US 20050156227A1 US 8211705 A US8211705 A US 8211705A US 2005156227 A1 US2005156227 A1 US 2005156227A1
Authority
US
United States
Prior art keywords
source
nonvolatile memory
undercut
drain regions
gate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/082,117
Inventor
Erik Jeng
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Applied Intellectual Properties Co Ltd
Original Assignee
Applied Intellectual Properties Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Applied Intellectual Properties Co Ltd filed Critical Applied Intellectual Properties Co Ltd
Priority to US11/082,117 priority Critical patent/US20050156227A1/en
Publication of US20050156227A1 publication Critical patent/US20050156227A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/792Field effect transistors with field effect produced by an insulated gate with charge trapping gate insulator, e.g. MNOS-memory transistors
    • H01L29/7923Programmable transistors with more than two possible different levels of programmation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40117Multistep manufacturing processes for data storage electrodes the electrodes comprising a charge-trapping insulator
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate

Definitions

  • the present invention relates to a semiconductor device, and more specifically, to a nonvolatile memory with undercut structure capable of trapping carriers.
  • the semiconductor industry has been advanced to the field of Ultra Large Scale Integrated Circuit (ULSI) technologies.
  • the fabrication of the nonvolatile memories also follows the trend of the reduction in the size of a device.
  • the nonvolatile memories include various types of devices. Different types of devices have been developed for specific applications' requirements in each of these segments.
  • Flash memory is one of the segments of nonvolatile memory devices.
  • the device includes a floating gate to storage charges and an element for electrically placing charge in and removing the charges from the floating gate.
  • One of the applications of flash memory is BIOS for computers.
  • the high-density nonvolatile memories can be applied as the mass storage of portable handy terminals, solid-state camera and PC cards. It is because that the nonvolatile memories exhibit many advantages, such as memory retention without power, fast access time, low power dissipation in operation, and robustness.
  • Nonvolatile memory needs the charges to be hold in the floating gate for a long period of time. Therefore, the dielectric that is used for insulating the floating gate needs to be high quality in insulation and good durability in writing.
  • the low voltage nonvolatile memory is applied with a voltage of about 5V to 10V during charging or discharging the floating gate.
  • the tunneling effect is a basic technology in charging or discharging. In order to attain high tunneling efficiency, the thickness of the dielectric between the floating gate and substrate have to be scaled down due to the supply voltage is reduced.
  • the data program method of a non-volatile memory device includes a method using Fowler-Nordheim (FN) tunneling or a method using hot electron injection.
  • FN tunneling a high voltage is applied to a control gate to induce a high electric field in a tunnel oxide layer, and electrons of a semiconductor substrate pass the tunnel oxide layer and are injected into a floating gate.
  • the bias may apply on the source to discharge the electron from the floating gate to the source of a memory device.
  • the SOC system on chip
  • the typical non-volatile memory employs stack gate memories by double polysilicon processing.
  • One type of the memories uses trapping layer instead of floating gate (FG) to hold the carrier.
  • the memory cells are constructed with a trapping ONO layer.
  • the memory cell generally includes a P-type silicon substrate and two PN junctions between N+ source (or drain regions) and P type substrate, a nitride layer sandwiched between two oxide layers and a polycrystalline layer.
  • voltages are applied to the drain and the gate and the source is grounded. These voltages generate an electric field along the length of the channel from the source to the drain. This electric field causes electrons to be drawn off the source and begin accelerating towards the drain.
  • the hot electrons are generated at the boundary between drain and channel during the acceleration.
  • the object of the present invention is to disclose a nonvolatile memory with undercut structure capable of trapping carriers.
  • the present invention discloses a nonvolatile memory with undercut trapping structure, the nonvolatile memory comprising a semiconductor substrate.
  • a gate oxide is formed on the semiconductor substrate.
  • a gate structure is formed on the gate oxide, wherein the gate structure including an undercut structure formed at lower portion of the gate structure and inwardly into the gate structure.
  • An isolation layer is formed on the sidewall of the gate structure. First spacers are formed on the sidewall of the isolation layer and filled into the undercut structure for storing carrier and source and drain regions formed adjacent to the gate structure and under the undercut structure. Salicide is formed on the gate structure and the source and drain regions.
  • the nonvolatile memory further comprises pocket ion implantation region located adjacent to the source and drain regions and under the undercut structure, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions.
  • the nonvolatile memory further includes lightly doped drain region adjacent to the source and drain regions and under the undercut structure, wherein the junction of the lightly doped drain region is shallower than the one of the source and drain regions and the lightly doped drain region is closer to the channel under the gate structure than the source and drain regions; and pocket ion implantation region adjacent to the source and drain regions, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions.
  • the nonvolatile memory further comprises double doped drain region adjacent to the source and drain regions and under the undercut structure, wherein the junction of the double doped drain region is deeper than the one of the source and drain regions and the double doped drain region is closer to the channel under the gate structure than the source and drain regions; and pocket ion implantation region adjacent to the double doped drain region and under the undercut structure, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions.
  • first spacer or the material filled into the undercut structure includes nitride or the materials having energy gap lower than 6 eV.
  • present invention may further include second spacers attached on the first spacers, wherein the second spacers are formed of oxide or the material having energy gap larger than 7 eV.
  • the isolation layer is formed of oxide or the material having energy gap larger than 7 eV.
  • silicide material includes TiSi 2 , CoSi 2 or NiSi.
  • the present invention discloses a nonvolatile memory with undercut trapping structure, the nonvolatile memory comprising a semiconductor substrate; a gate oxide formed on the semiconductor substrate.
  • a gate structure is formed on the gate oxide, wherein the gate structure includes an undercut structure formed at lower portion of the gate structure and inwardly extends into the gate structure, wherein the gate structure comprises a stacked structure including of polysilsicon layer/silicide layer and a first dielectric layer.
  • a second dielectric layer is formed over the sidewall of the gate structure. First spacers are formed on the sidewall of the second dielectric layer and filled into the undercut structure for storing carrier and source and drain regions formed adjacent to the gate structure and under the undercut structure.
  • the present invention further comprises pocket ion implantation region located adjacent to the source and drain regions and under the undercut structure, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions.
  • the nonvolatile memory further comprises lightly doped drain region adjacent to the source and drain regions and under the undercut structure, wherein the junction of the lightly doped drain region is shallower than the one of the source and drain regions and the light doped drain region is closer to the channel under the gate structure than the source and drain regions; and pocket ion implantation region adjacent to the source and drain regions, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions.
  • the present invention further comprises double doped drain region adjacent to the source and drain regions and under the undercut structure, wherein the junction of the double doped drain region is deeper than the one of the source and drain regions and the double doped drain region is closer to the channel under the gate structure than the source and drain regions; and pocket ion implantation region adjacent to the double doped drain region and under the undercut structure, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions.
  • the nonvolatile memory may further comprise second spacers attached on the first spacers, wherein the second spacers are formed of oxide or the material having energy gap larger than 7 eV.
  • the second dielectric layer later is formed of oxide or the material having energy gap larger than 7 eV.
  • the first spacers are formed of nitride or the material having energy gap lower than 6 eV.
  • the silicide material includes TiSi 2 , CoSi 2 or NiSi.
  • the first dielectric layer is formed of oxide or nitride or the combination of oxide and nitride layers.
  • FIG. 1 is a cross sectional view of a semiconductor wafer illustrating the first embodiment according to the present invention.
  • FIG. 2 is a cross sectional view of a semiconductor wafer illustrating the second embodiment according to the present invention.
  • FIG. 3 is a cross sectional view of a semiconductor wafer illustrating the third embodiment according to the present invention.
  • FIG. 4 is a cross sectional view of a semiconductor wafer illustrating the forth embodiment according to the present invention.
  • FIG. 5 is a cross sectional view of a semiconductor wafer illustrating the fifth embodiment according to the present invention.
  • FIG. 6 is a cross sectional view of a semiconductor wafer illustrating the sixth embodiment according to the present invention.
  • FIG. 7 is a cross sectional view of a semiconductor wafer illustrating the seventh embodiment according to the present invention.
  • FIG. 8 is a cross sectional view of a semiconductor wafer illustrating the eighth embodiment according to the present invention.
  • FIG. 9 is a cross sectional view of a semiconductor wafer illustrating the ninth embodiment according to the present invention.
  • FIG. 10 is a cross sectional view of a semiconductor wafer illustrating the tenth embodiment according to the present invention.
  • FIG. 11 is a cross sectional view of a semiconductor wafer illustrating the eleventh embodiment according to the present invention.
  • FIG. 12 is a cross sectional view of a semiconductor wafer illustrating the twelfth embodiment according to the present invention.
  • FIG. 13 is a cross sectional view of a semiconductor wafer illustrating the thirteenth t embodiment according to the present invention.
  • FIG. 14 is a cross sectional view of a semiconductor wafer illustrating the fourteenth embodiment according to the present invention.
  • FIG. 15 is a cross sectional view of a semiconductor wafer illustrating the fifteenth embodiment according to the present invention.
  • FIG. 16 is a cross sectional view of a semiconductor wafer illustrating the sixteenth embodiment according to the present invention.
  • FIG. 17 is a cross sectional view of a semiconductor wafer illustrating the seventeenth embodiment according to the present invention.
  • FIG. 18 is a cross sectional view of a semiconductor wafer illustrating the eighteenth embodiment according to the present invention.
  • FIG. 19 is a cross sectional view of a semiconductor wafer illustrating the nineteenth embodiment according to the present invention.
  • FIG. 20 is a cross sectional view of a semiconductor wafer illustrating the twentieth embodiment according to the present invention.
  • FIG. 21 is a cross sectional view of a semiconductor wafer illustrating the twenty-first embodiment according to the present invention.
  • FIG. 22 is a cross sectional view of a semiconductor wafer illustrating the twenty-second embodiment according to the present invention.
  • FIG. 23 is a cross sectional view of a semiconductor wafer illustrating the twenty-third embodiment according to the present invention.
  • FIG. 24 is a cross sectional view of a semiconductor wafer illustrating the twenty-fourth embodiment according to the present invention.
  • the present invention proposes a novel structure for charge trapping nonvolatile memory.
  • the cell capacity for storing data can be increased by the cell structure.
  • a semiconductor substrate is provided for the present invention.
  • a single crystal silicon substrate 2 with a ⁇ 100> or ⁇ 111> crystallographic orientation is provided.
  • the substrate 2 includes a pattern of active areas.
  • the isolation to separate the devices includes STI or FOX.
  • a thin dielectric layer 4 consisted of silicon dioxide is formed on the substrate 2 to act as gate oxide.
  • the layer 4 can be grown in oxygen ambient at a temperature of about 700 to 1100 degrees centigrade. Other method, such as chemical vapor deposition, can also form the oxide.
  • the thickness of the silicon dioxide layer 4 is approximately 15-250 angstroms.
  • a conductive layer 6 is formed on the layer 4 .
  • the conductive layer 4 may be formed of doped polysilicon, in-situ doped polysilicon or epitaxy silicon.
  • the doped polysilicon layer 6 is doped by phosphorus using a PH 3 source.
  • a photo-resist defined patterning process is used on the conductive layer 6 , thereby forming the gate structure on the silicon substrate 2 .
  • the gate structure includes undercut structure 8 located at lower portion of the gate and inwardly formed into the gate 6 . Please refer to FIG.
  • an isolation layer 10 is conformally formed on the substrate 2 and the gate structure 6 .
  • the material for forming the isolation layer 10 can be oxide (SiO 2 ) or (HfO 2 ) or the material with energy gap higher than 7 eV.
  • One suitable method for the oxide layer 10 includes thermal oxidation and deposition by CVD. For example, Low Pressure Chemical Vapor Deposition (LPCVD), Plasma Enhance Chemical Vapor Deposition (PECVD), High Density Plasma Chemical Vapor Deposition (HDPCVD).
  • LPCVD Low Pressure Chemical Vapor Deposition
  • PECVD Plasma Enhance Chemical Vapor Deposition
  • HDPCVD High Density Plasma Chemical Vapor Deposition
  • an isotropic etching is performed to create sidewall spacers 12 on the sidewall of the isolation layer 10 . Reactive ion etching (RIE) or plasma etching is the typical way to achieve the purpose.
  • RIE reactive ion etching
  • plasma etching is the typical way to achieve the
  • the spacers 12 also fill into the undercut structure 8 , thereby forming the ON structure capable of trapping carriers to define the digital states.
  • the material for the spacer could be nitride or the material with energy gap smaller than 6 eV.
  • the reaction gases of the step to form silicon nitride layer include, for example, SiH4, NH3, N 2 or SiH 2 Cl 2 , NH 3 , N 2 .
  • the source and drain region 14 is formed by performing an ion implantation to dope ions into the substrate 2 using the gate structure 6 and sidewall spacers 12 as a mask. After selectively etching isolation layer 10 , portions of the gate 6 and substrate 2 are exposed. Silicide 16 is introduced on the exposed surface of the top portion of gate and the silicon substrate 2 on the source and drain regions 14 to reduce their resistance. Preferably, the silicide 16 can be TiSi2, CoSi2 or NiSi.
  • the gate structure 6 acts as the control gate, and the nitride spacers are used to trap carriers.
  • the spacers 12 may be used to store charges, thereby defining the digital states including (0, 0), (0, 1), (1, 0), (1, 1).
  • FIG. 1-24 A sectional view of a multi-bit nonvolatile memory cell in accordance with the present invention is shown in FIG. 1-24 .
  • the memory cell includes a substrate 2 having at least two buried PN junctions, one is the left junction and the other is the right junction. Channels are located between the two junctions during operation. Above the main channel is an oxide 4 , on top of the oxide layer 4 is a control gate 6 .
  • Spacer 12 is used for charge trapping and is preferably comprised of silicon nitride. The hot electrons or holes are trapped as they are injected into the Spacer 12 .
  • the memory cell is capable of storing two bits of data, a right bit and a left bit.
  • the two bit memory cell is a symmetrical device.
  • the left junction serves as the source terminal and the right junction serves as the drain terminal for the right bit programming.
  • the right junction serves as the source terminal and the left junction serves as the drain terminal.
  • FIG. 2 illustrates the second embodiment of the present invention. Most of the parts are similar to the first embodiment, the difference between both includes that the example omits the salicide 16 at source and drain regions in the second embodiment.
  • the gate is consisted of polysilicon 6 a , silicide 6 b and dielectric layer 6 c .
  • the silicide 6 b is preferably formed of WSi and TiSi2.
  • the dielectric layer 6 c is formed of oxide, nitride or the combinations of oxide and nitride layers.
  • the embodiment includes pocket ion implantation region 18 adjacent to the source and drain region 14 and under the undercut structure 8 to reduce the short channel effect and increase the efficiency of the hot carrier injection.
  • FIG. 4 shows the alterative example for the present invention, it is similar to the second embodiment. It also includes pocket ion implantation region 18 adjacent to the source and drain region 14 . The conductive type of the pocket implant region 18 is opposite to the one of the source and drain region 14 .
  • FIGS. 5 and 6 are the alternative approachs with respect to the embodiments shown in FIGS. 3 and 4 .
  • the fifth and sixth embodiments introduce the lightly doped drain to control the hot carriers and further comprise pocket ion implant region 18 adjacent to the source and drain region 14 and under the undercut structure 8 .
  • the conductive type of the pocket ion implantation region is opposite to the one of the source and drain region.
  • the junction of the lightly doped drain is shallower than the one of the source and drain region.
  • the lightly doped drain is also closer to the channel under the gate.
  • the other embodiments shown in FIGS. 7 and 8 introduce the usage of double diffused drain (DDD) structure to reduce the junction breakdown effect.
  • the conductive ion type of the DDD structure is the same as that of the source and drain region. However, the junctions of the lightly doped regions are deeper than the junctions of the heavily doped source and drain region.
  • the embodiments further comprise pocket ion implant region adjacent to the double diffused source and drain region and under the under
  • the example is similar to the first embodiment except the spacer 12 is formed of oxide and the undercut is filled with nitride material in the ninth preferred embodiment, thereby storing carriers to define the digital state.
  • the preferred embodiments from FIG. 10-16 are the alternative solutions for the corresponding examples from FIG. 2-8 .
  • the corresponding structures and features are the same except the undercut is filled with nitride and the space is replaced by oxide material.
  • FIG. 17-24 are the alternative arrangements that are associated with FIGS. 1-6 , correspondingly.
  • the main different is that the double-spacers structure is introduced into the embodiments shown in FIG. 17-24 .
  • the material for the fist spacer and material filled into the undercut structure is nitride.
  • the second spacer 12 a is attached on the first spacer, the second spacer is formed of the material having energy gap larger than 7 eV.
  • the configuration therefore, constructs the ONO structure.
  • the present invention provides a multi-bit device for storing multi-bits digital signal.
  • the trapping layer is formed of ONO or ON configuration to trap the carrier, thereby defining the digital states.

Abstract

The present invention discloses a nonvolatile memory with undercut trapping structure, the nonvolatile memory comprising a semiconductor substrate. A gate oxide is formed on the semiconductor substrate. A gate structure is formed on the gate oxide, wherein the gate structure including a undercut structure formed at lower portion of the gate structure and inwardly into the gate structure. An isolation layer is formed over the sidewall of the gate structure. First spacers are formed on the sidewall of the isolation layer and filled into the undercut structure for storing carrier and source and drain regions formed adjacent to the gate structure and under the undercut structure. Salicide is formed on the gate structure and the source and drain regions.

Description

    TECHNICAL FIELD
  • The present invention relates to a semiconductor device, and more specifically, to a nonvolatile memory with undercut structure capable of trapping carriers.
  • BACKGROUND
  • The semiconductor industry has been advanced to the field of Ultra Large Scale Integrated Circuit (ULSI) technologies. The fabrication of the nonvolatile memories also follows the trend of the reduction in the size of a device. The nonvolatile memories include various types of devices. Different types of devices have been developed for specific applications' requirements in each of these segments. Flash memory is one of the segments of nonvolatile memory devices. The device includes a floating gate to storage charges and an element for electrically placing charge in and removing the charges from the floating gate. One of the applications of flash memory is BIOS for computers. Typically, the high-density nonvolatile memories can be applied as the mass storage of portable handy terminals, solid-state camera and PC cards. It is because that the nonvolatile memories exhibit many advantages, such as memory retention without power, fast access time, low power dissipation in operation, and robustness.
  • The formation of nonvolatile memories toward the trends of low supply power and fast access, because these requirements are necessary for the application of the mobile computing system. Nonvolatile memory needs the charges to be hold in the floating gate for a long period of time. Therefore, the dielectric that is used for insulating the floating gate needs to be high quality in insulation and good durability in writing. At present, the low voltage nonvolatile memory is applied with a voltage of about 5V to 10V during charging or discharging the floating gate. As known in the art, the tunneling effect is a basic technology in charging or discharging. In order to attain high tunneling efficiency, the thickness of the dielectric between the floating gate and substrate have to be scaled down due to the supply voltage is reduced. The data program method of a non-volatile memory device includes a method using Fowler-Nordheim (FN) tunneling or a method using hot electron injection. In FN tunneling, a high voltage is applied to a control gate to induce a high electric field in a tunnel oxide layer, and electrons of a semiconductor substrate pass the tunnel oxide layer and are injected into a floating gate. During the mode of erasing, the bias may apply on the source to discharge the electron from the floating gate to the source of a memory device.
  • Currently, the SOC (system on chip) desires memory with high operation speed and integrated in one single chip. For example, the single polysilicon processing may integrate with other devices such as transistors. The typical non-volatile memory employs stack gate memories by double polysilicon processing. One type of the memories uses trapping layer instead of floating gate (FG) to hold the carrier. The memory cells are constructed with a trapping ONO layer. The memory cell generally includes a P-type silicon substrate and two PN junctions between N+ source (or drain regions) and P type substrate, a nitride layer sandwiched between two oxide layers and a polycrystalline layer. To program or write the cell, voltages are applied to the drain and the gate and the source is grounded. These voltages generate an electric field along the length of the channel from the source to the drain. This electric field causes electrons to be drawn off the source and begin accelerating towards the drain. The hot electrons are generated at the boundary between drain and channel during the acceleration.
  • In the prior art, please refer to U.S. Pat. No. 4,881,108 U.S. Pat. No. 5,768,192 to Eitan B. entitled “Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping”, filed on 16 Jun., 1998. The charge trapping memory may also be referred to U.S. Pat. No. 6,335,554 to Yoshikawau and Kuniyoshi, entitled “Semiconductor Memory”. The patent disclosed a memory with ONO structure. Further article teaches the memory with ONO stacked layer could also be found, please refer to the article, Chan, T. Y. et al, “A True Single-Transistor Oxide-Nitride-Oxide EEPROM Device,” IEEE Electron Device Letters, vol. EDL-8. No. 3, March 1987.
  • SUMMARY
  • The object of the present invention is to disclose a nonvolatile memory with undercut structure capable of trapping carriers.
  • The present invention discloses a nonvolatile memory with undercut trapping structure, the nonvolatile memory comprising a semiconductor substrate. A gate oxide is formed on the semiconductor substrate. A gate structure is formed on the gate oxide, wherein the gate structure including an undercut structure formed at lower portion of the gate structure and inwardly into the gate structure. An isolation layer is formed on the sidewall of the gate structure. First spacers are formed on the sidewall of the isolation layer and filled into the undercut structure for storing carrier and source and drain regions formed adjacent to the gate structure and under the undercut structure. Salicide is formed on the gate structure and the source and drain regions.
  • The nonvolatile memory further comprises pocket ion implantation region located adjacent to the source and drain regions and under the undercut structure, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions. Alternatively, the nonvolatile memory further includes lightly doped drain region adjacent to the source and drain regions and under the undercut structure, wherein the junction of the lightly doped drain region is shallower than the one of the source and drain regions and the lightly doped drain region is closer to the channel under the gate structure than the source and drain regions; and pocket ion implantation region adjacent to the source and drain regions, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions. Further embodiment, the nonvolatile memory further comprises double doped drain region adjacent to the source and drain regions and under the undercut structure, wherein the junction of the double doped drain region is deeper than the one of the source and drain regions and the double doped drain region is closer to the channel under the gate structure than the source and drain regions; and pocket ion implantation region adjacent to the double doped drain region and under the undercut structure, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions.
  • Wherein the first spacer or the material filled into the undercut structure includes nitride or the materials having energy gap lower than 6 eV. The present invention may further include second spacers attached on the first spacers, wherein the second spacers are formed of oxide or the material having energy gap larger than 7 eV. The isolation layer is formed of oxide or the material having energy gap larger than 7 eV. Wherein the silicide material includes TiSi2, CoSi2 or NiSi.
  • The present invention discloses a nonvolatile memory with undercut trapping structure, the nonvolatile memory comprising a semiconductor substrate; a gate oxide formed on the semiconductor substrate. A gate structure is formed on the gate oxide, wherein the gate structure includes an undercut structure formed at lower portion of the gate structure and inwardly extends into the gate structure, wherein the gate structure comprises a stacked structure including of polysilsicon layer/silicide layer and a first dielectric layer. A second dielectric layer is formed over the sidewall of the gate structure. First spacers are formed on the sidewall of the second dielectric layer and filled into the undercut structure for storing carrier and source and drain regions formed adjacent to the gate structure and under the undercut structure.
  • The present invention further comprises pocket ion implantation region located adjacent to the source and drain regions and under the undercut structure, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions. Alternatively, the nonvolatile memory further comprises lightly doped drain region adjacent to the source and drain regions and under the undercut structure, wherein the junction of the lightly doped drain region is shallower than the one of the source and drain regions and the light doped drain region is closer to the channel under the gate structure than the source and drain regions; and pocket ion implantation region adjacent to the source and drain regions, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions. In another preferred embodiment, the present invention further comprises double doped drain region adjacent to the source and drain regions and under the undercut structure, wherein the junction of the double doped drain region is deeper than the one of the source and drain regions and the double doped drain region is closer to the channel under the gate structure than the source and drain regions; and pocket ion implantation region adjacent to the double doped drain region and under the undercut structure, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions.
  • Wherein the first spacers or the material filled into the undercut structure includes nitride or the material has energy gap lower than 6 eV. The nonvolatile memory may further comprise second spacers attached on the first spacers, wherein the second spacers are formed of oxide or the material having energy gap larger than 7 eV. The second dielectric layer later is formed of oxide or the material having energy gap larger than 7 eV. The first spacers are formed of nitride or the material having energy gap lower than 6 eV. The silicide material includes TiSi2, CoSi2 or NiSi. Further, the first dielectric layer is formed of oxide or nitride or the combination of oxide and nitride layers.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The foregoing aspects and many of the attendant advantages of this invention will become more readily appreciated as the same becomes better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
  • FIG. 1 is a cross sectional view of a semiconductor wafer illustrating the first embodiment according to the present invention.
  • FIG. 2 is a cross sectional view of a semiconductor wafer illustrating the second embodiment according to the present invention.
  • FIG. 3 is a cross sectional view of a semiconductor wafer illustrating the third embodiment according to the present invention.
  • FIG. 4 is a cross sectional view of a semiconductor wafer illustrating the forth embodiment according to the present invention.
  • FIG. 5 is a cross sectional view of a semiconductor wafer illustrating the fifth embodiment according to the present invention.
  • FIG. 6 is a cross sectional view of a semiconductor wafer illustrating the sixth embodiment according to the present invention.
  • FIG. 7 is a cross sectional view of a semiconductor wafer illustrating the seventh embodiment according to the present invention.
  • FIG. 8 is a cross sectional view of a semiconductor wafer illustrating the eighth embodiment according to the present invention.
  • FIG. 9 is a cross sectional view of a semiconductor wafer illustrating the ninth embodiment according to the present invention.
  • FIG. 10 is a cross sectional view of a semiconductor wafer illustrating the tenth embodiment according to the present invention.
  • FIG. 11 is a cross sectional view of a semiconductor wafer illustrating the eleventh embodiment according to the present invention.
  • FIG. 12 is a cross sectional view of a semiconductor wafer illustrating the twelfth embodiment according to the present invention.
  • FIG. 13 is a cross sectional view of a semiconductor wafer illustrating the thirteenth t embodiment according to the present invention.
  • FIG. 14 is a cross sectional view of a semiconductor wafer illustrating the fourteenth embodiment according to the present invention.
  • FIG. 15 is a cross sectional view of a semiconductor wafer illustrating the fifteenth embodiment according to the present invention.
  • FIG. 16 is a cross sectional view of a semiconductor wafer illustrating the sixteenth embodiment according to the present invention.
  • FIG. 17 is a cross sectional view of a semiconductor wafer illustrating the seventeenth embodiment according to the present invention.
  • FIG. 18 is a cross sectional view of a semiconductor wafer illustrating the eighteenth embodiment according to the present invention.
  • FIG. 19 is a cross sectional view of a semiconductor wafer illustrating the nineteenth embodiment according to the present invention.
  • FIG. 20 is a cross sectional view of a semiconductor wafer illustrating the twentieth embodiment according to the present invention.
  • FIG. 21 is a cross sectional view of a semiconductor wafer illustrating the twenty-first embodiment according to the present invention.
  • FIG. 22 is a cross sectional view of a semiconductor wafer illustrating the twenty-second embodiment according to the present invention.
  • FIG. 23 is a cross sectional view of a semiconductor wafer illustrating the twenty-third embodiment according to the present invention.
  • FIG. 24 is a cross sectional view of a semiconductor wafer illustrating the twenty-fourth embodiment according to the present invention.
  • DETAILED DESCRIPTION
  • The present invention proposes a novel structure for charge trapping nonvolatile memory. In the structure, the cell capacity for storing data can be increased by the cell structure. The detail description will be seen as follows. A semiconductor substrate is provided for the present invention. In a preferred embodiment, as shown in the FIG. 1, a single crystal silicon substrate 2 with a <100> or <111> crystallographic orientation is provided. The substrate 2 includes a pattern of active areas. The isolation to separate the devices includes STI or FOX. A thin dielectric layer 4 consisted of silicon dioxide is formed on the substrate 2 to act as gate oxide. Typically, the layer 4 can be grown in oxygen ambient at a temperature of about 700 to 1100 degrees centigrade. Other method, such as chemical vapor deposition, can also form the oxide. In the embodiment, the thickness of the silicon dioxide layer 4 is approximately 15-250 angstroms. Subsequently, a conductive layer 6 is formed on the layer 4. The conductive layer 4 may be formed of doped polysilicon, in-situ doped polysilicon or epitaxy silicon. For an embodiment, the doped polysilicon layer 6 is doped by phosphorus using a PH3 source. A photo-resist defined patterning process is used on the conductive layer 6, thereby forming the gate structure on the silicon substrate 2. It has to be noted that the gate structure includes undercut structure 8 located at lower portion of the gate and inwardly formed into the gate 6. Please refer to FIG. 1, an isolation layer 10 is conformally formed on the substrate 2 and the gate structure 6. The material for forming the isolation layer 10 can be oxide (SiO2) or (HfO2) or the material with energy gap higher than 7 eV. One suitable method for the oxide layer 10 includes thermal oxidation and deposition by CVD. For example, Low Pressure Chemical Vapor Deposition (LPCVD), Plasma Enhance Chemical Vapor Deposition (PECVD), High Density Plasma Chemical Vapor Deposition (HDPCVD). Still referring to FIG. 1, an isotropic etching is performed to create sidewall spacers 12 on the sidewall of the isolation layer 10. Reactive ion etching (RIE) or plasma etching is the typical way to achieve the purpose. The spacers 12 also fill into the undercut structure 8, thereby forming the ON structure capable of trapping carriers to define the digital states. The material for the spacer could be nitride or the material with energy gap smaller than 6 eV. In the preferred embodiment, the reaction gases of the step to form silicon nitride layer include, for example, SiH4, NH3, N2 or SiH2Cl2, NH3, N2.
  • Turning to FIG. 1, the source and drain region 14 is formed by performing an ion implantation to dope ions into the substrate 2 using the gate structure 6 and sidewall spacers 12 as a mask. After selectively etching isolation layer 10, portions of the gate 6 and substrate 2 are exposed. Silicide 16 is introduced on the exposed surface of the top portion of gate and the silicon substrate 2 on the source and drain regions 14 to reduce their resistance. Preferably, the silicide 16 can be TiSi2, CoSi2 or NiSi. The gate structure 6 acts as the control gate, and the nitride spacers are used to trap carriers. The spacers 12 may be used to store charges, thereby defining the digital states including (0, 0), (0, 1), (1, 0), (1, 1). A sectional view of a multi-bit nonvolatile memory cell in accordance with the present invention is shown in FIG. 1-24. The memory cell includes a substrate 2 having at least two buried PN junctions, one is the left junction and the other is the right junction. Channels are located between the two junctions during operation. Above the main channel is an oxide 4, on top of the oxide layer 4 is a control gate 6. Spacer 12 is used for charge trapping and is preferably comprised of silicon nitride. The hot electrons or holes are trapped as they are injected into the Spacer 12.
  • The memory cell is capable of storing two bits of data, a right bit and a left bit. The two bit memory cell is a symmetrical device. The left junction serves as the source terminal and the right junction serves as the drain terminal for the right bit programming. Similarly, for the left bit programming, the right junction serves as the source terminal and the left junction serves as the drain terminal. When the distinction between left and right bits is not crucial to the particular discussion, the terms source and drain are utilized as conventional manner.
  • FIG. 2 illustrates the second embodiment of the present invention. Most of the parts are similar to the first embodiment, the difference between both includes that the example omits the salicide 16 at source and drain regions in the second embodiment. The gate is consisted of polysilicon 6 a, silicide 6 b and dielectric layer 6 c. The silicide 6 b is preferably formed of WSi and TiSi2. The dielectric layer 6 c is formed of oxide, nitride or the combinations of oxide and nitride layers.
  • Turning to FIG. 3, the embodiment includes pocket ion implantation region 18 adjacent to the source and drain region 14 and under the undercut structure 8 to reduce the short channel effect and increase the efficiency of the hot carrier injection. FIG. 4 shows the alterative example for the present invention, it is similar to the second embodiment. It also includes pocket ion implantation region 18 adjacent to the source and drain region 14. The conductive type of the pocket implant region 18 is opposite to the one of the source and drain region 14.
  • FIGS. 5 and 6 are the alternative approachs with respect to the embodiments shown in FIGS. 3 and 4. The fifth and sixth embodiments introduce the lightly doped drain to control the hot carriers and further comprise pocket ion implant region 18 adjacent to the source and drain region 14 and under the undercut structure 8. The conductive type of the pocket ion implantation region is opposite to the one of the source and drain region. The junction of the lightly doped drain is shallower than the one of the source and drain region. The lightly doped drain is also closer to the channel under the gate. Alternatively, the other embodiments shown in FIGS. 7 and 8 introduce the usage of double diffused drain (DDD) structure to reduce the junction breakdown effect. The conductive ion type of the DDD structure is the same as that of the source and drain region. However, the junctions of the lightly doped regions are deeper than the junctions of the heavily doped source and drain region. The embodiments further comprise pocket ion implant region adjacent to the double diffused source and drain region and under the undercut structure 8 of the control gate 6.
  • Please refer to FIG. 9, the example is similar to the first embodiment except the spacer 12 is formed of oxide and the undercut is filled with nitride material in the ninth preferred embodiment, thereby storing carriers to define the digital state. Similarly, the preferred embodiments from FIG. 10-16 are the alternative solutions for the corresponding examples from FIG. 2-8. The corresponding structures and features are the same except the undercut is filled with nitride and the space is replaced by oxide material.
  • Next, the embodiments shown in FIG. 17-24 are the alternative arrangements that are associated with FIGS. 1-6, correspondingly. The main different is that the double-spacers structure is introduced into the embodiments shown in FIG. 17-24. The material for the fist spacer and material filled into the undercut structure is nitride. The second spacer 12 a is attached on the first spacer, the second spacer is formed of the material having energy gap larger than 7 eV. The configuration, therefore, constructs the ONO structure.
  • In the illustrations of the present invention, form the direction parallel to the surface of the paper, two spacers are located adjacent to the gate, hence, two-bits may be stored in the two nitride spacers, and other two bits could be stored in the two further nitride spacers, the two nitride spacers (not shown in the figures) could be observed from the direction perpendicular to the surface of the paper. Therefore, the present invention provides a multi-bit device for storing multi-bits digital signal. The trapping layer is formed of ONO or ON configuration to trap the carrier, thereby defining the digital states.
  • As will be understood by persons skilled in the art, the foregoing preferred embodiment of the present invention is illustrative of the present invention rather than limiting the present invention. Having described the invention in connection with a preferred embodiment, modification will now suggest itself to those skilled in the art. Thus, the invention is not to be limited to this embodiment, but rather the invention is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims, the scope of which should be accorded the broadest interpretation so as to encompass all such modifications and similar structures. While the preferred embodiment of the invention has been illustrated and described, it will be appreciated that various changes can be made therein without departing from the spirit and scope of the invention.

Claims (14)

1-52. (canceled)
53. A nonvolatile memory with undercut trapping structure, said nonvolatile memory comprising:
a semiconductor substrate;
a gate oxide formed on said semiconductor substrate;
a gate structure formed on said gate oxide, wherein said gate structure including a undercut structure formed at lower portion of the gate structure and inwardly into said gate structure;
an isolation layer formed over the sidewall of said gate structure;
a first carrier trapping structure formed on a first sidewall of said isolation layer and filled into said undercut structure to define a first digital status;
a second carrier trapping structure formed on a second sidewall of said isolation layer and filled into said undercut structure to define a second digital status; and
source and drain regions formed adjacent to said gate structure and under said undercut structure.
54. The nonvolatile memory of claim 53, further comprising pocket ion implantation region located adjacent to said source and drain regions and under said undercut structure, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions.
55. The nonvolatile memory of claim 53, further comprising:
lightly doped drain region adjacent to said source and drain regions and under said undercut structure, wherein the junction of said lightly doped drain region is shallower than the one of said source and drain regions and said lightly doped drain region is closer to the channel under said gate structure than said source and drain regions.
56. The nonvolatile memory of claim 55, further comprising pocket ion implantation region located adjacent to said lightly doped drain region and under said undercut structure, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions.
57. The nonvolatile memory of claim 53, further comprising:
double doped drain region adjacent to said source and drain regions and under said undercut structure, wherein the junction of said double doped drain region is deeper than the one of said source and drain regions and said double doped drain region is closer to the channel under said gate structure than said source and drain regions.
58. The nonvolatile memory of claim 57, further comprising pocket ion implantation region located adjacent to said double doped drain region and under said undercut structure, wherein the conductive type of the pocket ion implantation region is opposite to the one of the source and drain regions.
59. The nonvolatile memory of claim 53, wherein the undercut-filling material filled into said undercut structure includes nitride or the material having energy gap lower than 6 eV.
60. The nonvolatile memory of claim 53, further comprising spacers attached on said first and second carrier trapping structures, wherein said spacers are formed of oxide or the material having energy gap larger than 7 eV.
61. The nonvolatile memory of claim 53, wherein said isolation layer is formed of oxide or the material having energy gap larger than 7 eV.
62. The nonvolatile memory of claim 53, wherein said first carrier trapping structures is formed of nitride or the material having energy gap lower than 6 eV.
63. The nonvolatile memory of claim 53, wherein said second carrier trapping structures is formed of nitride or the material having energy gap lower than 6 eV.
64. The nonvolatile memory of claim 53, further comprising salicide formed on said gate structure and said source and drain.
65. The nonvolatile memory of claim 64, wherein said salicide material includes TiSi2, CoSi2 or NiSi.
US11/082,117 2003-11-18 2005-03-15 Nonvolatile memory with undercut trapping structure Abandoned US20050156227A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/082,117 US20050156227A1 (en) 2003-11-18 2005-03-15 Nonvolatile memory with undercut trapping structure

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/715,931 US6885072B1 (en) 2003-11-18 2003-11-18 Nonvolatile memory with undercut trapping structure
US11/082,117 US20050156227A1 (en) 2003-11-18 2005-03-15 Nonvolatile memory with undercut trapping structure

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/715,931 Division US6885072B1 (en) 2003-11-18 2003-11-18 Nonvolatile memory with undercut trapping structure

Publications (1)

Publication Number Publication Date
US20050156227A1 true US20050156227A1 (en) 2005-07-21

Family

ID=34435730

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/715,931 Expired - Fee Related US6885072B1 (en) 2003-11-18 2003-11-18 Nonvolatile memory with undercut trapping structure
US11/082,117 Abandoned US20050156227A1 (en) 2003-11-18 2005-03-15 Nonvolatile memory with undercut trapping structure

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/715,931 Expired - Fee Related US6885072B1 (en) 2003-11-18 2003-11-18 Nonvolatile memory with undercut trapping structure

Country Status (1)

Country Link
US (2) US6885072B1 (en)

Cited By (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060086970A1 (en) * 2004-10-21 2006-04-27 Samsung Electronics Co., Ltd. Non-volatile memory cell structure with charge trapping layers and method of fabricating the same
US20060128131A1 (en) * 2004-09-29 2006-06-15 Chang Peter L Independently accessed double-gate and tri-gate transistors in same process flow
US20070040223A1 (en) * 2005-08-17 2007-02-22 Intel Corporation Lateral undercut of metal gate in SOI device
US20070069293A1 (en) * 2005-09-28 2007-03-29 Kavalieros Jack T Process for integrating planar and non-planar CMOS transistors on a bulk substrate and article made thereby
US20070108508A1 (en) * 2005-11-17 2007-05-17 Chrong-Jung Lin Single-poly non-volatile memory device
US20080090397A1 (en) * 2004-09-30 2008-04-17 Brask Justin K Nonplanar transistors with metal gate electrodes
CN100477132C (en) * 2006-01-06 2009-04-08 台湾积体电路制造股份有限公司 Method for fabricating semiconductor wafer, semiconductor device and non-volatile memory device
US20090206387A1 (en) * 2008-02-19 2009-08-20 Samsung Electronics Co. Ltd. Non-volatile memory device, method of fabricating the same, and non-volatile semiconductor integrated circuit device, including the same
US7714397B2 (en) 2003-06-27 2010-05-11 Intel Corporation Tri-gate transistor device with stress incorporation layer and method of fabrication
US20100155858A1 (en) * 2007-09-04 2010-06-24 Yuan-Feng Chen Asymmetric extension device
US7781771B2 (en) 2004-03-31 2010-08-24 Intel Corporation Bulk non-planar transistor having strained enhanced mobility and methods of fabrication
US7820513B2 (en) 2003-06-27 2010-10-26 Intel Corporation Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US7825481B2 (en) 2005-02-23 2010-11-02 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7879675B2 (en) 2005-03-14 2011-02-01 Intel Corporation Field effect transistor with metal source/drain regions
US7898041B2 (en) 2005-06-30 2011-03-01 Intel Corporation Block contact architectures for nanoscale channel transistors
US7902014B2 (en) 2005-09-28 2011-03-08 Intel Corporation CMOS devices with a single work function gate electrode and method of fabrication
US7915167B2 (en) 2004-09-29 2011-03-29 Intel Corporation Fabrication of channel wraparound gate structure for field-effect transistor
US7960794B2 (en) 2004-08-10 2011-06-14 Intel Corporation Non-planar pMOS structure with a strained channel region and an integrated strained CMOS flow
US7989280B2 (en) 2005-11-30 2011-08-02 Intel Corporation Dielectric interface for group III-V semiconductor device
US8067818B2 (en) 2004-10-25 2011-11-29 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US8071983B2 (en) 2005-06-21 2011-12-06 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US8084818B2 (en) 2004-06-30 2011-12-27 Intel Corporation High mobility tri-gate devices and methods of fabrication
US8362566B2 (en) 2008-06-23 2013-01-29 Intel Corporation Stress in trigate devices using complimentary gate fill materials
CN103137659A (en) * 2011-11-25 2013-06-05 旺宏电子股份有限公司 Memory element and manufacturing method thereof
US8617945B2 (en) 2006-08-02 2013-12-31 Intel Corporation Stacking fault and twin blocking barrier for integrating III-V on Si
US9337307B2 (en) 2005-06-15 2016-05-10 Intel Corporation Method for fabricating transistor with thinned channel

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100514526B1 (en) * 2003-10-08 2005-09-13 동부아남반도체 주식회사 Semiconductor device and fabricating method thereof
US6885072B1 (en) * 2003-11-18 2005-04-26 Applied Intellectual Properties Co., Ltd. Nonvolatile memory with undercut trapping structure
US7329914B2 (en) * 2004-07-01 2008-02-12 Macronix International Co., Ltd. Charge trapping memory device with two separated non-conductive charge trapping inserts and method for making the same
US7227234B2 (en) * 2004-12-14 2007-06-05 Tower Semiconductor Ltd. Embedded non-volatile memory cell with charge-trapping sidewall spacers
US7466589B2 (en) * 2006-09-08 2008-12-16 Macronix International Co., Ltd. NAND memory cell at initializing state and initializing process for NAND memory cell
KR100855557B1 (en) * 2006-10-12 2008-09-01 삼성전자주식회사 Non-volatile memory device and method of fabricating the same
US7981745B2 (en) * 2007-08-30 2011-07-19 Spansion Llc Sacrificial nitride and gate replacement
JP5319092B2 (en) * 2007-09-03 2013-10-16 スパンション エルエルシー Semiconductor device and manufacturing method thereof
US8803223B2 (en) * 2012-09-11 2014-08-12 Macronix International Co., Ltd. SONOS device and method for fabricating the same
US20140175531A1 (en) * 2012-12-20 2014-06-26 United Microelectronics Corp. Non-volatile memory structure and manufacturing method thereof
CN109727865B (en) * 2017-10-30 2022-06-28 中芯国际集成电路制造(上海)有限公司 Semiconductor device, manufacturing method thereof and electronic device
KR20210124731A (en) * 2020-04-07 2021-10-15 삼성전자주식회사 Semiconductor devices including gate spacer

Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5734185A (en) * 1995-12-01 1998-03-31 Sharp Kabushiki Kaisha MOS transistor and fabrication process therefor
US6180978B1 (en) * 1997-12-30 2001-01-30 Texas Instruments Incorporated Disposable gate/replacement gate MOSFETs for sub-0.1 micron gate length and ultra-shallow junctions
US6399469B1 (en) * 2000-07-10 2002-06-04 Advanced Micro Devices, Inc. Fabrication of a notched gate structure for a field effect transistor using a single patterning and etch process
US6436774B1 (en) * 2001-01-26 2002-08-20 Chartered Semiconductor Manufacturing Ltd. Method for forming variable-K gate dielectric
US20020132431A1 (en) * 2001-03-19 2002-09-19 International Business Machines Corporation Method for forming notch gate having self-aligned raised source/drain structure
US20020142523A1 (en) * 2001-04-03 2002-10-03 Samsung Electronics Co., Ltd. Method of fabricating semiconductor device having notched gate
US6482691B2 (en) * 1997-11-12 2002-11-19 Micron Technology, Inc. Seismic imaging using omni-azimuth seismic energy sources and directional sensing
US20030094662A1 (en) * 2001-11-21 2003-05-22 Geum-Jong Bae MOS transistor having a T-shaped gate electrode and method for fabricating the same
US6613623B1 (en) * 2001-08-20 2003-09-02 Taiwan Semiconductor Manufacturing Company High fMAX deep submicron MOSFET
US20040132236A1 (en) * 2003-01-08 2004-07-08 International Business Machines Corporation Mos transistor
US20040183106A1 (en) * 2003-03-17 2004-09-23 Kim Sang Su Flash memory having local sonos structure using notched gate and manufacturing method thereof
US6885072B1 (en) * 2003-11-18 2005-04-26 Applied Intellectual Properties Co., Ltd. Nonvolatile memory with undercut trapping structure
US6891235B1 (en) * 2000-11-15 2005-05-10 International Business Machines Corporation FET with T-shaped gate
US7005689B2 (en) * 2002-06-20 2006-02-28 Samsung Electronics Co., Ltd. Image sensor and method of fabricating the same

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW392216B (en) * 1998-09-01 2000-06-01 United Semiconductor Corp The semiconductor device with anti-type doped region and its manufacturing method

Patent Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5734185A (en) * 1995-12-01 1998-03-31 Sharp Kabushiki Kaisha MOS transistor and fabrication process therefor
US6482691B2 (en) * 1997-11-12 2002-11-19 Micron Technology, Inc. Seismic imaging using omni-azimuth seismic energy sources and directional sensing
US6180978B1 (en) * 1997-12-30 2001-01-30 Texas Instruments Incorporated Disposable gate/replacement gate MOSFETs for sub-0.1 micron gate length and ultra-shallow junctions
US6399469B1 (en) * 2000-07-10 2002-06-04 Advanced Micro Devices, Inc. Fabrication of a notched gate structure for a field effect transistor using a single patterning and etch process
US6891235B1 (en) * 2000-11-15 2005-05-10 International Business Machines Corporation FET with T-shaped gate
US6436774B1 (en) * 2001-01-26 2002-08-20 Chartered Semiconductor Manufacturing Ltd. Method for forming variable-K gate dielectric
US20020132431A1 (en) * 2001-03-19 2002-09-19 International Business Machines Corporation Method for forming notch gate having self-aligned raised source/drain structure
US20020142523A1 (en) * 2001-04-03 2002-10-03 Samsung Electronics Co., Ltd. Method of fabricating semiconductor device having notched gate
US6613623B1 (en) * 2001-08-20 2003-09-02 Taiwan Semiconductor Manufacturing Company High fMAX deep submicron MOSFET
US20030094662A1 (en) * 2001-11-21 2003-05-22 Geum-Jong Bae MOS transistor having a T-shaped gate electrode and method for fabricating the same
US20040115896A1 (en) * 2001-11-21 2004-06-17 Samsung Electronics Co., Ltd MOS transistor having a T-shaped gate electrode and method for fabricating the same
US7005689B2 (en) * 2002-06-20 2006-02-28 Samsung Electronics Co., Ltd. Image sensor and method of fabricating the same
US20040132236A1 (en) * 2003-01-08 2004-07-08 International Business Machines Corporation Mos transistor
US20040183106A1 (en) * 2003-03-17 2004-09-23 Kim Sang Su Flash memory having local sonos structure using notched gate and manufacturing method thereof
US6885072B1 (en) * 2003-11-18 2005-04-26 Applied Intellectual Properties Co., Ltd. Nonvolatile memory with undercut trapping structure

Cited By (62)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8405164B2 (en) 2003-06-27 2013-03-26 Intel Corporation Tri-gate transistor device with stress incorporation layer and method of fabrication
US7820513B2 (en) 2003-06-27 2010-10-26 Intel Corporation Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US8273626B2 (en) 2003-06-27 2012-09-25 Intel Corporationn Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US7714397B2 (en) 2003-06-27 2010-05-11 Intel Corporation Tri-gate transistor device with stress incorporation layer and method of fabrication
US7781771B2 (en) 2004-03-31 2010-08-24 Intel Corporation Bulk non-planar transistor having strained enhanced mobility and methods of fabrication
US8084818B2 (en) 2004-06-30 2011-12-27 Intel Corporation High mobility tri-gate devices and methods of fabrication
US7960794B2 (en) 2004-08-10 2011-06-14 Intel Corporation Non-planar pMOS structure with a strained channel region and an integrated strained CMOS flow
US8268709B2 (en) 2004-09-29 2012-09-18 Intel Corporation Independently accessed double-gate and tri-gate transistors in same process flow
US7915167B2 (en) 2004-09-29 2011-03-29 Intel Corporation Fabrication of channel wraparound gate structure for field-effect transistor
US20060128131A1 (en) * 2004-09-29 2006-06-15 Chang Peter L Independently accessed double-gate and tri-gate transistors in same process flow
US8399922B2 (en) 2004-09-29 2013-03-19 Intel Corporation Independently accessed double-gate and tri-gate transistors
US7859053B2 (en) 2004-09-29 2010-12-28 Intel Corporation Independently accessed double-gate and tri-gate transistors in same process flow
US20080090397A1 (en) * 2004-09-30 2008-04-17 Brask Justin K Nonplanar transistors with metal gate electrodes
US7446371B2 (en) * 2004-10-21 2008-11-04 Samsung Electronics Co., Ltd. Non-volatile memory cell structure with charge trapping layers and method of fabricating the same
US20060086970A1 (en) * 2004-10-21 2006-04-27 Samsung Electronics Co., Ltd. Non-volatile memory cell structure with charge trapping layers and method of fabricating the same
US9741809B2 (en) 2004-10-25 2017-08-22 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US8502351B2 (en) 2004-10-25 2013-08-06 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US10236356B2 (en) 2004-10-25 2019-03-19 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US9190518B2 (en) 2004-10-25 2015-11-17 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US8067818B2 (en) 2004-10-25 2011-11-29 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US8749026B2 (en) 2004-10-25 2014-06-10 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US8183646B2 (en) 2005-02-23 2012-05-22 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7825481B2 (en) 2005-02-23 2010-11-02 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US10121897B2 (en) 2005-02-23 2018-11-06 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7893506B2 (en) 2005-02-23 2011-02-22 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US8368135B2 (en) 2005-02-23 2013-02-05 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US8816394B2 (en) 2005-02-23 2014-08-26 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US9748391B2 (en) 2005-02-23 2017-08-29 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US20100295129A1 (en) * 2005-02-23 2010-11-25 Chau Robert S Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US9614083B2 (en) 2005-02-23 2017-04-04 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US9368583B2 (en) 2005-02-23 2016-06-14 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US8664694B2 (en) 2005-02-23 2014-03-04 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US9048314B2 (en) 2005-02-23 2015-06-02 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7879675B2 (en) 2005-03-14 2011-02-01 Intel Corporation Field effect transistor with metal source/drain regions
US9337307B2 (en) 2005-06-15 2016-05-10 Intel Corporation Method for fabricating transistor with thinned channel
US9806195B2 (en) 2005-06-15 2017-10-31 Intel Corporation Method for fabricating transistor with thinned channel
US9385180B2 (en) 2005-06-21 2016-07-05 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US8933458B2 (en) 2005-06-21 2015-01-13 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US8071983B2 (en) 2005-06-21 2011-12-06 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US9761724B2 (en) 2005-06-21 2017-09-12 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US8581258B2 (en) 2005-06-21 2013-11-12 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US7898041B2 (en) 2005-06-30 2011-03-01 Intel Corporation Block contact architectures for nanoscale channel transistors
US7736956B2 (en) 2005-08-17 2010-06-15 Intel Corporation Lateral undercut of metal gate in SOI device
US7402875B2 (en) * 2005-08-17 2008-07-22 Intel Corporation Lateral undercut of metal gate in SOI device
US20070040223A1 (en) * 2005-08-17 2007-02-22 Intel Corporation Lateral undercut of metal gate in SOI device
US20070069293A1 (en) * 2005-09-28 2007-03-29 Kavalieros Jack T Process for integrating planar and non-planar CMOS transistors on a bulk substrate and article made thereby
US7902014B2 (en) 2005-09-28 2011-03-08 Intel Corporation CMOS devices with a single work function gate electrode and method of fabrication
US8193567B2 (en) 2005-09-28 2012-06-05 Intel Corporation Process for integrating planar and non-planar CMOS transistors on a bulk substrate and article made thereby
US8294180B2 (en) 2005-09-28 2012-10-23 Intel Corporation CMOS devices with a single work function gate electrode and method of fabrication
US20070108508A1 (en) * 2005-11-17 2007-05-17 Chrong-Jung Lin Single-poly non-volatile memory device
US7989280B2 (en) 2005-11-30 2011-08-02 Intel Corporation Dielectric interface for group III-V semiconductor device
CN100477132C (en) * 2006-01-06 2009-04-08 台湾积体电路制造股份有限公司 Method for fabricating semiconductor wafer, semiconductor device and non-volatile memory device
US8617945B2 (en) 2006-08-02 2013-12-31 Intel Corporation Stacking fault and twin blocking barrier for integrating III-V on Si
US20100155858A1 (en) * 2007-09-04 2010-06-24 Yuan-Feng Chen Asymmetric extension device
US20090206387A1 (en) * 2008-02-19 2009-08-20 Samsung Electronics Co. Ltd. Non-volatile memory device, method of fabricating the same, and non-volatile semiconductor integrated circuit device, including the same
US7829929B2 (en) 2008-02-19 2010-11-09 Samsung Electronics Co., Ltd. Non-volatile memory device and non-volatile semiconductor integrated circuit device, including the same
US8741733B2 (en) 2008-06-23 2014-06-03 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US9450092B2 (en) 2008-06-23 2016-09-20 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US9224754B2 (en) 2008-06-23 2015-12-29 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US9806193B2 (en) 2008-06-23 2017-10-31 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US8362566B2 (en) 2008-06-23 2013-01-29 Intel Corporation Stress in trigate devices using complimentary gate fill materials
CN103137659A (en) * 2011-11-25 2013-06-05 旺宏电子股份有限公司 Memory element and manufacturing method thereof

Also Published As

Publication number Publication date
US6885072B1 (en) 2005-04-26
US20050104143A1 (en) 2005-05-19

Similar Documents

Publication Publication Date Title
US6885072B1 (en) Nonvolatile memory with undercut trapping structure
US7375394B2 (en) Fringing field induced localized charge trapping memory
US6903968B2 (en) Nonvolatile memory capable of storing multibits binary information and the method of forming the same
US7129136B2 (en) Semiconductor memory device and manufacturing method thereof
US5970342A (en) Method of forming high capacitive-coupling ratio and high speed flash memories with a textured tunnel oxide
US7235848B2 (en) Nonvolatile memory with spacer trapping structure
US8110461B2 (en) Flash memory device and manufacturing method of the same
US8264030B2 (en) Flash memory device and manufacturing method of the same
US9455352B2 (en) HTO offset for long leffective, better device performance
JPWO2007064048A1 (en) Semiconductor memory device, driving method thereof, and manufacturing method thereof
US6677224B2 (en) Method of forming stacked gate for flash memories
JP2002009179A (en) Non-volatile semiconductor storage device and its manufacturing method
US8445351B2 (en) Floating-gate nonvolatile semiconductor memory device and method of making
US9917211B2 (en) Flash memory cells having trenched storage elements
US6008087A (en) Method to form high density NAND structure nonvolatile memories
US9159568B2 (en) Method for fabricating memory cells having split charge storage nodes
US8330209B2 (en) HTO offset and BL trench process for memory device to improve device performance
US20080128786A1 (en) High density semiconductor memory device and method for manufacturing the same
US6500768B1 (en) Method for selective removal of ONO layer
JP2004221448A (en) Non-volatile semiconductor memory device and its manufacturing method
US20080237682A1 (en) Semiconductor memory with conductive carbon
US20020127804A1 (en) Method of making non-volatile memory with sharp corner
US20040062076A1 (en) Flash memory structure and method of fabrication
US6091100A (en) High density NAND structure nonvolatile memories
CN100382317C (en) Spacer trapping memory

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION