US20050233092A1 - Method of controlling the uniformity of PECVD-deposited thin films - Google Patents

Method of controlling the uniformity of PECVD-deposited thin films Download PDF

Info

Publication number
US20050233092A1
US20050233092A1 US10/962,936 US96293604A US2005233092A1 US 20050233092 A1 US20050233092 A1 US 20050233092A1 US 96293604 A US96293604 A US 96293604A US 2005233092 A1 US2005233092 A1 US 2005233092A1
Authority
US
United States
Prior art keywords
film
substrate
accordance
pecvd
sin
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/962,936
Inventor
Soo Choi
Tae Won
John White
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Applied Materials Inc
Original Assignee
Applied Materials Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US10/829,016 external-priority patent/US7125758B2/en
Application filed by Applied Materials Inc filed Critical Applied Materials Inc
Priority to US10/962,936 priority Critical patent/US20050233092A1/en
Priority to US11/021,416 priority patent/US7785672B2/en
Assigned to APPLIED MATERIALS, INC. reassignment APPLIED MATERIALS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WON, TAE KYUNG, CHOI, SOO YOUNG, WHITE, JOHN M.
Priority to PCT/US2005/012832 priority patent/WO2005104206A1/en
Priority to TW094112097A priority patent/TWI341336B/en
Priority to US11/173,210 priority patent/US8074599B2/en
Priority to CN2009102222852A priority patent/CN101871099B/en
Priority to EP05764564A priority patent/EP1789605A2/en
Priority to JP2007521509A priority patent/JP2008506273A/en
Priority to KR1020077002450A priority patent/KR20070039931A/en
Priority to PCT/US2005/024165 priority patent/WO2006017136A2/en
Publication of US20050233092A1 publication Critical patent/US20050233092A1/en
Priority to US12/215,602 priority patent/US7754294B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • H01L21/02274Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02126Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
    • H01L21/0214Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC the material being a silicon oxynitride, e.g. SiON or SiON:H
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02164Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/0217Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02205Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
    • H01L21/02208Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
    • H01L21/02211Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound being a silane, e.g. disilane, methylsilane or chlorosilane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/318Inorganic layers composed of nitrides
    • H01L21/3185Inorganic layers composed of nitrides of siliconnitrides

Definitions

  • the present invention pertains to a method of controlling surface standing wave effects during PECVD deposition of a silicon-containing thin film.
  • PECVD plasma-enhanced chemical vapor deposition
  • TFT thin film transistor
  • OLED organic light emitting diodes
  • the TFT arrays are typically created on a flat substrate.
  • the substrate may be a semiconductor substrate, or may be a transparent substrate, such as a glass, quartz, sapphire, or a clear plastic film.
  • the TFT which is the subject of the present invention employs silicon-containing films, and, in particular, employs silicon nitride-containing films for dielectric layers.
  • a first silicon nitride-comprising film is referred to as the gate dielectric because it overlies the conductive gate electrode.
  • a second silicon nitride-comprising film is referred to as the passivation dielectric and overlies the upper surface of a second conductive electrode, to electrically isolate the second conductive electrode from the ambient surrounding the upper surface of the TFT device (where the lower surface of the TFT device is the glass, quartz, sapphire, plastic, or semiconductor substrate).
  • FIG. 1 illustrates a schematic cross-sectional view of a thin film transistor structure of the kind which may employ both a silicon nitride-comprising gate dielectric film and a silicon nitride-comprising passivation dielectric film.
  • This kind of thin film transistor is frequently referred to as an inverse staggered ⁇ -Si TFT with a SiN x layer as a gate insulator, or as a back channel etch (BCE) inverted staggered (bottom gate) TFT structure.
  • BCE back channel etch
  • This structure is one of the more preferred TFT structures because the gate dielectric (SiN x ) and the intrinsic as well as n+ (or p+) doped amorphous silicon films can be deposited in a single PECVD pump-down run.
  • the BCE TFT shown in FIG. 1 involves only four or five patterning masks.
  • the substrate 101 for a TFT structure typically comprises a material that is essentially optically transparent in the visible spectrum, such as glass, quartz, sapphire, or a clear plastic.
  • the substrate may be of varying shapes or dimensions.
  • the substrate is a glass substrate with a surface area greater than about 500 mm 2 .
  • a surface area of greater than about 25,000 mm 2 is not uncommon.
  • a gate electrode layer 102 is formed on the substrate 101 .
  • the gate electrode layer 102 may comprise a metal layer such as, for example, aluminum (Al), tungsten (W), chromium (Cr), tantalum (Ta), molybdenum (Mo), molybdenum tungsten (MoW), titanium (Ti), or combinations thereof, among others.
  • the gate electrode layer 102 may be formed using conventional deposition, lithography, and etching techniques. Between the substrate 101 and the gate electrode layer 102 , there may be an optional (not shown) insulating layer, for example, such a silicon oxide or silicon nitride, which may also be formed using a PECVD system of the kind which will be described later herein.
  • a gate dielectric layer 103 is formed on the gate electrode layer 102 .
  • the gate dielectric layer may be silicon oxide, silicon oxynitride, or silicon nitride, deposited using such a PECVD system.
  • the gate dielectric layer 103 may be formed to a thickness in the range of about 100 ⁇ to about 6000 ⁇ .
  • a bulk semiconductor layer 104 is formed on the gate dielectric layer 103 .
  • the bulk semiconductor layer 104 may comprise polycrystalline silicon (polysilicon), microcrystalline silicon ( ⁇ c-Si), or amorphous silicon ( ⁇ -silicon), which films can also be deposited using a PECVD system or other conventional methods known in the art. Bulk semiconductor layer 104 may be deposited to a thickness in the range of about 100 ⁇ to about 3000 ⁇ .
  • a doped semiconductor layer 105 is formed on top of the semiconductor layer 104 .
  • the doped semiconductor layer 105 may comprise n-type (n+) or p-type (p+) doped polycyrstalline, microcrystalline, or amorphous silicon.
  • Doped semiconductor layer 105 may be deposited to a thickness within a range of about 100 ⁇ to about 3000 ⁇ .
  • An example of the doped semiconductor layer 105 is n+ doped ⁇ -silicon film.
  • the bulk semiconductor layer 104 and the doped semiconductor layer 105 are lithographically patterned and etched using conventional techniques to define a mesa of these two films over the gate dielectric insulator, which also serves as storage capacitor dielectric.
  • the doped semiconductor layer 105 directly contacts portions of the bulk semiconductor layer 104 , forming a semiconductor junction.
  • a conductive layer 106 is then deposited on the exposed surfaces of gate dielectric layer 103 , semiconductor layer 104 , and doped semiconductor layer 105 .
  • the conductive layer 106 may comprise a metal such as, for example, aluminum, tungsten, molybdenum, chromium, tantalum, and combinations thereof, among others.
  • the conductive layer 106 may be formed using conventional deposition techniques. Both the conductive layer 106 and doped semiconductor layer 105 may be lithographically patterned to define source and drain contacts of the TFT, 106 a and 106 b , respectively, in FIG. 1 . After formation of the source and drain contacts 106 a and 106 b , a passivation dielectric layer 107 is typically applied.
  • the passivation dielectric layer may be, for example, silicon oxide or silicon nitride.
  • the passivation layer 107 may be formed using, for example, PECVD or other conventional methods known in the art.
  • the passivation layer 107 may be deposited to a thickness in the range of about 1000 ⁇ to about 5000 ⁇ .
  • the passivation layer 107 is then lithographically patterned and etched using conventional techniques, to open contact holes in the passivation layer.
  • a transparent electrically conductive layer 108 is then deposited and patterned to make contacts with the conductive layer 106 .
  • the transparent conductor layer 108 comprises a material that is essentially optically transparent in the visible spectrum.
  • Transparent conductor 108 may comprise, for example, indium tin oxide (ITO) or zinc oxide among others. Patterning of the transparent electrically conductive layer 108 is accomplished by conventional lithographic and etching methods.
  • TFTs Laser Annealed Polycrystalline Silicon Thin Film Transistors
  • Dr. Lee Kyung-ha (Kyung Hee University, 1998). This disclosure is available at http://tftcd.khu.ac.kr/research/polySi.
  • Dr. Lee Kyung-ha's disclosure pertains mainly to the use of laser annealed poly-Si TFTs, which is not the subject matter of the present invention, but the TFT structures are of interest as background material. The structures of interest are presented in Chapter 2 of the disclosure.
  • the TFT structure is a glass substrate with a molybdenum bottom electrode, a silicon nitride gate dielectric layer, an a-Si:H layer overlying the silicon nitride gate dielectric layer, n+ ⁇ c-Si:H doped source and drain regions, separated by a silicon nitride dielectric mesa, and with an aluminum contact layer overlying each source and drain region.
  • This is referred to as a Tri-layer a-Si:H TFT structure.
  • the authors claim that such hydrogenated amorphous silicon thin-film transistors with active layer thickness of 13 nm perform better for display applications than devices with thicker (50 nm) active layers.
  • the gate dielectric silicon nitride was deposited from a reactant gas mixture of SiH 4 , NH 3 , and Ar at 100 mW/cm 2 , ⁇ 150 V, 0.5 Torr, and 300° C.
  • the passivation silicon nitride dielectric layer was deposited at the same conditions as the gate dielectric, with the exception of the substrate temperature, which was 250° C.
  • the a-Si:H TFTs with SiN x :H gate dielectric are said to have instability problems, such as the threshold voltage shift and the inverse subthreshold slope under a DC gate voltage bias. These instability problems are said to be caused by the high trap density in the SiN x :H film and the defects created at the a-Si:H/SiN x :H interface.
  • Charge trapping in the SiN x :H is said to be from the electron injection under an applied field and due to the localized states of the Si dangling bonds, Si—H and N—H bonds in the forbidden gap.
  • the authors claim that PECVD SiN x :H dielectric films are not useful as a gate insulator because they contain large amounts of bonded hydrogen (20%-40%) in the form of N—H and Si—H bonds.
  • the NH 3 precursor is excited in a remote plasma zone (at the top of the chamber) to produce NH* or NH 2 *+H*, after which the activated species* from the plasma zone react with SiH 4 introduced downstream through a gas dispersal ring to form the SiN x :H electrical insulator with a reduction in the amounts of bonded hydrogen in the form of Si—H bonds, which are said to easily lose hydrogen to form a dangling bond of the kind known to reduce performance of the TFT device over time.
  • the silicon nitride films used to produce the fabricated TFT samples were amorphous silicon nitride deposited at 120° C. by PECVD from SiH 4 and NH 3 gaseous precursors. The film is said to have a lower mass density and higher hydrogen concentration in comparison with films fabricated at 260° C. to 320° C.
  • a series of a-SiN x :H films with [N]/[Si] ratio ranging from 1.4 to 1.7 were deposited (at 120° C.).
  • the hydrogen content in the films was in the range of 25-40 atomic percent.
  • the films with higher [N]/[Si] are said to have higher mass density and higher compressive stress.
  • the lower temperature a-SiN x films are characterized by higher hydrogen content.
  • the nitrogen-rich films with a hydrogen concentration of about 40% or more exhibit hydrogen bonded predominantly to nitrogen atoms, with a high [N]/[Si] ratio achieved solely due to the high concentration of N—H bonds.
  • the TFTs produced an a plastic film substrate at lower temperatures require a higher threshold voltage (4-5 V) than the TFTs produced on glass at the higher temperatures. As a result, the ON current observed for TFTs produced at the lower temperatures is lower.
  • the performance properties of these TFTs complies with the requirements for OLED applications, it is apparent that it would be beneficial to lower the threshold voltage of the TFTs produced at the 120° C. temperature.
  • the performance capabilities of the TFT are a direct result of the structural characteristics of the films formed during fabrication of the TFTs.
  • the structural characteristics of the films depend directly upon the process conditions and relative amounts of precursors which are used during formation of the films which make up the TFTs.
  • PECVD deposited silicon-nitride comprising films which are used either as the gate dielectric layer or as the passivation dielectric layer, control of uniformity of the film across the substrate becomes particularly difficult when the PECVD is carried out in a process chamber having parallel-plate capacitively-coupled electrodes over about one meter by one meter.
  • the RF power appears to concentrate at the center of the electrode area, resulting in a dome-shaped thickness profile, and film properties are indicative of the non-uniform power distribution across the electrodes. This kind of phenomenon is more pronounced at the higher RF power which is used to obtain film deposition rates (D/R) which are in excess of about 1000/min.
  • PECVD processes for producing a-SiN x :H films employ a precursor gas mixture which is highly diluted with nitrogen (N 2 ) to obtain desired film properties.
  • desired film properties are: a compressive film stress in the range of about 0 to ⁇ 10 10 dynes/cm 2 ; low Si—H content of typically less than about 15 atomic %; and a low wet etch rate in HF solution (WER) of less than about 800 ⁇ /min (normalized to thermal oxide at 1000 ⁇ /min).
  • a plasma produced at high concentrations of N 2 (where N 2 :SiH 4 is greater than 2:1) in the precursor gas produces a particularly non-uniform plasma over a large surface area, for example a substrate having dimensions larger than about 1000 mm ⁇ 1000 mm (1 m 2 ). This is believed to be due to the higher energy required to achieve dissociation of N 2 molecules.
  • the N 2 precursor gas was replaced by NH 3 precursor gas, which dissociates more easily.
  • FIGS. 5A and 5B illustrate theoretic modeling of a cylindrical parallel plate, capacitively coupled reactor.
  • the reactor 500 shown in cross-section in FIG. 5A , includes an upper electrode 502 and a lower electrode 504 , which typically supports a substrate (not shown).
  • RF power source 506 provides power to upper electrode 502 , to generate a plasma 508 between upper electrode 502 and lower electrode 504 .
  • FIG. 5B shows a cross-section taken at the center of the plasma region 508 , where R is the radius of the electrode (in meters), d is half the plasma width (in millimeters), L is the half-spacing between the electrodes (in millimeters), and s is the plasma sheath width (in millimeters).
  • Evanescent wave skin effects exhibit a sharp maximum at the edge, then rapidly decay toward the center. With proper engineering of the plasma reactor periphery, evanescent wave skin effects can typically be expressed outside the area of the substrate surface.
  • the most important of the plasma surface wave effects are surface standing wave effects, which become significant when the total substrate surface area increases beyond about 1 square meter.
  • Surface standing wave effects can have a significant effect on the uniformity of film thickness and other film properties across the substrate surface.
  • FIG. 7A is a graph 700 showing the effect of surface standing waves on the deposition rate 702 of PECVD-deposited silicon nitride film.
  • Curve 706 is data from measurements taken across one diagonal of a rectangular substrate
  • curve 708 is data from measurements taken across the other diagonal of the rectangular substrate.
  • the data shown in graph 700 represents the deposition rate in ⁇ /min as a function of the distance of travel along the diagonal across the substrate surface from edge to edge in mm. This data is for a substrate having rectangular dimensions of 1500 mm ⁇ 1850 mm. and the graph shows data for one diagonal on curve 706 and data for the other diagonal on curve 708 , but plotted on axis 704 based on travel along the 1850 mm dimension of the substrate.
  • a non-uniform deposition rate across the substrate surface is directly proportional to film thickness non-uniformity (and may also involve non-uniformity of other film properties across the substrate surface).
  • the film deposition rate is typically greater than 1000 ⁇ /min, and frequently more than about 2,000 ⁇ /min.
  • the Si—H bonded content of the a-SiN x :H film is controlled to be less than about 15 atomic %; the film stress ranges from about 0 to about ⁇ 10 10 dynes/cm 2 ; the film thickness across the substrate surface area varies by less than about 17%; the refractive index (RI) of the film ranges from about 1.85 to about 1.95; and, the wet etch rate in HF solution (which is an indication of film density) is less than 800 ⁇ /min.
  • the HF solution is one referred to in the industry as “Buffer Oxide Etchant 6:1”, which contains 7% by weight hydrofluoric acid, 34% by weight ammonium fluoride, and 59% by weight water.
  • the wet etching test is carried out at a substrate temperature of about 25° C.
  • the chemical composition of the film in terms of Si—H bonded content, is consistently below the 15 atomic % maximum preferred.
  • An a-SiN x :H gate dielectric film exhibiting the physical characteristics listed above provides excellent performance capabilities, and the uniformity of the film across the substrate enables the production of flat panel displays having dimensions in the range of 1900 mm ⁇ 2200 mm, and possibly even larger.
  • a precursor source gas having a NH 3 :SiH4 ratio ranging from 3.1 to 8.6, a N 2 :SiH 4 ratio ranging from 10.0 to 35.8, and a N 2 :NH 3 ratio ranging from 2.4 to 10.0.
  • a nitrogen content at this level did not cause a problem with film uniformity in terms of thickness and properties, including chemical composition across the substrate.
  • this precursor source gas produced a non-uniform film thickness which varied by as much as about 25%; produced film structures where the Si—H bonded content exceeded 23 atomic %; and, produced films where the wet etch rate in HF solution (normalized to thermal oxide 1000 ⁇ /min) exceeded 2400 ⁇ /min in some instances.
  • the nitrogen content of the precursor source gas needed to be reduced to produce a more uniform film thickness across the substrate.
  • the critical requirement for deposition of an a-SiN x :H dielectric film used as a passivation layer is that the substrate temperature during deposition of the passivation layer is less than about 300° C., to prevent damage to TFT channel ion migration characteristics and to reduce damage to the source/drain (S/D) metal as well.
  • the passivation layer is deposited at a substrate temperature ranging between about 150° C. and about 300° C., and preferably between about 260° C. and 280° C.
  • the general requirement in the industry for performance of the passivation layer is that the breakdown voltage not fall below about 5 MV/cm.
  • the step coverage of the a-SiN x :H dielectric film used as a passivation layer needs to be better than for the gate dielectric film, to provide conformality over the S/D channel regions of the TFT device.
  • the mechanical properties of the passivation layer are also important. For example, film stress for the passivation layer should be lower than for a gate dielectric layer.
  • the film stress for the passivation layer should range between about +3 ⁇ 10 10 dynes/cm 2 to about ⁇ 3 ⁇ 10 10 dynes/cm 2 . Due to the decrease in deposition temperature, the wet etch rate of the deposited film typically increases (the density of the film decreases).
  • One skilled in the art will need to balance the change in breakdown voltage, step coverage, and mechanical properties against other changes in device structure and properties to determine the best substrate temperature for deposition, based on the device performance requirements.
  • the combination process parameters required to produce the a-SiN x :H gate dielectric film having the properties and uniformity described above include the following: a substrate temperature during film deposition ranging from about 120° C. to about 370° C. in general, and from about 320° C. to about 340° C. when the substrate is glass;
  • the electrode spacing should be less than about 1000 mils (1 mil ⁇ 0.001 inch), and typically ranges between about 800 mils and 400 mils.
  • the total precursor gas flow rate should range from about 20,000 sccm to about 70,000 sccm.
  • the combination process parameters required to produce an a-SiN x :H passivation dielectric film are different from those required to produce a gate dielectric film. This is because the desired performance properties of the passivation dielectric layer are different, and because the device surface upon which the passivation dielectric layer is deposited is far more sensitive to substrate temperature at the time of film deposition of the passivation dielectric layer.
  • the important performance characteristics of the passivation dielectric layer are not ion mobility and voltage threshold (as for the gate dielectric film), but are, instead, breakdown voltage, step coverage, and mechanical properties (such as residual film stress).
  • An acceptable passivation layer may exhibit, for example, a WER of 5000 ⁇ /min or higher and a S—H bonded structure content of 20% or higher, and still be acceptable.
  • the ratio of NH 3 :SiH 4 may easily range, for example and not by way of limitation, from about 5.6 to about 11.1, typically from about 5.6 to about 10.6.
  • the ratio of N 2 :SiH 4 may range, for example and not by way of limitation, from about 5.8 to about 20.8, and typically from about 5.8 to about 19.9.
  • the ratio of N 2 :NH 3 may range, for example and not by way of limitation, from about 0.4 to about 2.3, and typically from about 0.6 to about 1.9.
  • the process variables which can be adjusted in combination to reduce standing wave effects include: The width of a plasma sheath relative to the plasma width (where a relative increase in plasma sheath width tends to reduce standing wave effects); the RF frequency of the plasma source power (where a reduction in frequency tends to reduce standing wave effects); the amount of RF power applied to the plasma source (source gases) (where a reduction in the amount of power tends to reduce standing wave effects); the process chamber pressure (where a reduction in process chamber pressure tends to reduce standing wave effects); and the composition of the plasma source gases (where an increase in NH 3 flow rate relative to N 2 flow rate during the formation of an a-SiN x :H film is beneficial in reducing standing wave effects), for example.
  • the width of the plasma sheath can be increased, for example (and not by way of limitation), by decreasing the spacing between the upper and lower electrodes in a parallel plate processing chamber.
  • the electrode spacing should be less than about 1000 mils, and typically ranges between about 400 mils about 800 mils.
  • the RF power frequency should range between about 13.56 and about 7 MHz, and may be lower; however a frequency of 2 MHz and lower is known to cause film roughness due to ion bombardment.
  • the process chamber pressure should range between about 0.5 Torr and about 1.5 mTorr (more typically, within the range of about 0.7 Torr to about 1.0 Torr).
  • the amount of RF power applied to the plasma source gas per substrate surface area should range from about 0.2 W/cm 2 to about 0.6 W/cm 2 .
  • the total precursor gas flow rate should range from about 20,000 sccm to about 70,000 sccm. This provides a chamber volume turnover ranging from about 0.02/min to about 0.07/min. Our recommendation is that the gas flow rate be such that a chamber volume turnover of about 0.015 or greater is achieved.
  • the concentration of NH 3 in the plasma source gas mixture should be such that the ratio of NH3:SiH 4 should range from about 2:1 to about 15:1, and the ratio of NH 3 :N 2 should range from about 0.3:1 to about 2:1.
  • One skilled in the art upon reading this disclosure, can calculate an equivalent electrode spacing, amount of RF power applied to the plasma source gases, and the total precursor gas flow rate when the plasma processing chamber is different from the processing chamber specified above.
  • a reduction in the RF power to the plasma source to within the range of about 0.2 W/cm 2 to about 0.6 W/cm 2 can aid in improving film thickness uniformity.
  • a decrease in RF power also decreases the film deposition rate, we have found, that for a silicon-containing PECVD deposited film, this range of RF power typically provides an acceptable film deposition rate of at least 1,000 ⁇ /min, by way of example and not by way of limitation).
  • PECVD process parameters described above when used in combination, provide better control over surface standing wave effects and film thickness uniformity for silicon-containing films such as silicon nitride and silicon oxide.
  • Our initial indications are that PECVD-deposited a-Silicon films are not as significantly affected by standing wave effects.
  • FIG. 1 shows a schematic cross-sectional view of one embodiment of a TFT device of the kind which employs the a-SiN x :H gate and passivation dielectric films of the present invention.
  • FIG. 2A is a schematic of a top view of a PECVD processing system of the kind which can be used to deposit the films of the present invention.
  • FIG. 2B is a schematic of a side view of a PECVD processing chamber of the kind which can be used to deposit the films of the present invention.
  • FIG. 3A shows a listing of all the steps which typically would be used to form a TFT structure of the kind shown in FIGS. 3B and 3C .
  • FIG. 3B shows a schematic cross-sectional view of a substrate including a TFT structure.
  • FIG. 3C shows a schematic top view of a substrate of the kind shown in FIG. 3B .
  • FIG. 4A shows a graph illustrating the relationship between the atomic % of Si—H bonded structure in the a-SiN x :H dielectric film and the concentration of the Si—H bonded structure in terms of atoms which make up that structure/cm 3 of the a-SiN x :H dielectric film.
  • FIG. 4B shows a graph which illustrates the relationship between the atomic % of the N—H bonded structure in the a-SiN x :H dielectric film and the concentration of the N—H bonded structure in terms of atoms which make up that structure/cm 3 of the a-SiN x :H dielectric film.
  • FIG. 5A is a cross-sectional schematic of a cylindrical parallel plate, capacitively coupled reactor.
  • FIG. 5B is a cross-sectional view of the reactor shown in FIG. 5A , taken from the center of the plasma region toward the edge (from the electrode center toward the edge of the electrode).
  • FIG. 6 shows a perspective view of a PECVD processing system of the kind which can be used to deposit thin films on large surface area substrates, in accordance with the method of the present invention. This figure is provided to better illustrate the size of the apparatus which is required to process substrates of the dimension described herein.
  • FIGS. 7A-7C are graphs of the film deposition rate (in ⁇ /min) for a PECVD deposited a-SiN x :H film, as a function of the distance of travel across a diagonal of a rectangular substrate from edge to edge in mm, where the length of the substrate was 1850 mm and the width of the substrate was 1500 mm (for a total substrate area of 27,750 cm 2 ).
  • the graphs show data for measurements made across each diagonal of each substrate, but plotted on axis 704 based on travel along the 1850 mm dimension of the substrate.
  • FIG. 7A represents film uniformity available prior to the present invention and is a comparative example.
  • FIGS. 7B and 7C represent film uniformity available after the present invention.
  • a-SiN x :H films which are useful in a TFT device as gate dielectric and passivation layers.
  • the method is especially useful when a series of TFT devices are arrayed over a substrate having a surface area larger than about 1000 mm ⁇ 1000 mm, which may be as large as 1900 mm ⁇ 2200 mm, and possibly even larger, up to a surface area of 9 m 2 , for example.
  • the a-SiN x :H films provide a uniformity of film thickness and uniformity of film properties, including chemical composition, which are necessarily independent of the substrate surface areas, but difficult to produce over large surface areas.
  • a-SiN x :H film One of the embodiments of the invention which was of great interest was the uniform deposition of an a-SiN x :H film.
  • a PECVD precursor (plasma source) gas comprising SiH 4 , NH 3 and N 2
  • the film exhibited a thickness which varied by less than about 16% over the substrate surface, while maintaining a Si—H bonded content in the film of less than 15 atomic %.
  • the N 2 :NH 3 ratio which provided excellent results ranged from about 0.6 to about 2.5, preferably 0.6 to 2.3, which compared with the previous N 2 NH 3 ratio of 2.4 to 10.
  • an a-SiN x :H dielectric film which functions well as a passivation layer overlying the upper conductive electrode of the TFT device.
  • the critical requirement for deposition of an a-SiN x :H passivation dielectric layer is that the substrate temperature during deposition is less than about 300° C. (on a glass substrate), to prevent damage to TFT channel ion migration characteristics and to reduce damage to the source/drain (S/D) metal as well.
  • the passivation layer is deposited at a substrate temperature ranging between about 150° C.
  • the general requirement for performance of the passivation layer is that the breakdown voltage not fall below about 5 MV/cm.
  • the step coverage of the a-SiN x :H dielectric passivation layer needs to be better than for the gate dielectric film, to provide conformality over the S/D channel regions of the TFT device.
  • the mechanical properties of the passivation layer are also important.
  • the film stress for the passivation layer should range between about +3 ⁇ 10 10 to about ⁇ 3 ⁇ 10 10 . Due to the decrease in deposition temperature, the wet etch rate of the deposited film typically increases (the density of the film decreases).
  • One skilled in the art will need to balance the change in breakdown voltage, step coverage, and mechanical properties against other changes in device structure and properties to determine the best substrate temperature for deposition, based on the device performance requirements.
  • a silicon-containing thin film such as a-Si or a-SiN x :H film, by way of example and not by way of limitation
  • the method involves controlling a combination of PECVD deposition process parameters.
  • silicon nitride films the same process parameters can be manipulated in order to provide improved film uniformity during PECVD deposition of other silicon-containing thin films, such as silicon oxide, silicon oxynitride, a-Si, and doped a-Si (for example and not by way of limitation).
  • the PECVD deposition process parameters which we have found to affect surface standing wave effects include: The width of a plasma sheath relative to the plasma width (where an increase in the sheath width relative to the plasma width tends to reduce standing wave effects); the RF frequency of the plasma source power (where a reduction in frequency tends to reduce standing wave effects); the amount of RF power applied to the plasma source (source gases) (where a reduction in the amount of power tends to reduce standing wave effects); the process chamber pressure (where a reduction in process chamber pressure tends to reduce standing wave effects); and the composition of the plasma source gases (where an increase in NH 3 flow rate relative to N 2 flow rate during the formation of an a-SiN x :H film is beneficial in reducing standing wave effects), for example.
  • An increase in the width of the plasma sheath which is one of the major factors which improves uniform film deposition, can be achieved, for example (and not by way of limitation), by decreasing the spacing between the upper and lower electrodes in a parallel plate processing chamber.
  • the sheath width should be about 20 mils or greater.
  • the electrode spacing should be less than about 1000 mils, and typically ranges between about 400 mils and about 800 mils.
  • the RF power frequency should range between about 13.56 and about 7 MHz, and may be lower; however a frequency of 2 MHz and lower is known to cause film roughness due to ion bombardment.
  • the process chamber pressure should range between about 0.5 Torr and about 1.5 mTorr (more typically, within the range of about 0.7 Torr to about 1.0 Torr).
  • the amount of RF power/substrate surface area applied to the plasma source gas should range from about 0.2 W/cm 2 to about 0.6 W/cm 2 .
  • the total precursor gas flow rate should range from about 20,000 sccm to about 70,000 sccm.
  • the concentration of NH 3 in the plasma source gas mixture should be such that the ratio of NH3:SiH 4 should range from about 2:1 to about 15:1, and the ratio of NH 3 :N 2 should range from about 0.3:1 to about 2:1.
  • one skilled in the art can calculate an equivalent electrode spacing, amount of RF power applied to the plasma source gases, and the total precursor gas flow rate when the plasma processing chamber is different from the processing chamber specified above.
  • a smaller electrode spacing (2 L) and a larger plasma sheath have been shown to reduce surface standing wave effects.
  • Closer electrode spacing combined with an increased plasma sheath width (affected by power density, reactants concentration and ratio, process chamber pressure, for example) effectively modify the plasma boundary conditions, thereby minimizing the non-uniformity of PECVD-deposited films.
  • the electrode spacing was typically in the range from about 400 mils to about 800 mils.
  • the sheath width “s” was about 20 mils or greater.
  • the total precursor gas flow rate ranged from about 20,000 sccm to about 70,000 sccm, which typically provides a chamber precursor gas turnover ranging from about 0.015/min to about 0.07/min.
  • One skilled in the art upon reading the disclosure herein can calculate an equivalent electrode spacing and precursor gas flow rate when the plasma processing chamber is different from the processing chamber discussed herein.
  • ⁇ 0 is the RF free space wavelength
  • L is the half-spacing between the electrodes (in millimeters)
  • s is the width of the plasma sheath (in millimeters)
  • R is the equivalent radius of the electrode (in meters).
  • Table One shows the wavelengths, ⁇ 0 , associated with various RF frequencies. TABLE ONE Wavelengths ( ⁇ 0 ) Associated with Various RF Frequencies RF Frequency (MHz) Wavelength ( ⁇ 0) 13.56 22.11 27.12 11.05 40.7 7.37 60 5 81.38 3.68
  • Table Two shows the values of 2.6 (L/s) 1/2 R for various substrate sizes.
  • Reducing the process chamber pressure to within the range of about 0.7 Torr to about 1.5 Torr (more typically, within the range of about 0.7 Torr to about 1.0 Torr) at the substrate surface also provides beneficial effects in terms of minimizing surface standing wave effects.
  • the PECVD process parameters described above, when used in combination, provide better control over surface standing wave effects and film thickness uniformity than was previously achievable.
  • the system 200 generally includes a loadlock chamber 201 for loading substrates (not shown) into the system; a robot assembly 203 for transferring substrates between chambers in the system; four PECVD processing chambers 202 ; and an optional substrate heater 205 .
  • the AKTTM PECVD 25 KA System is also available with a fifth PECVD processing chamber in place of substrate heater 205 .
  • each processing chamber 202 is typically coupled to a gas source 204 .
  • the processing chamber 202 has walls 206 and a bottom 208 that partially define a processing volume 212 .
  • the processing volume 212 is typically accessed through a port (not shown) in the walls 206 that facilitate movement of a substrate 240 into and out of processing chamber 202 .
  • the walls 206 support a lid assembly 210 that contains a pumping plenum 214 that couples the processing volume 212 to an exhaust port (that includes various pumping components, not shown).
  • a temperature controlled substrate support assembly 238 is centrally disposed within the processing chamber 202 .
  • the substrate support assembly 238 supports the glass (for example, but not by way of limitation) substrate 240 during processing.
  • the substrate support assembly 238 typically encapsulates at least one embedded heater 232 , such as a resistive element.
  • the heater element 232 is coupled to a power source 230 which is controlled to heat the substrate support assembly 238 and the substrate 240 positioned thereon.
  • the heater maintains the substrate 240 at a uniform temperature between about 120° C. and 460° C., depending on the processing parameters required for the particular substrate.
  • the substrate support assembly 238 has a lower side 226 and an upper side 234 .
  • the upper side 234 supports the glass substrate 240 .
  • the lower side 226 has a stem 242 coupled thereto.
  • the stem 242 couples the substrate support assembly 238 to a lift system (not shown) that moves the support assembly 238 between an elevated processing position (as shown) and a lowered position that facilitates substrate transfer to and from the processing chamber 202 .
  • the stem 242 additionally provides a conduit for electrical and thermocouple leads between the substrate support assembly 238 and other components of the system 200 .
  • the substrate support assembly 238 is generally grounded such that RF power supplied by a power source 222 to a gas distribution plate assembly 218 positioned between the lid assembly 210 and the substrate support assembly 238 (or other electrode positioned within or near the lid assembly of the chamber) may excite gases present in the processing volume 212 between the substrate support assembly 238 and the distribution plate assembly 218 .
  • the RF power from the power source 222 is generally selected commensurate with the size of the substrate, to drive the chemical vapor deposition process.
  • the distance “d” illustrates the spacing between the upper surface 234 of substrate support assembly 238 and the lower surface 231 of distribution plate assembly 218 . This is also the spacing between electrode surfaces, since distribution plate 218 acts as a first electrode, while substrate support 238 acts as the second electrode.
  • the spacing “d”, in combination with the thickness of the substrate 240 substantially determines the processing volume 212 .
  • the spacing “d” (which is equivalent to 2 L in FIG. 5B ) can be adjusted as necessary to provide the desired processing conditions.
  • the lid assembly 210 typically includes an entry port 280 through which process gases provided by the gas source 204 are introduced into processing chamber 202 .
  • the entry port 280 is also coupled to a cleaning source 282 .
  • the cleaning source 282 typically provides a cleaning agent, such as disassociated fluorine, that is introduced into the processing chamber 202 to remove deposition by-products and films from processing chamber hardware.
  • the gas distribution plate assembly 218 is coupled to an interior side 220 of the lid assembly 210 .
  • the gas distribution plate assembly 218 is typically configured to substantially follow the profile of the substrate 240 , for example, polygonal for large area substrates and circular for wafers.
  • the gas distribution plate assembly 218 includes a perforated area 216 through which process and other gases supplied from the gas source 204 are delivered to the processing volume 212 .
  • the perforated area 216 of the gas distribution plate assembly 218 is typically configured to provide uniform distribution of gases passing through the gas distribution plate assembly 218 into the processing chamber 202 .
  • the gas distribution plate assembly 218 typically includes a diffuser plate 258 suspended from a hanger plate 260 .
  • the diffuser plate 258 and hanger plate 260 may alternatively comprise a single unitary member.
  • a plurality of gas passages 262 are formed through the diffuser plate 258 to allow a predetermined distribution of a precursor source gas passing through the gas distribution plate assembly 218 and into the processing volume 212 .
  • the hanger plate 260 maintains the diffuser plate 258 and the interior surface 220 of the lid assembly in a spaced-apart relation, thus defining a plenum 264 therebetween.
  • the plenum 264 allows gases flowing through the lid assembly 210 to uniformly distribute across the width of the diffuser plate 258 so that gas is provided uniformly above the center perforated area 216 and flows with a uniform distribution through gas passages 262 .
  • FIG. 6 shows a perspective view of a PECVD processing system 600 of the kind which can be used to deposit thin films on large surface area substrates, in accordance with the method of the present invention. This figure is presented to emphasize the size of the apparatus necessary to produce substrates of the dimension described herein, as this makes it clear why depositing a uniform film thickness over such a large surface area is so difficult.
  • FIG. 3A show a series of process steps 300 which may be carried out to create the TFT device shown in FIGS. 3B and 3C .
  • FIG. 3B provides a schematic cross-sectional view of a substrate including a TFT structure.
  • FIG. 3C provides a schematic top-view 336 of a substrate including several TFT structures.
  • a conductive layer 302 is sputter deposited over a glass substrate 301 using techniques known in the art.
  • the substrate 301 is a glass substrate having a thickness of 0.7 mm.
  • the conductive layer 302 is actually a bilayer, where the bottom portion of the layer is a chrome layer, with an overlying layer of an aluminum neodymium alloy.
  • the conductive layer 302 is pattern etched using a wet etch process known in the art to provide conductive electrodes 302 b.
  • n+a-Si/a-Si/a-SiN x :H PECVD a layer 303 of a-SiN x :H is blanket applied by the PECVD process of the present invention, which is described in detail subsequently herein.
  • a layer 304 of a-Si is blanket deposited using a PECVD process which is known in the art.
  • a layer 305 of n+ doped a-Si is blanket applied by processes known in the art, including a PECVD process, to provide a conductive layer which can later become the source and drain regions for the TFT device.
  • a-Si Pattern (MASK 2) layers 304 of a-Si and 305 of n+ doped a-Si are pattern dry etched, using techniques known in the art.
  • a blanket sputtering deposition of a chrome layer 306 is carried out using techniques known in the art. A portion of the chrome layer 306 subsequently becomes part of the source and drain regions of the TFT device.
  • chrome layer 306 is pattern dry etched, using techniques known in the art.
  • n + a-Si Etch-Back the portion of the n + a-Si layer 305 which was exposed by the patterned dry etch in the sixth step is etched back using techniques known in the art. N + a-Si layer 305 is etched completely through, and is “overetched” into underlying layer 304 of a-Si.
  • a passivation layer of a-SiN x :H dielectric 307 is applied over the substrate surface using PECVD, according to the method of the present invention.
  • the passivation layer of a-SiN x :H dielectric 307 is pattern dry etched, using techniques known in the art.
  • a layer 308 of indium tin oxide is blanket sputter deposited over the substrate using techniques known in the art.
  • the indium tin oxide layer 308 is a conductive optically clear layer when sputter deposited. This optically clear conductive layer enables the use of the TFT device for display applications.
  • ITO Pattern (MASK 5)
  • the indium tin oxide layer 308 is pattern dry etched, using techniques known in the art, to produce a patterned conductive layer which permits addressing of individual TFT structures which are shown in a schematic top view 336 .
  • a-SiN x :H gate dielectric layer We have previously described all of the performance requirements for the a-SiN x :H gate dielectric layer. We carried out extensive experimentation in an effort to produce a PECVD deposited a-SiN x :H gate dielectric layer which met the performance requirements and which provided a uniformity in film thickness and uniformity in film properties, including structural and chemical composition, when PECVD deposited over a large surface area, larger than 1000 mm ⁇ 1000 mm, for example.
  • One basic requirement is that the a-SiN x :H film deposition rate is more than 1000 ⁇ /min, and typically more than 1300 ⁇ /min, so that the fabrication throughput for the TFT provides adequate productivity to be economically competitive.
  • the basic requirements for the a-SiN x :H film are that: the Si—H bonded content of the a-SiN x :H film is less than about 15 atomic %; the film stress ranges from about 0 to about ⁇ 10 10 dynes/cm 2 ; the refractive index (RI) of the film ranges from about 1.85 to about 1.95, and, the wet etch rate in HF solution (Buffer Oxide Etchant 6:1), which WER is an indication of film density, is less than 800 ⁇ /min.
  • the chemical composition of the film, in terms of Si—H bonded content is consistently below the 15 atomic % maximum preferred.
  • a-SiN x :H gate dielectric layer at a high deposition rate initially (higher than about 1300 ⁇ /min), where the Si—H bonded content may be as high as about 20 atomic %, and then to deposit the a-SiN x :H gate dielectric layer at a low deposition rate (lower than about 1300 ⁇ /min, and typically lower than 1000 ⁇ /min), where the Si—H bonded content is below the 15 atomic % preferred maximum.
  • This provides a good interface between the between the a-Si layer which is subsequently deposited over the a-SiN x :H gate dielectric layer.
  • the film thickness uniformity across the substrate surface area should vary by less than about 17%. With respect to uniformity of chemical composition of the film across the substrate, it is preferred that the S—H bonded structure not vary by more than 4 atomic %. With respect to uniformity of other film properties across the wafer, it is preferred that the variation in stress be less than about 4 ⁇ 10 9 dynes/cm 2 , and that the wet etch rate (WER), which is also an indication of density, not vary by more than 100 ⁇ /min over the entire surface of the substrate.
  • WER wet etch rate
  • Table Three presents data for experimental a-SiN x :H gate dielectric layer PECVD trials. This data is relative to physical properties of the a-SiN x :H gate dielectric layers produced.
  • Table Four presents corresponding process parameter data for the experimental a-SiN x :H gate dielectric layer films which are described in Table One. The “Run” numbers correspond. This process development was carried out in an AKTTM 25 KA PECVD System of the kind previously described herein (and represented in FIGS. 2A and 2B ). Examples 1-6 are illustrative of deposited films which did not meet the target for the a-SiN x :H gate dielectric layer which is to interface with an overlying a-Si layer.
  • Examples 7-11 are illustrative of films which did meet the target.
  • the variation in stress be less than about 4 ⁇ 10 9 dynes/cm 2 , and that the wet etch rate (WER), which is also an indication of density, not vary more than 100 ⁇ /min over the entire surface of the substrate.
  • WER wet etch rate
  • the film deposition rate is more than 1000 ⁇ /min, and typically more than 1300 ⁇ /min.
  • the Si—H bonded content of the film should be less than about 15 atomic %; the film stress should range from about 0 to about ⁇ 10 10 dynes/cm 2 ; the film thickness across the substrate surface area should vary by less than about 17%; the refractive index (RI) of the film should range from about 1.85 to about 1.95; and, the wet etch rate in HF solution (which is an indication of film density) should be less than 800 ⁇ /min.
  • the chemical composition of the film, in terms of Si—H bonded content should be consistently below the 15 atomic % maximum limit.
  • An a-SiN x :H gate dielectric film exhibiting the physical characteristics listed above provides excellent performance capabilities, and the uniformity of the film across the substrate enables the production of flat panel displays having dimensions in the range of 1870 mm ⁇ 2200 mm (a surface area of 4.1 m 2 ) and even larger.
  • the combination process parameters required to produce the a-SiN x :H gate dielectric film having the properties and uniformity described above include the following: a substrate temperature during film deposition ranging from about 320° C. to about 340° C.;
  • One skilled in the art can calculate an equivalent electrode spacing and precursor gas flow rate when the plasma processing chamber is different from the processing chamber specified above.
  • the combination process parameters required to produce an a-SiN x :H passivation dielectric film are different from those required to produce a gate dielectric film, as previously described in the Summary of the Invention.
  • the important performance characteristics of the passivation dielectric layer are not ion mobility and voltage threshold (as for the gate dielectric film), but are, instead, breakdown voltage, step coverage, and mechanical properties (such as residual film stress).
  • An acceptable passivation layer may exhibit, for example, a WER of 5000 or higher and a S—H bonded structure content of 20% or higher and still be acceptable.
  • the ratio of NH 3 :SiH 4 may easily range, for example and not by way of limitation, from about 5.6 to about 11.1, typically from about 5.6 to about 10.6.
  • the ratio of N 2 :SiH 4 may range, for example and not by way of limitation, from about 5.8 to about 20.8, and typically from about 5.8 to about 19.9.
  • the ratio of N 2 :NH 3 may range, for example and not by way of limitation, from about 0.4 to about 2.3, and typically from about 0.6 to about 1.9.
  • FIG. 4A is a graph 410 which shows the relationship between the atomic weight % of Si—H bonded structure in the a-SiN x :H gate dielectric film and the concentration of the Si—H bonded structure in terms of atoms which make up that structure, per cubic centimeter of the a-SiN x :H film.
  • the atomic weight % of Si—H bonded structure is shown on the “x” axis, which is labeled 412 .
  • the a-SiN x :H film density in atoms/cm 3 is shown on the “y” axis, which is labeled 414 .
  • FIG. 4B is a graph 420 which shows the relationship between the atomic weight % of N—H bonded structure in the a-SiN x :H gate dielectric film and the concentration of the N—H bonded structure in terms of atoms which make up that structure, per cubic centimeter of the a-SiN x :H film.
  • the atomic weight % of N—H bonded structure is shown on the “x” axis, which is labeled 422 .
  • the a-SiN x :H film density in atoms/cm 3 is shown on the “y” axis, which is labeled 424 .
  • a-SiN x :H film deposited according to the method parameters described above can be used in any application in which a-SiN x :H films are useful.
  • a-SiN x :H film deposited according to the present method are particularly useful in the production of large surface area flat panel displays.
  • process parameters include: the spacing between the upper and lower electrodes in the plasma reactor; the RF frequency of the plasma source; the RF power to the plasma source; the process chamber pressure; and the relative concentrations of the various components in the precursor gas composition.
  • FIG. 7A illustrates data for film uniformity which was available prior to the present invention.
  • FIG. 7A is a graph 700 showing the film deposition rate (in ⁇ /min) for a PECVD-deposited a-SiN x :H film on axis 702 as a function of the distance of travel across the diagonal of a rectangular substrate measuring 1850 mm ⁇ 1500 mm (for a total substrate area of 27,750 cm 2 ).
  • the graph shows data for one diagonal on curve 706 and data for the other diagonal on curve 708 , but plotted on axis 704 based on travel along the 1850 mm dimension of the substrate.
  • Electrode Spacing 1050 Deposition Rate ( ⁇ /min) 2405 Deposition Time (sec) 180 *The first number is the interior heater and the second number is the exterior heater. The number in parenthesis is the approximate substrate temperature.
  • FIG. 7B illustrates data for film uniformity which was obtained using the method of the present invention.
  • FIG. 7B is a graph 720 showing the film deposition rate (in ⁇ /min) of the PECVD-deposited a-SiN x film on axis 722 as a function of the distance of travel across a diagonal of the rectangular substrate.
  • the graph shows data for one diagonal on curve 726 and data for the other diagonal on curve 728 , but plotted on axis 724 based on travel along the 1850 mm dimension of the substrate.
  • the process conditions under which an a-SiNx:H film shown in FIG. 7B was deposited is shown below in Table Seven and the properties of the deposited film are shown in Table Eight below.
  • the film was deposited in an AKTTM 25 KA PECVD System, which is capable of processing substrates having dimensions of up to 1500 mm 5 ⁇ 1850 mm.
  • FIG. 7C illustrates data for film uniformity which was obtained using the method of the present invention.
  • FIG. 7C is a graph 730 showing the film deposition rate (in ⁇ /min) of the PECVD-deposited a-SiN x film on axis 732 as a function of the distance of travel across a diagonal of the rectangular substrate.
  • the graph shows data for one diagonal on curve 736 and data for the other diagonal on curve 738 , but plotted on axis 734 based on travel along the 1850 mm dimension of the substrate.
  • the process conditions under which the a-SiNx:H film shown in FIG. 7C was deposited is shown below in Table Nine and the properties of the deposited film are shown in Table Ten below.
  • the film was deposited in an AKTTM 25 KA PECVD System, which is capable of processing substrates having dimensions of up to 1500 mm ⁇ 1850 mm.
  • a comparison of the data presented above shows that by adjusting a combination of process variables, particularly including reducing the spacing between electrodes, lowering of the plasma density (a reduction in the amount of power applied for plasma generation and maintenance), and adjustment of the plasma source gas composition, a very significant improvement in film uniformity across the substrate can be obtained.
  • FIGS. 8A-8C are topographical maps and corresponding three dimensional renderings of the relative electron density distribution for a square discharge 20 cm ⁇ 20 cm at 150 mTorr argon and 50 W of RF power, for a parallel plate processing chamber, where 8 A represents an RF frequency of 13.56 MHz, 8 B represents an RF frequency of 60 MHz, and 8 C represents an RF frequency of 81.36 MHz. All of the experimental examples presented above were for a plasma source power applied at a frequency of 13.56 MHz. However, as the substrates to be processed grow increasingly larger, it may become advantageous to use RF frequency as an additional tool for controlling the uniformity of film thickness across the substrate surface.

Abstract

We have discovered that controlling a combination of PECVD deposition process parameters during deposition of silicon-containing thin film provides improved control over surface standing wave effects. By minimizing surface standing wave effects, the uniformity of film properties (particularly film thickness) across a substrate surface onto which the films have been deposited is improved. The process parameters which have the greatest effect on surface standing wave effects include: the spacing between the upper and lower electrodes in the plasma reactor; the RF frequency of the plasma source; the amount RF power to the plasma source; the process chamber pressure; the relative concentrations of the various components in the precursor gas composition; and the precursor gas overall flow rate relative to the substrate processing volume.

Description

    RELATED APPLICATIONS
  • This application is a continuation-in-part of U.S. application Ser. No. 10/829,016, filed Apr. 20, 2004, which is currently pending.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention pertains to a method of controlling surface standing wave effects during PECVD deposition of a silicon-containing thin film. By controlling surface standing wave effects during film deposition, the uniformity of a silicon nitride film deposited by PECVD (plasma-enhanced chemical vapor deposition) can be tightly controlled over a large surface area.
  • 2. Brief Description of the Background Art
  • Current interest in thin film transistor (TFT) arrays is particularly high because these devices are used in liquid crystal active matrix displays of the kind often employed for computer and television flat panels. The liquid crystal active matrix displays may also contain light emitting diodes for back lighting. Further, organic light emitting diodes (OLEDs) have been used for active matrix displays, and these organic light emitting diodes require TFTs for addressing the activity of the displays.
  • The TFT arrays are typically created on a flat substrate. The substrate may be a semiconductor substrate, or may be a transparent substrate, such as a glass, quartz, sapphire, or a clear plastic film. The TFT which is the subject of the present invention employs silicon-containing films, and, in particular, employs silicon nitride-containing films for dielectric layers. A first silicon nitride-comprising film is referred to as the gate dielectric because it overlies the conductive gate electrode. A second silicon nitride-comprising film is referred to as the passivation dielectric and overlies the upper surface of a second conductive electrode, to electrically isolate the second conductive electrode from the ambient surrounding the upper surface of the TFT device (where the lower surface of the TFT device is the glass, quartz, sapphire, plastic, or semiconductor substrate).
  • FIG. 1 illustrates a schematic cross-sectional view of a thin film transistor structure of the kind which may employ both a silicon nitride-comprising gate dielectric film and a silicon nitride-comprising passivation dielectric film. This kind of thin film transistor is frequently referred to as an inverse staggered α-Si TFT with a SiNx layer as a gate insulator, or as a back channel etch (BCE) inverted staggered (bottom gate) TFT structure. This structure is one of the more preferred TFT structures because the gate dielectric (SiNx) and the intrinsic as well as n+ (or p+) doped amorphous silicon films can be deposited in a single PECVD pump-down run. The BCE TFT shown in FIG. 1 involves only four or five patterning masks.
  • As previously mentioned, the substrate 101 for a TFT structure typically comprises a material that is essentially optically transparent in the visible spectrum, such as glass, quartz, sapphire, or a clear plastic. The substrate may be of varying shapes or dimensions. Typically, for TFT applications, the substrate is a glass substrate with a surface area greater than about 500 mm2. A surface area of greater than about 25,000 mm2 is not uncommon. A gate electrode layer 102 is formed on the substrate 101. The gate electrode layer 102 may comprise a metal layer such as, for example, aluminum (Al), tungsten (W), chromium (Cr), tantalum (Ta), molybdenum (Mo), molybdenum tungsten (MoW), titanium (Ti), or combinations thereof, among others. The gate electrode layer 102 may be formed using conventional deposition, lithography, and etching techniques. Between the substrate 101 and the gate electrode layer 102, there may be an optional (not shown) insulating layer, for example, such a silicon oxide or silicon nitride, which may also be formed using a PECVD system of the kind which will be described later herein.
  • A gate dielectric layer 103 is formed on the gate electrode layer 102. The gate dielectric layer may be silicon oxide, silicon oxynitride, or silicon nitride, deposited using such a PECVD system. The gate dielectric layer 103 may be formed to a thickness in the range of about 100 Å to about 6000 Å.
  • A bulk semiconductor layer 104 is formed on the gate dielectric layer 103. The bulk semiconductor layer 104 may comprise polycrystalline silicon (polysilicon), microcrystalline silicon (μc-Si), or amorphous silicon (α-silicon), which films can also be deposited using a PECVD system or other conventional methods known in the art. Bulk semiconductor layer 104 may be deposited to a thickness in the range of about 100 Å to about 3000 Å. A doped semiconductor layer 105 is formed on top of the semiconductor layer 104. The doped semiconductor layer 105 may comprise n-type (n+) or p-type (p+) doped polycyrstalline, microcrystalline, or amorphous silicon. Doped semiconductor layer 105 may be deposited to a thickness within a range of about 100 Å to about 3000 Å. An example of the doped semiconductor layer 105 is n+ doped α-silicon film. The bulk semiconductor layer 104 and the doped semiconductor layer 105 are lithographically patterned and etched using conventional techniques to define a mesa of these two films over the gate dielectric insulator, which also serves as storage capacitor dielectric. The doped semiconductor layer 105 directly contacts portions of the bulk semiconductor layer 104, forming a semiconductor junction.
  • A conductive layer 106 is then deposited on the exposed surfaces of gate dielectric layer 103, semiconductor layer 104, and doped semiconductor layer 105. The conductive layer 106 may comprise a metal such as, for example, aluminum, tungsten, molybdenum, chromium, tantalum, and combinations thereof, among others. The conductive layer 106 may be formed using conventional deposition techniques. Both the conductive layer 106 and doped semiconductor layer 105 may be lithographically patterned to define source and drain contacts of the TFT, 106 a and 106 b, respectively, in FIG. 1. After formation of the source and drain contacts 106 a and 106 b, a passivation dielectric layer 107 is typically applied. The passivation dielectric layer may be, for example, silicon oxide or silicon nitride. The passivation layer 107 may be formed using, for example, PECVD or other conventional methods known in the art. The passivation layer 107 may be deposited to a thickness in the range of about 1000 Å to about 5000 Å. The passivation layer 107 is then lithographically patterned and etched using conventional techniques, to open contact holes in the passivation layer.
  • A transparent electrically conductive layer 108 is then deposited and patterned to make contacts with the conductive layer 106. The transparent conductor layer 108 comprises a material that is essentially optically transparent in the visible spectrum. Transparent conductor 108 may comprise, for example, indium tin oxide (ITO) or zinc oxide among others. Patterning of the transparent electrically conductive layer 108 is accomplished by conventional lithographic and etching methods.
  • There are a number of additional TFT structures which can employ silicon nitride gate insulators, and several of these are presented in a disclosure entitled “A Study on Laser Annealed Polycrystalline Silicon Thin Film Transistors (TFTs) with SiNx Gate Insulator”, by Dr. Lee Kyung-ha (Kyung Hee University, 1998). This disclosure is available at http://tftcd.khu.ac.kr/research/polySi. Dr. Lee Kyung-ha's disclosure pertains mainly to the use of laser annealed poly-Si TFTs, which is not the subject matter of the present invention, but the TFT structures are of interest as background material. The structures of interest are presented in Chapter 2 of the disclosure.
  • D. B. Thomasson et al., in an article entitled: “High Mobility Tri-Layer a-Si:H Thin Film Transistors with Ultra-Thin Active Layer” (1977 Society for Information Display International Symposium Digest of Technical Papers, volume 28, pages 176-179), describe active matrix liquid crystal displays where the TFT has an active layer thickness of about 13 nm. The TFT structure is a glass substrate with a molybdenum bottom electrode, a silicon nitride gate dielectric layer, an a-Si:H layer overlying the silicon nitride gate dielectric layer, n+ μc-Si:H doped source and drain regions, separated by a silicon nitride dielectric mesa, and with an aluminum contact layer overlying each source and drain region. This is referred to as a Tri-layer a-Si:H TFT structure. The authors claim that such hydrogenated amorphous silicon thin-film transistors with active layer thickness of 13 nm perform better for display applications than devices with thicker (50 nm) active layers. The linear (VDS=0.1V) and saturation region mobility of a 5 μm channel length device is said to increase from 0.4 cm2/V·sec and 0.7 cm2/V·sec, for a 50 m a-Si:H device, to 0.7 cm2/V·sec and 1.2 cm2/V·sec, for a 13 nm a-Si:H layer device fabricated with otherwise identical geometry and processing. The gate dielectric silicon nitride was deposited from a reactant gas mixture of SiH4, NH3, and Ar at 100 mW/cm2, −150 V, 0.5 Torr, and 300° C. The passivation silicon nitride dielectric layer was deposited at the same conditions as the gate dielectric, with the exception of the substrate temperature, which was 250° C.
  • Young-Bae Park et al., in an article entitled: “Bulk and interface properties of low-temperature silicon nitride films deposited by remote plasma enhanced chemical vapor deposition” (Journal of Materials Science: Materials in Electronics 23 (2001), pp. 515-522), describe problems which occur when a gate dielectric, rather than being SiNx, is a hydrogenated silicon nitride film (a-SiNx:H). PECVD a-SiNx:H thin films are said to be widely used as a gate dielectric for a-Si:H TFT applications, due to the good interfacial property between an a-Si:H layer and an a-Si:Nx:H layer. However, the a-Si:H TFTs with SiNx:H gate dielectric are said to have instability problems, such as the threshold voltage shift and the inverse subthreshold slope under a DC gate voltage bias. These instability problems are said to be caused by the high trap density in the SiNx:H film and the defects created at the a-Si:H/SiNx:H interface. Charge trapping in the SiNx:H is said to be from the electron injection under an applied field and due to the localized states of the Si dangling bonds, Si—H and N—H bonds in the forbidden gap. The authors claim that PECVD SiNx:H dielectric films are not useful as a gate insulator because they contain large amounts of bonded hydrogen (20%-40%) in the form of N—H and Si—H bonds.
  • The authors propose that a remote plasma enhanced chemical vapor deposition of the gate dielectric layer be carried out. The NH3 precursor is excited in a remote plasma zone (at the top of the chamber) to produce NH* or NH2*+H*, after which the activated species* from the plasma zone react with SiH4 introduced downstream through a gas dispersal ring to form the SiNx:H electrical insulator with a reduction in the amounts of bonded hydrogen in the form of Si—H bonds, which are said to easily lose hydrogen to form a dangling bond of the kind known to reduce performance of the TFT device over time.
  • A presentation entitled: “Low Temperature a-Si:H TFT on Plastic Films: Materials and Fabrication Aspects”, by Andrei Sazonov et al. (Proc. 23rd International Conference on Microelectronics (MIEL 2002), Vol. 2, NIS, Yugoslavia, 12-15 May 2002), related to fabrication technology for a-SiH thin film transistors at 120° C. for active matrix OLED displays on flexible plastic substrates. The TFTs produced were said to demonstrate performance very close to those fabricated at 260° C. The authors claim that, with the proper pixel integration, amorphous hydrogenated silicon (a-Si:H) TFTs are capable of supplying sufficiently high current to achieve required display brightness and thus can be a cost-effective solution for active matrix OLED displays.
  • The silicon nitride films used to produce the fabricated TFT samples were amorphous silicon nitride deposited at 120° C. by PECVD from SiH4 and NH3 gaseous precursors. The film is said to have a lower mass density and higher hydrogen concentration in comparison with films fabricated at 260° C. to 320° C. In the study, a series of a-SiNx:H films with [N]/[Si] ratio ranging from 1.4 to 1.7 were deposited (at 120° C.). The hydrogen content in the films was in the range of 25-40 atomic percent. Generally, the films with higher [N]/[Si] are said to have higher mass density and higher compressive stress. The resistivity of a-SiNx:H films estimated at the field of 1 MV/cm was said to be in the range of 1014-1016 Ohm·cm, and the films with higher [N]/[Si] were said to have a higher breakdown field and dielectric constant than their lower N-content counterparts. A table of data supporting these conclusions is presented.
  • Compared to their higher temperature counterparts, the lower temperature a-SiNx films are characterized by higher hydrogen content. The nitrogen-rich films with a hydrogen concentration of about 40% or more exhibit hydrogen bonded predominantly to nitrogen atoms, with a high [N]/[Si] ratio achieved solely due to the high concentration of N—H bonds. The TFTs produced an a plastic film substrate at lower temperatures require a higher threshold voltage (4-5 V) than the TFTs produced on glass at the higher temperatures. As a result, the ON current observed for TFTs produced at the lower temperatures is lower. Although the performance properties of these TFTs complies with the requirements for OLED applications, it is apparent that it would be beneficial to lower the threshold voltage of the TFTs produced at the 120° C. temperature.
  • As indicated above, the performance capabilities of the TFT are a direct result of the structural characteristics of the films formed during fabrication of the TFTs. The structural characteristics of the films depend directly upon the process conditions and relative amounts of precursors which are used during formation of the films which make up the TFTs. As the size of flat panel displays increase, it becomes increasingly difficult to control the uniformity of the individual films produced across the increased surface area. With respect to PECVD deposited silicon-nitride comprising films, which are used either as the gate dielectric layer or as the passivation dielectric layer, control of uniformity of the film across the substrate becomes particularly difficult when the PECVD is carried out in a process chamber having parallel-plate capacitively-coupled electrodes over about one meter by one meter. At the higher RF power applications, the RF power appears to concentrate at the center of the electrode area, resulting in a dome-shaped thickness profile, and film properties are indicative of the non-uniform power distribution across the electrodes. This kind of phenomenon is more pronounced at the higher RF power which is used to obtain film deposition rates (D/R) which are in excess of about 1000/min.
  • Conventional PECVD processes for producing a-SiNx:H films employ a precursor gas mixture which is highly diluted with nitrogen (N2) to obtain desired film properties. Such desired film properties are: a compressive film stress in the range of about 0 to −1010 dynes/cm2; low Si—H content of typically less than about 15 atomic %; and a low wet etch rate in HF solution (WER) of less than about 800 Å/min (normalized to thermal oxide at 1000 Å/min). However, a plasma produced at high concentrations of N2 (where N2:SiH4 is greater than 2:1) in the precursor gas produces a particularly non-uniform plasma over a large surface area, for example a substrate having dimensions larger than about 1000 mm×1000 mm (1 m2). This is believed to be due to the higher energy required to achieve dissociation of N2 molecules. To overcome this problem with respect to the production of flat panel displays having large surface areas, the N2 precursor gas was replaced by NH3 precursor gas, which dissociates more easily.
  • More recently, there has been increased demand for even larger flat panel displays, for example, those with substrates having dimensions larger than about 1500 mm×1800 mm. Initial efforts to produce flat panel displays of this size using an NH3 precursor to supply nitrogen during formation of the a-SiNx:H gate dielectric films resulted in the formation of a-SiNx:H films exhibiting a higher hydrogen content in the film. As discussed above, this higher hydrogen content leads to a higher threshold voltage requirement for the TFT, which is harmful to performance of the TFT. There is presently a need for a process which permits formation of the a-SiNx:H gate dielectric films over large surface area substrates.
  • In the past, the basic principle behind the scale-up of PECVD processes was to maintain the intensive deposition parameters (such as process chamber pressure, electrode spacing, and substrate temperature) constant, while proportionately increasing the extensive deposition parameters (such as process gas flow rates and RF power to the plasma). However, due to ever increasing substrate sizes, which now approach a surface area of 30,000 mm2, most PECVD processes do not properly scale up by adjustment of extensive deposition parameters alone, for various reasons. Furthermore, with respect to the extensive deposition parameters, fundamental problems may arise in the uniformity of film thickness and other film properties across the substrate surface as a consequence of non-uniform RF power density within the processing chamber.
  • A description of various surface wave effects which may affect power density distribution appears in an article by M. A. Lieberman et al., “Standing wave and skin effects in large-area, high-frequency capacitive discharges”, Plasma Sources Sci. Technol., Vol. 11, pp. 283-293 (2002), and M. A. Lieberman, Principles of Plasma Discharges and Materials Processing, Wiley-Interscience, New York (1994), for example.
  • FIGS. 5A and 5B illustrate theoretic modeling of a cylindrical parallel plate, capacitively coupled reactor. The reactor 500, shown in cross-section in FIG. 5A, includes an upper electrode 502 and a lower electrode 504, which typically supports a substrate (not shown). RF power source 506 provides power to upper electrode 502, to generate a plasma 508 between upper electrode 502 and lower electrode 504. FIG. 5B shows a cross-section taken at the center of the plasma region 508, where R is the radius of the electrode (in meters), d is half the plasma width (in millimeters), L is the half-spacing between the electrodes (in millimeters), and s is the plasma sheath width (in millimeters).
  • Evanescent wave skin effects exhibit a sharp maximum at the edge, then rapidly decay toward the center. With proper engineering of the plasma reactor periphery, evanescent wave skin effects can typically be expressed outside the area of the substrate surface.
  • Surface wave skin effects begin to have a significant effect on plasma uniformity when the plasma electron density (ne) reaches a certain threshold, which was determined to be ne≅1.39×10/(dR) cm−3 (where d is half of the plasma width in mm, and R is the radius of the electrode in meters). In typical PECVD film deposition processes, ne≦109/cm3. Therefore, this criterion is satisfied for most PECVD chambers, even for the larger rectangular substrates where the equivalent R (the half diagonal dimension of the substrate) is equivalent to 1.39 meters, and half-width of the plasma, d, is about 10 millimeters. Therefore, the non-uniform RF surface wave skin effects are generally negligible in a PECVD process scale up.
  • The most important of the plasma surface wave effects are surface standing wave effects, which become significant when the total substrate surface area increases beyond about 1 square meter. Surface standing wave effects can have a significant effect on the uniformity of film thickness and other film properties across the substrate surface.
  • FIG. 7A is a graph 700 showing the effect of surface standing waves on the deposition rate 702 of PECVD-deposited silicon nitride film. Curve 706 is data from measurements taken across one diagonal of a rectangular substrate, while curve 708 is data from measurements taken across the other diagonal of the rectangular substrate. The data shown in graph 700 represents the deposition rate in Å/min as a function of the distance of travel along the diagonal across the substrate surface from edge to edge in mm. This data is for a substrate having rectangular dimensions of 1500 mm×1850 mm. and the graph shows data for one diagonal on curve 706 and data for the other diagonal on curve 708, but plotted on axis 704 based on travel along the 1850 mm dimension of the substrate. A non-uniform deposition rate across the substrate surface is directly proportional to film thickness non-uniformity (and may also involve non-uniformity of other film properties across the substrate surface).
  • There is presently a need for a process which minimizes surface standing wave effects during PECVD deposition of thin films over substrate surface areas where the equivalent radius R (the half diagonal of a rectangular-shaped substrate) exceeds about 0.7 meters.
  • SUMMARY OF THE INVENTION
  • We have discovered and further developed a methods of PECVD depositing a-SiNx:H and a-Si films which are useful in the manufacture of TFT structures having surface areas larger than about 2,000 mm×2,500 mm, where the uniformity of the film thickness and uniformity of film properties, including chemical composition, is surprisingly consistent. In particular, the film deposition rate is typically greater than 1000 Å/min, and frequently more than about 2,000 Å/min. With respect to an a-SiNx:H film, the Si—H bonded content of the a-SiNx:H film is controlled to be less than about 15 atomic %; the film stress ranges from about 0 to about −1010 dynes/cm2; the film thickness across the substrate surface area varies by less than about 17%; the refractive index (RI) of the film ranges from about 1.85 to about 1.95; and, the wet etch rate in HF solution (which is an indication of film density) is less than 800 Å/min. The HF solution is one referred to in the industry as “Buffer Oxide Etchant 6:1”, which contains 7% by weight hydrofluoric acid, 34% by weight ammonium fluoride, and 59% by weight water. The wet etching test is carried out at a substrate temperature of about 25° C. In addition, the chemical composition of the film, in terms of Si—H bonded content, is consistently below the 15 atomic % maximum preferred.
  • An a-SiNx:H gate dielectric film exhibiting the physical characteristics listed above provides excellent performance capabilities, and the uniformity of the film across the substrate enables the production of flat panel displays having dimensions in the range of 1900 mm×2200 mm, and possibly even larger.
  • In a previous effort to obtain a uniform distribution across a substrate having the dimensions of 1200 mm×1300 mm, while providing an a-SiNx:H gate dielectric film exhibiting a low threshold voltage (low hydrogen content), we used a precursor source gas (precursor gas mixture) having a NH3:SiH4 ratio ranging from 3.1 to 8.6, a N2:SiH4 ratio ranging from 10.0 to 35.8, and a N2:NH3 ratio ranging from 2.4 to 10.0. A nitrogen content at this level did not cause a problem with film uniformity in terms of thickness and properties, including chemical composition across the substrate. However, we discovered that when the substrate size was increased to dimensions of 1500 mm to 1800 mm, this precursor source gas produced a non-uniform film thickness which varied by as much as about 25%; produced film structures where the Si—H bonded content exceeded 23 atomic %; and, produced films where the wet etch rate in HF solution (normalized to thermal oxide 1000 Å/min) exceeded 2400 Å/min in some instances. Based on our earlier experience, the nitrogen content of the precursor source gas needed to be reduced to produce a more uniform film thickness across the substrate.
  • We were surprised to discover that by increasing the NH3:SiH4 ratio to range between 5.3 to 10.0, while decreasing the N2:SiH4 ratio to range between 5.5 and 18.7, and decreasing the spacing between electrodes by an amount between about 20% and 50% from the baseline 1000 mils, we were able to deposit an a-SiNx:H dielectric film with a film thickness which varied by less than about 16% over the substrate surface, while maintaining an Si—H bonded content in the film of less than 15 atomic %. The N2:NH3 ratio which provided excellent results ranged from about 0.6 to about 2.5, preferably 0.6 to about 2.3, which compared with the previous N2:NH3 ratio of 2.4 to 10. We also maintained a wet etch rate below about 800/min over the a-SiNx:H dielectric film surface using the new precursor source gas composition.
  • The critical requirement for deposition of an a-SiNx:H dielectric film used as a passivation layer is that the substrate temperature during deposition of the passivation layer is less than about 300° C., to prevent damage to TFT channel ion migration characteristics and to reduce damage to the source/drain (S/D) metal as well. With this in mind, the passivation layer is deposited at a substrate temperature ranging between about 150° C. and about 300° C., and preferably between about 260° C. and 280° C. The general requirement in the industry for performance of the passivation layer is that the breakdown voltage not fall below about 5 MV/cm. The step coverage of the a-SiNx:H dielectric film used as a passivation layer needs to be better than for the gate dielectric film, to provide conformality over the S/D channel regions of the TFT device. The mechanical properties of the passivation layer are also important. For example, film stress for the passivation layer should be lower than for a gate dielectric layer. The film stress for the passivation layer should range between about +3×1010 dynes/cm2 to about −3×1010 dynes/cm2. Due to the decrease in deposition temperature, the wet etch rate of the deposited film typically increases (the density of the film decreases). One skilled in the art will need to balance the change in breakdown voltage, step coverage, and mechanical properties against other changes in device structure and properties to determine the best substrate temperature for deposition, based on the device performance requirements.
  • The combination process parameters required to produce the a-SiNx:H gate dielectric film having the properties and uniformity described above include the following: a substrate temperature during film deposition ranging from about 120° C. to about 370° C. in general, and from about 320° C. to about 340° C. when the substrate is glass;
      • a process pressure of less than about 2.0 Torr, and typically ranging from about 0.7 Torr to about 1.5 Torr at the substrate surface;
      • a plasma density ranging between about 0.2 W/cm2 and about 0.6 W/cm2;
      • a plasma precursor gas mixture in which the precursors gases include N2, NH3, and SiH4, and where the component ratios are: NH3:SiH4 ranging from about 5.3 to about 10.0, N2:SiH4 ranging from about 5.5 to about 18.7, and N2:NH3 ranging from about 0.6 to about 2.3, and typically from about 0.6 to about 1.9;
      • an electrode spacing in the PECVD process chamber which ranges from about 400 mm to about 1000 mm, depending on the substrate size, so that the requirements are met for providing film deposition uniformity and film property requirements;
      • a total precursor gas flow rate which is appropriate to maintain the desired residence time of reactive species in the processing volume of the substrate.
  • When the PECVD processing chamber is a parallel plate processing chamber, such as an AKT™ PECVD 25KA System (of the kind used to carry out the experimentation presented in the Examples herein), the electrode spacing should be less than about 1000 mils (1 mil≈0.001 inch), and typically ranges between about 800 mils and 400 mils. In addition, the total precursor gas flow rate should range from about 20,000 sccm to about 70,000 sccm.
  • One skilled in the art, after having read the disclosure provided herein, can make the calculations necessary to provide an equivalent electrode spacing and precursor gas flow rate, for example and not by way of limitation, when the plasma processing chamber is different from the processing chamber specified above (which is described in more detail subsequently herein).
  • The combination process parameters required to produce an a-SiNx:H passivation dielectric film are different from those required to produce a gate dielectric film. This is because the desired performance properties of the passivation dielectric layer are different, and because the device surface upon which the passivation dielectric layer is deposited is far more sensitive to substrate temperature at the time of film deposition of the passivation dielectric layer. For example, the important performance characteristics of the passivation dielectric layer are not ion mobility and voltage threshold (as for the gate dielectric film), but are, instead, breakdown voltage, step coverage, and mechanical properties (such as residual film stress). An acceptable passivation layer may exhibit, for example, a WER of 5000 Å/min or higher and a S—H bonded structure content of 20% or higher, and still be acceptable. With respect to the ratios of precursor gases used for PECVD of a passivation layer of a-SiNx:H, the ratio of NH3:SiH4 may easily range, for example and not by way of limitation, from about 5.6 to about 11.1, typically from about 5.6 to about 10.6. The ratio of N2:SiH4 may range, for example and not by way of limitation, from about 5.8 to about 20.8, and typically from about 5.8 to about 19.9. The ratio of N2:NH3 may range, for example and not by way of limitation, from about 0.4 to about 2.3, and typically from about 0.6 to about 1.9.
  • We have also discovered relationships between process variables, control of which can be used to improve film deposition uniformity across large substrates (of the kind described herein) during the PECVD deposition of silicon-containing thin films. The method is particularly useful when the substrate surface equivalent radius is about 0.7 meter or greater. Proper control of these process variables provides a reduction in surface standing wave effects (and, hence, uniformity of film thickness and other film properties) across a substrate surface. The process variables which can be adjusted in combination to reduce standing wave effects include: The width of a plasma sheath relative to the plasma width (where a relative increase in plasma sheath width tends to reduce standing wave effects); the RF frequency of the plasma source power (where a reduction in frequency tends to reduce standing wave effects); the amount of RF power applied to the plasma source (source gases) (where a reduction in the amount of power tends to reduce standing wave effects); the process chamber pressure (where a reduction in process chamber pressure tends to reduce standing wave effects); and the composition of the plasma source gases (where an increase in NH3 flow rate relative to N2 flow rate during the formation of an a-SiNx:H film is beneficial in reducing standing wave effects), for example.
  • The width of the plasma sheath can be increased, for example (and not by way of limitation), by decreasing the spacing between the upper and lower electrodes in a parallel plate processing chamber.
  • When the PECVD processing chamber is a parallel plate processing chamber, such as an AKT™ PECVD 25KA System (of the kind used to carry out the experimentation presented in the Examples herein), the electrode spacing should be less than about 1000 mils, and typically ranges between about 400 mils about 800 mils. The RF power frequency should range between about 13.56 and about 7 MHz, and may be lower; however a frequency of 2 MHz and lower is known to cause film roughness due to ion bombardment. The process chamber pressure should range between about 0.5 Torr and about 1.5 mTorr (more typically, within the range of about 0.7 Torr to about 1.0 Torr). The amount of RF power applied to the plasma source gas per substrate surface area should range from about 0.2 W/cm2 to about 0.6 W/cm2. In addition, the total precursor gas flow rate should range from about 20,000 sccm to about 70,000 sccm. This provides a chamber volume turnover ranging from about 0.02/min to about 0.07/min. Our recommendation is that the gas flow rate be such that a chamber volume turnover of about 0.015 or greater is achieved. With respect to the deposition of an a-SiNx:H film, the concentration of NH3 in the plasma source gas mixture should be such that the ratio of NH3:SiH4 should range from about 2:1 to about 15:1, and the ratio of NH3:N2 should range from about 0.3:1 to about 2:1. One skilled in the art, upon reading this disclosure, can calculate an equivalent electrode spacing, amount of RF power applied to the plasma source gases, and the total precursor gas flow rate when the plasma processing chamber is different from the processing chamber specified above.
  • As mentioned above, a reduction in the RF power to the plasma source to within the range of about 0.2 W/cm2 to about 0.6 W/cm2 can aid in improving film thickness uniformity. Although a decrease in RF power also decreases the film deposition rate, we have found, that for a silicon-containing PECVD deposited film, this range of RF power typically provides an acceptable film deposition rate of at least 1,000 Å/min, by way of example and not by way of limitation).
  • The PECVD process parameters described above, when used in combination, provide better control over surface standing wave effects and film thickness uniformity for silicon-containing films such as silicon nitride and silicon oxide. Our initial indications are that PECVD-deposited a-Silicon films are not as significantly affected by standing wave effects.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a schematic cross-sectional view of one embodiment of a TFT device of the kind which employs the a-SiNx:H gate and passivation dielectric films of the present invention.
  • FIG. 2A is a schematic of a top view of a PECVD processing system of the kind which can be used to deposit the films of the present invention.
  • FIG. 2B is a schematic of a side view of a PECVD processing chamber of the kind which can be used to deposit the films of the present invention.
  • FIG. 3A shows a listing of all the steps which typically would be used to form a TFT structure of the kind shown in FIGS. 3B and 3C.
  • FIG. 3B shows a schematic cross-sectional view of a substrate including a TFT structure.
  • FIG. 3C shows a schematic top view of a substrate of the kind shown in FIG. 3B.
  • FIG. 4A shows a graph illustrating the relationship between the atomic % of Si—H bonded structure in the a-SiNx:H dielectric film and the concentration of the Si—H bonded structure in terms of atoms which make up that structure/cm3 of the a-SiNx:H dielectric film.
  • FIG. 4B shows a graph which illustrates the relationship between the atomic % of the N—H bonded structure in the a-SiNx:H dielectric film and the concentration of the N—H bonded structure in terms of atoms which make up that structure/cm3 of the a-SiNx:H dielectric film.
  • FIG. 5A is a cross-sectional schematic of a cylindrical parallel plate, capacitively coupled reactor.
  • FIG. 5B is a cross-sectional view of the reactor shown in FIG. 5A, taken from the center of the plasma region toward the edge (from the electrode center toward the edge of the electrode).
  • FIG. 6 shows a perspective view of a PECVD processing system of the kind which can be used to deposit thin films on large surface area substrates, in accordance with the method of the present invention. This figure is provided to better illustrate the size of the apparatus which is required to process substrates of the dimension described herein.
  • FIGS. 7A-7C are graphs of the film deposition rate (in Å/min) for a PECVD deposited a-SiNx:H film, as a function of the distance of travel across a diagonal of a rectangular substrate from edge to edge in mm, where the length of the substrate was 1850 mm and the width of the substrate was 1500 mm (for a total substrate area of 27,750 cm2). The graphs show data for measurements made across each diagonal of each substrate, but plotted on axis 704 based on travel along the 1850 mm dimension of the substrate. FIG. 7A represents film uniformity available prior to the present invention and is a comparative example. FIGS. 7B and 7C represent film uniformity available after the present invention.
  • FIGS. 8A-8C are topographical maps and corresponding three dimensional renderings of the relative electron density distribution for a square discharge 20 cm×20 cm at 150 mTorr argon and 50 W of RF power, for a parallel plate processing chamber, where 8A represents an RF frequency of 13.56 MHz, 8B represents an RF frequency of 60 MHz, and 8C represents an RF frequency of 81.36 MHz. Relative Ion flux density at the center of the square=1.
  • DETAILED DESCRIPTION OF EXEMPLARY EMBODIMENTS
  • As a preface to the detailed description presented below, it should be noted that, as used in this specification and the appended claims, the singular forms “a”, an and “the” include plural referents, unless the context clearly dictates otherwise.
  • We have developed a method of PECVD depositing silicon-containing films, and particularly valuable a-SiNx:H films which are useful in a TFT device as gate dielectric and passivation layers. The method is especially useful when a series of TFT devices are arrayed over a substrate having a surface area larger than about 1000 mm×1000 mm, which may be as large as 1900 mm×2200 mm, and possibly even larger, up to a surface area of 9 m2, for example. The a-SiNx:H films provide a uniformity of film thickness and uniformity of film properties, including chemical composition, which are necessarily independent of the substrate surface areas, but difficult to produce over large surface areas.
  • One of the embodiments of the invention which was of great interest was the uniform deposition of an a-SiNx:H film. For a PECVD precursor (plasma source) gas comprising SiH4, NH3 and N2, we were surprised to discover that by increasing the NH3 SiH4 ratio to range between 5.3 to 10.0, while decreasing the N2:SiH4 ratio to range between 5.5 and 18.7, and decreasing the spacing between electrodes by an amount between about 20% and 50% from the baseline 1000 mils, we were able to produce an a-SiNx:H film which functioned well as a TFT gate dielectric. The film exhibited a thickness which varied by less than about 16% over the substrate surface, while maintaining a Si—H bonded content in the film of less than 15 atomic %. We also maintained a wet etch rate of the a-SiNx:H deposited film below about 800 Å/min. The N2:NH3 ratio which provided excellent results ranged from about 0.6 to about 2.5, preferably 0.6 to 2.3, which compared with the previous N2 NH3 ratio of 2.4 to 10.
  • In addition to developing a method of producing an a-SiNx:H dielectric film which functions well as a TFT gate dielectric, we developed an a-SiNx:H dielectric film which functions well as a passivation layer overlying the upper conductive electrode of the TFT device. The critical requirement for deposition of an a-SiNx:H passivation dielectric layer is that the substrate temperature during deposition is less than about 300° C. (on a glass substrate), to prevent damage to TFT channel ion migration characteristics and to reduce damage to the source/drain (S/D) metal as well. With this in mind, the passivation layer is deposited at a substrate temperature ranging between about 150° C. and about 300° C., and preferably between about 260° C. and 280° C. The general requirement for performance of the passivation layer is that the breakdown voltage not fall below about 5 MV/cm. The step coverage of the a-SiNx:H dielectric passivation layer needs to be better than for the gate dielectric film, to provide conformality over the S/D channel regions of the TFT device. The mechanical properties of the passivation layer are also important. For example, the film stress for the passivation layer should range between about +3×1010 to about −3×1010. Due to the decrease in deposition temperature, the wet etch rate of the deposited film typically increases (the density of the film decreases). One skilled in the art will need to balance the change in breakdown voltage, step coverage, and mechanical properties against other changes in device structure and properties to determine the best substrate temperature for deposition, based on the device performance requirements.
  • We subsequently developed a method of PECVD depositing a silicon-containing thin film (such as a-Si or a-SiNx:H film, by way of example and not by way of limitation) which provides improved control over surface standing wave effects during film deposition. The method involves controlling a combination of PECVD deposition process parameters. Although several of the examples described below pertain primarily to the deposition of silicon nitride films, the same process parameters can be manipulated in order to provide improved film uniformity during PECVD deposition of other silicon-containing thin films, such as silicon oxide, silicon oxynitride, a-Si, and doped a-Si (for example and not by way of limitation). This is illustrated by the close similarity of effect when an a-Si film is deposited by PECVD using the same process conditions. Proper control of these process variables provides a reduction in surface standing wave effects (and, hence, uniformity of film thickness and other film properties) across a substrate surface.
  • The PECVD deposition process parameters which we have found to affect surface standing wave effects include: The width of a plasma sheath relative to the plasma width (where an increase in the sheath width relative to the plasma width tends to reduce standing wave effects); the RF frequency of the plasma source power (where a reduction in frequency tends to reduce standing wave effects); the amount of RF power applied to the plasma source (source gases) (where a reduction in the amount of power tends to reduce standing wave effects); the process chamber pressure (where a reduction in process chamber pressure tends to reduce standing wave effects); and the composition of the plasma source gases (where an increase in NH3 flow rate relative to N2 flow rate during the formation of an a-SiNx:H film is beneficial in reducing standing wave effects), for example.
  • An increase in the width of the plasma sheath, which is one of the major factors which improves uniform film deposition, can be achieved, for example (and not by way of limitation), by decreasing the spacing between the upper and lower electrodes in a parallel plate processing chamber. Typically, the sheath width should be about 20 mils or greater.
  • When the PECVD processing chamber is a parallel plate processing chamber, such as an AKT™ PECVD 25KA System (Santa Clara, Calif.), which was used for experimental work described herein, the electrode spacing should be less than about 1000 mils, and typically ranges between about 400 mils and about 800 mils. The RF power frequency should range between about 13.56 and about 7 MHz, and may be lower; however a frequency of 2 MHz and lower is known to cause film roughness due to ion bombardment. The process chamber pressure should range between about 0.5 Torr and about 1.5 mTorr (more typically, within the range of about 0.7 Torr to about 1.0 Torr). The amount of RF power/substrate surface area applied to the plasma source gas should range from about 0.2 W/cm2 to about 0.6 W/cm2. In addition, the total precursor gas flow rate should range from about 20,000 sccm to about 70,000 sccm. With respect to the deposition of an a-SiNx:H film, the concentration of NH3 in the plasma source gas mixture should be such that the ratio of NH3:SiH4 should range from about 2:1 to about 15:1, and the ratio of NH3:N2 should range from about 0.3:1 to about 2:1. As previously discussed herein, one skilled in the art can calculate an equivalent electrode spacing, amount of RF power applied to the plasma source gases, and the total precursor gas flow rate when the plasma processing chamber is different from the processing chamber specified above.
  • Referring again to FIG. 5B, a smaller electrode spacing (2 L) and a larger plasma sheath have been shown to reduce surface standing wave effects. Closer electrode spacing combined with an increased plasma sheath width (affected by power density, reactants concentration and ratio, process chamber pressure, for example) effectively modify the plasma boundary conditions, thereby minimizing the non-uniformity of PECVD-deposited films.
  • When the PECVD processing chamber is a parallel plate processing chamber where the substrate surface area processed may be about 25,000 cm2 to about 30,000 cm2, such as the processing chamber used for processing the example substrates described herein, the electrode spacing was typically in the range from about 400 mils to about 800 mils. The sheath width “s” was about 20 mils or greater. In addition, the total precursor gas flow rate ranged from about 20,000 sccm to about 70,000 sccm, which typically provides a chamber precursor gas turnover ranging from about 0.015/min to about 0.07/min. One skilled in the art, upon reading the disclosure herein can calculate an equivalent electrode spacing and precursor gas flow rate when the plasma processing chamber is different from the processing chamber discussed herein.
  • As discussed in the “Background of the Invention”, surface standing wave effects become significant when the total substrate surface area increases beyond about 1 square meter. Referring back to FIG. 5B, the criterion for avoiding significant surface standing wave effects is:
  • λ0>>2.6(L/s)1/2R
  • where λ0 is the RF free space wavelength, L is the half-spacing between the electrodes (in millimeters), s is the width of the plasma sheath (in millimeters), and R is the equivalent radius of the electrode (in meters). Table One, below, shows the wavelengths, λ0, associated with various RF frequencies.
    TABLE ONE
    Wavelengths (λ0) Associated with Various RF Frequencies
    RF Frequency (MHz) Wavelength (λ0)
    13.56 22.11
    27.12 11.05
    40.7 7.37
    60 5
    81.38 3.68
  • Table Two, below, shows the values of 2.6 (L/s)1/2R for various substrate sizes.
    TABLE TWO
    2.6 (L/s)1/2 R for Various Substrate Sizes
    Substrate Size (mm) R, equivalent, (m) 2.6 (L/s)1/2 R
    1100 × 1250 0.83 5.6
    1500 × 1850 1.19 8
    1870 × 2200 1.44 9.7

    Where 2L = 800 mils, that is 20 mm; s = 1.5 mm
  • As the substrate size increases, the value of λ0 needs to increase, to meet the requirement for avoiding significant surface standing wave effects. With this in mind, we carried out the experimentation described herein using an RF frequency of 13.56 MHz. As previously discussed, we have found that reducing the RF frequency as low as 7 MHz (and possibly lower) can aid in controlling standing wave effects during PECVD thin film deposition.
  • We have also found that, during deposition of a silicon-containing film, reducing the RF power/substrate area which is applied to the plasma source so that it is within the range of about 0.2 W/cm2 to about 0.6 W/cm2 can aid in improving film thickness uniformity, while maintaining an acceptable film deposition rate of at least 1000 Å/min.
  • Reducing the process chamber pressure to within the range of about 0.7 Torr to about 1.5 Torr (more typically, within the range of about 0.7 Torr to about 1.0 Torr) at the substrate surface also provides beneficial effects in terms of minimizing surface standing wave effects.
  • The PECVD process parameters described above, when used in combination, provide better control over surface standing wave effects and film thickness uniformity than was previously achievable.
  • I. Apparatus for Practicing the Invention
  • The embodiment example PECVD processes described herein were carried out in a parallel plate processing chamber, the AKT™ PECVD 25 KA System, available from AKT™, a division of Applied Materials, Inc., Santa Clara, Calif. Referring to FIG. 2A, the system 200 generally includes a loadlock chamber 201 for loading substrates (not shown) into the system; a robot assembly 203 for transferring substrates between chambers in the system; four PECVD processing chambers 202; and an optional substrate heater 205. The AKT™ PECVD 25 KA System is also available with a fifth PECVD processing chamber in place of substrate heater 205.
  • Referring to FIG. 2B, each processing chamber 202 is typically coupled to a gas source 204. The processing chamber 202 has walls 206 and a bottom 208 that partially define a processing volume 212. The processing volume 212 is typically accessed through a port (not shown) in the walls 206 that facilitate movement of a substrate 240 into and out of processing chamber 202. The walls 206 support a lid assembly 210 that contains a pumping plenum 214 that couples the processing volume 212 to an exhaust port (that includes various pumping components, not shown).
  • A temperature controlled substrate support assembly 238 is centrally disposed within the processing chamber 202. The substrate support assembly 238 supports the glass (for example, but not by way of limitation) substrate 240 during processing. The substrate support assembly 238 typically encapsulates at least one embedded heater 232, such as a resistive element. The heater element 232 is coupled to a power source 230 which is controlled to heat the substrate support assembly 238 and the substrate 240 positioned thereon. Typically, in a CVD process, the heater maintains the substrate 240 at a uniform temperature between about 120° C. and 460° C., depending on the processing parameters required for the particular substrate.
  • Generally, the substrate support assembly 238 has a lower side 226 and an upper side 234. The upper side 234 supports the glass substrate 240. The lower side 226 has a stem 242 coupled thereto. The stem 242 couples the substrate support assembly 238 to a lift system (not shown) that moves the support assembly 238 between an elevated processing position (as shown) and a lowered position that facilitates substrate transfer to and from the processing chamber 202. The stem 242 additionally provides a conduit for electrical and thermocouple leads between the substrate support assembly 238 and other components of the system 200.
  • The substrate support assembly 238 is generally grounded such that RF power supplied by a power source 222 to a gas distribution plate assembly 218 positioned between the lid assembly 210 and the substrate support assembly 238 (or other electrode positioned within or near the lid assembly of the chamber) may excite gases present in the processing volume 212 between the substrate support assembly 238 and the distribution plate assembly 218. The RF power from the power source 222 is generally selected commensurate with the size of the substrate, to drive the chemical vapor deposition process. The distance “d” illustrates the spacing between the upper surface 234 of substrate support assembly 238 and the lower surface 231 of distribution plate assembly 218. This is also the spacing between electrode surfaces, since distribution plate 218 acts as a first electrode, while substrate support 238 acts as the second electrode. The spacing “d”, in combination with the thickness of the substrate 240, substantially determines the processing volume 212. The spacing “d” (which is equivalent to 2 L in FIG. 5B) can be adjusted as necessary to provide the desired processing conditions.
  • The lid assembly 210 typically includes an entry port 280 through which process gases provided by the gas source 204 are introduced into processing chamber 202. The entry port 280 is also coupled to a cleaning source 282. The cleaning source 282 typically provides a cleaning agent, such as disassociated fluorine, that is introduced into the processing chamber 202 to remove deposition by-products and films from processing chamber hardware.
  • The gas distribution plate assembly 218 is coupled to an interior side 220 of the lid assembly 210. The gas distribution plate assembly 218 is typically configured to substantially follow the profile of the substrate 240, for example, polygonal for large area substrates and circular for wafers. The gas distribution plate assembly 218 includes a perforated area 216 through which process and other gases supplied from the gas source 204 are delivered to the processing volume 212. The perforated area 216 of the gas distribution plate assembly 218 is typically configured to provide uniform distribution of gases passing through the gas distribution plate assembly 218 into the processing chamber 202.
  • The gas distribution plate assembly 218 typically includes a diffuser plate 258 suspended from a hanger plate 260. The diffuser plate 258 and hanger plate 260 may alternatively comprise a single unitary member. A plurality of gas passages 262 are formed through the diffuser plate 258 to allow a predetermined distribution of a precursor source gas passing through the gas distribution plate assembly 218 and into the processing volume 212. The hanger plate 260 maintains the diffuser plate 258 and the interior surface 220 of the lid assembly in a spaced-apart relation, thus defining a plenum 264 therebetween. The plenum 264 allows gases flowing through the lid assembly 210 to uniformly distribute across the width of the diffuser plate 258 so that gas is provided uniformly above the center perforated area 216 and flows with a uniform distribution through gas passages 262.
  • FIG. 6 shows a perspective view of a PECVD processing system 600 of the kind which can be used to deposit thin films on large surface area substrates, in accordance with the method of the present invention. This figure is presented to emphasize the size of the apparatus necessary to produce substrates of the dimension described herein, as this makes it clear why depositing a uniform film thickness over such a large surface area is so difficult.
  • II. EXAMPLES
  • To provide a general understanding of the relationship of the PECVD deposited a-SiNx:H gate dielectric film and the a-SiNx:H passivation dielectric film relative to the other components of the TFT, a brief description of the overall fabrication process of the TFT embodiment shown in FIG. 1 is presented below.
  • FIG. 3A show a series of process steps 300 which may be carried out to create the TFT device shown in FIGS. 3B and 3C. FIG. 3B provides a schematic cross-sectional view of a substrate including a TFT structure. FIG. 3C provides a schematic top-view 336 of a substrate including several TFT structures.
  • In the first step, “Gate Metal Sputtering”, a conductive layer 302 is sputter deposited over a glass substrate 301 using techniques known in the art. In this particular instance, the substrate 301 is a glass substrate having a thickness of 0.7 mm. The conductive layer 302 is actually a bilayer, where the bottom portion of the layer is a chrome layer, with an overlying layer of an aluminum neodymium alloy.
  • In the second step, “Gate Pattern (MASK 1)”, the conductive layer 302 is pattern etched using a wet etch process known in the art to provide conductive electrodes 302 b.
  • In the third step, “n+a-Si/a-Si/a-SiNx:H PECVD”, a layer 303 of a-SiNx:H is blanket applied by the PECVD process of the present invention, which is described in detail subsequently herein. Following the deposition of layer 303, a layer 304 of a-Si is blanket deposited using a PECVD process which is known in the art. Finally, a layer 305 of n+ doped a-Si is blanket applied by processes known in the art, including a PECVD process, to provide a conductive layer which can later become the source and drain regions for the TFT device.
  • In the fourth step, “a-Si Pattern (MASK 2)”, layers 304 of a-Si and 305 of n+ doped a-Si are pattern dry etched, using techniques known in the art.
  • In the fifth step in the process, “S/D Sputtering”, a blanket sputtering deposition of a chrome layer 306 is carried out using techniques known in the art. A portion of the chrome layer 306 subsequently becomes part of the source and drain regions of the TFT device.
  • In the sixth step, “S/D Pattern (MASK 3)”, chrome layer 306 is pattern dry etched, using techniques known in the art.
  • In the seventh step in the process, “n+ a-Si Etch-Back”, the portion of the n+ a-Si layer 305 which was exposed by the patterned dry etch in the sixth step is etched back using techniques known in the art. N+ a-Si layer 305 is etched completely through, and is “overetched” into underlying layer 304 of a-Si.
  • In the eighth step in the process, “SiNx:H PECVD”, a passivation layer of a-SiNx:H dielectric 307 is applied over the substrate surface using PECVD, according to the method of the present invention.
  • In the ninth process step, “Passivation Etch (MASK 4)”, the passivation layer of a-SiNx:H dielectric 307 is pattern dry etched, using techniques known in the art.
  • In the tenth process step, “ITO Sputtering”, a layer 308 of indium tin oxide is blanket sputter deposited over the substrate using techniques known in the art. The indium tin oxide layer 308 is a conductive optically clear layer when sputter deposited. This optically clear conductive layer enables the use of the TFT device for display applications.
  • In the eleventh process step, “ITO Pattern (MASK 5)”, the indium tin oxide layer 308 is pattern dry etched, using techniques known in the art, to produce a patterned conductive layer which permits addressing of individual TFT structures which are shown in a schematic top view 336.
  • Example One PECVD Deposition of a-SiNx:H Gate Dielectric Layers by Increasing the Concentration of NH3 in the Precursor Gas Composition
  • We have previously described all of the performance requirements for the a-SiNx:H gate dielectric layer. We carried out extensive experimentation in an effort to produce a PECVD deposited a-SiNx:H gate dielectric layer which met the performance requirements and which provided a uniformity in film thickness and uniformity in film properties, including structural and chemical composition, when PECVD deposited over a large surface area, larger than 1000 mm×1000 mm, for example. One basic requirement is that the a-SiNx:H film deposition rate is more than 1000 Å/min, and typically more than 1300 Å/min, so that the fabrication throughput for the TFT provides adequate productivity to be economically competitive. The basic requirements for the a-SiNx:H film are that: the Si—H bonded content of the a-SiNx:H film is less than about 15 atomic %; the film stress ranges from about 0 to about −1010 dynes/cm2; the refractive index (RI) of the film ranges from about 1.85 to about 1.95, and, the wet etch rate in HF solution (Buffer Oxide Etchant 6:1), which WER is an indication of film density, is less than 800 Å/min. In addition, the chemical composition of the film, in terms of Si—H bonded content is consistently below the 15 atomic % maximum preferred.
  • In an alternative embodiment structure to that shown in FIG. 1, it is possible to deposit the a-SiNx:H gate dielectric layer at a high deposition rate initially (higher than about 1300 Å/min), where the Si—H bonded content may be as high as about 20 atomic %, and then to deposit the a-SiNx:H gate dielectric layer at a low deposition rate (lower than about 1300 Å/min, and typically lower than 1000 Å/min), where the Si—H bonded content is below the 15 atomic % preferred maximum. This provides a good interface between the between the a-Si layer which is subsequently deposited over the a-SiNx:H gate dielectric layer. The film thickness uniformity across the substrate surface area should vary by less than about 17%. With respect to uniformity of chemical composition of the film across the substrate, it is preferred that the S—H bonded structure not vary by more than 4 atomic %. With respect to uniformity of other film properties across the wafer, it is preferred that the variation in stress be less than about 4×109 dynes/cm2, and that the wet etch rate (WER), which is also an indication of density, not vary by more than 100 Å/min over the entire surface of the substrate.
  • Table Three, below, presents data for experimental a-SiNx:H gate dielectric layer PECVD trials. This data is relative to physical properties of the a-SiNx:H gate dielectric layers produced. Table Four, below, presents corresponding process parameter data for the experimental a-SiNx:H gate dielectric layer films which are described in Table One. The “Run” numbers correspond. This process development was carried out in an AKT™ 25 KA PECVD System of the kind previously described herein (and represented in FIGS. 2A and 2B). Examples 1-6 are illustrative of deposited films which did not meet the target for the a-SiNx:H gate dielectric layer which is to interface with an overlying a-Si layer. Examples 7-11 are illustrative of films which did meet the target.
    TABLE THREE
    Properties of the a-SiNx:H Gate Dielectric Film Deposited by PECVD
    Variation in
    Film Thickness
    Chamber Chamber Uniformity, %
    Chamber Near Near Slit (excluding 15
    Near Window Center Valve Side Maximum D/R mm from edge
    Run No. Side “A” “C” “D” Difference Å/min of substrate)
    1 2015 13.2
    Thickness Å 5991 5922 5895 96
    RI 1.89 1.89 1.87 0.02
    Stress* × 109 dynes/cm 2 4 +1.8 +3.1 2.3
    N—H at % 16.6 16.5 16.9 0.4
    S—H at % 17.6 14.1 15.5 3.5
    WER Å/min 1575 960 1822 862
    2 2479 21.9
    Thickness Å 6532 7970 6560 1438
    RI 1.9 1.91 1.9 0.01
    Stress* × 109 dynes/cm2 +2.0 −4.4 −2.4 6.4
    N—H at % 18.6 22.5 23.2 4.6
    S—H at % 14.8 7.2 6.7 8.1
    WER Å/min 826 395 468 431
    Variation in
    Film Thickness
    Chamber Uniformity, %
    Chamber Chamber Near Slit (excluding 15
    Near Window Near Center Valve Side Maximum D/R mm from edge
    Run No. Side “A” “C” “B” Difference Å/min of substrate)
    3 2364 10.8
    Thickness Å 6605 7119 6641 514
    RI 1.88 1.89 1.87 0.02
    Stress* × 109 dynes/cm2 +3.0 −2.5 −2 5.5
    N—H at % 21.6 26.1 27.5 5.9
    S—H at % 16.2 9.2 7.2 9
    WER Å/min 1137 554 882 583
    4 2653 9.6
    Thickness Å 7830 7775 7271 559
    RI 1.91 1.93 1.92 0.02
    Stress* × 109 dynes/cm2 +2.1 −2.9 −0.5 5
    N—H at % 20.1 24.3 29.6 9.5
    S—H at % 23 19.6 26.9 7.3
    WER Å/min 784 363 664 421
    5 2492 10.3
    Thickness Å 7320 7929 7430 609
    RI 1.86 1.88 1.86 0.02
    Stress* × 109 dynes/cm2 +4.4 −1.1 +3.9 5.5
    N—H at % 19.2 23.2 24.8 5.6
    S—H at % 19.4 9.8 19.9 10.1
    WER Å/min 2422 821 2023 1601
    6 1374 15.7
    Thickness Å 6165 7472 6086 1386
    RI 1.91 1.9 1.92 0.02
    Stress* × 109 dynes/cm2 +2.5 −1.6 +1.0 4.1
    N—H at % 17.5 21.1 18 3.6
    S—H at % 18.4 7.6 13.3 10.9
    WER Å/min 860 494 483 377
    7 2286 16.2
    Thickness Å 7013 8764 6999 1765
    RI 1.91 1.9 1.91 0.01
    Stress* × 109 dynes/cm2 −2.2 −3.9 −1.6 2.3
    N—H at % 20.5 20.7 20.7 0.2
    S—H at % 11.1 7.7 11 3.4
    WER Å/min 487 443 488 45
    8 1711 12.4
    Thickness Å 6230 7413 6576 1183
    RI 1.91 1.9 1.9 0.01
    Stress* × 109 dynes/cm2 −1 −3.7 −2 2.7
    N—H at % 22.5 24.5 22.9 2
    S—H at % 11.1 7.6 10.3 3.5
    WER Å/min 554 529 579 50
    9 1563 15.4
    Thickness Å 5421 6758 5871 1337
    RI 1.92 1.91 1.91 0.01
    Stress* × 109 dynes/cm2 −5.3 −8.1 −5.3 2.8
    N—H at % 22 24.8 22.5 2.8
    S—H at % 7.8 4.8 7.9 3.1
    WER Å/min 381 404 410 29
    10 1622 13.3
    Thickness Å 5555 6788 5857 1233
    RI 1.93 1.92 1.92 0.01
    Stress* × 109 dynes/cm2 −4.6 −7.5 −5.4 2.9
    N—H at % 22.6 25.3 23.8 2.7
    S—H at % 8.5 5.1 7.8 3.3
    WER Å/min 353 360 395 42
    11 1327 8.3
    Thickness Å 5888 6940 6131 1052
    RI 1.88 1.88 1.88 0
    Stress* × 109 dynes/cm2 −2.3 −4.2 −2.1 2.1
    N—H at % 28.4 28.3 27.6 0.8
    S—H at % 4.7 2.9 4.7 1.8
    WER Å/min 739 695 767 72

    * + denotes tensile stress and − denotes compressive stress.
  • TABLE FOUR
    Process Conditions For Deposition of the
    a-SiNx:H Gate Dielectric Film Deposited by PECVD
    Elect3
    Run SiH4 NH3 N2 RF1 Pr2 Spcg DR4 NH3/ N2/ N2/
    No. sccm sccm sccm kW Torr Mil Å/min SiH4 SiH4 NH3
    1 2760 12340 30820 11 1.5 1090 2015 4.5 11 2.5
    2 2800 9600 28000 15 1.5 1050 2479 3.4 10 2.9
    3 2800 9600 28000 15 1.8 1050 2364 3.4 10 2.9
    4 3500 12000 35000 15 1.5 1050 2653 3.4 10 2.9
    5 3300 15600 38200 14 1.8 1050 2492 4.7 12 2.4
    6 2000 8800 32000 9 1.4 1000 1374 4.4 16 3.6
    7 3500 29000 22000 15 1.5 800 2286 8.3 6.3 0.8
    8 2500 20000 22000 11 1.7 600 1711 8 8.8 1.1
    9 3300 36000 18000 11 1.3 600 1563 11 5.5 0.5
    10 3300 28000 18000 11 1.3 600 1622 8.5 5.5 0.5
    11 1500 15000 28000 8 1.5 600 1327 10 19 1.9

    1RF power at 13.56 MHz.

    2Process chamber pressure.

    3Electrode spacing.

    4Deposition Rate.
  • A review of the data presented above indicates that it is possible to obtain an a-SiNx:H gate dielectric film useful as a TFT gate dielectric, where large numbers of the TFTs are arrayed over surface areas larger than about 1000 mm×1000 mm. However, to obtain the uniformity of the film thickness and uniformity of film composition, it is necessary to carefully control the process parameters used in production of the a-SiNx:H gate dielectric film. With respect to uniformity of chemical composition of the film across the wafer, it is preferred that the S—H bonded structure not vary by more than 4 atomic %. With respect to uniformity of other film properties across the wafer, it is preferred that the variation in stress be less than about 4×109 dynes/cm2, and that the wet etch rate (WER), which is also an indication of density, not vary more than 100 Å/min over the entire surface of the substrate.
  • As previously discussed, to meet industry requirements, it is preferred that the film deposition rate is more than 1000 Å/min, and typically more than 1300 Å/min. Further, with respect to film properties of the a-SiNx:H gate dielectric film, the Si—H bonded content of the film should be less than about 15 atomic %; the film stress should range from about 0 to about −1010 dynes/cm2; the film thickness across the substrate surface area should vary by less than about 17%; the refractive index (RI) of the film should range from about 1.85 to about 1.95; and, the wet etch rate in HF solution (which is an indication of film density) should be less than 800 Å/min. In addition, the chemical composition of the film, in terms of Si—H bonded content, should be consistently below the 15 atomic % maximum limit.
  • An a-SiNx:H gate dielectric film exhibiting the physical characteristics listed above provides excellent performance capabilities, and the uniformity of the film across the substrate enables the production of flat panel displays having dimensions in the range of 1870 mm×2200 mm (a surface area of 4.1 m2) and even larger.
  • We were surprised to discover that by increasing the NH3:SiH4 ratio to range between 5.3 to 10.0, while decreasing the N2:SiH4 ratio to range between 5.5 and 18.7, we were able to deposit a-SiNx:H dielectric film with a film thickness which varied by less than about 16% over the substrate surface, while maintaining a Si—H bonded content in the film of less than 15 atomic %. The resulting N2:NH3 ratio due to this change ranged from about 0.6 to 1.9, which compared with the previous N2:NH3 ratio of 2.4 to 10. We also maintained a wet etch rate below about 800 Å/min over the a-SiNx:H dielectric film surface using the new precursor source gas composition.
  • The combination process parameters required to produce the a-SiNx:H gate dielectric film having the properties and uniformity described above include the following: a substrate temperature during film deposition ranging from about 320° C. to about 340° C.;
      • a process pressure of less than about 2.0 Torr, typically less than about 1.5 Torr;
      • a plasma density ranging between about 0.2 W/cm2 and about 0.6 W/cm2;
      • a plasma precursor gas mixture in which the precursors gases include N2, NH3, and SiH4, and where the component ratios are NH3:SiH4 ranging from about 5.3 to about 10.0, N2:SiH4 ranging from about 5.5 to about 18.7, and N2:NH3 ranging from about 0.6 to about 2.3, typically from 0.6 to 1.9;
      • an electrode spacing in an AKT™ PECVD 25KA System, a parallel plate plasma processing chamber, which spacing is less than about 1000 mils (1 mil=0.001 inch), and which typically ranges between about 800 mils and 400 mils;
      • and, a total precursor gas flow rate in the AKT™ PECVD 25KA System ranging from about 20,000 sccm to about 70,000 sccm.
  • One skilled in the art can calculate an equivalent electrode spacing and precursor gas flow rate when the plasma processing chamber is different from the processing chamber specified above.
  • The combination process parameters required to produce an a-SiNx:H passivation dielectric film are different from those required to produce a gate dielectric film, as previously described in the Summary of the Invention. For example, the important performance characteristics of the passivation dielectric layer are not ion mobility and voltage threshold (as for the gate dielectric film), but are, instead, breakdown voltage, step coverage, and mechanical properties (such as residual film stress). An acceptable passivation layer may exhibit, for example, a WER of 5000 or higher and a S—H bonded structure content of 20% or higher and still be acceptable. With respect to the ratios of precursor gases used for PECVD of a passivation layer of a-SiNx:H, the ratio of NH3:SiH4 may easily range, for example and not by way of limitation, from about 5.6 to about 11.1, typically from about 5.6 to about 10.6. The ratio of N2:SiH4 may range, for example and not by way of limitation, from about 5.8 to about 20.8, and typically from about 5.8 to about 19.9. The ratio of N2:NH3 may range, for example and not by way of limitation, from about 0.4 to about 2.3, and typically from about 0.6 to about 1.9.
  • FIG. 4A is a graph 410 which shows the relationship between the atomic weight % of Si—H bonded structure in the a-SiNx:H gate dielectric film and the concentration of the Si—H bonded structure in terms of atoms which make up that structure, per cubic centimeter of the a-SiNx:H film. The atomic weight % of Si—H bonded structure is shown on the “x” axis, which is labeled 412. The a-SiNx:H film density in atoms/cm3 is shown on the “y” axis, which is labeled 414. The relationship represented by curve 416 is y=0.598×, which is the correlation. This graph is presented for reference purposes to aid in understanding of the description of the invention.
  • FIG. 4B is a graph 420 which shows the relationship between the atomic weight % of N—H bonded structure in the a-SiNx:H gate dielectric film and the concentration of the N—H bonded structure in terms of atoms which make up that structure, per cubic centimeter of the a-SiNx:H film. The atomic weight % of N—H bonded structure is shown on the “x” axis, which is labeled 422. The a-SiNx:H film density in atoms/cm3 is shown on the “y” axis, which is labeled 424. The relationship represented by curve 426 is y=0.4443×, which is the correlation. This graph is presented for reference purposes to aid in understanding of the description of the invention.
  • An a-SiNx:H film deposited according to the method parameters described above can be used in any application in which a-SiNx:H films are useful. However, as mentioned above, a-SiNx:H film deposited according to the present method are particularly useful in the production of large surface area flat panel displays.
  • Example Two PECVD Deposition of a-SiNx:H Gate Dielectric Layers of Uniform Thickness by Controlling a Combination of Process Parameters
  • As discussed above, we have discovered that controlling a combination of PECVD deposition process parameters during deposition of silicon-containing thin film provides improved control over surface standing wave effects. These process parameters include: the spacing between the upper and lower electrodes in the plasma reactor; the RF frequency of the plasma source; the RF power to the plasma source; the process chamber pressure; and the relative concentrations of the various components in the precursor gas composition.
  • We performed a series of experiments to determine the advantageous ranges for each process parameter, in order to provide maximum control over surface standing wave effects and uniformity of film properties (especially film thickness). A comparison between film uniformity available prior to the present invention and film uniformity now available is presented below.
  • FIG. 7A illustrates data for film uniformity which was available prior to the present invention. FIG. 7A is a graph 700 showing the film deposition rate (in Å/min) for a PECVD-deposited a-SiNx:H film on axis 702 as a function of the distance of travel across the diagonal of a rectangular substrate measuring 1850 mm×1500 mm (for a total substrate area of 27,750 cm2). The graph shows data for one diagonal on curve 706 and data for the other diagonal on curve 708, but plotted on axis 704 based on travel along the 1850 mm dimension of the substrate.
  • The process conditions under which the a-SiNx:H film shown in FIG. 7A was deposited are shown below in Table Five and the properties of the deposited film are shown in Table Six below. The film was deposited in an AKT™ 25 KA PECVD System, which is capable of processing substrates having dimensions of up to 1500 mm×1850 mm.
    TABLE FIVE
    Process Conditions for PECVD Deposition of an a-SiNx:H
    Film Prior to the Present Improved Process
    Process Variable Process Conditions
    SiH4 Flow (sccm) 2800
    NH3 Flow (sccm) 9600
    N2 Flow (sccm) 28000
    Total Gas Flow Rate (sccm) 40400
    RF Power (kW) 15
    Chamber Pressure (Torr) 1.5
    Heater Temp. & Substrate Temp. (° C.)* 340/370 (330)
    Electrode Spacing (mils) 1050
    Deposition Rate (Å/min) 2405
    Deposition Time (sec) 180

    *The first number is the interior heater and the second number is the exterior heater. The number in parenthesis is the approximate substrate temperature.
  • TABLE SIX
    Properties of the a-SiNx Film Deposited Under the Conditions
    in Table Five, (Comparative Example)
    Chamber
    Near Chamber Near Chamber Near
    A-Si Film Window Side Center Slit Valve Side D/R
    Property “A” “C” “B” Difference Å/min Unif
    Thickness Å 6357 8385 6550 2028 2405
    RI 1.93 1.9 1.91 0.03
    Stress* × 109 dynes/cm2 1.8 −8.2 −4 10
    N—H atomic % 17.3 26.4 24.1 9.1
    S—H atomic % 16.9 2.7 5.7 14.2
    WER Å/min 673 380 373 300
    Thickness Uniformity 36
    @ −15 mm from edge of
    substrate (%)
    Thickness Uniformity 24
    @ −20 mm from edge of
    substrate (%)

    * + denotes tensile stress and − denotes compressive stress.
  • FIG. 7B illustrates data for film uniformity which was obtained using the method of the present invention. FIG. 7B is a graph 720 showing the film deposition rate (in Å/min) of the PECVD-deposited a-SiNx film on axis 722 as a function of the distance of travel across a diagonal of the rectangular substrate. The graph shows data for one diagonal on curve 726 and data for the other diagonal on curve 728, but plotted on axis 724 based on travel along the 1850 mm dimension of the substrate.
  • The process conditions under which an a-SiNx:H film shown in FIG. 7B was deposited is shown below in Table Seven and the properties of the deposited film are shown in Table Eight below. The film was deposited in an AKT™ 25 KA PECVD System, which is capable of processing substrates having dimensions of up to 1500 mm 5×1850 mm.
    TABLE SEVEN
    Process Conditions for PECVD Deposition of an a-SiNx:H Film
    Current Improved Process Variables, Example “A”
    Process Variable Process Conditions
    SiH4 Flow (sccm) 2550
    NH3 Flow (sccm) 13500
    N2 Flow (sccm) 15000
    Total Gas Flow Rate (sccm) 31050
    RF Power (kW) 10
    Chamber Pressure (Torr) 1.5
    Heater Temp. & Substrate Temp. (° C.)* 340/370 (330)
    Electrode Spacing (mils) 700
    Deposition Rate (Å/min) 1591
    Deposition Time (sec) 300

    *The first number is the interior heater and the second number is the exterior heater. The number in parenthesis is the approximate substrate temperature.
  • TABLE EIGHT
    Properties of the a-SiNx Film Deposited Under the Conditions
    in Table Seven. (Inventive Example “A”)
    Chamber
    Near Chamber Near Chamber Near
    A-Si Film Window Side Center Slit Valve Side D/R
    Property “A” “C” “B” Difference Å/min Unif
    Thickness Å 7498 8399 7645 901 1591
    RI 1.93 1.92 1.93 0.01
    Stress* × 109 dynes/cm2 −1 −2.8 −0.7 2.1
    N—H atomic % 18.5 19.9 18.9 1.4
    S—H atomic % 14.1 11.5 14.1 2.6
    WER Å/min 506 504 628 124
    Thickness Uniformity 6.7
    @ −15 mm from edge of
    substrate (%)
    Thickness Uniformity 6.7
    @ −20 mm from edge of
    substrate (%)

    * + denotes tensile stress and − denotes compressive stress.
  • FIG. 7C illustrates data for film uniformity which was obtained using the method of the present invention. FIG. 7C is a graph 730 showing the film deposition rate (in Å/min) of the PECVD-deposited a-SiNx film on axis 732 as a function of the distance of travel across a diagonal of the rectangular substrate. The graph shows data for one diagonal on curve 736 and data for the other diagonal on curve 738, but plotted on axis 734 based on travel along the 1850 mm dimension of the substrate.
  • The process conditions under which the a-SiNx:H film shown in FIG. 7C was deposited is shown below in Table Nine and the properties of the deposited film are shown in Table Ten below. The film was deposited in an AKT™ 25 KA PECVD System, which is capable of processing substrates having dimensions of up to 1500 mm×1850 mm.
    TABLE NINE
    Process Conditions for PECVD Deposition of an a-SiNx:H Film
    Using Current Improved Process Variables, Example “B”
    Process Variable Process Conditions
    SiH4 Flow (sccm) 1450
    NH3 Flow (sccm) 13500
    N2 Flow (sccm) 18000
    Total Gas Flow Rate (sccm) 32950
    RF Power (kW) 8
    Chamber Pressure (Torr) 1.2
    Heater Temp. & Substrate Temp. (° C.)* 340/370 (330)
    Electrode Spacing (mils) 650
    Deposition Rate (Å/min) 1148
    Deposition Time (sec) 300

    *The first number is the interior heater and the second number is the exterior heater. The number in parenthesis is the approximate substrate temperature.
  • TABLE TEN
    Properties of the a-SiNx Film Deposited Under the Conditions
    in Table Nine, (Inventive Example “B”)
    Chamber
    Near Chamber Near Chamber Near
    A-Si Film Window Side Center Slit Valve Side D/R
    Property “A” “C” “B” Difference Å/min Unif
    Thickness Å 5471 6107 5619 636 1148
    RI 1.9 1.89 1.89 0
    Stress* × 109 dynes/cm2 −4.6 −7.1 −4.4 2.7
    N—H atomic % 26 28.2 26.2 2.2
    S—H atomic % 4.5 2.6 4.6 2.1
    WER Å/min 488 505 574 86
    Thickness Uniformity 8.3
    @ −15 mm from edge of
    substrate (%)
    Thickness Uniformity 7.6
    @ −20 mm from edge of
    substrate (%)

    * + denotes tensile stress and − denotes compressive stress.
  • A comparison of the data presented above shows that by adjusting a combination of process variables, particularly including reducing the spacing between electrodes, lowering of the plasma density (a reduction in the amount of power applied for plasma generation and maintenance), and adjustment of the plasma source gas composition, a very significant improvement in film uniformity across the substrate can be obtained. We were able to reduce the film non-uniformity at 15 mm from edge of substrate from about 36% to about 7%. At 20 mm from edge of substrate, we were able to reduce the film non-uniformity from about 23% to about 7%.
  • FIGS. 8A-8C are topographical maps and corresponding three dimensional renderings of the relative electron density distribution for a square discharge 20 cm×20 cm at 150 mTorr argon and 50 W of RF power, for a parallel plate processing chamber, where 8A represents an RF frequency of 13.56 MHz, 8B represents an RF frequency of 60 MHz, and 8C represents an RF frequency of 81.36 MHz. All of the experimental examples presented above were for a plasma source power applied at a frequency of 13.56 MHz. However, as the substrates to be processed grow increasingly larger, it may become advantageous to use RF frequency as an additional tool for controlling the uniformity of film thickness across the substrate surface.
  • As can be seen by comparing FIG. 8B and FIG. 8C with FIG. 8A, an increase in frequency directly relates to a very significant increase in the non-uniformity of plasma density distribution across a substrate surface. We have used RF frequencies as low as 7 MHz and obtained excellent preliminary results. However, at 2 MHz, we observed an increase in film roughness and a decrease in film uniformity which has been attributed to ion bombardment of the depositing film surface.
  • While the invention has been described in detail above with reference to several embodiments, various modifications within the scope and spirit of the invention will be apparent to those of working skill in this technological field. Accordingly, the scope of the invention should be measured by the appended claims.

Claims (19)

1. A method of increasing film deposition uniformity of a PECVD deposited film over a substrate surface having an equivalent radius of about 0.7 meter or greater, the method comprising adjustment of the following combination of variables: reducing the electrode spacing between parallel plate electrodes in a process chamber in which the PECVD film is deposited to be below about 1000 mils; reducing the electron density of the plasma used during deposition to be less than about 1010/cm3; and selecting a plasma source gas in which reactive species are dissociated at an electron density used during deposition of the film.
2. A method in accordance with claim 1, wherein said PECVD deposited film is a silicon-containing film.
3. A method in accordance with claim 2, wherein said silicon-containing film is selected from the group consisting of silicon nitride, silicon oxide, and combinations thereof.
4. A method in accordance with claim 1 or claim 2, wherein a pressure at the surface of the substrate is less than about 1.5 Torr.
5. A method in accordance with claim 4, wherein said pressure ranges from about 0.5 Torr to about 1.5 Torr.
6. A method in accordance with claim 5, wherein said pressure ranges from about 0.7 Torr and about 1.0 Torr.
7. A method in accordance with claim 1 or claim 2, wherein a plasma sheath width, s, is more than about 20 mils.
8. A method in accordance with claim 1 or claim 2, wherein said plasma thickness, 2 d, is less than about 1000 mils.
9. A method in accordance with claim 1 or claim 2, wherein power applied to produce said plasma is RF power which is applied at a frequency ranging between about 13.56 MHz and about 3 MHz.
10. A method in accordance with claim 9, wherein said frequency ranges between about 13.56 MHz and about 7 MHz.
11. A method in accordance with claim 1 or claim 2, wherein the total gas flow to said process chamber is such that the volumetric gas turnover is at least 0.015 process chamber volumes per minute.
12. A method in accordance with claim 11, wherein said volumetric gas turnover ranges from about 0.015 to about 0.08 chamber volumes per minute.
13. A method in accordance with claim 12, wherein said volumetric gas turnover ranges from about 0.02 to about 0.07 chamber volumes per minute.
14. A method in accordance with claim 2, wherein an a-SiNx:H film is deposited and wherein the concentration of NH3 in the plasma source gas mixture is such that the ratio of NH3:SiH4 ranges from about 2:1 to about 15:1, and the ratio of NH3:N2 ranges from about 0.3:1 to about 2:1.
15. A method in accordance with claim 1 or claim 2, wherein said spacing between electrodes ranges between about 400 mils and 1000 mils.
16. A method in accordance with claim 1 or claim 2, wherein the amount of RF power applied to the plasma source gas ranges from about 0.2 W/cm2 of substrate to about 0.6 W/cm2 of substrate.
17. A method in accordance with claim 1 or claim 2, wherein the temperature of said substrate ranges from about 200° C. to about 400° C. during deposition of said film.
18. A method in accordance with claim 1, wherein said method is used to deposit a silicon-containing film selected from the group consisting of silicon nitride, silicon oxide, silicon oxynitride, a-Si, doped a-Si, and combinations thereof.
19. A method in accordance with claim 1 or claim 2, wherein said silicon-containing film is deposited at a rate of at least about 1,000 Å/min.
US10/962,936 2004-04-20 2004-10-12 Method of controlling the uniformity of PECVD-deposited thin films Abandoned US20050233092A1 (en)

Priority Applications (11)

Application Number Priority Date Filing Date Title
US10/962,936 US20050233092A1 (en) 2004-04-20 2004-10-12 Method of controlling the uniformity of PECVD-deposited thin films
US11/021,416 US7785672B2 (en) 2004-04-20 2004-12-22 Method of controlling the film properties of PECVD-deposited thin films
PCT/US2005/012832 WO2005104206A1 (en) 2004-04-20 2005-04-13 Method of controlling the uniformity of pecvd-deposited thin films
TW094112097A TWI341336B (en) 2004-04-20 2005-04-15 Method of controlling the uniformity of pecvd-deposited thin films
US11/173,210 US8074599B2 (en) 2004-05-12 2005-07-01 Plasma uniformity control by gas diffuser curvature
PCT/US2005/024165 WO2006017136A2 (en) 2004-07-12 2005-07-07 Plasma uniformity control by gas diffuser curvature
KR1020077002450A KR20070039931A (en) 2004-07-12 2005-07-07 Plasma uniformity control by gas diffuser curvature
CN2009102222852A CN101871099B (en) 2004-07-12 2005-07-07 Plasma uniformity control by gas diffuser curvature
EP05764564A EP1789605A2 (en) 2004-07-12 2005-07-07 Plasma uniformity control by gas diffuser curvature
JP2007521509A JP2008506273A (en) 2004-07-12 2005-07-07 Control of plasma uniformity by gas diffuser curvature
US12/215,602 US7754294B2 (en) 2004-04-20 2008-06-25 Method of improving the uniformity of PECVD-deposited thin films

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/829,016 US7125758B2 (en) 2004-04-20 2004-04-20 Controlling the properties and uniformity of a silicon nitride film by controlling the film forming precursors
US10/962,936 US20050233092A1 (en) 2004-04-20 2004-10-12 Method of controlling the uniformity of PECVD-deposited thin films

Related Parent Applications (3)

Application Number Title Priority Date Filing Date
US10/829,016 Continuation-In-Part US7125758B2 (en) 2004-04-20 2004-04-20 Controlling the properties and uniformity of a silicon nitride film by controlling the film forming precursors
US10/889,683 Continuation-In-Part US8083853B2 (en) 2004-04-20 2004-07-12 Plasma uniformity control by gas diffuser hole design
US11/021,416 Continuation-In-Part US7785672B2 (en) 2004-04-20 2004-12-22 Method of controlling the film properties of PECVD-deposited thin films

Related Child Applications (4)

Application Number Title Priority Date Filing Date
US11/021,416 Continuation-In-Part US7785672B2 (en) 2004-04-20 2004-12-22 Method of controlling the film properties of PECVD-deposited thin films
US11/143,506 Continuation-In-Part US20060005771A1 (en) 2004-05-12 2005-06-02 Apparatus and method of shaping profiles of large-area PECVD electrodes
US11/173,210 Continuation-In-Part US8074599B2 (en) 2004-05-12 2005-07-01 Plasma uniformity control by gas diffuser curvature
US12/215,602 Continuation US7754294B2 (en) 2004-04-20 2008-06-25 Method of improving the uniformity of PECVD-deposited thin films

Publications (1)

Publication Number Publication Date
US20050233092A1 true US20050233092A1 (en) 2005-10-20

Family

ID=34966070

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/962,936 Abandoned US20050233092A1 (en) 2004-04-20 2004-10-12 Method of controlling the uniformity of PECVD-deposited thin films
US12/215,602 Expired - Lifetime US7754294B2 (en) 2004-04-20 2008-06-25 Method of improving the uniformity of PECVD-deposited thin films

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/215,602 Expired - Lifetime US7754294B2 (en) 2004-04-20 2008-06-25 Method of improving the uniformity of PECVD-deposited thin films

Country Status (3)

Country Link
US (2) US20050233092A1 (en)
TW (1) TWI341336B (en)
WO (1) WO2005104206A1 (en)

Cited By (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050223986A1 (en) * 2004-04-12 2005-10-13 Choi Soo Y Gas diffusion shower head design for large area plasma enhanced chemical vapor deposition
US20070202636A1 (en) * 2006-02-22 2007-08-30 Applied Materials, Inc. Method of controlling the film thickness uniformity of PECVD-deposited silicon-comprising thin films
US20070261951A1 (en) * 2006-04-06 2007-11-15 Yan Ye Reactive sputtering zinc oxide transparent conductive oxides onto large area substrates
US20080020550A1 (en) * 2006-07-19 2008-01-24 Yan Ye Process for making thin film field effect transistors using zinc oxide
US20080211005A1 (en) * 2006-12-28 2008-09-04 Hiroshi Akahori Semiconductor device
US20080241355A1 (en) * 2007-03-30 2008-10-02 Applied Materials, Inc. Thin film transistor devices having high electron mobility and stability
US20080254306A1 (en) * 2007-04-10 2008-10-16 Yong-Tak Kim Method of manufacturing organic light-emitting device and organic light-emitting device manufactured using the method
US20080254613A1 (en) * 2007-04-10 2008-10-16 Applied Materials, Inc. Methods for forming metal interconnect structure for thin film transistor applications
US20080264777A1 (en) * 2007-04-27 2008-10-30 Yan Ye Thin film semiconductor material produced through reactive sputtering of zinc target using nitrogen gases
US20080290041A1 (en) * 2007-05-25 2008-11-27 Applied Materials, Inc. Methods and apparatus for efficient operation of an abatement system
US20080289167A1 (en) * 2007-05-25 2008-11-27 Applied Materials, Inc. Methods and apparatus for assembling and operating electronic device manufacturing systems
US20090018688A1 (en) * 2007-06-15 2009-01-15 Applied Materials, Inc. Methods and systems for designing and validating operation of abatement systems
US20090022908A1 (en) * 2007-07-19 2009-01-22 Applied Materials, Inc. Plasma enhanced chemical vapor deposition technology for large-size processing
US20090110622A1 (en) * 2007-10-26 2009-04-30 Applied Materials, Inc. Methods and apparatus for smart abatement using an improved fuel circuit
US20090239359A1 (en) * 2008-03-24 2009-09-24 Applied Materials, Inc. Integrated process system and process sequence for production of thin film transistor arrays using doped or compounded metal oxide semiconductor
US20090236597A1 (en) * 2008-03-20 2009-09-24 Applied Materials, Inc. Process to make metal oxide thin film transistor array with etch stopping layer
US20100001346A1 (en) * 2008-07-02 2010-01-07 Applied Materials,Inc. Treatment of Gate Dielectric for Making High Performance Metal Oxide and Metal Oxynitride Thin Film Transistors
US20100015766A1 (en) * 2008-07-21 2010-01-21 Texas Instruments Incorporated Complementary stress memorization technique layer method
US20100080929A1 (en) * 2008-09-30 2010-04-01 General Electric Company System and method for applying a conformal barrier coating
US20100163406A1 (en) * 2008-12-30 2010-07-01 Applied Materials, Inc. Substrate support in a reactive sputter chamber
US20110053311A1 (en) * 2009-08-25 2011-03-03 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing photoelectric conversion device
US20110053357A1 (en) * 2009-08-25 2011-03-03 Semiconductor Energy Laboratory Co., Ltd. Plasma cvd apparatus, method for forming microcrystalline semiconductor film and method for manufacturing semiconductor device
US20110053358A1 (en) * 2009-08-25 2011-03-03 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing microcrystalline semiconductor film and method for manufacturing semiconductor device
US20110070691A1 (en) * 2009-09-24 2011-03-24 Applied Materials, Inc. Methods of fabricating metal oxide or metal oxynitride tfts using wet process for source-drain metal etch
US20110073463A1 (en) * 2009-09-28 2011-03-31 Applied Materials, Inc. Methods for stable process in a reactive sputtering process using zinc or doped zinc target
US7970483B2 (en) 2006-03-16 2011-06-28 Applied Materials, Inc. Methods and apparatus for improving operation of an electronic device manufacturing system
US20140209026A1 (en) * 2012-02-14 2014-07-31 Novellus Systems, Inc. Plasma activated deposition of a conformal film on a substrate surface
US8999847B2 (en) 2010-08-16 2015-04-07 Applied Materials, Inc. a-Si seasoning effect to improve SiN run-to-run uniformity
US9416451B2 (en) 2010-10-06 2016-08-16 Eugene Technology Co., Ltd. Substrate processing device equipped with semicircle shaped antenna
CN107452671A (en) * 2016-05-05 2017-12-08 朗姆研究公司 The densification of dielectric film is carried out using inductive high-density plasma
JP2018098210A (en) * 2016-12-15 2018-06-21 トヨタ自動車株式会社 Plasma device
CN109037348A (en) * 2018-07-19 2018-12-18 深圳市华星光电技术有限公司 Thin film transistor (TFT) and preparation method thereof, array substrate
US10214816B2 (en) * 2010-03-25 2019-02-26 Novellus Systems, Inc. PECVD apparatus for in-situ deposition of film stacks
CN113355745A (en) * 2021-05-21 2021-09-07 陕西宇腾电子科技有限公司 Method for optimizing electric characteristics of thin film transistor

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100560049B1 (en) * 1997-05-10 2006-05-25 가부시키가이샤 한도오따이 에네루기 켄큐쇼 A film forming method
US7195934B2 (en) 2005-07-11 2007-03-27 Applied Materials, Inc. Method and system for deposition tuning in an epitaxial film growth apparatus
KR101446251B1 (en) * 2007-08-07 2014-10-01 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Display device and electronic device having the display device, and method for manufacturing thereof
US8586189B2 (en) 2007-09-19 2013-11-19 Fujifilm Corporation Gas-barrier film and organic device comprising same
US9028924B2 (en) 2010-03-25 2015-05-12 Novellus Systems, Inc. In-situ deposition of film stacks
US8709551B2 (en) * 2010-03-25 2014-04-29 Novellus Systems, Inc. Smooth silicon-containing films
US20120142172A1 (en) * 2010-03-25 2012-06-07 Keith Fox Pecvd deposition of smooth polysilicon films
DE102011113294A1 (en) * 2011-09-05 2013-03-07 Schmid Vacuum Technology Gmbh Vacuum coater
US8586487B2 (en) 2012-01-18 2013-11-19 Applied Materials, Inc. Low temperature plasma enhanced chemical vapor deposition of conformal silicon carbon nitride and silicon nitride films
KR102025441B1 (en) 2012-04-06 2019-09-25 노벨러스 시스템즈, 인코포레이티드 Post-deposition soft annealing
US9117668B2 (en) 2012-05-23 2015-08-25 Novellus Systems, Inc. PECVD deposition of smooth silicon films
US9388491B2 (en) 2012-07-23 2016-07-12 Novellus Systems, Inc. Method for deposition of conformal films with catalysis assisted low temperature CVD
US9738976B2 (en) * 2013-02-27 2017-08-22 Ioxus, Inc. Energy storage device assembly
US8895415B1 (en) 2013-05-31 2014-11-25 Novellus Systems, Inc. Tensile stressed doped amorphous silicon
US9748093B2 (en) 2015-03-18 2017-08-29 Applied Materials, Inc. Pulsed nitride encapsulation
US9646818B2 (en) 2015-03-23 2017-05-09 Applied Materials, Inc. Method of forming planar carbon layer by applying plasma power to a combination of hydrocarbon precursor and hydrogen-containing precursor
US20200058497A1 (en) * 2018-08-20 2020-02-20 Applied Materials, Inc Silicon nitride forming precursor control

Citations (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5399387A (en) * 1993-01-28 1995-03-21 Applied Materials, Inc. Plasma CVD of silicon nitride thin films on large area glass substrates at high deposition rates
US5439524A (en) * 1993-04-05 1995-08-08 Vlsi Technology, Inc. Plasma processing apparatus
US5614055A (en) * 1993-08-27 1997-03-25 Applied Materials, Inc. High density plasma CVD and etching reactor
US5628869A (en) * 1994-05-09 1997-05-13 Lsi Logic Corporation Plasma enhanced chemical vapor reactor with shaped electrodes
US5819434A (en) * 1996-04-25 1998-10-13 Applied Materials, Inc. Etch enhancement using an improved gas distribution plate
US5928732A (en) * 1993-12-28 1999-07-27 Applied Materials, Inc. Method of forming silicon oxy-nitride films by plasma-enhanced chemical vapor deposition
US5990016A (en) * 1996-12-24 1999-11-23 Samsung Electronics Co., Ltd. Dry etching method and apparatus for manufacturing a semiconductor device
US6040022A (en) * 1987-08-14 2000-03-21 Applied Materials, Inc. PECVD of compounds of silicon from silane and nitrogen
US6113700A (en) * 1997-12-30 2000-09-05 Samsung Electronics Co., Ltd. Gas diffuser having varying thickness and nozzle density for semiconductor device fabrication and reaction furnace with gas diffuser
US6150283A (en) * 1995-08-04 2000-11-21 Seiko Epson Corporation Thin film transistor fabrication method, active matrix substrate fabrication method, and liquid crystal display device
US6182603B1 (en) * 1998-07-13 2001-02-06 Applied Komatsu Technology, Inc. Surface-treated shower head for use in a substrate processing chamber
US6228438B1 (en) * 1999-08-10 2001-05-08 Unakis Balzers Aktiengesellschaft Plasma reactor for the treatment of large size substrates
US6281469B1 (en) * 1997-01-17 2001-08-28 Unaxis Balzers Aktiengesellschaft Capacitively coupled RF-plasma reactor
US6338874B1 (en) * 1993-01-28 2002-01-15 Applied Materials, Inc. Method for multilayer CVD processing in a single chamber
US20020006478A1 (en) * 2000-07-12 2002-01-17 Katsuhisa Yuda Method of forming silicon oxide film and forming apparatus thereof
US20020011215A1 (en) * 1997-12-12 2002-01-31 Goushu Tei Plasma treatment apparatus and method of manufacturing optical parts using the same
US6344420B1 (en) * 1999-03-15 2002-02-05 Kabushiki Kaisha Toshiba Plasma processing method and plasma processing apparatus
US6383573B1 (en) * 2000-05-17 2002-05-07 Unaxis Balzers Aktiengesellschaft Process for manufacturing coated plastic body
US6454855B1 (en) * 1997-06-13 2002-09-24 Unaxis Trading Ag Method for producing coated workpieces, uses and installation for the method
US6502530B1 (en) * 2000-04-26 2003-01-07 Unaxis Balzers Aktiengesellschaft Design of gas injection for the electrode in a capacitively coupled RF plasma reactor
US6556536B1 (en) * 1998-04-24 2003-04-29 Unaxis Nimbus Limited Vacuum apparatus
US20030089314A1 (en) * 1999-03-18 2003-05-15 Nobuo Matsuki Plasma CVD film-forming device
US6619131B2 (en) * 1998-07-16 2003-09-16 Unaxis Balzers Ag Combination pressure sensor with capacitive and thermal elements
US20040129211A1 (en) * 2003-01-07 2004-07-08 Applied Materials, Inc. Tunable gas distribution plate assembly
US6793733B2 (en) * 2002-01-25 2004-09-21 Applied Materials Inc. Gas distribution showerhead
US6814838B2 (en) * 1998-09-30 2004-11-09 Unaxis Balzers Aktiengesellschaft Vacuum treatment chamber and method for treating surfaces
US6852168B2 (en) * 2000-06-24 2005-02-08 Ips Ltd. Reactor for depositing thin film on wafer
US6873764B2 (en) * 2000-01-27 2005-03-29 Unaxis Balzers Aktiengesellschaft Method for producing a grid structure, an optical element, an evanescence field sensor plate, microtitre plate and an optical communication engineering coupler as well as a device for monitoring a wavelength
US20050066898A1 (en) * 2003-09-10 2005-03-31 Unaxis Balzers Ltd. Voltage non-uniformity compensation method for high frequency plasma reactor for the treatment of rectangular large area substrates
US6916407B2 (en) * 2000-11-27 2005-07-12 Unaxis Trading Ag Target comprising thickness profiling for an RF magnetron
US6961490B2 (en) * 2000-01-27 2005-11-01 Unaxis-Balzers Aktiengesellschaft Waveguide plate and process for its production and microtitre plate

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW584902B (en) 2000-06-19 2004-04-21 Applied Materials Inc Method of plasma processing silicon nitride using argon, nitrogen and silane gases
ATE346378T1 (en) * 2000-09-14 2006-12-15 Japan Government HEATING ELEMENT FOR A CVD APPARATUS
US6596576B2 (en) * 2001-04-10 2003-07-22 Applied Materials, Inc. Limiting hydrogen ion diffusion using multiple layers of SiO2 and Si3N4
US7331043B2 (en) * 2001-06-26 2008-02-12 Sun Microsystems, Inc. Detecting and mitigating soft errors using duplicative instructions
US6664202B2 (en) * 2002-04-18 2003-12-16 Applied Materials Inc. Mixed frequency high temperature nitride CVD process
JP2004095953A (en) * 2002-09-02 2004-03-25 Canon Inc Method for forming silicon nitride deposited film

Patent Citations (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6040022A (en) * 1987-08-14 2000-03-21 Applied Materials, Inc. PECVD of compounds of silicon from silane and nitrogen
US5399387A (en) * 1993-01-28 1995-03-21 Applied Materials, Inc. Plasma CVD of silicon nitride thin films on large area glass substrates at high deposition rates
US6338874B1 (en) * 1993-01-28 2002-01-15 Applied Materials, Inc. Method for multilayer CVD processing in a single chamber
US5439524A (en) * 1993-04-05 1995-08-08 Vlsi Technology, Inc. Plasma processing apparatus
US5614055A (en) * 1993-08-27 1997-03-25 Applied Materials, Inc. High density plasma CVD and etching reactor
US5928732A (en) * 1993-12-28 1999-07-27 Applied Materials, Inc. Method of forming silicon oxy-nitride films by plasma-enhanced chemical vapor deposition
US5876838A (en) * 1994-05-09 1999-03-02 Lsi Logic Corporation Semiconductor integrated circuit processing wafer having a PECVD material layer of improved thickness uniformity
US5628869A (en) * 1994-05-09 1997-05-13 Lsi Logic Corporation Plasma enhanced chemical vapor reactor with shaped electrodes
US6150283A (en) * 1995-08-04 2000-11-21 Seiko Epson Corporation Thin film transistor fabrication method, active matrix substrate fabrication method, and liquid crystal display device
US5819434A (en) * 1996-04-25 1998-10-13 Applied Materials, Inc. Etch enhancement using an improved gas distribution plate
US5990016A (en) * 1996-12-24 1999-11-23 Samsung Electronics Co., Ltd. Dry etching method and apparatus for manufacturing a semiconductor device
US6281469B1 (en) * 1997-01-17 2001-08-28 Unaxis Balzers Aktiengesellschaft Capacitively coupled RF-plasma reactor
US6918352B2 (en) * 1997-06-13 2005-07-19 Unaxis Trading Ag Method for producing coated workpieces, uses and installation for the method
US6454855B1 (en) * 1997-06-13 2002-09-24 Unaxis Trading Ag Method for producing coated workpieces, uses and installation for the method
US20020011215A1 (en) * 1997-12-12 2002-01-31 Goushu Tei Plasma treatment apparatus and method of manufacturing optical parts using the same
US6113700A (en) * 1997-12-30 2000-09-05 Samsung Electronics Co., Ltd. Gas diffuser having varying thickness and nozzle density for semiconductor device fabrication and reaction furnace with gas diffuser
US6556536B1 (en) * 1998-04-24 2003-04-29 Unaxis Nimbus Limited Vacuum apparatus
US6182603B1 (en) * 1998-07-13 2001-02-06 Applied Komatsu Technology, Inc. Surface-treated shower head for use in a substrate processing chamber
US6619131B2 (en) * 1998-07-16 2003-09-16 Unaxis Balzers Ag Combination pressure sensor with capacitive and thermal elements
US6814838B2 (en) * 1998-09-30 2004-11-09 Unaxis Balzers Aktiengesellschaft Vacuum treatment chamber and method for treating surfaces
US6344420B1 (en) * 1999-03-15 2002-02-05 Kabushiki Kaisha Toshiba Plasma processing method and plasma processing apparatus
US20030089314A1 (en) * 1999-03-18 2003-05-15 Nobuo Matsuki Plasma CVD film-forming device
US6631692B1 (en) * 1999-03-18 2003-10-14 Asm Japan K.K. Plasma CVD film-forming device
US6740367B2 (en) * 1999-03-18 2004-05-25 Asm Japan K.K. Plasma CVD film-forming device
US6228438B1 (en) * 1999-08-10 2001-05-08 Unakis Balzers Aktiengesellschaft Plasma reactor for the treatment of large size substrates
US20010023742A1 (en) * 1999-08-10 2001-09-27 Unaxis Balzers Aktiengesellschaft, Fl-9496 Balzers, Furstentum Liechtenstein Plasma reactor for the treatment of large size substrates
US6873764B2 (en) * 2000-01-27 2005-03-29 Unaxis Balzers Aktiengesellschaft Method for producing a grid structure, an optical element, an evanescence field sensor plate, microtitre plate and an optical communication engineering coupler as well as a device for monitoring a wavelength
US6961490B2 (en) * 2000-01-27 2005-11-01 Unaxis-Balzers Aktiengesellschaft Waveguide plate and process for its production and microtitre plate
US6502530B1 (en) * 2000-04-26 2003-01-07 Unaxis Balzers Aktiengesellschaft Design of gas injection for the electrode in a capacitively coupled RF plasma reactor
US6383573B1 (en) * 2000-05-17 2002-05-07 Unaxis Balzers Aktiengesellschaft Process for manufacturing coated plastic body
US6852168B2 (en) * 2000-06-24 2005-02-08 Ips Ltd. Reactor for depositing thin film on wafer
US20020006478A1 (en) * 2000-07-12 2002-01-17 Katsuhisa Yuda Method of forming silicon oxide film and forming apparatus thereof
US6916407B2 (en) * 2000-11-27 2005-07-12 Unaxis Trading Ag Target comprising thickness profiling for an RF magnetron
US6793733B2 (en) * 2002-01-25 2004-09-21 Applied Materials Inc. Gas distribution showerhead
US20040129211A1 (en) * 2003-01-07 2004-07-08 Applied Materials, Inc. Tunable gas distribution plate assembly
US20050066898A1 (en) * 2003-09-10 2005-03-31 Unaxis Balzers Ltd. Voltage non-uniformity compensation method for high frequency plasma reactor for the treatment of rectangular large area substrates

Cited By (65)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090104376A1 (en) * 2004-04-12 2009-04-23 Soo Young Choi Gas diffusion shower head design for large area plasma enhanced chemical vapor deposition
US20050223986A1 (en) * 2004-04-12 2005-10-13 Choi Soo Y Gas diffusion shower head design for large area plasma enhanced chemical vapor deposition
US8795793B2 (en) 2004-04-12 2014-08-05 Applied Materials, Inc. Gas diffusion shower head design for large area plasma enhanced chemical vapor deposition
US20070202636A1 (en) * 2006-02-22 2007-08-30 Applied Materials, Inc. Method of controlling the film thickness uniformity of PECVD-deposited silicon-comprising thin films
US7970483B2 (en) 2006-03-16 2011-06-28 Applied Materials, Inc. Methods and apparatus for improving operation of an electronic device manufacturing system
US20070261951A1 (en) * 2006-04-06 2007-11-15 Yan Ye Reactive sputtering zinc oxide transparent conductive oxides onto large area substrates
US20080020550A1 (en) * 2006-07-19 2008-01-24 Yan Ye Process for making thin film field effect transistors using zinc oxide
US7674662B2 (en) 2006-07-19 2010-03-09 Applied Materials, Inc. Process for making thin film field effect transistors using zinc oxide
US20080211005A1 (en) * 2006-12-28 2008-09-04 Hiroshi Akahori Semiconductor device
US20080241355A1 (en) * 2007-03-30 2008-10-02 Applied Materials, Inc. Thin film transistor devices having high electron mobility and stability
US20080254613A1 (en) * 2007-04-10 2008-10-16 Applied Materials, Inc. Methods for forming metal interconnect structure for thin film transistor applications
US20080254306A1 (en) * 2007-04-10 2008-10-16 Yong-Tak Kim Method of manufacturing organic light-emitting device and organic light-emitting device manufactured using the method
US8614007B2 (en) 2007-04-27 2013-12-24 Applied Materials, Inc. Thin film semiconductor material produced through reactive sputtering of zinc target using nitrogen gases
US20080264777A1 (en) * 2007-04-27 2008-10-30 Yan Ye Thin film semiconductor material produced through reactive sputtering of zinc target using nitrogen gases
US7927713B2 (en) 2007-04-27 2011-04-19 Applied Materials, Inc. Thin film semiconductor material produced through reactive sputtering of zinc target using nitrogen gases
US10629581B2 (en) 2007-04-27 2020-04-21 Applied Materials, Inc. Thin film semiconductor material produced through reactive sputtering of zinc target using nitrogen gases
US20080289167A1 (en) * 2007-05-25 2008-11-27 Applied Materials, Inc. Methods and apparatus for assembling and operating electronic device manufacturing systems
US20080290041A1 (en) * 2007-05-25 2008-11-27 Applied Materials, Inc. Methods and apparatus for efficient operation of an abatement system
US8455368B2 (en) 2007-05-25 2013-06-04 Applied Materials, Inc. Methods and apparatus for assembling and operating electronic device manufacturing systems
WO2008147523A1 (en) * 2007-05-25 2008-12-04 Applied Materials, Inc. Cogeneration abatement system for electronic device manufacturing
US20080310975A1 (en) * 2007-05-25 2008-12-18 Applied Materials, Inc. Methods and apparatus for a cogeneration abatement system for electronic device manufacturing
US20090018688A1 (en) * 2007-06-15 2009-01-15 Applied Materials, Inc. Methods and systems for designing and validating operation of abatement systems
US20090022908A1 (en) * 2007-07-19 2009-01-22 Applied Materials, Inc. Plasma enhanced chemical vapor deposition technology for large-size processing
US8114484B2 (en) * 2007-07-19 2012-02-14 Applied Materials, Inc. Plasma enhanced chemical vapor deposition technology for large-size processing
US20090110622A1 (en) * 2007-10-26 2009-04-30 Applied Materials, Inc. Methods and apparatus for smart abatement using an improved fuel circuit
US8668868B2 (en) 2007-10-26 2014-03-11 Applied Materials, Inc. Methods and apparatus for smart abatement using an improved fuel circuit
US20090236597A1 (en) * 2008-03-20 2009-09-24 Applied Materials, Inc. Process to make metal oxide thin film transistor array with etch stopping layer
US8143093B2 (en) 2008-03-20 2012-03-27 Applied Materials, Inc. Process to make metal oxide thin film transistor array with etch stopping layer
US7879698B2 (en) 2008-03-24 2011-02-01 Applied Materials, Inc. Integrated process system and process sequence for production of thin film transistor arrays using doped or compounded metal oxide semiconductor
US20090239359A1 (en) * 2008-03-24 2009-09-24 Applied Materials, Inc. Integrated process system and process sequence for production of thin film transistor arrays using doped or compounded metal oxide semiconductor
US8012794B2 (en) 2008-07-02 2011-09-06 Applied Materials, Inc. Capping layers for metal oxynitride TFTS
US8435843B2 (en) 2008-07-02 2013-05-07 Applied Materials, Inc. Treatment of gate dielectric for making high performance metal oxide and metal oxynitride thin film transistors
US20100001346A1 (en) * 2008-07-02 2010-01-07 Applied Materials,Inc. Treatment of Gate Dielectric for Making High Performance Metal Oxide and Metal Oxynitride Thin Film Transistors
US8101949B2 (en) 2008-07-02 2012-01-24 Applied Materials, Inc. Treatment of gate dielectric for making high performance metal oxide and metal oxynitride thin film transistors
US8809132B2 (en) 2008-07-02 2014-08-19 Applied Materials, Inc. Capping layers for metal oxynitride TFTs
US8258511B2 (en) 2008-07-02 2012-09-04 Applied Materials, Inc. Thin film transistors using multiple active channel layers
US8349669B2 (en) 2008-07-02 2013-01-08 Applied Materials, Inc. Thin film transistors using multiple active channel layers
US8962419B2 (en) 2008-07-21 2015-02-24 Texas Instruments Incorporated Complementary stress memorization technique layer method
US8871587B2 (en) * 2008-07-21 2014-10-28 Texas Instruments Incorporated Complementary stress memorization technique layer method
US20100015766A1 (en) * 2008-07-21 2010-01-21 Texas Instruments Incorporated Complementary stress memorization technique layer method
US20100080929A1 (en) * 2008-09-30 2010-04-01 General Electric Company System and method for applying a conformal barrier coating
US20100163406A1 (en) * 2008-12-30 2010-07-01 Applied Materials, Inc. Substrate support in a reactive sputter chamber
US8207011B2 (en) 2009-08-25 2012-06-26 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing photoelectric conversion device
US20110053357A1 (en) * 2009-08-25 2011-03-03 Semiconductor Energy Laboratory Co., Ltd. Plasma cvd apparatus, method for forming microcrystalline semiconductor film and method for manufacturing semiconductor device
US8476638B2 (en) 2009-08-25 2013-07-02 Semiconductor Energy Laboratory Co., Ltd. Plasma CVD apparatus
US9177761B2 (en) 2009-08-25 2015-11-03 Semiconductor Energy Laboratory Co., Ltd. Plasma CVD apparatus, method for forming microcrystalline semiconductor film and method for manufacturing semiconductor device
US8252669B2 (en) 2009-08-25 2012-08-28 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing microcrystalline semiconductor film by plasma CVD apparatus
US20110053358A1 (en) * 2009-08-25 2011-03-03 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing microcrystalline semiconductor film and method for manufacturing semiconductor device
US20110053311A1 (en) * 2009-08-25 2011-03-03 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing photoelectric conversion device
US20110070691A1 (en) * 2009-09-24 2011-03-24 Applied Materials, Inc. Methods of fabricating metal oxide or metal oxynitride tfts using wet process for source-drain metal etch
US7988470B2 (en) 2009-09-24 2011-08-02 Applied Materials, Inc. Methods of fabricating metal oxide or metal oxynitride TFTs using wet process for source-drain metal etch
US8298879B2 (en) 2009-09-24 2012-10-30 Applied Materials, Inc. Methods of fabricating metal oxide or metal oxynitride TFTS using wet process for source-drain metal etch
US8840763B2 (en) 2009-09-28 2014-09-23 Applied Materials, Inc. Methods for stable process in a reactive sputtering process using zinc or doped zinc target
US20110073463A1 (en) * 2009-09-28 2011-03-31 Applied Materials, Inc. Methods for stable process in a reactive sputtering process using zinc or doped zinc target
US10214816B2 (en) * 2010-03-25 2019-02-26 Novellus Systems, Inc. PECVD apparatus for in-situ deposition of film stacks
US11746420B2 (en) 2010-03-25 2023-09-05 Novellus Systems, Inc. PECVD apparatus for in-situ deposition of film stacks
US9230796B2 (en) 2010-08-16 2016-01-05 Applied Materials, Inc. A-Si seasoning effect to improve SiN run-to-run uniformity
US8999847B2 (en) 2010-08-16 2015-04-07 Applied Materials, Inc. a-Si seasoning effect to improve SiN run-to-run uniformity
US9416451B2 (en) 2010-10-06 2016-08-16 Eugene Technology Co., Ltd. Substrate processing device equipped with semicircle shaped antenna
US20140209026A1 (en) * 2012-02-14 2014-07-31 Novellus Systems, Inc. Plasma activated deposition of a conformal film on a substrate surface
CN107452671A (en) * 2016-05-05 2017-12-08 朗姆研究公司 The densification of dielectric film is carried out using inductive high-density plasma
JP2018098210A (en) * 2016-12-15 2018-06-21 トヨタ自動車株式会社 Plasma device
CN109037348A (en) * 2018-07-19 2018-12-18 深圳市华星光电技术有限公司 Thin film transistor (TFT) and preparation method thereof, array substrate
CN109037348B (en) * 2018-07-19 2021-11-09 Tcl华星光电技术有限公司 Thin film transistor, preparation method thereof and array substrate
CN113355745A (en) * 2021-05-21 2021-09-07 陕西宇腾电子科技有限公司 Method for optimizing electric characteristics of thin film transistor

Also Published As

Publication number Publication date
WO2005104206A1 (en) 2005-11-03
TWI341336B (en) 2011-05-01
TW200538579A (en) 2005-12-01
US20080268176A1 (en) 2008-10-30
US7754294B2 (en) 2010-07-13

Similar Documents

Publication Publication Date Title
US7754294B2 (en) Method of improving the uniformity of PECVD-deposited thin films
US7125758B2 (en) Controlling the properties and uniformity of a silicon nitride film by controlling the film forming precursors
US7884035B2 (en) Method of controlling film uniformity and composition of a PECVD-deposited A-SiNx : H gate dielectric film deposited over a large substrate surface
US7785672B2 (en) Method of controlling the film properties of PECVD-deposited thin films
US20110095402A1 (en) Gate dielectric film with controlled structural and physical properties over a large surface area substrate
US8114484B2 (en) Plasma enhanced chemical vapor deposition technology for large-size processing
US9123707B2 (en) Methods for forming a hydrogen free silicon containing dielectric film
US7988875B2 (en) Differential etch rate control of layers deposited by chemical vapor deposition
JP4018625B2 (en) Multi-stage CVD method for thin film transistors
US20090159884A1 (en) Thin-film transistor, method of manufacturing the same, and display device
US5627089A (en) Method for fabricating a thin film transistor using APCVD
US7589031B2 (en) Method of avoiding haze formation on surfaces of silicon-containing PECVD-deposited thin films
JPH10294468A (en) Gate insulation layer containing similar diamond film, method and apparatus for forming thin-film transistor and gate insulation layer
US20070202636A1 (en) Method of controlling the film thickness uniformity of PECVD-deposited silicon-comprising thin films
US20100173448A1 (en) High frequency plasma enhanced chemical vapor deposition
US11380801B2 (en) Process to reduce plasma induced damage
US20080241355A1 (en) Thin film transistor devices having high electron mobility and stability
Park et al. Method of controlling film uniformity and composition of a PECVD-deposited A-SiN x: H gate dielectric film deposited over a large substrate surface

Legal Events

Date Code Title Description
AS Assignment

Owner name: APPLIED MATERIALS, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHOI, SOO YOUNG;WON, TAE KYUNG;WHITE, JOHN M.;REEL/FRAME:015957/0673;SIGNING DATES FROM 20041022 TO 20041025

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION