US20060038172A1 - Apparatus and methods for wafer-level testing of the chip-scale semiconductor device packages - Google Patents

Apparatus and methods for wafer-level testing of the chip-scale semiconductor device packages Download PDF

Info

Publication number
US20060038172A1
US20060038172A1 US11/249,538 US24953805A US2006038172A1 US 20060038172 A1 US20060038172 A1 US 20060038172A1 US 24953805 A US24953805 A US 24953805A US 2006038172 A1 US2006038172 A1 US 2006038172A1
Authority
US
United States
Prior art keywords
substrate
test
scale
semiconductor device
chuck
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/249,538
Inventor
Salman Akram
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/249,538 priority Critical patent/US20060038172A1/en
Publication of US20060038172A1 publication Critical patent/US20060038172A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3114Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R1/00Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
    • G01R1/02General constructional details
    • G01R1/06Measuring leads; Measuring probes
    • G01R1/067Measuring probes
    • G01R1/073Multiple probes
    • G01R1/07307Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card
    • G01R1/07314Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card the body of the probe being perpendicular to test object, e.g. bed of nails or probe with bump contacts on a rigid support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76898Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/90Methods for connecting semiconductor or solid state bodies using means for bonding not being attached to, or not being formed on, the body surface to be connected, e.g. pressure contacts using springs or clips
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/0557Disposition the external layer being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13005Structure
    • H01L2224/13009Bump connector integrally formed with a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13025Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16237Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area disposed in a recess of the surface of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8112Aligning
    • H01L2224/81136Aligning involving guiding structures, e.g. spacers or supporting members
    • H01L2224/81138Aligning involving guiding structures, e.g. spacers or supporting members the guiding structures being at least partially left in the finished device
    • H01L2224/81141Guiding structures both on and outside the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81191Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/831Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus
    • H01L2224/83102Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus using surface energy, e.g. capillary forces
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/921Connecting a surface with connectors of different types
    • H01L2224/9212Sequential connecting processes
    • H01L2224/92122Sequential connecting processes the first connecting process involving a bump connector
    • H01L2224/92125Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/147Semiconductor insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0106Neodymium [Nd]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • Y10T29/49144Assembling to base an electrical component, e.g., capacitor, etc. by metal fusion
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49169Assembling electrical component directly to terminal or elongated conductor

Definitions

  • the present invention relates to carrier substrates, or interposers, for use in chip-scale packages and to chip-scale packages including such carrier substrates. Particularly, the present invention relates to silicon carrier substrates. Methods of fabricating chip-scale packages are also within the scope of the present invention.
  • a number of distinct semiconductor devices such as memory chips or microprocessors, are fabricated on a semiconductor substrate, such as a silicon wafer. After the desired structures, circuitry, and other features of each of the semiconductor devices have been fabricated upon the semiconductor substrate, the substrate is typically singulated to separate the individual semiconductor devices from one another.
  • post-fabrication processes such as testing the circuits of each of the semiconductor devices and burn-in processes, may be employed either prior to or following singulation of the semiconductor substrate. These post-fabrication processes may be employed to impart the semiconductor devices with their intended functionality and to determine whether or not each of the individual semiconductor devices meets quality control specifications.
  • chip-scale package or “chip-sized package” (“CSP”)
  • CSP chip-sized package
  • Such chip-scale packages typically include a carrier substrate, or interposer, having roughly the same surface area as the semiconductor device itself.
  • interposer of such a chip-scale package is small, electrical connections between the semiconductor device and the carrier substrate are often made by flip-chip-type bonds or tape-automated bonding (“TAB”).
  • TAB tape-automated bonding
  • chip-scale packages that include more flexible electrical connections, such as wire bonds, were developed.
  • An exemplary chip-scale package that includes such flexible electrical connections is disclosed in U.S. Pat. No. 5,685,885 (hereinafter “the '885 patent”), issued to Khandros et al. on Nov. 11, 1997.
  • the chip-scale package of the '885 patent may be assembled by orienting and disposing a sheet of interposer material over a wafer including a plurality of semiconductor devices thereon. The bond pads of the semiconductor devices may then be wire-bonded or otherwise flexibly bonded to corresponding contacts of the interposer.
  • the wafer and interposer sheet may then be simultaneously singulated to separate individual semiconductor device packages from each other.
  • the method and devices of the '885 patent are, however, somewhat undesirable.
  • the package of the '885 patent includes another flexible, sheet-like dielectric interposer configured to be positioned between and aligned with both the semiconductor device and the carrier substrate. The double alignment of this additional interposer increases the likelihood that the resulting semiconductor device package will fail.
  • the packaged semiconductor devices may be retested or otherwise processed to ensure that no damage occurred during packaging.
  • the testing of individual, packaged semiconductor devices is, however, somewhat undesirable since each package must be individually aligned with such testing or probing equipment.
  • a carrier substrate according to the present invention which is also referred to herein as an interposer or simply as a carrier, is comprised of a semiconductor material and includes apertures defined substantially through the semiconductor material.
  • the apertures of the carrier substrate are alignable with or may otherwise be positioned to communicate with corresponding bond pads of a semiconductor device to be secured to the carrier substrate.
  • the apertures of the substrate are lined with electrically insulative material. Any of the exposed surfaces of the carrier substrate may also be covered with insulative material.
  • Conductive material may be disposed within and substantially fill the apertures so as to facilitate the transmission of signals to and from the bond pads of the semiconductor device through the carrier substrate.
  • the insulator-lined apertures of the carrier substrate may be lined with conductive material by known metallization processes, such that conductive structures extending through the apertures each include a hollow portion. The hollow portion may be subsequently filled with a conductive bump material, such as solder.
  • a conductive bump material such as solder.
  • the carrier substrate may also include conductive traces extending substantially laterally from selected ones of the electrically conductive vias.
  • each laterally extending conductive trace is carried by the carrier substrate proximate a surface opposite the surface to which a semiconductor device may be secured, which opposite surface is also referred to herein as a back side surface or simply as a back side of the carrier substrate.
  • Such laterally extending conductive traces facilitate reconfiguration by the carrier substrate of the “footprint” formed by bond pads on the surface of the semiconductor device.
  • Contacts which communicate with corresponding vias, may be disposed proximate to and are preferably exposed at the back side of the carrier substrate. If the carrier substrate includes any conductive traces that extend from the electrically conductive vias, a contact may be disposed proximate an end of a conductive trace, opposite the via from which the conductive trace extends and with which the conductive trace communicates. Alternatively, a contact may be positioned along the length of a conductive trace.
  • a conductive bump such as a solder bump or a solder ball, may be placed adjacent each contact.
  • a conductive bump may be placed substantially over selected apertures and permitted to substantially fill any remaining hollow portions of the apertures by capillary action or wicking.
  • the carrier substrate may also include insulative material on the back side thereof.
  • the insulative material may be grown or deposited on the back side of the carrier substrate. If the back side of the carrier substrate has insulative material thereon, the contacts or conductive bumps are preferably exposed through the insulative material.
  • a semiconductor device When the carrier substrate is employed in a chip-scale package, a semiconductor device is invertedly positioned over the carrier substrate such that bond pads on the active surface of the semiconductor device substantially align with corresponding vias of the carrier substrate.
  • the vias through the carrier substrate communicate electrical signals to and from the corresponding bond pads of the semiconductor device.
  • the carrier substrate and the semiconductor device may be secured to one another, at least in part, by bonding the conductive material of the vias to the material of the bond pads.
  • an intermediate layer may be disposed between the semiconductor device and the carrier substrate to secure the semiconductor device to the carrier substrate.
  • an intermediate layer comprises an adhesive material securable to both the active surface of the semiconductor device and a surface of the carrier substrate.
  • apertures are defined through a first semiconductor wafer, such as a silicon wafer, which is also referred to herein as a substrate wafer or as a carrier substrate.
  • the apertures through the substrate wafer may be defined by known processes, such as by laser drilling or by masking and etching.
  • the locations of the apertures of the carrier substrate or substrate wafer correspond substantially to bond pad locations of semiconductor devices fabricated on a second wafer including a plurality of semiconductor devices, which wafer is also referred to herein as a semiconductor device wafer.
  • the substrate wafer is aligned with the semiconductor device wafer so that corresponding apertures of the substrate wafer and bond pads of the semiconductor device wafer are substantially aligned with one another.
  • a polymeric material or an adhesive material may be disposed on either an active surface of the semiconductor device wafer or on a surface of the substrate wafer to be positioned adjacent the semiconductor device wafer.
  • the semiconductor device wafer and the substrate wafer are aligned and positioned adjacent one another.
  • a layer of insulative material may be grown or formed on any exposed surfaces of the substrate wafer, including the surfaces of the apertures formed through the substrate wafer, by known processes, such as by thermal oxidation techniques or chemical vapor deposition techniques.
  • the insulative material may be disposed on the substrate wafer either prior to or after assembly thereof with the semiconductor device wafer.
  • Conductive material may be disposed in each of the apertures to define vias through the substrate wafer. As conductive material is disposed within each of the apertures, the conductive material and a material of the bond pad exposed to the aperture may diffuse and thereby at least partially secure the semiconductor device wafer and the substrate wafer to one another.
  • Any laterally extending conductive traces may be fabricated on the back side of the substrate wafer.
  • Known techniques such as metallization processes, masking processes, and etching processes, may be employed to fabricate these conductive traces.
  • Contact pads comprising under-bump metallurgy (“UBM”) or ball-limiting metallurgy (“BLM”), which are referred to herein as contacts for simplicity, may be fabricated on the back side of the substrate wafer.
  • each of these contacts corresponds to and communicates with a via of the carrier substrate or substrate wafer.
  • the contacts may be fabricated by known processes, such as by known metallization, masking, and etching processes.
  • a conductive bump such as a solder bump or a solder ball, or other conductive structure (e.g., a pillar or column of electrically conductive material) may be disposed on each of the contacts by known processes.
  • An assembly that includes the semiconductor device wafer and the substrate wafer may be singulated by known processes. Upon singulation of individual semiconductor devices from the semiconductor device wafer and the substantially simultaneous singulation of the substrate wafer, individual chip-scale packages are separated from one another.
  • FIG. 1 is a perspective view of a carrier substrate according to the present invention
  • FIG. 2 is a perspective view of a chip-scale package according to the present invention.
  • FIG. 3 is a cross-section taken along line 3 - 3 of FIG. 2 ;
  • FIG. 4 is a cross-sectional representation of a variation of the chip-scale package shown in FIGS. 2 and 3 ;
  • FIG. 5 is a schematic cross-sectional representation of a carrier substrate having apertures formed therethrough in accordance with the method of the present invention
  • FIG. 6 is a schematic cross-sectional representation of the formation or disposal of an insulative layer over at least the back side of the carrier substrate;
  • FIG. 7 is a schematic cross-sectional representation of the relative alignment and assembly of the carrier substrate of FIG. 5 with a semiconductor device
  • FIG. 8 is a schematic cross-sectional representation of the relative alignment and assembly of the carrier substrate of FIG. 5 with a semiconductor device and a quantity of polymeric or adhesive material disposed between the carrier substrate and the semiconductor device;
  • FIG. 9 is a perspective view illustrating the assembly of a wafer including a plurality of semiconductor devices with a substrate wafer;
  • FIG. 10 is a schematic cross-sectional representation of the disposal of conductive material within the apertures of the carrier substrate of FIG. 6 or FIG. 7 to form electrically conductive vias;
  • FIG. 11 is a schematic cross-sectional representation of the disposal of two layers of conductive material within the apertures of the carrier substrate of FIG. 6 or FIG. 7 to form electrically conductive vias;
  • FIG. 12 is a schematic cross-sectional representation of the fabrication of laterally extending conductive traces and their corresponding contacts in communication with selected ones of the electrically conductive vias of FIG. 10 ;
  • FIG. 13 is a schematic cross-sectional representation of the fabrication of contacts in communication with the electrically conductive vias of FIG. 10 ;
  • FIG. 14 is a schematic cross-sectional representation of the disposal of conductive bumps adjacent the contacts of FIG. 13 ;
  • FIG. 15 is a schematic cross-sectional representation of the lining of the apertures of the carrier substrate of FIG. 6 or FIG. 7 with conductive material;
  • FIGS. 16 and 17 are schematic cross-sectional representations of the disposal of conductive bumps within the lined apertures of the carrier substrate of FIG. 11 ;
  • FIG. 18 is a cross-sectional representation of a chip-scale package such as that shown in FIG. 4 being assembled with another interposer to change the footprint of contact pads of the chip-scale package;
  • FIG. 19 is a cross-sectional view of the completed assembly of the chip-scale package of FIG. 18 with the additional interposer also depicted in FIG. 18 ;
  • FIGS. 20-22 schematically depict an exemplary laser ablation method for removing material between adjacent interposers formed by a substrate wafer after the substrate wafer has been assembled with a semiconductor device wafer that includes a plurality of semiconductor devices;
  • FIG. 23 schematically illustrates the selective attachment of conductive structures to operable chip-scale packages of the present invention
  • FIG. 24 is a cross-sectional representation of an assembly of physically connected chip-scale packages of the present invention with a test chuck incorporating teachings of the present invention
  • FIG. 25 is a schematic representation showing the test chuck of FIG. 24 being assembled with an exemplary test apparatus.
  • FIG. 26 is a schematic representation of the singulation of chip-scale packages from an assembled semiconductor device wafer and substrate wafer.
  • Carrier substrate 10 which is also referred to herein as a semiconductor substrate or simply as a carrier, is illustrated.
  • Carrier substrate 10 is a substantially planar structure, such as a wafer, that may be formed from a semiconductor material, such as silicon, gallium arsenide, or indium phosphide.
  • Carrier substrate 10 includes an array of apertures 12 defined therethrough. Each aperture 12 is lined with a layer 13 comprising an electrically insulative material. Preferably, apertures 12 are located in positions that correspond substantially to the positions of bond pads 16 (see FIG. 3 ) of one or more semiconductor devices 14 to be assembled with carrier substrate 10 .
  • carrier substrate 10 includes a quantity of conductive material 18 in each aperture 12 .
  • the conductive material 18 within each aperture 12 defines an electrically conductive via 20 that extends substantially through carrier substrate 10 , through which electrical signals may be communicated to or from a corresponding bond pad 16 of semiconductor device 14 .
  • carrier substrate 10 may also include conductive traces 22 that extend laterally across a surface (e.g., back side 11 ) thereof from vias 20 to other locations on the surface of carrier substrate 10 . As illustrated, conductive traces 22 are carried upon or proximate a back side 11 of carrier substrate 10 . Alternatively, conductive traces 22 may extend internally through carrier substrate 10 .
  • Contacts 24 may communicate with vias 20 and be located on or proximate back side 11 of carrier substrate 10 . If carrier substrate 10 includes any laterally extending conductive traces 22 , contacts 24 may be placed on or in communication with such conductive traces 22 . Referring again to FIG. 3 , contacts 24 that communicate with vias 20 that do not include laterally extending conductive traces 22 may be placed directly on such vias 20 .
  • a conductive structure 26 such as a bump, ball, column, or pillar of solder or another conductive material (e.g., a z-axis conductive elastomer), may be placed adjacent each contact 24 .
  • Carrier substrate 10 may also include insulative material on back side 11 .
  • Insulative material may form a layer 28 that substantially covers back side 11 .
  • the presence of a layer 28 comprising insulative material on back side 11 is especially preferred if carrier substrate 10 includes any conductive traces 22 that are carried upon or exposed at back side 11 .
  • carrier substrate 10 includes a layer 28 of insulative material on back side 11 , then one or more of vias 20 , contacts 24 , or conductive bumps 26 , if present, are preferably exposed through layer 28 .
  • FIGS. 2 and 3 illustrate a chip-scale package 30 that includes a semiconductor device 14 , shown in an inverted orientation, positioned adjacent to carrier substrate 10 .
  • semiconductor device 14 is a flip-chip type semiconductor device that includes bond pads 16 disposed in an array over an active surface 15 thereof. Bond pads 16 of semiconductor device 14 and their corresponding vias of carrier substrate 10 are substantially aligned, thereby facilitating communication between each bond pad 16 and its corresponding via 20 .
  • an intermediate layer 32 may be disposed between semiconductor device 14 and carrier substrate 10 . If chip-scale package 30 includes such an intermediate layer 32 , bond pads 16 and their corresponding vias 20 are preferably exposed or otherwise communicate with one another through intermediate layer 32 .
  • chip-scale package 30 ′ includes a leads-over-chip (LOC) type semiconductor device 14 ′, which includes bond pads 16 arranged along one or more lines located at or near the center of active surface 15 ′ of semiconductor device 14 ′. Bond pads 16 of semiconductor device 14 ′ and their corresponding vias 20 ′ of a complementarily configured carrier substrate 10 ′ are substantially aligned upon assembly of semiconductor device 14 ′ with carrier substrate 10 ′.
  • LOC leads-over-chip
  • FIGS. 5-17 an exemplary method for fabricating chip-scale packages 30 in accordance with teachings of the present invention is illustrated.
  • the features of carrier substrate 10 and a chip-scale package 30 including carrier substrate 10 are also described in greater detail with reference to FIGS. 5-17 .
  • FIG. 5 illustrates a carrier substrate 10 including an array of apertures 12 .
  • Carrier substrate 10 may be fabricated from a full or partial wafer formed from a semiconductor material, such as silicon, gallium arsenide, or indium phosphide, or from another suitable substrate, such as a silicon on glass (“SOG”), silicon on ceramic (“SOC”), silicon on sapphire (“SOS”), or other silicon on insulator (“SOI”) type substrate.
  • Carrier substrate 10 may comprise a substantially chip-sized structure or may be part of a larger structure, such as a wafer 36 (see FIG. 9 ).
  • Apertures 12 may be defined through carrier substrate 10 by known techniques, such as by known laser machining processes, which are also referred to herein as laser drilling techniques, or by known patterning processes (e.g., masking and etching). Each aperture 12 preferably extends substantially through carrier substrate 10 . The location of each aperture 12 preferably corresponds substantially to a location of a bond pad 16 (see FIG. 6 ) of a semiconductor device 14 to be assembled with carrier substrate 10 .
  • Apertures 12 are lined with a layer 13 that includes electrically insulative material.
  • Layer 13 may be formed by known processes, such as by use of known oxidation techniques to oxidize the semiconductor material at the surfaces of apertures 12 .
  • a layer 38 comprising insulative material may be formed on back side 11 of carrier substrate 10 .
  • Layer 38 may be formed by known processes, such as by growing a thermal oxide (e.g., a silicon oxide) layer on back side 11 and on any other exposed surfaces of carrier substrate 10 .
  • a layer 38 comprising a thermally grown oxide may be formed during a furnacing process, such as during a thermal anneal of conductive material 18 (see FIG. 10 ) to the portions of carrier substrate exposed in apertures 12 .
  • a layer 38 of electrically insulative material may be grown by other known processes or deposited onto back side 11 or any other exposed surfaces of carrier substrate 10 by known techniques, such as chemical vapor deposition (“CVD”) processes.
  • CVD chemical vapor deposition
  • insulative material of layer 38 is deposited, electrically insulative materials such as tetraethylorthosilicate (“TEOS”), silicon nitride, or glass (e.g., borophosphosilicate glass (“BPSG”), phosphosilicate glass (“PSG”), or borosilicate glass (“BSG”)) may be employed.
  • TEOS tetraethylorthosilicate
  • BPSG borophosphosilicate glass
  • PSG phosphosilicate glass
  • BSG borosilicate glass
  • layer 38 may be formed from spin-on glass (“SOG”), using known processes.
  • Layer 38 may be formed on carrier substrate 10 either prior to or after the assembly of carrier substrate 10 and semiconductor device 14 .
  • the surfaces of carrier substrate 10 on which layer 38 is present depend, at least in part, on the fabrication method and on whether or not carrier substrate 10 has been assembled with semiconductor device 14 .
  • Carrier substrate 10 may be assembled with semiconductor device 14 either before or after apertures 12 are formed through carrier substrate 10 .
  • carrier substrate 10 may be positioned adjacent to semiconductor device 14 in such a manner that each aperture 12 of carrier substrate 10 and its corresponding bond pad 16 of semiconductor device 14 are substantially aligned.
  • Semiconductor device 14 and carrier substrate 10 preferably have substantially the same, or at least similar, coefficients of thermal expansion so as to maintain the integrity of a chip-scale package 30 ( FIGS. 2 and 3 ) that includes semiconductor device 14 and carrier substrate 10 during operation of semiconductor device 14 .
  • the thicknesses of carrier substrate 10 and semiconductor device 14 may be similar or substantially the same.
  • the thickness of semiconductor device 14 may, however, be greater than that of carrier substrate 10 since semiconductor device 14 includes integrated circuit devices that have been fabricated or built up on active surface 15 thereof.
  • an intermediate layer 32 may be located between semiconductor device 14 and carrier substrate 10 .
  • Intermediate layer 32 may include a polymeric material or an adhesive material, such as a polyimide, that adheres semiconductor device 14 and carrier substrate 10 to one another.
  • Intermediate layer 32 may also insulate structures exposed at active surface 15 of semiconductor device 14 from carrier substrate 10 or structures thereof. Bond pads 16 and vias 20 are preferably exposed through intermediate layer 32 so as to facilitate the communication of signals to and from bond pads 16 through intermediate layer 32 and through vias 20 (see FIG. 3 ).
  • Intermediate layer 32 may be placed on active surface 15 of semiconductor device 14 or on a surface of carrier substrate 10 by known processes, such as by spin-on techniques or other known processes that may be used to fabricate or form a layer with a substantially planar surface and having a substantially uniform thickness over the surface of a semiconductor device.
  • a wafer 34 or other large-scale substrate e.g., a silicon-on-insulator (SOI) type structure, such as silicon-on-ceramic (SOC), silicon-on-glass (SOG), or silicon-on-sapphire (SOS), or a partial wafer of semiconductive material, such as silicon, gallium arsenide, indium phosphide, etc.
  • SOI silicon-on-insulator
  • SOG silicon-on-glass
  • SOS silicon-on-sapphire
  • a partial wafer of semiconductive material such as silicon, gallium arsenide, indium phosphide, etc.
  • a semiconductor device wafer which is referred to herein as a semiconductor device wafer, may be assembled with another wafer 36 or other large-scale substrate (e.g., a silicon-on-insulator (SOD type structure, such as silicon-on-ceramic (SOC), silicon-on-glass (SOG), or silicon-on-sapphire (SOS), or a partial wafer of semiconductive material, such as silicon, gallium arsenide, indium phosphide, etc.), which is referred to herein as a substrate wafer, from which the carrier substrate 10 of each chip-scale package 30 is defined.
  • SOD type structure such as silicon-on-ceramic (SOC), silicon-on-glass (SOG), or silicon-on-sapphire (SOS)
  • SOS silicon-on-sapphire
  • a substrate wafer from which the carrier substrate 10 of each chip-scale package 30 is defined.
  • etch techniques may be employed. For example, it may be desirable to remove the insulative material of layer 38 from bond pads 16 or vias 20 .
  • a mask including openings or apertures therethrough which are aligned over areas of layer 38 that are to be removed would be fabricated and used in combination with an etchant that etches the material of insulative layer 38 with selectivity over the conductive material of bond pads 16 or vias 20 or with selectivity over the semiconductor material of carrier substrate 10 .
  • Apertures 12 which are lined with a layer 13 of insulative material, are substantially filled with conductive material 18 .
  • Conductive material 18 may be disposed in apertures 12 by known processes, such as by known physical vapor deposition (“PVD”) processes (e.g., sputtering) or known chemical vapor deposition (“CVD”) processes. Any excess conductive material 18 may be removed from back side 11 by known processes, such as by known etching techniques or known planarization processes (e.g., mechanical polishing or chemical-mechanical polishing (“CMP”)).
  • PVD physical vapor deposition
  • CVD chemical vapor deposition
  • conductive material 18 contacts bond pads 16 of semiconductor device 14 .
  • conductive material 18 may adhere to bond pads 16 , or conductive material 18 and the material or materials of bond pads 16 may diffuse, thereby forming a diffusion region or contact between conductive material 18 and the corresponding bond pad 16 , the introduction of conductive material 18 within apertures 12 may at least partially secure carrier substrate 10 and semiconductor device 14 to one another.
  • a first layer 18 a includes a barrier-type material that reduces contact resistance.
  • the material of first layer 18 a may reduce or prevent diffusion or “spiking” between the semiconductor material of carrier substrate 10 and the primary conductive material of the second layer 18 b, which diffusion could cause electrical shorts between adjacent vias 20 or increase the electrical resistance of a via 20 .
  • Barrier materials that are known in the art, such as metal suicides, and that are known to be compatible with both the electrically insulative material of layers 13 that line apertures 12 of carrier substrate 10 and the conductive material of second layer 18 b may be employed.
  • the barrier material of first layer 18 a may comprise titanium silicide.
  • Such materials may be deposited by known processes, such as chemical vapor deposition or physical vapor deposition. These materials may either be blanket deposited or selectively deposited, as known in the art.
  • the insulative material of layer 13 electrically isolates conductive material 18 of one via 20 from other vias 20 of carrier substrate 10 .
  • Conductive material 18 may be annealed to insulative layer 13 by known processes, such as by thermal anneal techniques.
  • Conductive material 18 (e.g., of either of layers 18 a or 18 b ) that remains on back side 11 or any other regions of carrier substrate 10 where the presence of conductive material is undesirable may be removed by known processes.
  • known planarization techniques such as chemical-mechanical planarization or chemical-mechanical polishing, may be employed to substantially completely remove the conductive material 18 from back side 11 .
  • known patterning processes such as mask and etch techniques, may be employed to pattern conductive material 18 .
  • Conductive traces 22 may be fabricated to reconfigure the footprint of bond pads 16 on active surface 15 of semiconductor device 14 to a different arrangement of contacts 24 on back side 11 .
  • Conductive traces 22 therefore, extend substantially laterally from their corresponding vias 20 , and may extend substantially internally through carrier substrate 10 or may be carried upon or exposed at back side 11 of carrier substrate 10 .
  • Conductive traces 22 may be fabricated by known processes, such as by depositing one or more layers of conductive material onto a surface of carrier substrate 10 and patterning the layer or layers of conductive material. Alternatively, conductive traces 22 may be defined from layer 18 or layers 18 a, 18 b during patterning of one or more of these layers.
  • contacts 24 which communicate with bond pads 16 by means of vias 20 , may be carried upon back side 11 of carrier substrate 10 .
  • Contacts 24 are preferably fabricated by known processes (e.g., fabricating the layers by PVD and patterning the layers by mask and etch processes), such as those employed to fabricate under-bump metallurgy or ball-limiting metallurgy structures. Accordingly, each contact 24 may include an adhesion layer adjacent the conductive material 18 of its corresponding via 20 , a solder wetting layer adjacent the adhesion layer, and an exposed, substantially nonoxidizable protective layer (e.g., gold or other noble metal) adjacent the solder wetting layer.
  • an adhesion layer adjacent the conductive material 18 of its corresponding via 20
  • solder wetting layer adjacent the adhesion layer
  • an exposed, substantially nonoxidizable protective layer e.g., gold or other noble metal
  • contacts 24 may be patterned from the conductive material 18 disposed over back side 11 of carrier substrate 10 .
  • Known processes such as masking and etching, may be employed to define contacts 24 from conductive material 18 .
  • conductive structures 26 may be placed on selected contacts 24 .
  • An exemplary material that may be employed to form conductive structures 26 of a chip-scale package 30 incorporating teachings of the present invention is solder.
  • the material of a conductive structure 26 preferably bonds or adheres to an adjacent contact 24 and, thereby, facilitates electrical communication between each conductive structure 26 and it corresponding contact 24 .
  • conductive structures 26 may be positioned directly against conductive material 18 of vias 20 .
  • conductive material may be disposed in apertures 12 in one or more relatively thin layers 18 ′, such that hollow or open regions 19 ′ remain in at least some of apertures 12 .
  • the conductive material of layer 18 ′ is wettable by a conductive bump material, such as molten solder, that is used to form conductive structure 26 of chip-scale package 30 .
  • a layer of barrier-type material may be disposed between layer 18 ′ and the adjacent surface of carrier substrate 10 to adhere the conductive material to carrier substrate 10 and to prevent diffusion of the semiconductor material of carrier substrate 10 with layer 18 ′.
  • layer 18 ′ includes a barrier material
  • the barrier material may be disposed on the insulative layer 13 -lined surfaces of apertures 12 by known processes, such as by chemical vapor deposition or physical vapor deposition.
  • the wettable conductive material of layer 18 ′ may also be disposed over the insulative layer 13 -lined surface of each aperture 12 by known processes, such as chemical vapor deposition or physical vapor deposition. Excess barrier material or conductive material may be removed from back side 11 of carrier substrate 10 or other undesired regions thereof by known processes, such as by known patterning or planarization techniques.
  • a conductive structure 26 ′ material such as solder, may be disposed adjacent conductive layer 18 ′. If layer 18 ′ includes a material that is wettable by the conductive material employed, the conductive bump may be drawn into hollow region 19 ′ by capillary action, or “wicking.”
  • the chip-scale package 30 ′ depicted in FIG. 4 which includes a carrier substrate 10 ′ with contacts 24 ′ that are arranged substantially linearly along a central location thereof, or any other type of semiconductor device, may be assembled with another substrate 80 that includes contacts 84 that are arranged to have a different “footprint” than that of contacts 24 ′. As depicted, contacts 84 are arranged in an array over a surface 82 of substrate 80 .
  • substrate 80 includes a first layer 86 that is configured to be positioned adjacent an exposed surface 29 ′ of chip-scale package 30 ′, a conductive, second layer 88 including laterally extending electrically conductive traces 89 , and a third layer 90 located adjacent second layer 88 , opposite first layer 86 .
  • First layer 86 is preferably a thin film which may be formed from an electrically insulative material, such as a polyimide, glass, or ceramic, or from a semiconductive material with at least some surfaces thereof being coated with insulative material.
  • First layer 86 includes apertures 87 formed therethrough. When substrate 80 is disposed on surface 29 ′ of chip-scale package 30 ′, each aperture 87 aligns with and receives a portion of a corresponding conductive structure 26 ′ that protrudes from chip-scale package 30 ′.
  • Second layer 88 includes distinct, electrically isolated conductive traces 89 .
  • Each conductive trace 89 of second layer 88 corresponds to a conductive structure 26 ′ of chip-scale package 30 ′.
  • Each conductive trace 89 extends laterally from aperture 87 formed through first layer 86 at least to a desired lateral position for a contact 84 .
  • each conductive trace 89 reroutes the position of a bond pad 16 of a semiconductor device 14 ′ of chip-scale package 30 ′, as well as a position of a contact pad 24 ′ of chip-scale package 30 ′.
  • Third layer 90 provides electrical insulation over conductive traces 89 and includes apertures 91 formed therethrough, through which the portions of each conductive trace 89 that form contacts 84 are exposed.
  • third layer 90 may be formed from a polyimide or other electrically insulative resin, from another electrically insulative material, such as glass or ceramic, or from a semiconductive material with at least some surfaces thereof being lined with an electrically insulative material.
  • the materials from which substrate 80 is formed have substantially the same, or at least similar, coefficients of thermal expansion as those of the materials from which semiconductor device 14 ′ and carrier substrate 10 ′ of chip-scale package 30 ′ are formed.
  • Substrate 80 may be fabricated on chip-scale package 30 ′ or separately therefrom and subsequently assembled with chip-scale package 30 ′. As illustrated in FIG. 19 , a quantity of adhesive material or underfill material 92 may be introduced between surface 29 ′ of chip-scale package 30 ′ and first layer 86 of substrate 80 , securing the separately fabricated substrate 80 to chip-scale package 30 ′.
  • first layer 86 may be formed by known processes for forming a thin film from an electrically insulative resin, such as a polyimide. If a photoimageable resin is used, apertures 87 may be formed by selectively curing all of the areas of a layer of the photoimageable resin but those in which apertures 87 are to be located. If first layer 86 is formed and cured or otherwise solidified prior to the formation of apertures 87 , apertures 87 may be formed in first layer 86 by known processes, such as by use of known laser drilling techniques or mask and etch processes.
  • the conductive traces 89 of second layer 88 may also be formed by known processes. For example, conductive traces 89 may be preformed, then positioned at appropriate locations on first layer 86 . Alternatively, conductive traces 89 may be formed by depositing a layer of conductive material onto a surface of first layer 86 , as known in the art (e.g., by PVD or CVD), then patterning the layer of conductive material, as also known in the art (e.g., by mask and etch processes).
  • Third layer 90 may be formed over conductive traces 89 by known processes. If, for example, third layer 90 is formed from polyimide or another resin, the material may be applied to conductive traces 89 and the areas of first layer 86 that are exposed between conductive traces 89 by known techniques, such as spin coating or spray coating. Apertures 91 may be formed through third layer 90 by selective exposure, if third layer 90 is formed from a photoimageable material, while the material of third layer 90 is being cured, or following the hardening of third layer 90 by other known techniques, such as laser drilling or the use of a mask and a suitable etchant.
  • a tape-automated bonding-type tape may be used to form conductive traces 89 and one of first layer 86 and third layer 90 .
  • Apertures 87 , 91 may be formed in the film portion of the TAB tape by known processes, such as by use of laser drilling techniques or mask and etch processes.
  • the other layers 86 , 90 and the apertures 87 , 91 that extend therethrough may then be formed by the processes disclosed herein.
  • chip-scale packages 30 may be fabricated on a wafer-scale, as depicted in FIG. 9 , testing, probing, or burn-in of each of semiconductor device 14 of semiconductor device wafer 34 can be performed after packaging, but prior to severing or singulating semiconductor devices 14 from semiconductor device wafer 34 .
  • the packaging method of the present invention eliminates the need to individually align separate semiconductor device packages with the probes or contacts of test equipment.
  • semiconductor devices 14 of chip-scale packages 30 When semiconductor devices 14 of chip-scale packages 30 are tested, probed, or burned-in, semiconductor devices 14 and their corresponding carrier substrates 10 may be subjected to increased temperatures. Consequently, thermal mismatches between (i.e., different coefficients of thermal expansion (“CTEs”) of) semiconductor devices 14 and their corresponding carrier substrates 10 may cause mechanical stresses to be induced on one or both of semiconductor device wafer 34 and substrate wafer 36 . These potential mechanical stresses may be reduced following the assembly of semiconductor device wafer 34 and substrate wafer 36 , before or after the introduction of conductive material 18 into apertures 12 ( FIGS. 10, 11 , and 15 ) or before or after the fabrication of conductive traces 22 or contact pads 24 by substantially severing one of semiconductor device wafer 34 and substrate wafer 36 at locations between adjacent semiconductor devices 14 and chip-scale packages 30 .
  • CTEs coefficients of thermal expansion
  • FIGS. 20-22 depict an exemplary, energy (e.g., laser) ablation method for reducing the thickness of one or both of semiconductor device wafer 34 and substrate wafer 36 prior to testing, probing, or burning in of the semiconductor devices 14 of semiconductor device wafer 34 and before chip-scale packages 30 are physically separated from one another.
  • the thickness of at least substrate wafer 36 may be reduced at locations that overlie streets 31 of semiconductor device wafer 34 , which are located between adjacent semiconductor devices 14 of semiconductor device wafer 34 .
  • a layer 70 of protective material may be disposed onto an exposed surface 72 of substrate wafer 36 , located opposite semiconductor device wafer 34 .
  • the protective material of layer 70 is preferably substantially opaque to the wavelengths of electromagnetic radiation, or laser light, that will be used to reduce the thickness of substrate wafer 36 at locations that overlie streets 31 of semiconductor device wafer 34 .
  • a layer 70 of opaque polyimide may be applied to surface 72 by spin coating or spray coating, then permitted to solidify by evaporation of solvent therefrom.
  • an opaque, photoimageable or thermosetting-type material may be applied to surface 72 and cured by use of appropriate techniques.
  • layer 70 may comprise a metal oxide of low reflectivity and that is substantially opaque to the wavelength or wavelengths of radiation emitted from a laser 74 ( FIGS. 21 and 22 ) or other, suitable energy beam source that will be used to remove material of substrate wafer 36 .
  • a layer 70 including such a metal oxide may be formed by known processes, such as by chemical vapor deposition.
  • a layer 70 comprising a metal oxide may also be formed by first depositing the metal (by PVD or CVD), then oxidizing the metal (e.g., by exposing the metal to an increased temperature in an oxygen-rich atmosphere).
  • the protective material of layer 70 may be removed by the same laser 74 or other suitable energy beam that will subsequently be used to remove material of substrate wafer 36 from locations that overlie streets 31 .
  • known mask and etch processes may be used to remove protective material from the regions of layer 70 that overlie streets.
  • the portions of substrate wafer 36 that are exposed through layer 70 are irradiated with electromagnetic radiation from laser 74 , which may comprise a carbon dioxide laser, an Nd:YAG laser, an Nd:YLF laser, any other type of laser suitable for use in cutting or removing silicon, or any other suitable source of energy or electromagnetic radiation that may be used to cut or remove silicon.
  • laser 74 which may comprise a carbon dioxide laser, an Nd:YAG laser, an Nd:YLF laser, any other type of laser suitable for use in cutting or removing silicon, or any other suitable source of energy or electromagnetic radiation that may be used to cut or remove silicon.
  • Layer 70 may prevent the circuitry and other components of semiconductor devices 14 from being exposed to scattered radiation of the wavelength or wavelengths that are emitted by laser 74 , thereby preventing laser-induced damage to semiconductor devices 14 during reduction of the thickness of substrate wafer 36 and the consequent formation of trenches 76 at the desired locations.
  • layer 70 may be substantially removed from surface 72 of substrate wafer 36 .
  • a suitable removal process depends upon the type of protective material from which layer 70 is formed. For example, if an opaque polyimide, photoimageable material or other resin or epoxy is used, a solution including a suitable solvent for these materials may be used to substantially remove layer 70 from surface 72 . If, in the alternative, layer 70 is formed from a metal oxide that is opaque to the wavelength or wavelengths of radiation that are emitted by laser 74 , a suitable wet or dry etchant may be used to substantially remove layer 70 from surface 72 .
  • semiconductor device structure patterning processes e.g., masking and etching techniques
  • known semiconductor device structure patterning processes may be used to reduce a thickness of substrate wafer 36 at positions that are located over streets 31 of semiconductor device wafer 34 .
  • FIGS. 23 and 24 depict an exemplary manner in which semiconductor devices 14 of chip-scale packages 30 may be tested, probed, or burned-in prior to singulation thereof from semiconductor device wafer 34 or another large-scale substrate.
  • each semiconductor device 14 of a semiconductor device wafer 34 or other large-scale substrate may be probed, as known in the art, to evaluate the electrical properties of that semiconductor device 14 and to thereby determine whether or not that semiconductor device 14 is functional.
  • the location of each functional semiconductor device 14 on semiconductor device wafer 34 or another large-scale substrate may be mapped using known techniques.
  • conductive structures 26 may be placed on contacts 24 or adjacent to layers 18 ′ of each carrier substrate 10 that is positioned adjacent to a functional semiconductor device 14 , as described previously herein with reference to FIGS. 14, 16 , and 17 .
  • conductive structures 26 , 26 ′ are not applied to contacts 24 or layers 18 ′ of nonfunctional semiconductor device 14 .
  • conductive structures 26 , 26 ′ may be applied to each contact 24 or layer 18 ′ of both the functional and nonfunctional semiconductor device 14 on semiconductor device wafer 34 or another large-scale substrate.
  • test chuck 50 in testing, probing, or burning-in semiconductor devices 14 , the assembly of substrate wafer 36 and semiconductor device wafer 34 or another large-scale substrate upon which semiconductor devices 14 are carried is oriented within a test chuck 50 , which, in turn, is associated with a tester 52 ( FIG. 25 ). As shown, conductive structures 26 protruding from contacts 24 of functional semiconductor devices 14 are disposed adjacent to and in electrical contact with corresponding test terminals 51 of test chuck 50 . Test terminals 51 of test chuck 50 facilitate communication between each functional semiconductor device 14 and tester 52 so that semiconductor devices 14 may be tested, probed, or burned-in in the desired manner.
  • the exemplary test chuck 50 illustrated in FIG. 24 is a substantially planar member that includes an aperture 54 beneath each test terminal 51 so as to facilitate the insertion of probes 55 ( FIG. 25 ) that communicate with tester 52 ( FIG. 25 ) therethrough and into electrical contact with test terminals 51 while semiconductor devices 14 are being tested, probed, or burned-in.
  • apertures 54 and areas on a surface 56 of test chuck 50 that laterally surround test terminals 51 are lined with an electrically insulative material so as to prevent shorting of various electrical circuits that are formed during testing, probing, or burning-in of semiconductor devices 14 .
  • Test chuck 50 preferably includes a bulk silicon or another substrate that has a coefficient of thermal expansion that is similar to the CTEs of substrate wafer 36 and of semiconductor device wafer 34 or another large-scale substrate upon which semiconductor devices 14 are fabricated.
  • the coefficients of thermal expansion of test chuck 50 , substrate wafer 36 , and semiconductor device wafer 34 or another large-scale substrate that carries semiconductor devices 14 are substantially the same or similar, the likelihood is reduced that conductive structures 26 , carrier substrates 10 , and semiconductor devices 14 will be damaged during testing, probing, or burning-in of semiconductor devices 14 .
  • test chuck 50 may be used to fabricate test chuck 50 .
  • suitable semiconductor device fabrication techniques including, without limitation, material deposition, oxide formation, and patterning processes, may be used to fabricate test chuck 50 .
  • Test chuck 50 may be used, as known in the art, in known, test, probe, or burn-in equipment to facilitate the testing, probing, or burning-in of a collection of chip-scale packages 30 incorporating teachings of the present invention.
  • a test chuck 50 may be positioned in an appropriate location within a receptacle 62 of a testing apparatus 60 , such that test terminals 51 are located in positions that facilitate the communication of corresponding probes 55 therewith.
  • An assembly including semiconductor device wafer 34 and substrate wafer 36 is invertedly oriented over test chuck 50 , with conductive structures 26 being aligned with corresponding test terminals 51 of test chuck 50 .
  • test terminals 51 partially receive their corresponding conductive structures 26 so as to facilitate the formation of an adequate electrical connection between each test terminal 51 and its corresponding conductive structure 26 .
  • the assembly of semiconductor device wafer 34 and substrate wafer 36 may be biased toward test chuck 50 so as to further insure the formation of adequate electrical connections between conductive structures 26 and their corresponding test terminals 51 .
  • a lid 66 that is configured to be coupled with testing apparatus 60 may be positioned over the assembly of semiconductor device wafer 34 and substrate wafer 36 and secured to testing apparatus 60 in such a manner that lid 66 biases the assembly of semiconductor device wafer 34 and substrate wafer 36 to test chuck 50 .
  • Each chip-scale package 30 in the assembly of semiconductor device wafer 34 and substrate wafer 36 may then be tested, probed, or burned-in, as known in the art, by use of a suitable tester 52 or other equipment associated with testing apparatus 60 .
  • individual chip-scale packages 30 may be singulated from the assembly of semiconductor device wafer 34 (not shown) and substrate wafer 36 by known singulation processes, such as by the use of a wafer saw 40 . If trenches 76 have been formed in substrate wafer 36 , as shown in FIGS. 20-22 , substrate wafer 36 and semiconductor device wafer 34 may be singulated along trenches 76 . Trenches 76 may also be used to ensure that the blade or blades of wafer saw 40 are properly aligned over the streets 31 located between the semiconductor devices 14 that have been fabricated on semiconductor device wafer 34 .

Abstract

A test chuck is configured for assembly with, and to test, semiconductor devices of a large-scale substrate. The test chuck includes a substrate with terminals that are arranged correspondingly to the arrangement of bond pads or other contacts of the semiconductor devices, which have yet to be singulated from the large-scale substrate. The test chuck may be part of a larger wafer-scale testing system, which includes test circuits for testing or stressing the semiconductor devices of a large-scale substrate, as well as features, such as a receptacle, for establishing communication between the test circuits and the terminals of the test chuck. Additionally, such a system may include one or more elements, such as a biasing element, for facilitating communication between terminals of the test chuck and corresponding contacts of the large-scale substrate. Methods for testing or stressing semiconductor devices are also disclosed.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a divisional of application Ser. No. 10/292,155, filed Nov. 11, 2002, pending.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to carrier substrates, or interposers, for use in chip-scale packages and to chip-scale packages including such carrier substrates. Particularly, the present invention relates to silicon carrier substrates. Methods of fabricating chip-scale packages are also within the scope of the present invention.
  • 2. State of the Art
  • In conventional semiconductor device fabrication processes, a number of distinct semiconductor devices, such as memory chips or microprocessors, are fabricated on a semiconductor substrate, such as a silicon wafer. After the desired structures, circuitry, and other features of each of the semiconductor devices have been fabricated upon the semiconductor substrate, the substrate is typically singulated to separate the individual semiconductor devices from one another.
  • Various post-fabrication processes, such as testing the circuits of each of the semiconductor devices and burn-in processes, may be employed either prior to or following singulation of the semiconductor substrate. These post-fabrication processes may be employed to impart the semiconductor devices with their intended functionality and to determine whether or not each of the individual semiconductor devices meets quality control specifications.
  • The individual semiconductor devices may then be packaged. Along with the trend in the semiconductor industry to decrease semiconductor device sizes and increase the densities of semiconductor device features, package sizes are also ever-decreasing. One type of semiconductor device package, the so-called “chip-scale package” or “chip-sized package” (“CSP”), consumes about the same amount of real estate upon a carrier substrate as the bare semiconductor device itself. Such chip-scale packages typically include a carrier substrate, or interposer, having roughly the same surface area as the semiconductor device itself. As the interposer of such a chip-scale package is small, electrical connections between the semiconductor device and the carrier substrate are often made by flip-chip-type bonds or tape-automated bonding (“TAB”). Due to the typical use of a carrier substrate that has a different coefficient of thermal expansion than that of the semiconductor substrate of the semiconductor device, these types of bonds may fail during operation of the semiconductor device.
  • In view of the potential for failure of the flip-chip or TAB electrical connections in chip-scale packages, chip-scale packages that include more flexible electrical connections, such as wire bonds, were developed. An exemplary chip-scale package that includes such flexible electrical connections is disclosed in U.S. Pat. No. 5,685,885 (hereinafter “the '885 patent”), issued to Khandros et al. on Nov. 11, 1997. The chip-scale package of the '885 patent may be assembled by orienting and disposing a sheet of interposer material over a wafer including a plurality of semiconductor devices thereon. The bond pads of the semiconductor devices may then be wire-bonded or otherwise flexibly bonded to corresponding contacts of the interposer. The wafer and interposer sheet may then be simultaneously singulated to separate individual semiconductor device packages from each other. The method and devices of the '885 patent are, however, somewhat undesirable. In addition to including a semiconductor device and a carrier substrate therefor, the package of the '885 patent includes another flexible, sheet-like dielectric interposer configured to be positioned between and aligned with both the semiconductor device and the carrier substrate. The double alignment of this additional interposer increases the likelihood that the resulting semiconductor device package will fail.
  • Following packaging, the packaged semiconductor devices may be retested or otherwise processed to ensure that no damage occurred during packaging. The testing of individual, packaged semiconductor devices is, however, somewhat undesirable since each package must be individually aligned with such testing or probing equipment.
  • Accordingly, there is a need for a semiconductor packaging process that facilitates testing, probing, and bum-in of semiconductor devices without requiring the alignment of individual semiconductor devices with probes or contacts of testing equipment and by which a plurality of reliable chip-scale packages may be substantially simultaneously assembled. An efficient chip-scale packaging process with a reduced incidence of semiconductor device failure is also needed. There is a further need for chip-scale packaged semiconductor devices that withstand repeated exposure to the operating conditions of the semiconductor devices thereof.
  • BRIEF SUMMARY OF THE INVENTION
  • A carrier substrate according to the present invention, which is also referred to herein as an interposer or simply as a carrier, is comprised of a semiconductor material and includes apertures defined substantially through the semiconductor material. The apertures of the carrier substrate are alignable with or may otherwise be positioned to communicate with corresponding bond pads of a semiconductor device to be secured to the carrier substrate. The apertures of the substrate are lined with electrically insulative material. Any of the exposed surfaces of the carrier substrate may also be covered with insulative material.
  • Conductive material may be disposed within and substantially fill the apertures so as to facilitate the transmission of signals to and from the bond pads of the semiconductor device through the carrier substrate. Alternatively, the insulator-lined apertures of the carrier substrate may be lined with conductive material by known metallization processes, such that conductive structures extending through the apertures each include a hollow portion. The hollow portion may be subsequently filled with a conductive bump material, such as solder. When the apertures are substantially filled with conductive material, an aperture and the conductive material therein collectively define an electrically conductive via, which is also referred to herein as a via for simplicity, through the carrier substrate.
  • The carrier substrate may also include conductive traces extending substantially laterally from selected ones of the electrically conductive vias. Preferably, each laterally extending conductive trace is carried by the carrier substrate proximate a surface opposite the surface to which a semiconductor device may be secured, which opposite surface is also referred to herein as a back side surface or simply as a back side of the carrier substrate. Such laterally extending conductive traces facilitate reconfiguration by the carrier substrate of the “footprint” formed by bond pads on the surface of the semiconductor device.
  • Contacts, which communicate with corresponding vias, may be disposed proximate to and are preferably exposed at the back side of the carrier substrate. If the carrier substrate includes any conductive traces that extend from the electrically conductive vias, a contact may be disposed proximate an end of a conductive trace, opposite the via from which the conductive trace extends and with which the conductive trace communicates. Alternatively, a contact may be positioned along the length of a conductive trace.
  • A conductive bump, such as a solder bump or a solder ball, may be placed adjacent each contact. Alternatively, if the apertures of the carrier substrate were lined with conductive material, a conductive bump may be placed substantially over selected apertures and permitted to substantially fill any remaining hollow portions of the apertures by capillary action or wicking.
  • The carrier substrate may also include insulative material on the back side thereof. The insulative material may be grown or deposited on the back side of the carrier substrate. If the back side of the carrier substrate has insulative material thereon, the contacts or conductive bumps are preferably exposed through the insulative material.
  • When the carrier substrate is employed in a chip-scale package, a semiconductor device is invertedly positioned over the carrier substrate such that bond pads on the active surface of the semiconductor device substantially align with corresponding vias of the carrier substrate. Thus, the vias through the carrier substrate communicate electrical signals to and from the corresponding bond pads of the semiconductor device. The carrier substrate and the semiconductor device may be secured to one another, at least in part, by bonding the conductive material of the vias to the material of the bond pads.
  • Alternatively, or in combination with bonds between the conductive material of the carrier substrate and bond pads of the semiconductor device, an intermediate layer may be disposed between the semiconductor device and the carrier substrate to secure the semiconductor device to the carrier substrate. Preferably, such an intermediate layer comprises an adhesive material securable to both the active surface of the semiconductor device and a surface of the carrier substrate.
  • In a preferred embodiment of the method of the present invention, apertures are defined through a first semiconductor wafer, such as a silicon wafer, which is also referred to herein as a substrate wafer or as a carrier substrate. The apertures through the substrate wafer may be defined by known processes, such as by laser drilling or by masking and etching. Preferably, the locations of the apertures of the carrier substrate or substrate wafer correspond substantially to bond pad locations of semiconductor devices fabricated on a second wafer including a plurality of semiconductor devices, which wafer is also referred to herein as a semiconductor device wafer.
  • The substrate wafer is aligned with the semiconductor device wafer so that corresponding apertures of the substrate wafer and bond pads of the semiconductor device wafer are substantially aligned with one another. A polymeric material or an adhesive material may be disposed on either an active surface of the semiconductor device wafer or on a surface of the substrate wafer to be positioned adjacent the semiconductor device wafer. The semiconductor device wafer and the substrate wafer are aligned and positioned adjacent one another.
  • A layer of insulative material may be grown or formed on any exposed surfaces of the substrate wafer, including the surfaces of the apertures formed through the substrate wafer, by known processes, such as by thermal oxidation techniques or chemical vapor deposition techniques. The insulative material may be disposed on the substrate wafer either prior to or after assembly thereof with the semiconductor device wafer.
  • Conductive material may be disposed in each of the apertures to define vias through the substrate wafer. As conductive material is disposed within each of the apertures, the conductive material and a material of the bond pad exposed to the aperture may diffuse and thereby at least partially secure the semiconductor device wafer and the substrate wafer to one another.
  • Any laterally extending conductive traces may be fabricated on the back side of the substrate wafer. Known techniques, such as metallization processes, masking processes, and etching processes, may be employed to fabricate these conductive traces.
  • Contact pads comprising under-bump metallurgy (“UBM”) or ball-limiting metallurgy (“BLM”), which are referred to herein as contacts for simplicity, may be fabricated on the back side of the substrate wafer. Preferably, each of these contacts corresponds to and communicates with a via of the carrier substrate or substrate wafer. The contacts may be fabricated by known processes, such as by known metallization, masking, and etching processes. A conductive bump, such as a solder bump or a solder ball, or other conductive structure (e.g., a pillar or column of electrically conductive material) may be disposed on each of the contacts by known processes.
  • An assembly that includes the semiconductor device wafer and the substrate wafer may be singulated by known processes. Upon singulation of individual semiconductor devices from the semiconductor device wafer and the substantially simultaneous singulation of the substrate wafer, individual chip-scale packages are separated from one another.
  • Other features and advantages of the present invention will become apparent to those of skill in the art through a consideration of the ensuing description, the accompanying drawings, and the appended claims.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a perspective view of a carrier substrate according to the present invention;
  • FIG. 2 is a perspective view of a chip-scale package according to the present invention;
  • FIG. 3 is a cross-section taken along line 3-3 of FIG. 2;
  • FIG. 4 is a cross-sectional representation of a variation of the chip-scale package shown in FIGS. 2 and 3;
  • FIG. 5 is a schematic cross-sectional representation of a carrier substrate having apertures formed therethrough in accordance with the method of the present invention;
  • FIG. 6 is a schematic cross-sectional representation of the formation or disposal of an insulative layer over at least the back side of the carrier substrate;
  • FIG. 7 is a schematic cross-sectional representation of the relative alignment and assembly of the carrier substrate of FIG. 5 with a semiconductor device;
  • FIG. 8 is a schematic cross-sectional representation of the relative alignment and assembly of the carrier substrate of FIG. 5 with a semiconductor device and a quantity of polymeric or adhesive material disposed between the carrier substrate and the semiconductor device;
  • FIG. 9 is a perspective view illustrating the assembly of a wafer including a plurality of semiconductor devices with a substrate wafer;
  • FIG. 10 is a schematic cross-sectional representation of the disposal of conductive material within the apertures of the carrier substrate of FIG. 6 or FIG. 7 to form electrically conductive vias;
  • FIG. 11 is a schematic cross-sectional representation of the disposal of two layers of conductive material within the apertures of the carrier substrate of FIG. 6 or FIG. 7 to form electrically conductive vias;
  • FIG. 12 is a schematic cross-sectional representation of the fabrication of laterally extending conductive traces and their corresponding contacts in communication with selected ones of the electrically conductive vias of FIG. 10;
  • FIG. 13 is a schematic cross-sectional representation of the fabrication of contacts in communication with the electrically conductive vias of FIG. 10;
  • FIG. 14 is a schematic cross-sectional representation of the disposal of conductive bumps adjacent the contacts of FIG. 13;
  • FIG. 15 is a schematic cross-sectional representation of the lining of the apertures of the carrier substrate of FIG. 6 or FIG. 7 with conductive material;
  • FIGS. 16 and 17 are schematic cross-sectional representations of the disposal of conductive bumps within the lined apertures of the carrier substrate of FIG. 11;
  • FIG. 18 is a cross-sectional representation of a chip-scale package such as that shown in FIG. 4 being assembled with another interposer to change the footprint of contact pads of the chip-scale package;
  • FIG. 19 is a cross-sectional view of the completed assembly of the chip-scale package of FIG. 18 with the additional interposer also depicted in FIG. 18;
  • FIGS. 20-22 schematically depict an exemplary laser ablation method for removing material between adjacent interposers formed by a substrate wafer after the substrate wafer has been assembled with a semiconductor device wafer that includes a plurality of semiconductor devices;
  • FIG. 23 schematically illustrates the selective attachment of conductive structures to operable chip-scale packages of the present invention;
  • FIG. 24 is a cross-sectional representation of an assembly of physically connected chip-scale packages of the present invention with a test chuck incorporating teachings of the present invention;
  • FIG. 25 is a schematic representation showing the test chuck of FIG. 24 being assembled with an exemplary test apparatus; and
  • FIG. 26 is a schematic representation of the singulation of chip-scale packages from an assembled semiconductor device wafer and substrate wafer.
  • DETAILED DESCRIPTION OF THE INVENTION
  • With reference to FIG. 1, a carrier substrate 10, which is also referred to herein as a semiconductor substrate or simply as a carrier, is illustrated. Carrier substrate 10 is a substantially planar structure, such as a wafer, that may be formed from a semiconductor material, such as silicon, gallium arsenide, or indium phosphide.
  • Carrier substrate 10 includes an array of apertures 12 defined therethrough. Each aperture 12 is lined with a layer 13 comprising an electrically insulative material. Preferably, apertures 12 are located in positions that correspond substantially to the positions of bond pads 16 (see FIG. 3) of one or more semiconductor devices 14 to be assembled with carrier substrate 10.
  • A chip-scale package 30 that includes carrier substrate 10 and an associated semiconductor device 14 is shown in FIG. 3. As depicted, carrier substrate 10 includes a quantity of conductive material 18 in each aperture 12. The conductive material 18 within each aperture 12 defines an electrically conductive via 20 that extends substantially through carrier substrate 10, through which electrical signals may be communicated to or from a corresponding bond pad 16 of semiconductor device 14.
  • As shown in FIG. 12, carrier substrate 10 may also include conductive traces 22 that extend laterally across a surface (e.g., back side 11) thereof from vias 20 to other locations on the surface of carrier substrate 10. As illustrated, conductive traces 22 are carried upon or proximate a back side 11 of carrier substrate 10. Alternatively, conductive traces 22 may extend internally through carrier substrate 10.
  • Contacts 24, such as the ball-limiting metallurgy or under-bump metallurgy structures known in the art, may communicate with vias 20 and be located on or proximate back side 11 of carrier substrate 10. If carrier substrate 10 includes any laterally extending conductive traces 22, contacts 24 may be placed on or in communication with such conductive traces 22. Referring again to FIG. 3, contacts 24 that communicate with vias 20 that do not include laterally extending conductive traces 22 may be placed directly on such vias 20. A conductive structure 26, such as a bump, ball, column, or pillar of solder or another conductive material (e.g., a z-axis conductive elastomer), may be placed adjacent each contact 24.
  • Carrier substrate 10 may also include insulative material on back side 11. Insulative material may form a layer 28 that substantially covers back side 11. The presence of a layer 28 comprising insulative material on back side 11 is especially preferred if carrier substrate 10 includes any conductive traces 22 that are carried upon or exposed at back side 11. If carrier substrate 10 includes a layer 28 of insulative material on back side 11, then one or more of vias 20, contacts 24, or conductive bumps 26, if present, are preferably exposed through layer 28.
  • FIGS. 2 and 3 illustrate a chip-scale package 30 that includes a semiconductor device 14, shown in an inverted orientation, positioned adjacent to carrier substrate 10. As illustrated, semiconductor device 14 is a flip-chip type semiconductor device that includes bond pads 16 disposed in an array over an active surface 15 thereof. Bond pads 16 of semiconductor device 14 and their corresponding vias of carrier substrate 10 are substantially aligned, thereby facilitating communication between each bond pad 16 and its corresponding via 20.
  • As shown in FIGS. 2 and 3, an intermediate layer 32 may be disposed between semiconductor device 14 and carrier substrate 10. If chip-scale package 30 includes such an intermediate layer 32, bond pads 16 and their corresponding vias 20 are preferably exposed or otherwise communicate with one another through intermediate layer 32.
  • An alternative embodiment of chip-scale package 30′ incorporating teachings of the present invention is shown in FIG. 4. As illustrated, chip-scale package 30′ includes a leads-over-chip (LOC) type semiconductor device 14′, which includes bond pads 16 arranged along one or more lines located at or near the center of active surface 15′ of semiconductor device 14′. Bond pads 16 of semiconductor device 14′ and their corresponding vias 20′ of a complementarily configured carrier substrate 10′ are substantially aligned upon assembly of semiconductor device 14′ with carrier substrate 10′.
  • Turning now to FIGS. 5-17, an exemplary method for fabricating chip-scale packages 30 in accordance with teachings of the present invention is illustrated. The features of carrier substrate 10 and a chip-scale package 30 including carrier substrate 10 are also described in greater detail with reference to FIGS. 5-17.
  • FIG. 5 illustrates a carrier substrate 10 including an array of apertures 12. Carrier substrate 10 may be fabricated from a full or partial wafer formed from a semiconductor material, such as silicon, gallium arsenide, or indium phosphide, or from another suitable substrate, such as a silicon on glass (“SOG”), silicon on ceramic (“SOC”), silicon on sapphire (“SOS”), or other silicon on insulator (“SOI”) type substrate. Carrier substrate 10 may comprise a substantially chip-sized structure or may be part of a larger structure, such as a wafer 36 (see FIG. 9).
  • Apertures 12 may be defined through carrier substrate 10 by known techniques, such as by known laser machining processes, which are also referred to herein as laser drilling techniques, or by known patterning processes (e.g., masking and etching). Each aperture 12 preferably extends substantially through carrier substrate 10. The location of each aperture 12 preferably corresponds substantially to a location of a bond pad 16 (see FIG. 6) of a semiconductor device 14 to be assembled with carrier substrate 10.
  • Apertures 12 are lined with a layer 13 that includes electrically insulative material. Layer 13 may be formed by known processes, such as by use of known oxidation techniques to oxidize the semiconductor material at the surfaces of apertures 12.
  • As shown in FIG. 6, a layer 38 comprising insulative material may be formed on back side 11 of carrier substrate 10. Layer 38 may be formed by known processes, such as by growing a thermal oxide (e.g., a silicon oxide) layer on back side 11 and on any other exposed surfaces of carrier substrate 10. A layer 38 comprising a thermally grown oxide may be formed during a furnacing process, such as during a thermal anneal of conductive material 18 (see FIG. 10) to the portions of carrier substrate exposed in apertures 12. Alternatively, a layer 38 of electrically insulative material may be grown by other known processes or deposited onto back side 11 or any other exposed surfaces of carrier substrate 10 by known techniques, such as chemical vapor deposition (“CVD”) processes. If the insulative material of layer 38 is deposited, electrically insulative materials such as tetraethylorthosilicate (“TEOS”), silicon nitride, or glass (e.g., borophosphosilicate glass (“BPSG”), phosphosilicate glass (“PSG”), or borosilicate glass (“BSG”)) may be employed. As another alternative, layer 38 may be formed from spin-on glass (“SOG”), using known processes.
  • Layer 38 may be formed on carrier substrate 10 either prior to or after the assembly of carrier substrate 10 and semiconductor device 14. The surfaces of carrier substrate 10 on which layer 38 is present depend, at least in part, on the fabrication method and on whether or not carrier substrate 10 has been assembled with semiconductor device 14.
  • Carrier substrate 10 may be assembled with semiconductor device 14 either before or after apertures 12 are formed through carrier substrate 10.
  • Referring to FIG. 7, carrier substrate 10 may be positioned adjacent to semiconductor device 14 in such a manner that each aperture 12 of carrier substrate 10 and its corresponding bond pad 16 of semiconductor device 14 are substantially aligned. Semiconductor device 14 and carrier substrate 10 preferably have substantially the same, or at least similar, coefficients of thermal expansion so as to maintain the integrity of a chip-scale package 30 (FIGS. 2 and 3) that includes semiconductor device 14 and carrier substrate 10 during operation of semiconductor device 14.
  • The thicknesses of carrier substrate 10 and semiconductor device 14 may be similar or substantially the same. The thickness of semiconductor device 14 may, however, be greater than that of carrier substrate 10 since semiconductor device 14 includes integrated circuit devices that have been fabricated or built up on active surface 15 thereof.
  • As shown in FIG. 8, an intermediate layer 32 may be located between semiconductor device 14 and carrier substrate 10. Intermediate layer 32 may include a polymeric material or an adhesive material, such as a polyimide, that adheres semiconductor device 14 and carrier substrate 10 to one another. Intermediate layer 32 may also insulate structures exposed at active surface 15 of semiconductor device 14 from carrier substrate 10 or structures thereof. Bond pads 16 and vias 20 are preferably exposed through intermediate layer 32 so as to facilitate the communication of signals to and from bond pads 16 through intermediate layer 32 and through vias 20 (see FIG. 3). Intermediate layer 32 may be placed on active surface 15 of semiconductor device 14 or on a surface of carrier substrate 10 by known processes, such as by spin-on techniques or other known processes that may be used to fabricate or form a layer with a substantially planar surface and having a substantially uniform thickness over the surface of a semiconductor device.
  • With reference to FIG. 9, the assembly of carrier substrate 10 and semiconductor device 14 may occur on a wafer scale. Stated another way, a wafer 34 or other large-scale substrate (e.g., a silicon-on-insulator (SOI) type structure, such as silicon-on-ceramic (SOC), silicon-on-glass (SOG), or silicon-on-sapphire (SOS), or a partial wafer of semiconductive material, such as silicon, gallium arsenide, indium phosphide, etc.) including a plurality of semiconductor devices 14 (see FIGS. 7 and 8), which is referred to herein as a semiconductor device wafer, may be assembled with another wafer 36 or other large-scale substrate (e.g., a silicon-on-insulator (SOD type structure, such as silicon-on-ceramic (SOC), silicon-on-glass (SOG), or silicon-on-sapphire (SOS), or a partial wafer of semiconductive material, such as silicon, gallium arsenide, indium phosphide, etc.), which is referred to herein as a substrate wafer, from which the carrier substrate 10 of each chip-scale package 30 is defined.
  • If the removal of portions of layer 38 from carrier substrate 10 is desired, known processes, such as mask and etch techniques, may be employed. For example, it may be desirable to remove the insulative material of layer 38 from bond pads 16 or vias 20. Thus, a mask including openings or apertures therethrough which are aligned over areas of layer 38 that are to be removed would be fabricated and used in combination with an etchant that etches the material of insulative layer 38 with selectivity over the conductive material of bond pads 16 or vias 20 or with selectivity over the semiconductor material of carrier substrate 10.
  • Referring to FIG. 10, an assembly including semiconductor device 14 and carrier substrate 10 is shown. Apertures 12, which are lined with a layer 13 of insulative material, are substantially filled with conductive material 18. Conductive material 18 may be disposed in apertures 12 by known processes, such as by known physical vapor deposition (“PVD”) processes (e.g., sputtering) or known chemical vapor deposition (“CVD”) processes. Any excess conductive material 18 may be removed from back side 11 by known processes, such as by known etching techniques or known planarization processes (e.g., mechanical polishing or chemical-mechanical polishing (“CMP”)).
  • Preferably, as conductive material 18 is disposed in apertures 12, conductive material 18 contacts bond pads 16 of semiconductor device 14. As conductive material 18 may adhere to bond pads 16, or conductive material 18 and the material or materials of bond pads 16 may diffuse, thereby forming a diffusion region or contact between conductive material 18 and the corresponding bond pad 16, the introduction of conductive material 18 within apertures 12 may at least partially secure carrier substrate 10 and semiconductor device 14 to one another.
  • Referring to FIG. 11, it may be desirable to form a via 20 from two layers 18 a and 18 b of conductive material 18. A first layer 18 a includes a barrier-type material that reduces contact resistance. The material of first layer 18 a may reduce or prevent diffusion or “spiking” between the semiconductor material of carrier substrate 10 and the primary conductive material of the second layer 18 b, which diffusion could cause electrical shorts between adjacent vias 20 or increase the electrical resistance of a via 20. Barrier materials that are known in the art, such as metal suicides, and that are known to be compatible with both the electrically insulative material of layers 13 that line apertures 12 of carrier substrate 10 and the conductive material of second layer 18 b may be employed. For example, if the conductive material of second layer 18 b comprises titanium, the barrier material of first layer 18 a may comprise titanium silicide. Such materials may be deposited by known processes, such as chemical vapor deposition or physical vapor deposition. These materials may either be blanket deposited or selectively deposited, as known in the art.
  • Of course, the insulative material of layer 13 electrically isolates conductive material 18 of one via 20 from other vias 20 of carrier substrate 10. Conductive material 18 may be annealed to insulative layer 13 by known processes, such as by thermal anneal techniques.
  • Conductive material 18 (e.g., of either of layers 18 a or 18 b) that remains on back side 11 or any other regions of carrier substrate 10 where the presence of conductive material is undesirable may be removed by known processes. For example, known planarization techniques, such as chemical-mechanical planarization or chemical-mechanical polishing, may be employed to substantially completely remove the conductive material 18 from back side 11. Alternatively, if the selective removal of any portion of conductive material 18 from back side 11 is desired, known patterning processes, such as mask and etch techniques, may be employed to pattern conductive material 18.
  • With reference to FIG. 12, conductive traces 22 may be fabricated to reconfigure the footprint of bond pads 16 on active surface 15 of semiconductor device 14 to a different arrangement of contacts 24 on back side 11. Conductive traces 22, therefore, extend substantially laterally from their corresponding vias 20, and may extend substantially internally through carrier substrate 10 or may be carried upon or exposed at back side 11 of carrier substrate 10. Conductive traces 22 may be fabricated by known processes, such as by depositing one or more layers of conductive material onto a surface of carrier substrate 10 and patterning the layer or layers of conductive material. Alternatively, conductive traces 22 may be defined from layer 18 or layers 18 a, 18 b during patterning of one or more of these layers.
  • Referring to FIG. 13 and with continued reference to FIG. 12, contacts 24, which communicate with bond pads 16 by means of vias 20, may be carried upon back side 11 of carrier substrate 10. Contacts 24 are preferably fabricated by known processes (e.g., fabricating the layers by PVD and patterning the layers by mask and etch processes), such as those employed to fabricate under-bump metallurgy or ball-limiting metallurgy structures. Accordingly, each contact 24 may include an adhesion layer adjacent the conductive material 18 of its corresponding via 20, a solder wetting layer adjacent the adhesion layer, and an exposed, substantially nonoxidizable protective layer (e.g., gold or other noble metal) adjacent the solder wetting layer.
  • Alternatively, if conductive material 18 (or the material of second layer 18 b) is a solder-wettable material, contacts 24 may be patterned from the conductive material 18 disposed over back side 11 of carrier substrate 10. Known processes, such as masking and etching, may be employed to define contacts 24 from conductive material 18.
  • Turning now to FIG. 14, conductive structures 26 may be placed on selected contacts 24. An exemplary material that may be employed to form conductive structures 26 of a chip-scale package 30 incorporating teachings of the present invention is solder. The material of a conductive structure 26 preferably bonds or adheres to an adjacent contact 24 and, thereby, facilitates electrical communication between each conductive structure 26 and it corresponding contact 24. Alternatively, conductive structures 26 may be positioned directly against conductive material 18 of vias 20.
  • With reference to FIG. 15, as an alternative to substantially filling apertures 12 with conductive material, as is shown in FIGS. 10 and 11, conductive material may be disposed in apertures 12 in one or more relatively thin layers 18′, such that hollow or open regions 19′ remain in at least some of apertures 12. Preferably, the conductive material of layer 18′ is wettable by a conductive bump material, such as molten solder, that is used to form conductive structure 26 of chip-scale package 30. A layer of barrier-type material may be disposed between layer 18′ and the adjacent surface of carrier substrate 10 to adhere the conductive material to carrier substrate 10 and to prevent diffusion of the semiconductor material of carrier substrate 10 with layer 18′.
  • If layer 18′ includes a barrier material, the barrier material may be disposed on the insulative layer 13-lined surfaces of apertures 12 by known processes, such as by chemical vapor deposition or physical vapor deposition. The wettable conductive material of layer 18′ may also be disposed over the insulative layer 13-lined surface of each aperture 12 by known processes, such as chemical vapor deposition or physical vapor deposition. Excess barrier material or conductive material may be removed from back side 11 of carrier substrate 10 or other undesired regions thereof by known processes, such as by known patterning or planarization techniques.
  • As shown in FIGS. 16 and 17, a conductive structure 26′ material, such as solder, may be disposed adjacent conductive layer 18′. If layer 18′ includes a material that is wettable by the conductive material employed, the conductive bump may be drawn into hollow region 19′ by capillary action, or “wicking.”
  • With reference to FIG. 18, the chip-scale package 30′ depicted in FIG. 4, which includes a carrier substrate 10′ with contacts 24′ that are arranged substantially linearly along a central location thereof, or any other type of semiconductor device, may be assembled with another substrate 80 that includes contacts 84 that are arranged to have a different “footprint” than that of contacts 24′. As depicted, contacts 84 are arranged in an array over a surface 82 of substrate 80.
  • As shown, substrate 80 includes a first layer 86 that is configured to be positioned adjacent an exposed surface 29′ of chip-scale package 30′, a conductive, second layer 88 including laterally extending electrically conductive traces 89, and a third layer 90 located adjacent second layer 88, opposite first layer 86.
  • First layer 86 is preferably a thin film which may be formed from an electrically insulative material, such as a polyimide, glass, or ceramic, or from a semiconductive material with at least some surfaces thereof being coated with insulative material. First layer 86 includes apertures 87 formed therethrough. When substrate 80 is disposed on surface 29′ of chip-scale package 30′, each aperture 87 aligns with and receives a portion of a corresponding conductive structure 26′ that protrudes from chip-scale package 30′.
  • Second layer 88 includes distinct, electrically isolated conductive traces 89. Each conductive trace 89 of second layer 88 corresponds to a conductive structure 26′ of chip-scale package 30′. Each conductive trace 89 extends laterally from aperture 87 formed through first layer 86 at least to a desired lateral position for a contact 84. Thus, each conductive trace 89 reroutes the position of a bond pad 16 of a semiconductor device 14′ of chip-scale package 30′, as well as a position of a contact pad 24′ of chip-scale package 30′.
  • Third layer 90 provides electrical insulation over conductive traces 89 and includes apertures 91 formed therethrough, through which the portions of each conductive trace 89 that form contacts 84 are exposed. By way of example only, third layer 90 may be formed from a polyimide or other electrically insulative resin, from another electrically insulative material, such as glass or ceramic, or from a semiconductive material with at least some surfaces thereof being lined with an electrically insulative material.
  • Preferably, the materials from which substrate 80 is formed have substantially the same, or at least similar, coefficients of thermal expansion as those of the materials from which semiconductor device 14′ and carrier substrate 10′ of chip-scale package 30′ are formed.
  • Substrate 80 may be fabricated on chip-scale package 30′ or separately therefrom and subsequently assembled with chip-scale package 30′. As illustrated in FIG. 19, a quantity of adhesive material or underfill material 92 may be introduced between surface 29′ of chip-scale package 30′ and first layer 86 of substrate 80, securing the separately fabricated substrate 80 to chip-scale package 30′.
  • In either event, known processes may be used to fabricate substrate 80. For example, first layer 86 may be formed by known processes for forming a thin film from an electrically insulative resin, such as a polyimide. If a photoimageable resin is used, apertures 87 may be formed by selectively curing all of the areas of a layer of the photoimageable resin but those in which apertures 87 are to be located. If first layer 86 is formed and cured or otherwise solidified prior to the formation of apertures 87, apertures 87 may be formed in first layer 86 by known processes, such as by use of known laser drilling techniques or mask and etch processes.
  • The conductive traces 89 of second layer 88 may also be formed by known processes. For example, conductive traces 89 may be preformed, then positioned at appropriate locations on first layer 86. Alternatively, conductive traces 89 may be formed by depositing a layer of conductive material onto a surface of first layer 86, as known in the art (e.g., by PVD or CVD), then patterning the layer of conductive material, as also known in the art (e.g., by mask and etch processes).
  • Third layer 90 may be formed over conductive traces 89 by known processes. If, for example, third layer 90 is formed from polyimide or another resin, the material may be applied to conductive traces 89 and the areas of first layer 86 that are exposed between conductive traces 89 by known techniques, such as spin coating or spray coating. Apertures 91 may be formed through third layer 90 by selective exposure, if third layer 90 is formed from a photoimageable material, while the material of third layer 90 is being cured, or following the hardening of third layer 90 by other known techniques, such as laser drilling or the use of a mask and a suitable etchant.
  • As another alternative, a tape-automated bonding-type tape may be used to form conductive traces 89 and one of first layer 86 and third layer 90. Apertures 87, 91 may be formed in the film portion of the TAB tape by known processes, such as by use of laser drilling techniques or mask and etch processes. The other layers 86, 90 and the apertures 87, 91 that extend therethrough may then be formed by the processes disclosed herein.
  • As chip-scale packages 30 incorporating teachings of the present invention may be fabricated on a wafer-scale, as depicted in FIG. 9, testing, probing, or burn-in of each of semiconductor device 14 of semiconductor device wafer 34 can be performed after packaging, but prior to severing or singulating semiconductor devices 14 from semiconductor device wafer 34. Thus, the packaging method of the present invention eliminates the need to individually align separate semiconductor device packages with the probes or contacts of test equipment.
  • When semiconductor devices 14 of chip-scale packages 30 are tested, probed, or burned-in, semiconductor devices 14 and their corresponding carrier substrates 10 may be subjected to increased temperatures. Consequently, thermal mismatches between (i.e., different coefficients of thermal expansion (“CTEs”) of) semiconductor devices 14 and their corresponding carrier substrates 10 may cause mechanical stresses to be induced on one or both of semiconductor device wafer 34 and substrate wafer 36. These potential mechanical stresses may be reduced following the assembly of semiconductor device wafer 34 and substrate wafer 36, before or after the introduction of conductive material 18 into apertures 12 (FIGS. 10, 11, and 15) or before or after the fabrication of conductive traces 22 or contact pads 24 by substantially severing one of semiconductor device wafer 34 and substrate wafer 36 at locations between adjacent semiconductor devices 14 and chip-scale packages 30.
  • FIGS. 20-22 depict an exemplary, energy (e.g., laser) ablation method for reducing the thickness of one or both of semiconductor device wafer 34 and substrate wafer 36 prior to testing, probing, or burning in of the semiconductor devices 14 of semiconductor device wafer 34 and before chip-scale packages 30 are physically separated from one another. As depicted, the thickness of at least substrate wafer 36 may be reduced at locations that overlie streets 31 of semiconductor device wafer 34, which are located between adjacent semiconductor devices 14 of semiconductor device wafer 34.
  • As shown in FIG. 20, a layer 70 of protective material may be disposed onto an exposed surface 72 of substrate wafer 36, located opposite semiconductor device wafer 34. The protective material of layer 70 is preferably substantially opaque to the wavelengths of electromagnetic radiation, or laser light, that will be used to reduce the thickness of substrate wafer 36 at locations that overlie streets 31 of semiconductor device wafer 34. As an example, a layer 70 of opaque polyimide may be applied to surface 72 by spin coating or spray coating, then permitted to solidify by evaporation of solvent therefrom. Alternatively, an opaque, photoimageable or thermosetting-type material may be applied to surface 72 and cured by use of appropriate techniques. As another example, layer 70 may comprise a metal oxide of low reflectivity and that is substantially opaque to the wavelength or wavelengths of radiation emitted from a laser 74 (FIGS. 21 and 22) or other, suitable energy beam source that will be used to remove material of substrate wafer 36. A layer 70 including such a metal oxide may be formed by known processes, such as by chemical vapor deposition. A layer 70 comprising a metal oxide may also be formed by first depositing the metal (by PVD or CVD), then oxidizing the metal (e.g., by exposing the metal to an increased temperature in an oxygen-rich atmosphere).
  • As shown in FIG. 21, the protective material of layer 70 may be removed by the same laser 74 or other suitable energy beam that will subsequently be used to remove material of substrate wafer 36 from locations that overlie streets 31. Alternatively, known mask and etch processes may be used to remove protective material from the regions of layer 70 that overlie streets.
  • Next, as shown in FIG. 22, the portions of substrate wafer 36 that are exposed through layer 70 are irradiated with electromagnetic radiation from laser 74, which may comprise a carbon dioxide laser, an Nd:YAG laser, an Nd:YLF laser, any other type of laser suitable for use in cutting or removing silicon, or any other suitable source of energy or electromagnetic radiation that may be used to cut or remove silicon. Upon irradiating the exposed regions of substrate wafer 36, material is removed from locations of substrate wafer 36 that overlie streets 31, thereby forming scribe lines in or “cutting” substrate wafer 36 at these locations. Layer 70 may prevent the circuitry and other components of semiconductor devices 14 from being exposed to scattered radiation of the wavelength or wavelengths that are emitted by laser 74, thereby preventing laser-induced damage to semiconductor devices 14 during reduction of the thickness of substrate wafer 36 and the consequent formation of trenches 76 at the desired locations.
  • Once the thicknesses of the portions of substrate wafer 36 that overlie streets 31 of semiconductor device wafer 34 have been reduced, as desired, layer 70 may be substantially removed from surface 72 of substrate wafer 36. A suitable removal process depends upon the type of protective material from which layer 70 is formed. For example, if an opaque polyimide, photoimageable material or other resin or epoxy is used, a solution including a suitable solvent for these materials may be used to substantially remove layer 70 from surface 72. If, in the alternative, layer 70 is formed from a metal oxide that is opaque to the wavelength or wavelengths of radiation that are emitted by laser 74, a suitable wet or dry etchant may be used to substantially remove layer 70 from surface 72.
  • As another alternative, known semiconductor device structure patterning processes (e.g., masking and etching techniques) may be used to reduce a thickness of substrate wafer 36 at positions that are located over streets 31 of semiconductor device wafer 34.
  • FIGS. 23 and 24 depict an exemplary manner in which semiconductor devices 14 of chip-scale packages 30 may be tested, probed, or burned-in prior to singulation thereof from semiconductor device wafer 34 or another large-scale substrate.
  • As shown in FIG. 23, each semiconductor device 14 of a semiconductor device wafer 34 or other large-scale substrate may be probed, as known in the art, to evaluate the electrical properties of that semiconductor device 14 and to thereby determine whether or not that semiconductor device 14 is functional. In addition, the location of each functional semiconductor device 14 on semiconductor device wafer 34 or another large-scale substrate may be mapped using known techniques.
  • If probing is effected before conductive structures 26 are placed on contacts 24 (FIG. 14) or adjacent to layers 18′ of conductive material (FIGS. 16 and 17), once the functional semiconductor devices 14 fabricated on semiconductor device wafer 34 have been identified and mapped, conductive structures 26 may be placed on contacts 24 or adjacent to layers 18′ of each carrier substrate 10 that is positioned adjacent to a functional semiconductor device 14, as described previously herein with reference to FIGS. 14, 16, and 17. Preferably, conductive structures 26, 26′ are not applied to contacts 24 or layers 18′ of nonfunctional semiconductor device 14. Alternatively, conductive structures 26, 26′ may be applied to each contact 24 or layer 18′ of both the functional and nonfunctional semiconductor device 14 on semiconductor device wafer 34 or another large-scale substrate.
  • Turning now to FIG. 24, in testing, probing, or burning-in semiconductor devices 14, the assembly of substrate wafer 36 and semiconductor device wafer 34 or another large-scale substrate upon which semiconductor devices 14 are carried is oriented within a test chuck 50, which, in turn, is associated with a tester 52 (FIG. 25). As shown, conductive structures 26 protruding from contacts 24 of functional semiconductor devices 14 are disposed adjacent to and in electrical contact with corresponding test terminals 51 of test chuck 50. Test terminals 51 of test chuck 50 facilitate communication between each functional semiconductor device 14 and tester 52 so that semiconductor devices 14 may be tested, probed, or burned-in in the desired manner.
  • The exemplary test chuck 50 illustrated in FIG. 24 is a substantially planar member that includes an aperture 54 beneath each test terminal 51 so as to facilitate the insertion of probes 55 (FIG. 25) that communicate with tester 52 (FIG. 25) therethrough and into electrical contact with test terminals 51 while semiconductor devices 14 are being tested, probed, or burned-in. Preferably, apertures 54 and areas on a surface 56 of test chuck 50 that laterally surround test terminals 51 are lined with an electrically insulative material so as to prevent shorting of various electrical circuits that are formed during testing, probing, or burning-in of semiconductor devices 14.
  • Test chuck 50 preferably includes a bulk silicon or another substrate that has a coefficient of thermal expansion that is similar to the CTEs of substrate wafer 36 and of semiconductor device wafer 34 or another large-scale substrate upon which semiconductor devices 14 are fabricated. When the coefficients of thermal expansion of test chuck 50, substrate wafer 36, and semiconductor device wafer 34 or another large-scale substrate that carries semiconductor devices 14 are substantially the same or similar, the likelihood is reduced that conductive structures 26, carrier substrates 10, and semiconductor devices 14 will be damaged during testing, probing, or burning-in of semiconductor devices 14.
  • Of course, known, suitable semiconductor device fabrication techniques, including, without limitation, material deposition, oxide formation, and patterning processes, may be used to fabricate test chuck 50.
  • Test chuck 50 may be used, as known in the art, in known, test, probe, or burn-in equipment to facilitate the testing, probing, or burning-in of a collection of chip-scale packages 30 incorporating teachings of the present invention.
  • As illustrated in FIG. 25 a test chuck 50 may be positioned in an appropriate location within a receptacle 62 of a testing apparatus 60, such that test terminals 51 are located in positions that facilitate the communication of corresponding probes 55 therewith. An assembly including semiconductor device wafer 34 and substrate wafer 36 is invertedly oriented over test chuck 50, with conductive structures 26 being aligned with corresponding test terminals 51 of test chuck 50. Preferably, test terminals 51 partially receive their corresponding conductive structures 26 so as to facilitate the formation of an adequate electrical connection between each test terminal 51 and its corresponding conductive structure 26. The assembly of semiconductor device wafer 34 and substrate wafer 36 may be biased toward test chuck 50 so as to further insure the formation of adequate electrical connections between conductive structures 26 and their corresponding test terminals 51. For example, a lid 66 that is configured to be coupled with testing apparatus 60 may be positioned over the assembly of semiconductor device wafer 34 and substrate wafer 36 and secured to testing apparatus 60 in such a manner that lid 66 biases the assembly of semiconductor device wafer 34 and substrate wafer 36 to test chuck 50.
  • Each chip-scale package 30 in the assembly of semiconductor device wafer 34 and substrate wafer 36 may then be tested, probed, or burned-in, as known in the art, by use of a suitable tester 52 or other equipment associated with testing apparatus 60.
  • Turning now to FIG. 26, individual chip-scale packages 30 may be singulated from the assembly of semiconductor device wafer 34 (not shown) and substrate wafer 36 by known singulation processes, such as by the use of a wafer saw 40. If trenches 76 have been formed in substrate wafer 36, as shown in FIGS. 20-22, substrate wafer 36 and semiconductor device wafer 34 may be singulated along trenches 76. Trenches 76 may also be used to ensure that the blade or blades of wafer saw 40 are properly aligned over the streets 31 located between the semiconductor devices 14 that have been fabricated on semiconductor device wafer 34.
  • Although the foregoing description contains many specifics, these should not be construed as limiting the scope of the present invention, but merely as providing illustrations of some of the presently preferred embodiments. Similarly, other embodiments of the invention may be devised which do not depart from the spirit or scope of the present invention. Features from different embodiments may be employed in combination. The scope of the invention is, therefore, indicated and limited only by the appended claims and their legal equivalents, rather than by the foregoing description. All additions, deletions, and modifications to the invention, as disclosed herein, which fall within the meaning of the claims are to be embraced thereby.

Claims (20)

1. A wafer-scale testing system comprising:
a substrate receptacle; and
a test chuck configured to be positioned within the substrate receptacle, the test chuck including a plurality of terminals, each terminal of the plurality for contacting conductive structures protruding from at least one semiconductor device on a large-scale substrate, each terminal of the plurality of terminals for communicating with a test apparatus upon positioning the test chuck within the substrate receptacle, the test chuck formed from a material having substantially the same coefficient of thermal expansion as a material of the large-scale substrate.
2. The system of claim 1, wherein each terminal of the plurality of terminals is configured to at least partially receive one of the conductive structures.
3. The system of claim 1, wherein the test chuck comprises silicon.
4. The system of claim 1, wherein the substrate receptacle and the test chuck are configured for testing a plurality of physically connected chip-scale packages, each chip-scale package of the plurality including at least one semiconductor die and an interposer, the interposer comprising a material having substantially the same coefficient of thermal expansion as a material of the at least one semiconductor die.
5. The system of claim 1, wherein the test chuck includes a plurality of apertures therethrough, each aperture of the plurality of apertures positioned for communicating between a terminal of the plurality of terminals and a test probe insertable into the each aperture.
6. The system of claim 5, wherein each aperture of the test chuck is lined with an electrically insulative material.
7. The system of claim 1, further comprising:
a lid disposable over the substrate receptacle so as to bias the at least one semiconductor device therein against the test chuck positioned therein.
8. A test chuck for use in testing semiconductor devices, comprising:
a test substrate configured to be positioned within a substrate receptacle of a test apparatus and to be assembled with a large-scale substrate carrying a plurality of semiconductor devices, the test substrate comprising a material having substantially the same coefficient of thermal expansion as a material of the large-scale substrate;
a plurality of terminals on the substrate, each terminal of the plurality being configured to establish electrical communication with a conductive structure protruding from at least one semiconductor device on the large-scale substrate; and
a plurality of conductive elements carried by the test substrate, each conductive element of the plurality being configured to communicate with a corresponding circuit of the test apparatus upon positioning the test substrate within the substrate receptacle.
9. The test chuck of claim 8, wherein the test substrate comprises a semiconductor material.
10. The test chuck of claim 9, wherein the large-scale substrate comprises the same type of semiconductor material as the test substrate.
11. The test chuck of claim 8, wherein each terminal of the plurality of terminals is configured to at least partially receive one of the conductive structures.
12. The test chuck of claim 8, wherein the test substrate is configured to be assembled with a large-scale substrate carrying a plurality of physically connected chip-scale packages.
13. The test chuck of claim 8, wherein the test substrate includes a plurality of apertures therethrough, each aperture of the plurality of apertures positioned for communicating between a terminal of the plurality of terminals and a conductive element of the plurality of conductive elements insertable into the each aperture.
14. The test chuck of claim 13, wherein at least one conductive element of the plurality of conductive elements comprises a test probe.
15. The test chuck of claim 13, wherein each aperture of the test substrate is lined with an electrically insulative material.
16. A method for simultaneously testing or stressing a plurality of semiconductor devices, comprising:
assembling a large-scale substrate carrying a plurality of unsingulated semiconductor devices with a test chuck comprising a test substrate including terminals that correspond to and communicate with contacts of the plurality of unsingulated semiconductor devices.
17. The method of claim 16, further comprising:
biasing the large-scale substrate against the test chuck to establish and maintain communication between the terminals of the test chuck and their corresponding contacts of the plurality of unsingulated semiconductor devices.
18. The method of claim 16, further comprising:
electrically connecting the test chuck with a test apparatus such that the terminals of the test chuck communicate with test circuits of the test apparatus.
19. The method of claim 16, wherein assembling comprises assembling a large-scale substrate and a test chuck comprising substrates with substantially the same coefficients of thermal expansion.
20. The method of claim 19, wherein assembling comprises assembling with the test chuck a large-scale substrate including a semiconductor substrate upon which the plurality of semiconductor devices have been fabricated with an interposer substrate comprising a material having substantially the same coefficient of thermal expansion as the semiconductor substrate superimposed over the semiconductor substrate.
US11/249,538 2002-11-11 2005-10-13 Apparatus and methods for wafer-level testing of the chip-scale semiconductor device packages Abandoned US20060038172A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/249,538 US20060038172A1 (en) 2002-11-11 2005-10-13 Apparatus and methods for wafer-level testing of the chip-scale semiconductor device packages

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/292,155 US20040088855A1 (en) 2002-11-11 2002-11-11 Interposers for chip-scale packages, chip-scale packages including the interposers, test apparatus for effecting wafer-level testing of the chip-scale packages, and methods
US11/249,538 US20060038172A1 (en) 2002-11-11 2005-10-13 Apparatus and methods for wafer-level testing of the chip-scale semiconductor device packages

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/292,155 Division US20040088855A1 (en) 2002-11-11 2002-11-11 Interposers for chip-scale packages, chip-scale packages including the interposers, test apparatus for effecting wafer-level testing of the chip-scale packages, and methods

Publications (1)

Publication Number Publication Date
US20060038172A1 true US20060038172A1 (en) 2006-02-23

Family

ID=32229386

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/292,155 Abandoned US20040088855A1 (en) 2002-11-11 2002-11-11 Interposers for chip-scale packages, chip-scale packages including the interposers, test apparatus for effecting wafer-level testing of the chip-scale packages, and methods
US11/249,540 Expired - Lifetime US7368812B2 (en) 2002-11-11 2005-10-13 Interposers for chip-scale packages and intermediates thereof
US11/249,538 Abandoned US20060038172A1 (en) 2002-11-11 2005-10-13 Apparatus and methods for wafer-level testing of the chip-scale semiconductor device packages

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US10/292,155 Abandoned US20040088855A1 (en) 2002-11-11 2002-11-11 Interposers for chip-scale packages, chip-scale packages including the interposers, test apparatus for effecting wafer-level testing of the chip-scale packages, and methods
US11/249,540 Expired - Lifetime US7368812B2 (en) 2002-11-11 2005-10-13 Interposers for chip-scale packages and intermediates thereof

Country Status (1)

Country Link
US (3) US20040088855A1 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060267010A1 (en) * 2003-04-18 2006-11-30 Yoshinori Matsubara Semiconductor device, semiconductor device manufacturing method, and semiconductor device test method
US20080113457A1 (en) * 2006-11-15 2008-05-15 Airdio Wireless Inc. Method of chip manufacturing
US20090008777A1 (en) * 2007-07-06 2009-01-08 Advanced Chip Engineering Technology Inc. Inter-connecting structure for semiconductor device package and method of the same
US20090079452A1 (en) * 2007-09-26 2009-03-26 Formfactor, Inc. Component assembly and alignment
US20110037494A1 (en) * 2009-08-11 2011-02-17 Taiwan Semiconductor Manufacturing Company, Ltd. Method for Wafer-Level Testing of Integrated Circuits
US8056025B1 (en) * 2008-02-21 2011-11-08 Altera Corporation Integration of open space/dummy metal at CAD for physical debug of new silicon
US20120306072A1 (en) * 2011-06-06 2012-12-06 International Rectifier Corporation Semiconductor Wafer with Reduced Thickness Variation and Method for Fabricating Same
US20130106453A1 (en) * 2011-11-01 2013-05-02 Mitsubishi Electric Corporation Jig for use in semiconductor test and method of measuring breakdown voltage by using the jig
US20130120013A1 (en) * 2011-11-16 2013-05-16 Takashi Fujisaki Test carrier and method of assembly of test carrier

Families Citing this family (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7652359B2 (en) * 2002-12-27 2010-01-26 Semiconductor Energy Laboratory Co., Ltd. Article having display device
JP3739752B2 (en) * 2003-02-07 2006-01-25 株式会社 ハリーズ Small-piece transfer device capable of random-cycle shifting
CN1291069C (en) * 2003-05-31 2006-12-20 香港科技大学 Technology for electrolyzing and manufacturing micro-gap counter-assembled welding projects
US7566001B2 (en) 2003-08-29 2009-07-28 Semiconductor Energy Laboratory Co., Ltd. IC card
US7364985B2 (en) * 2003-09-29 2008-04-29 Micron Technology, Inc. Method for creating electrical pathways for semiconductor device structures using laser machining processes
US7098544B2 (en) * 2004-01-06 2006-08-29 International Business Machines Corporation Edge seal for integrated circuit chips
TWI247564B (en) * 2004-03-16 2006-01-11 Via Tech Inc Signal transmitting device with via and solder ball
EP1835796B9 (en) * 2004-12-03 2011-02-23 Hallys Corporation Interposer bonding device
US20090217515A1 (en) * 2004-12-03 2009-09-03 Hallys Corporation Electronic component production method and electronic component production equipment
JP4972306B2 (en) * 2004-12-21 2012-07-11 オンセミコンダクター・トレーディング・リミテッド Semiconductor device and circuit device
CN101156508B (en) 2005-04-06 2010-08-18 哈里斯股份有限公司 Electronic component manufacturing apparatus
CN101160597A (en) * 2005-04-18 2008-04-09 哈里斯股份有限公司 Electronic component and method for manufacturing such electronic component
US7897503B2 (en) * 2005-05-12 2011-03-01 The Board Of Trustees Of The University Of Arkansas Infinitely stackable interconnect device and method
US20070045844A1 (en) 2005-08-24 2007-03-01 Andry Paul S Alpha particle shields in chip packaging
NL1030004C2 (en) * 2005-09-21 2007-03-22 Fico Singulation B V Device and method for separating electronic components.
JP4884749B2 (en) * 2005-10-31 2012-02-29 日本発條株式会社 Manufacturing method of conductive contact holder and manufacturing method of conductive contact unit
WO2007060784A1 (en) * 2005-11-28 2007-05-31 Murata Manufacturing Co., Ltd. Circuit module and method for fabricating the same
US7546670B2 (en) * 2006-05-05 2009-06-16 International Business Machines Corporation Method for producing thermally matched probe assembly
JP4933233B2 (en) * 2006-11-30 2012-05-16 株式会社ディスコ Wafer processing method
US8193092B2 (en) 2007-07-31 2012-06-05 Micron Technology, Inc. Semiconductor devices including a through-substrate conductive member with an exposed end and methods of manufacturing such semiconductor devices
TW201017863A (en) * 2008-10-03 2010-05-01 Versitech Ltd Semiconductor color-tunable broadband light sources and full-color microdisplays
CN102072967B (en) * 2010-12-14 2012-09-19 东南大学 Gold-gold bonding process-based thermal type wind speed and direction sensor and preparation method thereof
US9021894B2 (en) 2012-07-27 2015-05-05 Globalfoundries Inc. Detecting anomalous weak BEOL sites in a metallization system
US8950269B2 (en) * 2012-07-27 2015-02-10 Globalfoundries Inc. Detecting anomalous stiff pillar bumps formed above a metallization system
US8623754B1 (en) 2012-07-27 2014-01-07 Globalfoundries Inc. Repairing anomalous stiff pillar bumps
US9423451B2 (en) * 2013-06-04 2016-08-23 Marvell World Trade Ltd. Method and apparatus for testing a semiconductor package having a package on package (PoP) design
CN105826285B (en) 2015-01-04 2018-07-03 华为技术有限公司 Chip and electronic equipment
US9799571B2 (en) * 2015-07-15 2017-10-24 Globalfoundries Singapore Pte. Ltd. Methods for producing integrated circuits with interposers and integrated circuits produced from such methods
US10643957B2 (en) * 2018-08-27 2020-05-05 Nxp B.V. Conformal dummy die

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5870289A (en) * 1994-12-15 1999-02-09 Hitachi, Ltd. Chip connection structure having diret through-hole connections through adhesive film and wiring substrate
US6037665A (en) * 1997-03-03 2000-03-14 Nec Corporation Mounting assembly of integrated circuit device and method for production thereof
US6064114A (en) * 1997-12-01 2000-05-16 Motorola, Inc. Semiconductor device having a sub-chip-scale package structure and method for forming same
US6291272B1 (en) * 1999-12-23 2001-09-18 International Business Machines Corporation Structure and process for making substrate packages for high frequency application
US6297553B1 (en) * 1998-10-30 2001-10-02 Shinko Electric Industries Co., Ltd Semiconductor device and process for producing the same
US20030104641A1 (en) * 2001-10-17 2003-06-05 Hitachi, Ltd. Method of manufacturing a semicondutor device
US6809421B1 (en) * 1996-12-02 2004-10-26 Kabushiki Kaisha Toshiba Multichip semiconductor device, chip therefor and method of formation thereof

Family Cites Families (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0263222B1 (en) * 1986-10-08 1992-03-25 International Business Machines Corporation Method of forming solder terminals for a pinless ceramic module
JPS63157430A (en) 1986-12-22 1988-06-30 Matsushita Electronics Corp Die bonding method for semiconductor device
JPH07120646B2 (en) * 1990-05-16 1995-12-20 株式会社東芝 Method for manufacturing mesa type semiconductor pellets
US5679977A (en) * 1990-09-24 1997-10-21 Tessera, Inc. Semiconductor chip assemblies, methods of making same and components for same
US5229647A (en) * 1991-03-27 1993-07-20 Micron Technology, Inc. High density data storage using stacked wafers
US5258648A (en) * 1991-06-27 1993-11-02 Motorola, Inc. Composite flip chip semiconductor device with an interposer having test contacts formed along its periphery
US5440241A (en) * 1992-03-06 1995-08-08 Micron Technology, Inc. Method for testing, burning-in, and manufacturing wafer scale integrated circuits and a packaged wafer assembly produced thereby
US5256588A (en) * 1992-03-23 1993-10-26 Motorola, Inc. Method for forming a transistor and a capacitor for use in a vertically stacked dynamic random access memory cell
US5418687A (en) * 1994-02-01 1995-05-23 Hewlett-Packard Company Wafer scale multi-chip module
JPH08236586A (en) * 1994-12-29 1996-09-13 Nitto Denko Corp Semiconductor device and manufacturing method thereof
JP3260253B2 (en) * 1995-01-06 2002-02-25 松下電器産業株式会社 Inspection method for semiconductor device and conductive adhesive for inspection
US5742100A (en) * 1995-03-27 1998-04-21 Motorola, Inc. Structure having flip-chip connected substrates
US5682062A (en) * 1995-06-05 1997-10-28 Harris Corporation System for interconnecting stacked integrated circuits
US5767575A (en) * 1995-10-17 1998-06-16 Prolinx Labs Corporation Ball grid array structure and method for packaging an integrated circuit chip
US5973396A (en) * 1996-02-16 1999-10-26 Micron Technology, Inc. Surface mount IC using silicon vias in an area array format or same size as die array
JPH09321175A (en) * 1996-05-30 1997-12-12 Oki Electric Ind Co Ltd Microwave circuit and chip
US5946555A (en) * 1996-11-04 1999-08-31 Packard Hughes Interconnect Company Wafer level decal for minimal packaging of chips
KR100222299B1 (en) * 1996-12-16 1999-10-01 윤종용 Wafer level chip scale package and method of manufacturing the same
US6114187A (en) * 1997-01-11 2000-09-05 Microfab Technologies, Inc. Method for preparing a chip scale package and product produced by the method
JPH10335567A (en) * 1997-05-30 1998-12-18 Mitsubishi Electric Corp Semiconductor integrated-circuit device
US6294407B1 (en) * 1998-05-06 2001-09-25 Virtual Integration, Inc. Microelectronic packages including thin film decal and dielectric adhesive layer having conductive vias therein, and methods of fabricating the same
US6392296B1 (en) * 1998-08-31 2002-05-21 Micron Technology, Inc. Silicon interposer with optical connections
US6197613B1 (en) * 1999-03-23 2001-03-06 Industrial Technology Research Institute Wafer level packaging method and devices formed
US6228687B1 (en) * 1999-06-28 2001-05-08 Micron Technology, Inc. Wafer-level package and methods of fabricating
US6458623B1 (en) * 2001-01-17 2002-10-01 International Business Machines Corporation Conductive adhesive interconnection with insulating polymer carrier
US6440771B1 (en) * 2001-03-23 2002-08-27 Eaglestone Partners I, Llc Method for constructing a wafer interposer by using conductive columns

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5870289A (en) * 1994-12-15 1999-02-09 Hitachi, Ltd. Chip connection structure having diret through-hole connections through adhesive film and wiring substrate
US6809421B1 (en) * 1996-12-02 2004-10-26 Kabushiki Kaisha Toshiba Multichip semiconductor device, chip therefor and method of formation thereof
US6037665A (en) * 1997-03-03 2000-03-14 Nec Corporation Mounting assembly of integrated circuit device and method for production thereof
US6064114A (en) * 1997-12-01 2000-05-16 Motorola, Inc. Semiconductor device having a sub-chip-scale package structure and method for forming same
US6297553B1 (en) * 1998-10-30 2001-10-02 Shinko Electric Industries Co., Ltd Semiconductor device and process for producing the same
US6291272B1 (en) * 1999-12-23 2001-09-18 International Business Machines Corporation Structure and process for making substrate packages for high frequency application
US20030104641A1 (en) * 2001-10-17 2003-06-05 Hitachi, Ltd. Method of manufacturing a semicondutor device

Cited By (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060267010A1 (en) * 2003-04-18 2006-11-30 Yoshinori Matsubara Semiconductor device, semiconductor device manufacturing method, and semiconductor device test method
US20080113457A1 (en) * 2006-11-15 2008-05-15 Airdio Wireless Inc. Method of chip manufacturing
US7476555B2 (en) * 2006-11-15 2009-01-13 Airdio Wireless Inc. Method of chip manufacturing
US20090008777A1 (en) * 2007-07-06 2009-01-08 Advanced Chip Engineering Technology Inc. Inter-connecting structure for semiconductor device package and method of the same
US7808259B2 (en) 2007-09-26 2010-10-05 Formfactor, Inc. Component assembly and alignment
WO2009042940A3 (en) * 2007-09-26 2009-05-14 Formfactor Inc Component assembly and alignment
US20090079452A1 (en) * 2007-09-26 2009-03-26 Formfactor, Inc. Component assembly and alignment
US8056025B1 (en) * 2008-02-21 2011-11-08 Altera Corporation Integration of open space/dummy metal at CAD for physical debug of new silicon
US20110037494A1 (en) * 2009-08-11 2011-02-17 Taiwan Semiconductor Manufacturing Company, Ltd. Method for Wafer-Level Testing of Integrated Circuits
US8237462B2 (en) * 2009-08-11 2012-08-07 Taiwan Semiconductor Manufacturing Company, Ltd. Method for wafer-level testing of integrated circuits
US20120306072A1 (en) * 2011-06-06 2012-12-06 International Rectifier Corporation Semiconductor Wafer with Reduced Thickness Variation and Method for Fabricating Same
US8987898B2 (en) * 2011-06-06 2015-03-24 International Rectifier Corporation Semiconductor wafer with reduced thickness variation and method for fabricating same
US20130106453A1 (en) * 2011-11-01 2013-05-02 Mitsubishi Electric Corporation Jig for use in semiconductor test and method of measuring breakdown voltage by using the jig
US9007081B2 (en) * 2011-11-01 2015-04-14 Mitsubishi Electric Corporation Jig for use in semiconductor test and method of measuring breakdown voltage by using the jig
US20130120013A1 (en) * 2011-11-16 2013-05-16 Takashi Fujisaki Test carrier and method of assembly of test carrier

Also Published As

Publication number Publication date
US20060043477A1 (en) 2006-03-02
US20040088855A1 (en) 2004-05-13
US7368812B2 (en) 2008-05-06

Similar Documents

Publication Publication Date Title
US7368812B2 (en) Interposers for chip-scale packages and intermediates thereof
US7271491B1 (en) Carrier for wafer-scale package and wafer-scale package including the carrier
US7001786B2 (en) Semiconductor device and method for fabricating the same
US7224051B2 (en) Semiconductor component having plate and stacked dice
US6521995B1 (en) Wafer-level package
US6409073B1 (en) Method for transfering solder to a device and/or testing the device
JP3759689B2 (en) Manufacturing method of semiconductor package
US6790684B2 (en) Wafer on wafer packaging and method of fabrication for full-wafer burn-in and testing
US6175242B1 (en) Method for forming coaxial silicon interconnects
KR20080050332A (en) Semiconductor device and method of manufacturing semiconductor device
US6166556A (en) Method for testing a semiconductor device and semiconductor device tested thereby
US8022508B2 (en) Semiconductor wafer
KR20020074997A (en) Flip chip type semiconductor device having probing pads and bump pads and fabrication method thereof
TW201839940A (en) A semiconductor package having exposed redistribution layer features and related methods of packaging and testing
JP2009105247A (en) Method of manufacturing semiconductor apparatus
US6365967B1 (en) Interconnect structure
JP2004047771A (en) Semiconductor device, method for manufacturing the same, and method for inspecting the same
KR100277851B1 (en) Pad of semiconductor device and method for forming the same

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION