US20060060981A1 - Production methods for a leadframe and electronic devices - Google Patents
Production methods for a leadframe and electronic devices Download PDFInfo
- Publication number
- US20060060981A1 US20060060981A1 US11/274,249 US27424905A US2006060981A1 US 20060060981 A1 US20060060981 A1 US 20060060981A1 US 27424905 A US27424905 A US 27424905A US 2006060981 A1 US2006060981 A1 US 2006060981A1
- Authority
- US
- United States
- Prior art keywords
- external contact
- rivet
- contact elements
- insulating layer
- leadframe
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 15
- 239000004033 plastic Substances 0.000 claims abstract description 85
- 229920003023 plastic Polymers 0.000 claims abstract description 85
- 239000000758 substrate Substances 0.000 claims abstract description 75
- 239000004065 semiconductor Substances 0.000 claims abstract description 73
- 150000001875 compounds Chemical class 0.000 claims abstract description 49
- 238000000034 method Methods 0.000 claims description 42
- 239000004020 conductor Substances 0.000 claims description 20
- 239000000463 material Substances 0.000 claims description 18
- 238000005516 engineering process Methods 0.000 claims description 17
- 238000005530 etching Methods 0.000 claims description 15
- 229910052751 metal Inorganic materials 0.000 claims description 15
- 239000002184 metal Substances 0.000 claims description 15
- 239000011248 coating agent Substances 0.000 claims description 14
- 238000000576 coating method Methods 0.000 claims description 14
- 239000002985 plastic film Substances 0.000 claims description 14
- 229920006255 plastic film Polymers 0.000 claims description 14
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims description 10
- 229910052799 carbon Inorganic materials 0.000 claims description 10
- 239000011888 foil Substances 0.000 claims description 10
- 239000002313 adhesive film Substances 0.000 claims description 7
- 238000000059 patterning Methods 0.000 claims description 7
- 229920002120 photoresistant polymer Polymers 0.000 claims description 7
- 238000004382 potting Methods 0.000 claims description 7
- 238000001312 dry etching Methods 0.000 claims description 5
- 238000001039 wet etching Methods 0.000 claims description 5
- 208000012868 Overgrowth Diseases 0.000 claims description 4
- 238000000151 deposition Methods 0.000 claims description 4
- 238000004806 packaging method and process Methods 0.000 claims description 4
- 238000001020 plasma etching Methods 0.000 claims description 4
- 238000004544 sputter deposition Methods 0.000 claims description 4
- 239000007769 metal material Substances 0.000 claims description 3
- 230000008569 process Effects 0.000 claims description 3
- 238000007650 screen-printing Methods 0.000 claims description 3
- 238000005476 soldering Methods 0.000 claims description 3
- 238000003631 wet chemical etching Methods 0.000 claims description 2
- 239000012808 vapor phase Substances 0.000 claims 2
- 230000001678 irradiating effect Effects 0.000 claims 1
- 230000001747 exhibiting effect Effects 0.000 abstract description 2
- 230000008901 benefit Effects 0.000 description 18
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 14
- 229910052737 gold Inorganic materials 0.000 description 14
- 239000010931 gold Substances 0.000 description 14
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 12
- 229910052709 silver Inorganic materials 0.000 description 12
- 239000004332 silver Substances 0.000 description 12
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 10
- 229910052759 nickel Inorganic materials 0.000 description 5
- 229910000881 Cu alloy Inorganic materials 0.000 description 4
- 238000010276 construction Methods 0.000 description 4
- 238000004070 electrodeposition Methods 0.000 description 4
- 238000012545 processing Methods 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- 239000010949 copper Substances 0.000 description 3
- 238000002347 injection Methods 0.000 description 3
- 239000007924 injection Substances 0.000 description 3
- 238000001746 injection moulding Methods 0.000 description 3
- 238000000926 separation method Methods 0.000 description 3
- 239000000057 synthetic resin Substances 0.000 description 3
- 229920003002 synthetic resin Polymers 0.000 description 3
- 238000001947 vapour-phase growth Methods 0.000 description 3
- 229910001316 Ag alloy Inorganic materials 0.000 description 2
- 229910045601 alloy Inorganic materials 0.000 description 2
- 239000000956 alloy Substances 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000005323 electroforming Methods 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 150000002902 organometallic compounds Chemical class 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- -1 polypropylene Polymers 0.000 description 2
- WYCFMBAHFPUBDS-UHFFFAOYSA-L silver sulfite Chemical compound [Ag+].[Ag+].[O-]S([O-])=O WYCFMBAHFPUBDS-UHFFFAOYSA-L 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 235000001674 Agaricus brunnescens Nutrition 0.000 description 1
- 229910000838 Al alloy Inorganic materials 0.000 description 1
- 239000004698 Polyethylene Substances 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 239000004743 Polypropylene Substances 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 238000004026 adhesive bonding Methods 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 238000005275 alloying Methods 0.000 description 1
- 238000004873 anchoring Methods 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 238000004132 cross linking Methods 0.000 description 1
- 230000032798 delamination Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000003628 erosive effect Effects 0.000 description 1
- 239000007789 gas Substances 0.000 description 1
- 230000002401 inhibitory effect Effects 0.000 description 1
- 238000003780 insertion Methods 0.000 description 1
- 230000037431 insertion Effects 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 238000010297 mechanical methods and process Methods 0.000 description 1
- 230000005226 mechanical processes and functions Effects 0.000 description 1
- 229910021645 metal ion Inorganic materials 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910000510 noble metal Inorganic materials 0.000 description 1
- 238000012856 packing Methods 0.000 description 1
- 229920000573 polyethylene Polymers 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 229920001155 polypropylene Polymers 0.000 description 1
- 239000002904 solvent Substances 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/11001—Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate
- H01L2224/11003—Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate for holding or transferring the bump preform
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/1147—Manufacturing methods using a lift-off mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4847—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
- H01L2224/48471—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area being a ball bond, i.e. wedge-to-ball, reverse stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01068—Erbium [Er]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
Definitions
- the invention relates to production methods for a leadframe and electronic devices.
- Leadframes for semiconductor chips for packing the semiconductor chips to form electronic devices in housings made of a plastics compound have to satisfy high reliability despite their mass production. This is true particularly if the leadframe is to be used to produce housings from which no flat conductors whatsoever protrude as terminal pins or terminal legs and, in the case of which, the housing made of plastics compound is intended to encapsulate the semiconductor chip and corresponding external contact elements only on one side so that the underside of the electronic device is formed, at least in the edge region, from external contact elements and plastics compound disposed in between. In such a case, there is the risk that, during the production or during the operation of the electronic device, the external contact elements will become detached from the plastics compound and the electronic device will, thus, become unusable.
- a leadframe for packaging semiconductor chips to form electronic devices in housings of a plastics compound including a basic substrate and external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, the rivet foot region being fixed on the basic substrate.
- the basic substrate that holds the leadframe together during population with semiconductor chips.
- the basic substrate has an electrically conductive surface, which has the advantage that, for the construction of external contact elements on the basic substrate, it is possible to apply an electrical voltage to the electrically conductive surface.
- such an electrically conductive surface is achieved by a basic substrate made of a metallic foil.
- the basic substrate may include a plastic film with a metallic coating.
- a film with a metallic coating has the advantage that it can be separated relatively easily, in further processing, from the electronic devices that are to be formed on the leadframe.
- the plastic film has a carbon coating.
- its surface becomes electrically conductive.
- Such an embodiment has the advantage that such plastic films with a carbon coating both have a sufficiently electrically conductive surface by virtue of the carbon coating and increase the separation possibility for the basic substrate of the leadframe during the further processing of the semiconductor chips to form electronic devices.
- the leadframe has a plurality of component mounting regions on the basic substrate.
- Each component mounting region can be populated with a chip that can be positioned in a central chip carrier region of the mounting region.
- circular elongate or square external contact elements with a rivet-shaped cross-section can be grouped all around the chip carrier region at a defined distance from the central chip carrier region.
- external contact elements are disposed at least partly in the chip carrier region such that a semiconductor chip can be bonded by bonding bumps on the rivet head regions of the external contact elements using flip-chip technology.
- the bonding bumps of a semiconductor chip can be soldered or adhesively bonded directly onto the rivet head region of the external contact areas, the external contact elements being able to be excellently anchored in the plastics compound by virtue of the rivet-shaped cross-section.
- a further advantage of the cross-sectionally-rivet-shaped external contact elements on the leadframe according to the invention is that the external contact elements can be coordinated with the later use of the leadframe by different layering of metals and noble metals.
- the external contact element on the leadframe is made of pure silver or a silver alloy.
- the material silver has the advantage that it does not form an oxide coating inhibiting the electrical conductivity, but, rather, a silver sulfite coating that is electrically conductive.
- the external contact element on the leadframe is constructed from a gold/nickel/gold layer sequence.
- a gold/nickel/gold layer sequence has the advantage that the gold does not form a resistance-increasing oxide layer and the nickel layer is completely enclosed by gold, thereby guaranteeing a long service life of the external contact elements.
- an outer gold layer can serve as an etching stop during the singulation of a leadframe of devices.
- the external contact elements are constructed from a silver/copper/silver layer sequence.
- a layer sequence is less expensive and has an advantage over external contact elements made of a layer sequence of gold/nickel/gold through the use of materials with an extremely low electrical resistance.
- each of the mounting regions respectively has a central chip carrier region surrounded by the external contact elements at a defined distance from the central chip carrier region.
- the external contact elements have a circular plan and are completely disposed in the chip carrier region.
- the leadframe has a metallic base in the chip carrier region, whose height (h) corresponds to the external contact elements and whose areal extent is adapted to the size of the semiconductor chip.
- the base may be constructed from the same material as the external contact elements so that it can be produced at the same time as the external contact elements.
- the base has the advantage, moreover, that it can be soldered or adhesively bonded to the underside of the semiconductor chip, which does not carry an active circuit, and may, thus, have an earth or ground contact for the entire electronic device toward the outside.
- an electronic device including a housing of a plastics compound and a leadframe for packaging semiconductor chips in the housing, the leadframe disposed in the housing and having a basic substrate and external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, the rivet foot region being fixed on the basic substrate.
- the leadframe is used for producing electronic devices.
- the external contact elements can have a circular plan or else form elongate or square external contact elements.
- a method for producing a leadframe for packaging semiconductor chips to form electronic devices in housings of a plastics compound including the steps of providing a basic substrate with an electrically conductive surface, applying on the basic substrate a patterned electrically insulating layer having uncovered electrically conductive surface regions in a contact element configuration, applying a conductive material to form external contact elements in the contact element configuration, the external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, the rivet foot region being fixed on the basic substrate, and removing the patterned electrically insulating layer.
- Such a method has the advantage that external contact elements are produced on the leadframe that have a rivet-shaped cross-section and are fixedly anchored in the plastics compound on account of such cross-section so that the leadframe ensures that the external contact elements do not become delaminated from the surrounding plastic during the further processing steps.
- the step of carrying out the insulating layer application step by applying the patterned electrically insulating layer on the electrically conductive surface.
- a closed insulating layer is applied and is, subsequently, patterned to form an electrically insulating layer by photoresist technology.
- photoresist technology During the patterning, by way of example, non-exposed areas of the photoresist are dissolved away and electrically conductive surface regions of the basic substrate are, thus, uncovered.
- the patterned electrically insulating layer is applied by a screenprinting method.
- the screen advantageously acts as a patterning mask so that an insulating layer is produced only in the regions in which the screen is not masked.
- an initially closed insulating layer can be patterned on the basic substrate by sputtering technology through a mask.
- sputtering technology highly accelerated directed ions are used to remove the closed insulating layer at the locations at which it is not protected by a mask.
- Such a method has the advantage that extremely fine structures with extremely rectilinear walls can be produced.
- a closed insulating layer can be implemented on the basic substrate by vapor phase deposition.
- Gases used are organic substances that decompose at the surface of an electrically conductive layer and form an insulating film on the surface.
- an initially closed insulating layer can be patterned by plasma etching technology through a mask.
- the underlying insulating layer is removed through the mask, but, during the plasma etching, chemical reactions accelerate the removal of the insulating layer down to the conductive surface of the basic substrate.
- a technology for patterning closed insulating layers that manages with no mask at all is laser raster irradiation, during which the insulating layer is vaporized by a scanning laser beam, which draws the structures into the insulating layer, under the action of the laser energy.
- a conductive material is, then, applied to the uncovered electrically conductive surface regions.
- the material may include a single alloy throughout or it may also be applied layer by layer with a varying material sequence.
- a conductive material is deposited and this conductive material grows beyond the patterned insulating layer. Only, thus, is it possible to produce the rivet-shaped cross-section according to the invention for the external contact elements.
- a plurality and variety of methods are available for the application of a conductive material.
- the application of a conductive material is carried out by electrodeposition on the uncovered electrically conductive surface regions until overgrowth of the deposited material at the uncovered locations to form a rivet head is achieved.
- the conductive material may also be effected by vapor phase deposition by a procedure in which, by way of example, an organometallic compound is decomposed over the basic substrate and the metal in the compound is deposited on the basic substrate in the uncovered electrically conductive surface regions.
- the application of a conductive material is by currentless electrodeposition.
- a currentless electrodeposition has the advantage that an electrical voltage does not have to be applied to the leadframe. Rather, the leadframe is immersed in the deposition bath and withdrawn with a currentlessly deposited metal layer. During the stripping of the patterned insulating layer, the desired rivet-shaped cross-sections form in envisaged surface regions for the external contact elements.
- a metallic base may be formed in the chip carrier region of the lead frame.
- Such a metallic base has the advantage that, by way of example, the underside of the semiconductor chip can be contact-connected therewith.
- any desired geometrical structure that serves for the formation of external contact area configurations can be deposited on the basic substrate by the method according to the invention.
- the patterned electrically insulating layer is removed, which can be done wet-chemically by solvents or by dry incineration in a plasma.
- an electronic device including external contact elements, at least one of the external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, a plastics compound, a semiconductor chip having contact areas connected to the external contact elements, the semiconductor chip being potted in the plastics compound as a housing, and the at least one external contact element being anchored with the rivet head region in the plastics compound.
- the electronic device has a semiconductor chip whose contact areas are connected to external contact elements, the semiconductor chip with the external contact elements being potted in a plastics compound as housing and at least one external contact element having a rivet-shaped cross-section with a rivet head region a rivet shank region and a rivet foot region, the external contact element being anchored with its rivet head region in the plastics compound.
- the plastics compound encloses the rivet head region such that the rivet shank is disposed in a manner completely fixed in the plastics compound.
- the contact area of the external contact element is buffered by the rivet foot region, which is kept free of plastics compound so that its surface has an externally accessible contact area.
- the rivet foot region can be configured in various ways and is of circular plan in one embodiment.
- the external contact area is elongate and, thus, rectangular. In such a case, however, the cross-section remains unchanged as rivet-shaped.
- An elongate external contact element may, thus, have, in plan, a rectangular external contact area formed by the rivet foot, and additionally exhibit a rivet-shaped external contact area on account of the rivet-shaped cross-section in elevation.
- At least one external contact element has a longitudinal extent and a rivet-shaped cross-section forming an externally accessible rivet-shaped external contact area.
- the rivet-shaped external contact area is disposed at right angles to the external contact area of the rivet foot region, in which case, in a further embodiment of the invention, the external contact areas of the electronic device are situated in the edge region of the housing made of plastics compound.
- Circular plans of the rivet foot are provided as external contact areas if, in a further embodiment, the contact areas of the semiconductor chip have bonding bumps that are bonded directly onto the rivet head region of the external contact elements.
- Such rivet-shaped external contact elements with a circular plan were, therefore, disposed directly below the semiconductor chip so that they can be connected to the bonding bumps of the semiconductor chip.
- the semiconductor chip is oriented toward the external contact elements with its active side having a semiconductor circuit.
- the semiconductor chip is oriented toward the external contact elements with its passive side having no semiconductor circuit, then, the passive side of the semiconductor chip can be kept free of plastics compound and, in part, form the underside of the housing.
- Such an embodiment of the invention has the advantage that extremely planar electronic devices can be realized.
- the contact areas of the semiconductor chip are connected to the head regions of the external contact elements through bonding wires.
- a method for producing an electronic device including the steps of providing a leadframe having a basic substrate and external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, the rivet foot region being fixed on the basic substrate, applying semiconductor chips to the leadframe, the semiconductor chips having contact areas, producing connections between the contact areas and the external contact elements, potting the leadframe having the applied semiconductor chips and the connections with a plastics compound to form electronic devices with a housing of the plastics compound, the external contact elements being anchored with the rivet head region in the plastics compound, and singulating the electronic devices produced on the leadframe.
- the sidewalls of the grown rivet-shaped cross-sections are virtually perpendicular in the rivet shank region and taper only by 2-6 ⁇ m at a height of 30 ⁇ m.
- Overgrowth of the electrically insulating layer of the leadframe produces, on the leadframe, mushroom or rivet forms that guarantee outstanding anchoring of the contact connection elements in the plastics compound.
- the external contact elements can be realized using a wide variety of materials and layer sequences. External contact elements made of pure silver or made of pure silver alloys or made of layer sequences of gold/nickel/gold or silver/copper/silver can be grown on the basic substrate of the leadframe.
- a separating layer between the basic layer and the external contact elements, e.g., a silver layer or a gold layer, thereby producing a very good etching stop if the basic substrate has to be resolved again by etching.
- the devices can also be separated from the basic substrate in a later method step through mechanical processes. A wet-chemical etching process may be obviated under certain circumstances.
- the leadframe is advantageously potted, for a multiplicity of discrete electronic devices, with a plastics compound in uniform thickness in a large-area manner to form a plastic plate made of plastic film that has the basic substrate on one side.
- the leadframe is potted, for a multiplicity of discrete electronic devices, with a uniform thickness of the plastics compound substantially over an entire expanse of the leadframe to form a plastic plate having the basic substrate on one side of the plastic plate.
- the basic substrate is etched away from the plastic plate; in the case of an etching stop layer on the external contact elements, the etching stop layer protects the external contact elements against incipient etching and ends the etching operation.
- the etching away the basic substrate from the plastic plate is performed before carrying out the singulating step.
- the plastic plate may be coated with an adhesive film before singulation.
- sawing technology is used as the separating technology during the singulation.
- the singulating step is carried out by sawing the plastic plate to form discrete electronic devices.
- the production of connections between contact areas on the semiconductor chip and external contact element is effected by flip-chip technology using bonding bumps bonded onto the rivet head regions of the external contact elements.
- This requires the external contact elements to be correspondingly disposed below the semiconductor chip opposite the contact areas of the semiconductor chip.
- the simultaneous bonding of all the bonding bumps is, then, readily possible on the rivet head regions of the external contact elements.
- the production of connections between contact areas of the semiconductor chip and the external contact elements is effected by bonding wire technology using bonding wires.
- the contact areas of the semiconductor chip are connected to the head region of the external contact elements through the bonding wires.
- the external contact element is also anchored securely in the plastics compound by virtue of its rivet-shaped cross-section.
- a metallic base can be deposited on the leadframe, onto which base the semiconductor chip can be soldered or adhesively bonded.
- the singulation of the electronic devices substantially depends on the material of the basic substrate that was used for producing the external contact elements. During the singulation of the electronic devices from a carbon-coated film that was used as basic substrate, the devices can be stripped away relatively simply, without requiring resolution of the film. The carbon layer residues merely have to be removed from the electronic device by a simple aftertreatment step, which, in one implementation of the method, can be effected by plasma incineration.
- the basic substrate is a carbon-coated film, and the film is stripped away from the electronic devices during the singulation of the electronic devices.
- the metallic foil is removed completely by wet or dry etching, preferably, until an etching stop is reached between the material of the external contact elements and the metallic material of the basic substrate.
- FIGS. 1 to 5 are fragmentary, diagrammatic cross-sectional views of substantial production steps for a leadframe of a first embodiment of the invention
- FIG. 6 is a fragmentary, diagrammatic, cross-sectional view through the leadframe of FIG. 5 with an applied semiconductor chip using flip-chip technology;
- FIG. 7 is a fragmentary, diagrammatic, cross-sectional view through a first embodiment of an electronic device according to the invention.
- FIG. 8 is a fragmentary, diagrammatic, cross-sectional view through a second embodiment of the electronic device according to the invention having a leadframe with applied semiconductor chip;
- FIG. 9 is a fragmentary, diagrammatic, cross-sectional view of another embodiment of the electronic device of FIG. 8 ;
- FIG. 10 is a fragmentary, diagrammatic, cross-sectional view through a third embodiment of the electronic device according to the invention having a leadframe with applied semiconductor chip;
- FIG. 11 is a fragmentary, diagrammatic, cross-sectional view of an alternative embodiment of the electronic device of FIG. 10 .
- FIG. 1 there is shown a diagrammatic cross-section through a basic substrate 11 of a leadframe 5 with an underside 28 and a top side 29 , at least the top side 29 having an electrically conductive surface 12 .
- the electrically conductive surface 12 may become electrically conductive by coating a plastic film or plastic plate with carbon.
- a metallic coated plastic plate or plastic film may be used as basic substrate 11 for a leadframe 5 .
- plastic polyimide, polypropylene, or polyethylene may, advantageously, be used for a film, while synthetic resins are, preferably, used as plastic plates.
- the basic substrate is a metallic foil having an electrically conductive surface 12 both on the underside 28 and on the topside 29 .
- the material of the metallic foil of FIG. 1 is a copper alloy having a thickness of between 50 ⁇ m and 200 ⁇ m.
- the basic substrate 11 imparts stability to the leadframe 5 and is not removed until after the completion of the electronic devices that are to be disposed and produced on the leadframe.
- FIG. 2 is a diagrammatic cross-section through the basic substrate 11 of the leadframe 5 with a closed insulating layer 21 .
- This insulating layer 21 may be a photoresist layer, which can be patterned photolithographically, or another plastic layer, which is patterned by plasma etching technology through a mask or by laser raster irradiation.
- FIG. 3 shows a diagrammatic cross-section through the basic substrate 11 of the leadframe 5 of a first embodiment of the invention with a patterned electrically insulating layer 18 , in which case, in this embodiment, the closed insulating layer 21 of FIG. 2 is a photoresist layer that was exposed with the aid of a non-illustrated photomask for pre-crosslinking of the photoresist in the regions having the patterned insulating layer 18 and remained unexposed for the regions that give rise to uncovered electrically conductive surface regions 19 during the development of the photoresist.
- the surface regions 19 are uncovered to apply at these locations external contact elements on the basic substrate 11 for a first embodiment of a leadframe.
- FIG. 4 shows a diagrammatic cross-section through the basic substrate 11 with a patterned electrically insulating layer 18 applied on the electrically conductive surface 12 and external contact elements 6 made of electrically conductive material 20 that are applied on the uncovered electrically conductive surface regions 19 .
- the rivet-shaped cross-section has a mushroom-head-shaped rivet head region 8 , a pillar-shaped rivet shank region 9 and a rivet foot region 10 that is predetermined by the structure of the uncovered electrically conductive surface regions 19 of FIG. 3 .
- the plan of the rivet foot region 10 may be circular or elongate or square, depending on the geometrical requirement made of the external contact element for the leadframe 5 .
- the electrically conductive material 20 can be applied to the uncovered electrically conductive surface regions 19 by electroplating or by electrodeposition between the patterned electrically insulating layer 18 , this also being referred to as an electroforming method.
- electroforming method by different electroplating baths, it is possible to realize different material layer sequences for the rivet foot region 10 , the rivet shank region 9 and/or the rivet head region 8 .
- a gold or silver layer may be deposited first to serve as an etching stop for the later separation of the leadframe 5 before a singulation into electronic devices.
- the electrically conductive surface 12 of the basic substrate 11 or the entire basic substrate is produced from a baser metal than the rivet foot region 10 of the external contact elements 6 .
- Other external contact elements have a layer sequence of gold in the foot region, nickel in the shank region and head region, and a final gold coating on the head region.
- the rivet shank region 9 can also be produced from the same material as the electrically conductive surface 12 and have, in the transition to the rivet foot region 10 of the external contact element, a nobler separating layer serving as an etching stop.
- the basic substrate 11 is produced from a copper alloy and the rivet shank region 9 is, likewise, produced from a copper alloy and a silver layer is applied in between in the rivet foot region 10 .
- electrically conductive material 20 for forming external contact elements 6 with a rivet-shaped cross-section 7 can also be effected by metal vapor phase deposition of organometallic compounds or by currentless deposition of metal ions from a liquid.
- FIG. 5 shows a diagrammatic cross-section through a leadframe 5 of a first embodiment of the invention.
- the leadframe 5 has a basic substrate 11 , on which are disposed external contact elements 6 exhibiting a rivet-shaped cross-section 7 .
- the rivet-shaped cross-section includes a rivet foot region 10 , a rivet shank region 9 , and a rivet head region 8 .
- the patterned electrically insulating layer 18 shown in FIG. 4 is removed in FIG. 5 so that FIG. 5 shows the diagrammatic cross-section through a partial region of a leadframe 5 .
- the rivet foot region 10 has a circular plan and the series of external contact elements 6 shown in FIG. 5 can receive up a semiconductor chip with a correspondingly disposed series of contact areas and soldering balls or bonding bumps provided thereon, using flip-chip technology.
- FIG. 6 shows a diagrammatic cross-section through the leadframe 5 of FIG. 5 with an applied semiconductor chip 1 using flip-chip technology.
- the semiconductor chip 1 is oriented toward the external contact elements 6 of the leadframe 5 with its active side 31 , which has an electrical circuit, the bonding bumps 16 , which are first disposed on the contact areas 22 of the semiconductor chip 1 , being connected to the rivet head region 8 of the external contact elements 6 by soldering-on in FIG. 6 .
- the leadframe 5 with applied semiconductor chip 1 can be potted by an injection-molding method under an injection mold on one side of a plastics compound or to form a plastic plate that uniformly encloses a multiplicity of semiconductor chips.
- the closed basic substrate 11 delimits the injection-molding operation on one side, thereby enabling an unambiguous one-sided injection of the plastic housing without under-injection problems.
- the electrically conductive surface 12 of the basic substrate 11 short-circuits the external contact elements 6 together and must, therefore, be removed from the electronic devices before or during the singulation thereof.
- carbon- or metal-coated plastic films it is possible, firstly, to strip away the plastic film and, then, to oxidize and, thus, resolve the remaining carbon layer or to remove the remaining metal layer by dry or wet etching.
- wet etching it is particularly advantageous if the rivet foot region 10 has an etching stop material.
- the metallic foil can be removed by wet or dry etching after the injection-molding of the plastic before or during the singulation of the electronic devices of a leadframe of the first embodiment.
- the external contact element 6 has an etching stop layer in the rivet foot region 10 .
- FIG. 7 shows a diagrammatic cross-section through an electronic device 2 in accordance with a first embodiment of the invention.
- the electronic device 2 is provided with a housing 3 that is made of plastics compound 4 and is potted on one side, and has a semiconductor chip 1 in the housing 3 , which semiconductor chip 1 has contact areas 22 connected to external contact elements 6 through bonding bumps 16 made of soldering balls, for example.
- the external contact elements 6 have a rivet-shaped cross-section with a rivet foot region 10 , a rivet shank region 9 , and a rivet head region 8 , the rivet head region 8 in each case being connected to the bonding bump 16 of the semiconductor chip 1 .
- the external contact elements 6 are securely anchored in the plastics compound 4 on account of their rivet-shaped cross-section because the rivet shank region 9 has a smaller extent than the rivet head region 8 .
- the surface of the rivet foot region 10 is situated in a manner free from plastics compound 4 and is, thus, externally accessible as an external contact area for the insertion of the electronic device 2 into a circuit configuration.
- the rivet foot region 10 has a circular plan, but may also have a longitudinal extent if an elongate contact area is required for the electronic device.
- the rivet foot region 10 can be refined with its external contact area 23 , in order to protect the external contact area 23 against oxidation and erosion.
- the external contact area 23 preferably, has a gold or silver layer. Both materials are resistant to oxidation, in a free atmosphere the silver layer tending to form silver sulfite, which is electrically conductive, however, in contrast to an oxide layer of other materials.
- the external contact element 6 can be produced from a less noble copper or aluminum alloy in its rivet shank region 9 and, also, in its rivet head region 8 , in which case, the rivet head region 8 can be coated with a solderable alloy.
- Such an electronic device of a first embodiment of the invention ensures that the external contact elements 6 are anchored extremely reliably in the plastic compound 4 of the housing 3 .
- a relatively planar construction is achieved, which is suitable, in particular, for smart card applications.
- FIG. 8 shows a diagrammatic cross-section through a leadframe 5 with an applied semiconductor chip 1 in accordance with a second embodiment of the invention.
- the leadframe 5 differs from the leadframe 5 of FIG. 5 in that a metallic base 17 is applied to the basic substrate 11 in the chip carrier region at the same time as the formation of external contact elements 6 .
- the metallic base 17 is made of the same material as the external contact elements 6 and has the same height h.
- the areal extent of the metallic base 17 is adapted to the size of the semiconductor chip 1 so that the semiconductor chip 1 can be applied completely on the metallic base 17 , as shown in FIG. 8 .
- the application can be effected by adhesive bonding using a conductive adhesive or by alloying the semiconductor chip 1 onto the metallic base 17 .
- the semiconductor chips 1 are applied to the metallic base 17 with their passive side 33 , which does not carry an electronic circuit.
- the active side 31 is freely accessible from above with its contact areas 22 so that the contact areas 22 of the semiconductor chip 1 can be connected to the external contact elements 6 through bonding wires 27 before a potting of the leadframe 5 with plastics compound 4 is performed on the leadframe 5 .
- the leadframe 5 shown here in FIG. 8 is provided for a multiplicity of discrete components of the order of magnitude of 1.0 ⁇ 0.6 mm, with a device height of 0.4 mm, the leadframe 5 carrying more than 1000 components on an area of 50 ⁇ 50 mm.
- the plastics compound 4 is potted on the entire leadframe 5 to form a plastic plate.
- the basic substrate 11 which adheres on the plastic plate, is removed and the plastic plate is, subsequently, mounted onto an adhesive film and separated column-wise and row-wise into individual devices on the adhesive film so that individual components can be removed from the adhesive film.
- FIG. 9 shows a diagrammatic cross-section of an electronic device 2 in accordance with a second embodiment of the invention.
- the device according to FIG. 9 has been sawn from a plastic plate, which is shown with the aid of the leadframe 5 as in FIG. 8 .
- the basic substrate 11 which can still be seen with the reference symbol in FIG. 8 , has already been etched away or stripped away from the plastic plate so that the underside of the housing is formed by the metallic base 17 and the external contact elements 6 and plastic-filled interspaces.
- the top side 34 of the housing completely includes the plastics compound 4 and the sidewalls of the housing firstly include, in the lower region, cross-sectioned external contact elements so that they exhibit the rivet-shaped cross-section 7 , the remaining region of the sidewalls 35 and 36 being formed by the plastics compound 4 .
- the elongate plan of the external contact elements 6 results in a length 1 on the component underside 32 of the external contact area 23 after the separation of the plastic plate into individual devices, as shown in FIG. 9 .
- the external contact elements 6 are equipped with a circular plan and the sawing tracks in the plastic plate run entirely in plastic so that the external contact elements 6 are externally contact-connectable only with their rivet foot region 10 , which is kept free of plastic on the underside 32 of the device 2 .
- FIG. 10 shows a diagrammatic cross-section through a leadframe 5 with an applied semiconductor chip 1 in accordance with a third embodiment of the invention.
- the semiconductor chip 1 is applied directly to the basic substrate 11 with its passive side 33 .
- external contact elements 6 are disposed on the basic substrate 11 right around the semiconductor chip 1 and the rivet head regions 8 are connected to the contact areas 22 of the active side 31 of the semiconductor chip 1 through bonding wires 27 .
- Such a leadframe 5 is connected with the aid of the housing-forming plastics compound 4 to form a plastic plate with attached basic substrate 11 .
- the basic substrate 11 if it includes a metal foil, is etched away and the plastic plate is, subsequently, applied to an adhesive film and, then, separated into individual devices.
- FIG. 11 shows a diagrammatic cross-section through an electronic device in accordance with the third embodiment of the invention.
- This device is distinguished by its extreme planarity because even the base height h, as is shown in FIG. 8 , is additionally obviated.
- a disadvantage of such a device is that the passive side 33 of the semiconductor chip 1 simultaneously forms the underside 32 of the electronic device. The semiconductor chip 1 is, thus, exposed to ambient influences with its underside 33 .
- the external contact elements 6 are securely anchored in the plastics compound 4 of the housing 3 on account of their rivet-shaped cross-section and have, in their rivet foot region 10 , a circular plan that provides a circular contact pad as external contact area 23 .
Abstract
A leadframe for semiconductor chips and electronic devices produced on the leadframe includes providing the leadframe with a basic substrate, on which are disposed external contact elements exhibiting a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, as a result of which, the external contact elements are securely anchored in the housing made of a plastics compound.
Description
- This is a divisional application of application Ser. No. 10/330,440, filed Dec. 27, 2002; which was a continuing application, under 35 U.S.C. §120, of International application PCT/DE01/02097, filed Jun. 7, 2001; the application also claims the priority, under 35 U.S.C. §119, of German patent application DE 100 31 204.7, filed Jun. 27, 2000; the prior applications are herewith incorporated by reference in their entirety.
- The invention relates to production methods for a leadframe and electronic devices.
- Leadframes for semiconductor chips for packing the semiconductor chips to form electronic devices in housings made of a plastics compound have to satisfy high reliability despite their mass production. This is true particularly if the leadframe is to be used to produce housings from which no flat conductors whatsoever protrude as terminal pins or terminal legs and, in the case of which, the housing made of plastics compound is intended to encapsulate the semiconductor chip and corresponding external contact elements only on one side so that the underside of the electronic device is formed, at least in the edge region, from external contact elements and plastics compound disposed in between. In such a case, there is the risk that, during the production or during the operation of the electronic device, the external contact elements will become detached from the plastics compound and the electronic device will, thus, become unusable.
- It is accordingly an object of the invention to provide production methods for a leadframe and electronic devices, that overcome the hereinafore-mentioned disadvantages of the heretofore-known devices and methods of this general type and that has and have, respectively, external contact elements which maintain their position on the plastics compound during the production and service life of the electronic device.
- With the foregoing and other objects in view, there is provided, in accordance with the invention, a leadframe for packaging semiconductor chips to form electronic devices in housings of a plastics compound, including a basic substrate and external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, the rivet foot region being fixed on the basic substrate. The basic substrate that holds the leadframe together during population with semiconductor chips.
- In accordance with another feature of the invention, the basic substrate has an electrically conductive surface, which has the advantage that, for the construction of external contact elements on the basic substrate, it is possible to apply an electrical voltage to the electrically conductive surface.
- In accordance with a further feature of the invention, such an electrically conductive surface is achieved by a basic substrate made of a metallic foil. However, in a further embodiment of the invention, the basic substrate may include a plastic film with a metallic coating. Such a film with a metallic coating has the advantage that it can be separated relatively easily, in further processing, from the electronic devices that are to be formed on the leadframe.
- In accordance with an added feature of the invention, the plastic film has a carbon coating. As a result, its surface becomes electrically conductive. Such an embodiment has the advantage that such plastic films with a carbon coating both have a sufficiently electrically conductive surface by virtue of the carbon coating and increase the separation possibility for the basic substrate of the leadframe during the further processing of the semiconductor chips to form electronic devices.
- In accordance with an additional feature of the invention, the leadframe has a plurality of component mounting regions on the basic substrate. Each component mounting region can be populated with a chip that can be positioned in a central chip carrier region of the mounting region. In terms of their plan, circular elongate or square external contact elements with a rivet-shaped cross-section can be grouped all around the chip carrier region at a defined distance from the central chip carrier region.
- In accordance with yet another feature of the invention, external contact elements are disposed at least partly in the chip carrier region such that a semiconductor chip can be bonded by bonding bumps on the rivet head regions of the external contact elements using flip-chip technology. In the case of such a chip carrier embodiment, the bonding bumps of a semiconductor chip can be soldered or adhesively bonded directly onto the rivet head region of the external contact areas, the external contact elements being able to be excellently anchored in the plastics compound by virtue of the rivet-shaped cross-section. A further advantage of the cross-sectionally-rivet-shaped external contact elements on the leadframe according to the invention is that the external contact elements can be coordinated with the later use of the leadframe by different layering of metals and noble metals.
- In accordance with yet a further feature of the invention, the external contact element on the leadframe is made of pure silver or a silver alloy. The material silver has the advantage that it does not form an oxide coating inhibiting the electrical conductivity, but, rather, a silver sulfite coating that is electrically conductive.
- In accordance with yet an added feature of the invention, the external contact element on the leadframe is constructed from a gold/nickel/gold layer sequence. Such a layer sequence has the advantage that the gold does not form a resistance-increasing oxide layer and the nickel layer is completely enclosed by gold, thereby guaranteeing a long service life of the external contact elements. At the same time, an outer gold layer can serve as an etching stop during the singulation of a leadframe of devices.
- In accordance with yet an additional feature of the invention, the external contact elements are constructed from a silver/copper/silver layer sequence. Such a layer sequence is less expensive and has an advantage over external contact elements made of a layer sequence of gold/nickel/gold through the use of materials with an extremely low electrical resistance.
- In accordance with again another feature of the invention, each of the mounting regions respectively has a central chip carrier region surrounded by the external contact elements at a defined distance from the central chip carrier region.
- In accordance with again a further feature of the invention, the external contact elements have a circular plan and are completely disposed in the chip carrier region.
- In accordance with again an added feature of the invention, the leadframe has a metallic base in the chip carrier region, whose height (h) corresponds to the external contact elements and whose areal extent is adapted to the size of the semiconductor chip. The base may be constructed from the same material as the external contact elements so that it can be produced at the same time as the external contact elements. The base has the advantage, moreover, that it can be soldered or adhesively bonded to the underside of the semiconductor chip, which does not carry an active circuit, and may, thus, have an earth or ground contact for the entire electronic device toward the outside.
- With the objects of the invention in view, there is also provided an electronic device, including a housing of a plastics compound and a leadframe for packaging semiconductor chips in the housing, the leadframe disposed in the housing and having a basic substrate and external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, the rivet foot region being fixed on the basic substrate. The leadframe is used for producing electronic devices. In such a case, the external contact elements can have a circular plan or else form elongate or square external contact elements.
- With the objects of the invention in view, there is also provided a method for producing a leadframe for packaging semiconductor chips to form electronic devices in housings of a plastics compound, including the steps of providing a basic substrate with an electrically conductive surface, applying on the basic substrate a patterned electrically insulating layer having uncovered electrically conductive surface regions in a contact element configuration, applying a conductive material to form external contact elements in the contact element configuration, the external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, the rivet foot region being fixed on the basic substrate, and removing the patterned electrically insulating layer.
- Such a method has the advantage that external contact elements are produced on the leadframe that have a rivet-shaped cross-section and are fixedly anchored in the plastics compound on account of such cross-section so that the leadframe ensures that the external contact elements do not become delaminated from the surrounding plastic during the further processing steps.
- In accordance with again an additional mode of the invention, there is provided the step of carrying out the insulating layer application step by applying the patterned electrically insulating layer on the electrically conductive surface.
- In accordance with still another mode of the invention, a closed insulating layer is applied and is, subsequently, patterned to form an electrically insulating layer by photoresist technology. During the patterning, by way of example, non-exposed areas of the photoresist are dissolved away and electrically conductive surface regions of the basic substrate are, thus, uncovered.
- In accordance with still a further mode of the invention, the patterned electrically insulating layer is applied by a screenprinting method. In such a case, the screen advantageously acts as a patterning mask so that an insulating layer is produced only in the regions in which the screen is not masked.
- In accordance with still an added mode of the invention, an initially closed insulating layer can be patterned on the basic substrate by sputtering technology through a mask. In such sputtering technology, highly accelerated directed ions are used to remove the closed insulating layer at the locations at which it is not protected by a mask. Such a method has the advantage that extremely fine structures with extremely rectilinear walls can be produced.
- In accordance with still an additional mode of the invention, a closed insulating layer can be implemented on the basic substrate by vapor phase deposition. Gases used are organic substances that decompose at the surface of an electrically conductive layer and form an insulating film on the surface.
- In accordance with another mode of the invention, an initially closed insulating layer can be patterned by plasma etching technology through a mask. In a similar manner to the sputtering technology, in this case, the underlying insulating layer is removed through the mask, but, during the plasma etching, chemical reactions accelerate the removal of the insulating layer down to the conductive surface of the basic substrate.
- A technology for patterning closed insulating layers that manages with no mask at all is laser raster irradiation, during which the insulating layer is vaporized by a scanning laser beam, which draws the structures into the insulating layer, under the action of the laser energy.
- Once a patterned insulating layer is present and at least the regions of the surface of the basic substrate at which external contact elements are intended to be disposed have been uncovered, a conductive material is, then, applied to the uncovered electrically conductive surface regions. In such a case, the material may include a single alloy throughout or it may also be applied layer by layer with a varying material sequence. For the production of the leadframe according to the invention, however, it is necessary that a conductive material is deposited and this conductive material grows beyond the patterned insulating layer. Only, thus, is it possible to produce the rivet-shaped cross-section according to the invention for the external contact elements.
- A plurality and variety of methods are available for the application of a conductive material. In one implementation of the method, the application of a conductive material is carried out by electrodeposition on the uncovered electrically conductive surface regions until overgrowth of the deposited material at the uncovered locations to form a rivet head is achieved. However, the conductive material may also be effected by vapor phase deposition by a procedure in which, by way of example, an organometallic compound is decomposed over the basic substrate and the metal in the compound is deposited on the basic substrate in the uncovered electrically conductive surface regions.
- In accordance with a further mode of the invention, the application of a conductive material is by currentless electrodeposition. A currentless electrodeposition has the advantage that an electrical voltage does not have to be applied to the leadframe. Rather, the leadframe is immersed in the deposition bath and withdrawn with a currentlessly deposited metal layer. During the stripping of the patterned insulating layer, the desired rivet-shaped cross-sections form in envisaged surface regions for the external contact elements.
- At the same time as the external contact elements a metallic base may be formed in the chip carrier region of the lead frame. Such a metallic base has the advantage that, by way of example, the underside of the semiconductor chip can be contact-connected therewith. In principle, any desired geometrical structure that serves for the formation of external contact area configurations can be deposited on the basic substrate by the method according to the invention.
- After the application of the metallic material, the patterned electrically insulating layer is removed, which can be done wet-chemically by solvents or by dry incineration in a plasma.
- Semiconductor chips that are potted on one side in a plastics compound to form an electronic device have the advantage of an extremely planar housing construction, but also the disadvantage that the external contact elements that are required for forwarding electrical signals and for supplying power to the semiconductor chip cannot be held with sufficient reliability by the plastics compound potted on one side. Thus, there is the risk of the electronic devices becoming unusable due to loosening or delamination of the external contact elements.
- Such a problem is surmounted by an electronic device according to the invention. With the objects of the invention in view, there is also provided an electronic device, including external contact elements, at least one of the external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, a plastics compound, a semiconductor chip having contact areas connected to the external contact elements, the semiconductor chip being potted in the plastics compound as a housing, and the at least one external contact element being anchored with the rivet head region in the plastics compound.
- Thus, the electronic device has a semiconductor chip whose contact areas are connected to external contact elements, the semiconductor chip with the external contact elements being potted in a plastics compound as housing and at least one external contact element having a rivet-shaped cross-section with a rivet head region a rivet shank region and a rivet foot region, the external contact element being anchored with its rivet head region in the plastics compound. In such a case, the plastics compound encloses the rivet head region such that the rivet shank is disposed in a manner completely fixed in the plastics compound.
- In accordance with an added feature of the invention, the contact area of the external contact element is buffered by the rivet foot region, which is kept free of plastics compound so that its surface has an externally accessible contact area. The rivet foot region can be configured in various ways and is of circular plan in one embodiment. In another configuration of the invention, the external contact area is elongate and, thus, rectangular. In such a case, however, the cross-section remains unchanged as rivet-shaped. An elongate external contact element may, thus, have, in plan, a rectangular external contact area formed by the rivet foot, and additionally exhibit a rivet-shaped external contact area on account of the rivet-shaped cross-section in elevation.
- In accordance with an additional feature of the invention, at least one external contact element has a longitudinal extent and a rivet-shaped cross-section forming an externally accessible rivet-shaped external contact area.
- In such a case, in accordance with yet another feature of the invention, the rivet-shaped external contact area is disposed at right angles to the external contact area of the rivet foot region, in which case, in a further embodiment of the invention, the external contact areas of the electronic device are situated in the edge region of the housing made of plastics compound.
- Circular plans of the rivet foot are provided as external contact areas if, in a further embodiment, the contact areas of the semiconductor chip have bonding bumps that are bonded directly onto the rivet head region of the external contact elements. Such rivet-shaped external contact elements with a circular plan were, therefore, disposed directly below the semiconductor chip so that they can be connected to the bonding bumps of the semiconductor chip. To that end, the semiconductor chip is oriented toward the external contact elements with its active side having a semiconductor circuit.
- The semiconductor chip is oriented toward the external contact elements with its passive side having no semiconductor circuit, then, the passive side of the semiconductor chip can be kept free of plastics compound and, in part, form the underside of the housing. Such an embodiment of the invention has the advantage that extremely planar electronic devices can be realized. In this case, the contact areas of the semiconductor chip are connected to the head regions of the external contact elements through bonding wires.
- With the objects of the invention in view, there is also provided a method for producing an electronic device, including the steps of providing a leadframe having a basic substrate and external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, the rivet foot region being fixed on the basic substrate, applying semiconductor chips to the leadframe, the semiconductor chips having contact areas, producing connections between the contact areas and the external contact elements, potting the leadframe having the applied semiconductor chips and the connections with a plastics compound to form electronic devices with a housing of the plastics compound, the external contact elements being anchored with the rivet head region in the plastics compound, and singulating the electronic devices produced on the leadframe.
- Devices produced by the method have the advantages set forth in the following text.
- The sidewalls of the grown rivet-shaped cross-sections are virtually perpendicular in the rivet shank region and taper only by 2-6 μm at a height of 30 μm. Overgrowth of the electrically insulating layer of the leadframe produces, on the leadframe, mushroom or rivet forms that guarantee outstanding anchoring of the contact connection elements in the plastics compound. The external contact elements can be realized using a wide variety of materials and layer sequences. External contact elements made of pure silver or made of pure silver alloys or made of layer sequences of gold/nickel/gold or silver/copper/silver can be grown on the basic substrate of the leadframe. It is also possible to insert a separating layer between the basic layer and the external contact elements, e.g., a silver layer or a gold layer, thereby producing a very good etching stop if the basic substrate has to be resolved again by etching. However, the devices can also be separated from the basic substrate in a later method step through mechanical processes. A wet-chemical etching process may be obviated under certain circumstances.
- In accordance with yet an added mode of the invention, the leadframe is advantageously potted, for a multiplicity of discrete electronic devices, with a plastics compound in uniform thickness in a large-area manner to form a plastic plate made of plastic film that has the basic substrate on one side. In particular, during potting, the leadframe is potted, for a multiplicity of discrete electronic devices, with a uniform thickness of the plastics compound substantially over an entire expanse of the leadframe to form a plastic plate having the basic substrate on one side of the plastic plate.
- For a singulation to form electronic devices, the basic substrate is etched away from the plastic plate; in the case of an etching stop layer on the external contact elements, the etching stop layer protects the external contact elements against incipient etching and ends the etching operation. In accordance with yet a further mode of the invention, the etching away the basic substrate from the plastic plate is performed before carrying out the singulating step.
- So that, during the singulation of the plastic plate to form discrete electronic devices with a plastic housing, the multiplicity of electronic devices do not become entangled, and remain ordered and oriented, the plastic plate may be coated with an adhesive film before singulation.
- In accordance with yet an additional mode of the invention, sawing technology is used as the separating technology during the singulation. The singulating step is carried out by sawing the plastic plate to form discrete electronic devices.
- In accordance with again another mode of the invention, the production of connections between contact areas on the semiconductor chip and external contact element is effected by flip-chip technology using bonding bumps bonded onto the rivet head regions of the external contact elements. This requires the external contact elements to be correspondingly disposed below the semiconductor chip opposite the contact areas of the semiconductor chip. The simultaneous bonding of all the bonding bumps is, then, readily possible on the rivet head regions of the external contact elements.
- In accordance with again a further mode of the invention, the production of connections between contact areas of the semiconductor chip and the external contact elements is effected by bonding wire technology using bonding wires. To that end, the contact areas of the semiconductor chip are connected to the head region of the external contact elements through the bonding wires. During the subsequent potting with a plastics or synthetic resin compound, not only are the bonding wires enclosed in an outstanding manner by the plastics or synthetic resin compound, but the external contact element is also anchored securely in the plastics compound by virtue of its rivet-shaped cross-section. At the same time as the external contact elements, a metallic base can be deposited on the leadframe, onto which base the semiconductor chip can be soldered or adhesively bonded. This has the advantage, on one hand, that the semiconductor chip is supported by a metallic base, and the advantage, on the other hand, that the semiconductor underside has a large-area external contact by virtue of the metallic base.
- The singulation of the electronic devices substantially depends on the material of the basic substrate that was used for producing the external contact elements. During the singulation of the electronic devices from a carbon-coated film that was used as basic substrate, the devices can be stripped away relatively simply, without requiring resolution of the film. The carbon layer residues merely have to be removed from the electronic device by a simple aftertreatment step, which, in one implementation of the method, can be effected by plasma incineration.
- In accordance with again an added feature of the invention, the basic substrate is a carbon-coated film, and the film is stripped away from the electronic devices during the singulation of the electronic devices.
- Another possibility during the singulation of the electronic devices from a metal-coated plastic film as basic substrate lies in the plastic film being stripped away and the metal coating remaining on the device being etched in wet-chemical or dry fashion. Only when the metal coating has been removed from the device are the external contact elements accessible.
- In accordance with a concomitant feature of the invention, during the singulation of the electronic devices from a metallic foil as basic substrate, the metallic foil is removed completely by wet or dry etching, preferably, until an etching stop is reached between the material of the external contact elements and the metallic material of the basic substrate. As a result, after the removal of the metallic basic substrate, the devices are present in individual form, provided that they were not potted to form a plastic plate but rather are produced in individual cavities, and can be used directly without a further processing step.
- Other features that are considered as characteristic for the invention are set forth in the appended claims.
- Although the invention is illustrated and described herein as embodied in production methods for a leadframe and electronic devices, it is, nevertheless, not intended to be limited to the details shown because various modifications and structural changes may be made therein without departing from the spirit of the invention and within the scope and range of equivalents of the claims.
- The construction and method of operation of the invention, however, together with additional objects and advantages thereof, will be best understood from the following description of specific embodiments when read in connection with the accompanying drawings.
- FIGS. 1 to 5 are fragmentary, diagrammatic cross-sectional views of substantial production steps for a leadframe of a first embodiment of the invention;
-
FIG. 6 is a fragmentary, diagrammatic, cross-sectional view through the leadframe ofFIG. 5 with an applied semiconductor chip using flip-chip technology; -
FIG. 7 is a fragmentary, diagrammatic, cross-sectional view through a first embodiment of an electronic device according to the invention; -
FIG. 8 is a fragmentary, diagrammatic, cross-sectional view through a second embodiment of the electronic device according to the invention having a leadframe with applied semiconductor chip; -
FIG. 9 is a fragmentary, diagrammatic, cross-sectional view of another embodiment of the electronic device ofFIG. 8 ; -
FIG. 10 is a fragmentary, diagrammatic, cross-sectional view through a third embodiment of the electronic device according to the invention having a leadframe with applied semiconductor chip; and -
FIG. 11 is a fragmentary, diagrammatic, cross-sectional view of an alternative embodiment of the electronic device ofFIG. 10 . - Referring now to the figures of the drawings in detail and first, particularly to
FIG. 1 thereof, there is shown a diagrammatic cross-section through abasic substrate 11 of aleadframe 5 with anunderside 28 and atop side 29, at least thetop side 29 having an electricallyconductive surface 12. The electricallyconductive surface 12 may become electrically conductive by coating a plastic film or plastic plate with carbon. - As a further alternative, a metallic coated plastic plate or plastic film may be used as
basic substrate 11 for aleadframe 5. As plastic, polyimide, polypropylene, or polyethylene may, advantageously, be used for a film, while synthetic resins are, preferably, used as plastic plates. In the embodiment ofFIG. 1 , the basic substrate is a metallic foil having an electricallyconductive surface 12 both on theunderside 28 and on thetopside 29. The material of the metallic foil ofFIG. 1 is a copper alloy having a thickness of between 50 μm and 200 μm. Thebasic substrate 11 imparts stability to theleadframe 5 and is not removed until after the completion of the electronic devices that are to be disposed and produced on the leadframe. -
FIG. 2 is a diagrammatic cross-section through thebasic substrate 11 of theleadframe 5 with a closed insulatinglayer 21. This insulatinglayer 21 may be a photoresist layer, which can be patterned photolithographically, or another plastic layer, which is patterned by plasma etching technology through a mask or by laser raster irradiation. -
FIG. 3 shows a diagrammatic cross-section through thebasic substrate 11 of theleadframe 5 of a first embodiment of the invention with a patterned electrically insulatinglayer 18, in which case, in this embodiment, the closed insulatinglayer 21 ofFIG. 2 is a photoresist layer that was exposed with the aid of a non-illustrated photomask for pre-crosslinking of the photoresist in the regions having the patterned insulatinglayer 18 and remained unexposed for the regions that give rise to uncovered electricallyconductive surface regions 19 during the development of the photoresist. In this first embodiment of the invention, thesurface regions 19 are uncovered to apply at these locations external contact elements on thebasic substrate 11 for a first embodiment of a leadframe. -
FIG. 4 shows a diagrammatic cross-section through thebasic substrate 11 with a patterned electrically insulatinglayer 18 applied on the electricallyconductive surface 12 andexternal contact elements 6 made of electricallyconductive material 20 that are applied on the uncovered electricallyconductive surface regions 19. Overgrowth of the electricallyconductive material 20 beyond thelevel 30 of the patterned electrically insulatinglayer 18 gives rise to a rivet-shaped cross-section for the electricallyconductive material 20 on the uncovered electricallyconductive surface regions 19. The rivet-shaped cross-section has a mushroom-head-shapedrivet head region 8, a pillar-shapedrivet shank region 9 and arivet foot region 10 that is predetermined by the structure of the uncovered electricallyconductive surface regions 19 ofFIG. 3 . The plan of therivet foot region 10 may be circular or elongate or square, depending on the geometrical requirement made of the external contact element for theleadframe 5. - The electrically
conductive material 20 can be applied to the uncovered electricallyconductive surface regions 19 by electroplating or by electrodeposition between the patterned electrically insulatinglayer 18, this also being referred to as an electroforming method. During the electroforming method, by different electroplating baths, it is possible to realize different material layer sequences for therivet foot region 10, therivet shank region 9 and/or therivet head region 8. Thus, in therivet foot region 19, by way of example, a gold or silver layer may be deposited first to serve as an etching stop for the later separation of theleadframe 5 before a singulation into electronic devices. In such a case, the electricallyconductive surface 12 of thebasic substrate 11 or the entire basic substrate is produced from a baser metal than therivet foot region 10 of theexternal contact elements 6. Other external contact elements have a layer sequence of gold in the foot region, nickel in the shank region and head region, and a final gold coating on the head region. However, therivet shank region 9 can also be produced from the same material as the electricallyconductive surface 12 and have, in the transition to therivet foot region 10 of the external contact element, a nobler separating layer serving as an etching stop. In one exemplary embodiment, thebasic substrate 11 is produced from a copper alloy and therivet shank region 9 is, likewise, produced from a copper alloy and a silver layer is applied in between in therivet foot region 10. - The application of electrically
conductive material 20 for formingexternal contact elements 6 with a rivet-shapedcross-section 7 can also be effected by metal vapor phase deposition of organometallic compounds or by currentless deposition of metal ions from a liquid. -
FIG. 5 shows a diagrammatic cross-section through aleadframe 5 of a first embodiment of the invention. Theleadframe 5 has abasic substrate 11, on which are disposedexternal contact elements 6 exhibiting a rivet-shapedcross-section 7. The rivet-shaped cross-section includes arivet foot region 10, arivet shank region 9, and arivet head region 8. The patterned electrically insulatinglayer 18 shown inFIG. 4 is removed inFIG. 5 so thatFIG. 5 shows the diagrammatic cross-section through a partial region of aleadframe 5. In this first embodiment, therivet foot region 10 has a circular plan and the series ofexternal contact elements 6 shown inFIG. 5 can receive up a semiconductor chip with a correspondingly disposed series of contact areas and soldering balls or bonding bumps provided thereon, using flip-chip technology. -
FIG. 6 shows a diagrammatic cross-section through theleadframe 5 ofFIG. 5 with an appliedsemiconductor chip 1 using flip-chip technology. Thesemiconductor chip 1 is oriented toward theexternal contact elements 6 of theleadframe 5 with itsactive side 31, which has an electrical circuit, the bonding bumps 16, which are first disposed on thecontact areas 22 of thesemiconductor chip 1, being connected to therivet head region 8 of theexternal contact elements 6 by soldering-on inFIG. 6 . After the bonding bumps 16 have been soldered onto therivet head regions 8 of theexternal contact elements 6, theleadframe 5 with appliedsemiconductor chip 1 can be potted by an injection-molding method under an injection mold on one side of a plastics compound or to form a plastic plate that uniformly encloses a multiplicity of semiconductor chips. In such a case, the closedbasic substrate 11 delimits the injection-molding operation on one side, thereby enabling an unambiguous one-sided injection of the plastic housing without under-injection problems. - However, the electrically
conductive surface 12 of thebasic substrate 11 short-circuits theexternal contact elements 6 together and must, therefore, be removed from the electronic devices before or during the singulation thereof. In the case of carbon- or metal-coated plastic films, it is possible, firstly, to strip away the plastic film and, then, to oxidize and, thus, resolve the remaining carbon layer or to remove the remaining metal layer by dry or wet etching. In the case of wet etching, it is particularly advantageous if therivet foot region 10 has an etching stop material. - If the
basic substrate 11 is a metallic foil as in the exemplary embodiment ofFIG. 6 , then the metallic foil can be removed by wet or dry etching after the injection-molding of the plastic before or during the singulation of the electronic devices of a leadframe of the first embodiment. Here, too, it is advantageous if theexternal contact element 6 has an etching stop layer in therivet foot region 10. -
FIG. 7 shows a diagrammatic cross-section through anelectronic device 2 in accordance with a first embodiment of the invention. Theelectronic device 2 is provided with ahousing 3 that is made ofplastics compound 4 and is potted on one side, and has asemiconductor chip 1 in thehousing 3, whichsemiconductor chip 1 hascontact areas 22 connected toexternal contact elements 6 through bonding bumps 16 made of soldering balls, for example. Theexternal contact elements 6 have a rivet-shaped cross-section with arivet foot region 10, arivet shank region 9, and arivet head region 8, therivet head region 8 in each case being connected to thebonding bump 16 of thesemiconductor chip 1. Theexternal contact elements 6 are securely anchored in theplastics compound 4 on account of their rivet-shaped cross-section because therivet shank region 9 has a smaller extent than therivet head region 8. - On the
underside 32 of the component, the surface of therivet foot region 10 is situated in a manner free fromplastics compound 4 and is, thus, externally accessible as an external contact area for the insertion of theelectronic device 2 into a circuit configuration. In this embodiment, therivet foot region 10 has a circular plan, but may also have a longitudinal extent if an elongate contact area is required for the electronic device. Therivet foot region 10 can be refined with itsexternal contact area 23, in order to protect theexternal contact area 23 against oxidation and erosion. To that end, theexternal contact area 23, preferably, has a gold or silver layer. Both materials are resistant to oxidation, in a free atmosphere the silver layer tending to form silver sulfite, which is electrically conductive, however, in contrast to an oxide layer of other materials. - With a refined
external contact area 23, theexternal contact element 6 can be produced from a less noble copper or aluminum alloy in itsrivet shank region 9 and, also, in itsrivet head region 8, in which case, therivet head region 8 can be coated with a solderable alloy. Such an electronic device of a first embodiment of the invention ensures that theexternal contact elements 6 are anchored extremely reliably in theplastic compound 4 of thehousing 3. However, a relatively planar construction is achieved, which is suitable, in particular, for smart card applications. -
FIG. 8 shows a diagrammatic cross-section through aleadframe 5 with an appliedsemiconductor chip 1 in accordance with a second embodiment of the invention. Theleadframe 5 differs from theleadframe 5 ofFIG. 5 in that ametallic base 17 is applied to thebasic substrate 11 in the chip carrier region at the same time as the formation ofexternal contact elements 6. In the embodiment ofFIG. 8 , themetallic base 17 is made of the same material as theexternal contact elements 6 and has the same height h. The areal extent of themetallic base 17 is adapted to the size of thesemiconductor chip 1 so that thesemiconductor chip 1 can be applied completely on themetallic base 17, as shown inFIG. 8 . The application can be effected by adhesive bonding using a conductive adhesive or by alloying thesemiconductor chip 1 onto themetallic base 17. - In the second embodiment of the
leadframe 5, thesemiconductor chips 1 are applied to themetallic base 17 with theirpassive side 33, which does not carry an electronic circuit. Theactive side 31 is freely accessible from above with itscontact areas 22 so that thecontact areas 22 of thesemiconductor chip 1 can be connected to theexternal contact elements 6 throughbonding wires 27 before a potting of theleadframe 5 withplastics compound 4 is performed on theleadframe 5. Theleadframe 5 shown here inFIG. 8 is provided for a multiplicity of discrete components of the order of magnitude of 1.0×0.6 mm, with a device height of 0.4 mm, theleadframe 5 carrying more than 1000 components on an area of 50×50 mm. Therefore, in this embodiment of the invention, theplastics compound 4 is potted on theentire leadframe 5 to form a plastic plate. Thebasic substrate 11, which adheres on the plastic plate, is removed and the plastic plate is, subsequently, mounted onto an adhesive film and separated column-wise and row-wise into individual devices on the adhesive film so that individual components can be removed from the adhesive film. -
FIG. 9 shows a diagrammatic cross-section of anelectronic device 2 in accordance with a second embodiment of the invention. The device according toFIG. 9 has been sawn from a plastic plate, which is shown with the aid of theleadframe 5 as inFIG. 8 . Thebasic substrate 11, which can still be seen with the reference symbol inFIG. 8 , has already been etched away or stripped away from the plastic plate so that the underside of the housing is formed by themetallic base 17 and theexternal contact elements 6 and plastic-filled interspaces. Thetop side 34 of the housing completely includes theplastics compound 4 and the sidewalls of the housing firstly include, in the lower region, cross-sectioned external contact elements so that they exhibit the rivet-shapedcross-section 7, the remaining region of thesidewalls plastics compound 4. The elongate plan of theexternal contact elements 6 results in alength 1 on thecomponent underside 32 of theexternal contact area 23 after the separation of the plastic plate into individual devices, as shown inFIG. 9 . In another non-illustrated embodiment of the invention, theexternal contact elements 6 are equipped with a circular plan and the sawing tracks in the plastic plate run entirely in plastic so that theexternal contact elements 6 are externally contact-connectable only with theirrivet foot region 10, which is kept free of plastic on theunderside 32 of thedevice 2. -
FIG. 10 shows a diagrammatic cross-section through aleadframe 5 with an appliedsemiconductor chip 1 in accordance with a third embodiment of the invention. In the third embodiment of the invention, thesemiconductor chip 1 is applied directly to thebasic substrate 11 with itspassive side 33. Furthermore,external contact elements 6 are disposed on thebasic substrate 11 right around thesemiconductor chip 1 and therivet head regions 8 are connected to thecontact areas 22 of theactive side 31 of thesemiconductor chip 1 throughbonding wires 27. Such aleadframe 5 is connected with the aid of the housing-formingplastics compound 4 to form a plastic plate with attachedbasic substrate 11. Thebasic substrate 11, if it includes a metal foil, is etched away and the plastic plate is, subsequently, applied to an adhesive film and, then, separated into individual devices. -
FIG. 11 shows a diagrammatic cross-section through an electronic device in accordance with the third embodiment of the invention. This device is distinguished by its extreme planarity because even the base height h, as is shown inFIG. 8 , is additionally obviated. A disadvantage of such a device is that thepassive side 33 of thesemiconductor chip 1 simultaneously forms theunderside 32 of the electronic device. Thesemiconductor chip 1 is, thus, exposed to ambient influences with itsunderside 33. Theexternal contact elements 6 are securely anchored in theplastics compound 4 of thehousing 3 on account of their rivet-shaped cross-section and have, in theirrivet foot region 10, a circular plan that provides a circular contact pad asexternal contact area 23.
Claims (27)
1. A method for producing a leadframe for packaging semiconductor chips to form electronic devices in housings of a plastics compound, which comprises:
providing a basic substrate with an electrically conductive surface;
applying on the basic substrate a patterned electrically insulating layer having uncovered electrically conductive surface regions in a contact element configuration;
applying a conductive material to form external contact elements in the contact element configuration, the external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, the rivet foot region being fixed on the basic substrate; and
removing the patterned electrically insulating layer.
2. The method according to claim 1 , which further comprises carrying out the insulating layer application step by applying the patterned electrically insulating layer on the electrically conductive surface.
3. The method according to claim 1 , which further comprises carrying out the insulating layer application step by first applying a closed insulating layer and then patterning the closed insulating layer by photoresist technology to form the patterned electrically insulating layer.
4. The method according to claim 1 , which further comprises carrying out the insulating layer application step by applying the patterned electrically insulating layer by a screenprinting process.
5. The method according to claim 1 , which further comprises applying a patterned electrically conductive layer by a screenprinting process.
6. The method according to claim 1 , which further comprises carrying out the insulating layer application step by sputtering a patterning of an initially closed insulating layer onto the basic substrate through a mask.
7. The method according to claim 1 , which further comprises carrying out the insulating layer application step by vapor phase depositing an initially closed insulating layer to the basic substrate.
8. The method according to claim 1 , which further comprises carrying out the insulating layer application step by plasma etching a patterning of an initially closed insulating layer through a mask.
9. The method according to claim 1 , which further comprises carrying out the insulating layer application step by laser raster irradiating a patterning of an initially closed insulating layer.
10. The method according to claim 1 , which further comprises carrying out the conductive material application step by electrodepositing the conductive material on the uncovered electrically conductive surface regions until overgrowth of the deposited material forms a rivet head.
11. The method according to claim 1 , which further comprises carrying out the conductive material application step by vapor phase depositing a metal.
12. The method according to claim 1 , which further comprises carrying out the conductive material application step by currentlessly electrodepositing the conductive material.
13. The method according to claim 1 , which further comprises forming a metallic base in a chip carrier region of the basic substrate at the same time the external contact elements are formed.
14. A method for producing an electronic device, which comprises:
providing a leadframe having:
a basic substrate; and
external contact elements having a rivet-shaped cross-section with a rivet head region, a rivet shank region, and a rivet foot region, the rivet foot region being fixed on the basic substrate;
applying semiconductor chips to the leadframe, the semiconductor chips having contact areas;
producing connections between the contact areas and the external contact elements;
potting the leadframe having the applied semiconductor chips and the connections with a plastics compound to form electronic devices with a housing of the plastics compound, the external contact elements being anchored with the rivet head region in the plastics compound; and
singulating the electronic devices produced on the leadframe.
15. The method according to claim 14 , which further comprises, during potting, potting the leadframe, for a multiplicity of discrete electronic devices, with a uniform thickness of the plastics compound substantially over an entire expanse of the leadframe to form a plastic plate having the basic substrate on one side of the plastic plate.
16. The method according to claim 15 , which further comprises, etching away the basic substrate from the plastic plate before carrying out the singulating step.
17. The method according to claim 15 , which further comprises coating the plastic plate with an adhesive film before singulation.
18. The method according to claim 16 , which further comprises coating the plastic plate with an adhesive film before singulation.
19. The method according to claim 15 , which further comprises carrying out the singulating step by sawing the plastic plate to form discrete electronic devices.
20. The method according to claim 14 , which further comprises producing the connections between the contact areas and the external contact elements by bonding bumps onto the rivet head regions of the external contact elements and flip-chip mounting the leadframe and the semiconductor chips through the bumps.
21. The method according to claim 14 , which further comprises producing the connections between the contact areas and the external contact elements by flip-chip technology utilizing bonding bumps bonded onto the rivet head regions of the external contact elements.
22. The method according to claim 14 , which further comprises producing the connections between contact areas of the semiconductor chip and the external contact elements by connecting the contact areas of the semiconductor chip to the rivet head regions of the external contact elements with bonding wires.
23. The method according to claim 14 , which further comprises one of soldering and adhesively bonding the semiconductor chips onto a metallic base during application of semiconductor chips to the leadframe.
24. The method according to claim 14 , wherein the basic substrate is a carbon-coated film, and which further comprises stripping the film away from the electronic devices during the singulation of the electronic devices.
25. The method according to claim 24 , which further comprises removing a carbon layer from the electronic devices by plasma incineration after stripping away the film.
26. The method according to claim 14 , wherein the basic substrate is a metal-coated plastic film and which further comprises, during the singulation of the electronic devices:
stripping away the plastic film of the metal-coated plastic film; and
removing the metallic coating of the metal-coated plastic film by one of wet-chemical etching and dry etching.
27. The method according to claim 14 , wherein the basic substrate is a metallic foil and which further comprises, during the singulation of the electronic devices, completely removing the metallic foil by one of wet etching and dry etching until an etching stop is reached between the material of the external contact elements and the metallic material of the basic substrate.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/274,249 US20060060981A1 (en) | 2000-06-27 | 2005-11-15 | Production methods for a leadframe and electronic devices |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE10031204.7 | 2000-06-27 | ||
DE10031204A DE10031204A1 (en) | 2000-06-27 | 2000-06-27 | System carrier for semiconductor chips and electronic components and manufacturing method for a system carrier and for electronic components |
PCT/DE2001/002097 WO2002001634A2 (en) | 2000-06-27 | 2001-06-07 | System support for semiconductor chips and electronic components and method for producing a system support and electronic components |
US10/330,440 US6969905B2 (en) | 2000-06-27 | 2002-12-27 | Leadframe for semiconductor chips and electronic devices and production methods for a leadframe and for electronic devices |
US11/274,249 US20060060981A1 (en) | 2000-06-27 | 2005-11-15 | Production methods for a leadframe and electronic devices |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/330,440 Division US6969905B2 (en) | 2000-06-27 | 2002-12-27 | Leadframe for semiconductor chips and electronic devices and production methods for a leadframe and for electronic devices |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060060981A1 true US20060060981A1 (en) | 2006-03-23 |
Family
ID=7646924
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/330,440 Expired - Fee Related US6969905B2 (en) | 2000-06-27 | 2002-12-27 | Leadframe for semiconductor chips and electronic devices and production methods for a leadframe and for electronic devices |
US11/274,249 Abandoned US20060060981A1 (en) | 2000-06-27 | 2005-11-15 | Production methods for a leadframe and electronic devices |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/330,440 Expired - Fee Related US6969905B2 (en) | 2000-06-27 | 2002-12-27 | Leadframe for semiconductor chips and electronic devices and production methods for a leadframe and for electronic devices |
Country Status (6)
Country | Link |
---|---|
US (2) | US6969905B2 (en) |
EP (1) | EP1295336A2 (en) |
JP (1) | JP2004502303A (en) |
KR (1) | KR100614722B1 (en) |
DE (1) | DE10031204A1 (en) |
WO (1) | WO2002001634A2 (en) |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050076499A1 (en) * | 2003-08-22 | 2005-04-14 | Den Otter Johannes Marinus Jacobus | Method for producing an electrical conductor element |
US20050189649A1 (en) * | 2003-05-20 | 2005-09-01 | Fujitsu Limited | LSI package, LSI element testing method, and semiconductor device manufacturing method |
US20070284757A1 (en) * | 2006-05-22 | 2007-12-13 | Khalil Hosseini | Electronic Circuit Arrangement and Method for Producing It |
US20090166823A1 (en) * | 2007-12-26 | 2009-07-02 | Byung Tai Do | Integrated circuit package system with lead locking structure |
US20090305076A1 (en) * | 2008-06-04 | 2009-12-10 | National Semiconductor Corporation | Foil based semiconductor package |
US20100029046A1 (en) * | 2008-08-04 | 2010-02-04 | Zigmund Ramirez Camacho | Integrated circuit package system with concave terminal |
US20100084748A1 (en) * | 2008-06-04 | 2010-04-08 | National Semiconductor Corporation | Thin foil for use in packaging integrated circuits |
US20110023293A1 (en) * | 2008-08-21 | 2011-02-03 | National Semiconductor Corporation | Thin foil semiconductor package |
US20110074003A1 (en) * | 2009-09-30 | 2011-03-31 | National Semiconductor Corporation | Foil based semiconductor package |
TWI489612B (en) * | 2012-05-25 | 2015-06-21 | Taiwan Semiconductor Mfg Co Ltd | Method of forming interconnects of three dimensional integrated circuit |
Families Citing this family (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3973340B2 (en) * | 1999-10-05 | 2007-09-12 | Necエレクトロニクス株式会社 | Semiconductor device, wiring board, and manufacturing method thereof |
DE10235332A1 (en) * | 2002-08-01 | 2004-02-19 | Infineon Technologies Ag | Multiple layer switch support used in flip-chip technology comprises a semiconductor chip and/or a discrete component, a rewiring layer, an insulating layer with through-structures, and outer contact surfaces |
DE10240461A1 (en) | 2002-08-29 | 2004-03-11 | Infineon Technologies Ag | Universal housing for an electronic component with a semiconductor chip and method for its production |
DE10246101B4 (en) | 2002-10-02 | 2005-12-01 | Infineon Technologies Ag | Method for producing a housing for a chip with a micromechanical structure |
DE10252556B3 (en) * | 2002-11-08 | 2004-05-19 | Infineon Technologies Ag | Production of an electronic component having external contact elements comprises preparing a metal plate having several component positions, forming recesses in one upper side of the plate, and further processing |
JP4245370B2 (en) | 2003-02-21 | 2009-03-25 | 大日本印刷株式会社 | Manufacturing method of semiconductor device |
DE10333841B4 (en) | 2003-07-24 | 2007-05-10 | Infineon Technologies Ag | A method of producing a benefit having semiconductor device locations arranged in rows and columns and methods of making a semiconductor device |
DE10352349B4 (en) * | 2003-11-06 | 2006-11-16 | Infineon Technologies Ag | Semiconductor chip with flip-chip contacts and method for producing the same |
US7122406B1 (en) * | 2004-01-02 | 2006-10-17 | Gem Services, Inc. | Semiconductor device package diepad having features formed by electroplating |
US7010084B1 (en) * | 2004-08-18 | 2006-03-07 | Ge Medical Systems Global Technology Company, Llc | Light detector, radiation detector and radiation tomography apparatus |
WO2006079865A1 (en) | 2005-01-27 | 2006-08-03 | Infineon Technologies Ag | Semiconductor package and method of assembling the same |
US7394151B2 (en) * | 2005-02-15 | 2008-07-01 | Alpha & Omega Semiconductor Limited | Semiconductor package with plated connection |
WO2007013854A1 (en) * | 2005-07-28 | 2007-02-01 | Vishwanath Lakshmi | Intelligent card and manufacturing thereof |
US7947535B2 (en) * | 2005-10-22 | 2011-05-24 | Stats Chippac Ltd. | Thin package system with external terminals |
DE102006030581B3 (en) | 2006-07-03 | 2008-02-21 | Infineon Technologies Ag | Method for producing a component |
WO2008006418A1 (en) * | 2006-07-10 | 2008-01-17 | Schott Ag | Method for packaging components |
US7816769B2 (en) * | 2006-08-28 | 2010-10-19 | Atmel Corporation | Stackable packages for three-dimensional packaging of semiconductor dice |
JP2007251197A (en) * | 2007-05-15 | 2007-09-27 | Hitachi Chem Co Ltd | Method for manufacturing semiconductor device |
DE102007032142A1 (en) * | 2007-06-30 | 2009-01-02 | Robert Bosch Gmbh | Electronic module and method for producing an electronic module |
JP5562854B2 (en) * | 2007-09-25 | 2014-07-30 | ブラックカード・エルエルシー | Carbon transaction card |
US7772033B2 (en) * | 2007-09-28 | 2010-08-10 | Qimonda Ag | Semiconductor device with different conductive features embedded in a mold enclosing a semiconductor die and method for making same |
US8089159B1 (en) * | 2007-10-03 | 2012-01-03 | Amkor Technology, Inc. | Semiconductor package with increased I/O density and method of making the same |
US7993979B2 (en) * | 2007-12-26 | 2011-08-09 | Stats Chippac Ltd. | Leadless package system having external contacts |
US8225503B2 (en) * | 2008-02-11 | 2012-07-24 | Ibiden Co., Ltd. | Method for manufacturing board with built-in electronic elements |
JP5147779B2 (en) | 2009-04-16 | 2013-02-20 | 新光電気工業株式会社 | Wiring board manufacturing method and semiconductor package manufacturing method |
JP5271949B2 (en) * | 2009-09-29 | 2013-08-21 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
DE102009047438A1 (en) * | 2009-12-03 | 2011-06-09 | Osram Gesellschaft mit beschränkter Haftung | Lighting device and method for contacting a lighting device |
US8917521B2 (en) | 2010-04-28 | 2014-12-23 | Advanpack Solutions Pte Ltd. | Etch-back type semiconductor package, substrate and manufacturing method thereof |
US8669649B2 (en) | 2010-09-24 | 2014-03-11 | Stats Chippac Ltd. | Integrated circuit packaging system with interlock and method of manufacture thereof |
US8617933B2 (en) | 2011-05-27 | 2013-12-31 | Stats Chippac Ltd. | Integrated circuit packaging system with interlock and method of manufacture thereof |
EP2718875A1 (en) * | 2011-06-08 | 2014-04-16 | Linxens Holding | A method for manufacturing a card connector |
JP2013168686A (en) * | 2013-06-03 | 2013-08-29 | Hitachi Maxell Ltd | Semiconductor device and semiconductor device manufacturing method |
US9978667B2 (en) * | 2013-08-07 | 2018-05-22 | Texas Instruments Incorporated | Semiconductor package with lead frame and recessed solder terminals |
US20170084594A1 (en) * | 2015-09-20 | 2017-03-23 | Qualcomm Incorporated | Embedding die technology |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5607718A (en) * | 1993-03-26 | 1997-03-04 | Kabushiki Kaisha Toshiba | Polishing method and polishing apparatus |
US5629599A (en) * | 1994-05-31 | 1997-05-13 | Motorola, Inc. | Rechargeable battery-powered communication device having integral vibrating means |
US5912510A (en) * | 1996-05-29 | 1999-06-15 | Motorola, Inc. | Bonding structure for an electronic device |
US5969426A (en) * | 1994-12-14 | 1999-10-19 | Mitsubishi Denki Kabushiki Kaisha | Substrateless resin encapsulated semiconductor device |
US6001671A (en) * | 1996-04-18 | 1999-12-14 | Tessera, Inc. | Methods for manufacturing a semiconductor package having a sacrificial layer |
US6247229B1 (en) * | 1999-08-25 | 2001-06-19 | Ankor Technology, Inc. | Method of forming an integrated circuit device package using a plastic tape as a base |
US6856017B2 (en) * | 1995-11-08 | 2005-02-15 | Fujitsu Limited | Device having resin package and method of producing the same |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5469068A (en) * | 1977-11-14 | 1979-06-02 | Hitachi Ltd | Semiconductor device and its manufacture |
JPS59208756A (en) * | 1983-05-12 | 1984-11-27 | Sony Corp | Manufacture of semiconductor device package |
US4890152A (en) * | 1986-02-14 | 1989-12-26 | Matsushita Electric Works, Ltd. | Plastic molded chip carrier package and method of fabricating the same |
JPH01106456A (en) | 1987-10-19 | 1989-04-24 | Matsushita Electric Ind Co Ltd | Semiconductor integrated circuit device |
JPH01179334A (en) * | 1988-01-05 | 1989-07-17 | Citizen Watch Co Ltd | Mounting of semiconductor device |
JPH02174233A (en) | 1988-12-27 | 1990-07-05 | Fuji Elelctrochem Co Ltd | Forming metal bump of ic chip |
JPH02174230A (en) * | 1988-12-27 | 1990-07-05 | Seiko Epson Corp | Semiconductor device and manufacture thereof |
JPH04170084A (en) | 1990-11-01 | 1992-06-17 | Matsushita Electric Works Ltd | Manufacture of printed wiring board |
US5629559A (en) * | 1993-04-06 | 1997-05-13 | Tokuyama Corporation | Package for semiconductor device |
US5767580A (en) * | 1993-04-30 | 1998-06-16 | Lsi Logic Corporation | Systems having shaped, self-aligning micro-bump structures |
JP3258764B2 (en) | 1993-06-01 | 2002-02-18 | 三菱電機株式会社 | Method for manufacturing resin-encapsulated semiconductor device, external lead-out electrode and method for manufacturing the same |
JPH0714843A (en) * | 1993-06-15 | 1995-01-17 | Matsushita Electric Ind Co Ltd | Manufacture of semiconductor device |
KR970002140B1 (en) * | 1993-12-27 | 1997-02-24 | 엘지반도체 주식회사 | Semiconductor device, packaging method and lead tape |
JP3304705B2 (en) * | 1995-09-19 | 2002-07-22 | セイコーエプソン株式会社 | Manufacturing method of chip carrier |
JP3422144B2 (en) * | 1995-09-22 | 2003-06-30 | ソニー株式会社 | Semiconductor package manufacturing method |
US6025640A (en) * | 1997-07-16 | 2000-02-15 | Dai Nippon Insatsu Kabushiki Kaisha | Resin-sealed semiconductor device, circuit member for use therein and method of manufacturing resin-sealed semiconductor device |
JP3521758B2 (en) * | 1997-10-28 | 2004-04-19 | セイコーエプソン株式会社 | Method for manufacturing semiconductor device |
US6080932A (en) * | 1998-04-14 | 2000-06-27 | Tessera, Inc. | Semiconductor package assemblies with moisture vents |
-
2000
- 2000-06-27 DE DE10031204A patent/DE10031204A1/en not_active Withdrawn
-
2001
- 2001-06-07 JP JP2002505680A patent/JP2004502303A/en active Pending
- 2001-06-07 EP EP01949240A patent/EP1295336A2/en not_active Withdrawn
- 2001-06-07 WO PCT/DE2001/002097 patent/WO2002001634A2/en active Application Filing
- 2001-06-07 KR KR1020027017780A patent/KR100614722B1/en not_active IP Right Cessation
-
2002
- 2002-12-27 US US10/330,440 patent/US6969905B2/en not_active Expired - Fee Related
-
2005
- 2005-11-15 US US11/274,249 patent/US20060060981A1/en not_active Abandoned
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5607718A (en) * | 1993-03-26 | 1997-03-04 | Kabushiki Kaisha Toshiba | Polishing method and polishing apparatus |
US5629599A (en) * | 1994-05-31 | 1997-05-13 | Motorola, Inc. | Rechargeable battery-powered communication device having integral vibrating means |
US5969426A (en) * | 1994-12-14 | 1999-10-19 | Mitsubishi Denki Kabushiki Kaisha | Substrateless resin encapsulated semiconductor device |
US6856017B2 (en) * | 1995-11-08 | 2005-02-15 | Fujitsu Limited | Device having resin package and method of producing the same |
US6001671A (en) * | 1996-04-18 | 1999-12-14 | Tessera, Inc. | Methods for manufacturing a semiconductor package having a sacrificial layer |
US5912510A (en) * | 1996-05-29 | 1999-06-15 | Motorola, Inc. | Bonding structure for an electronic device |
US6247229B1 (en) * | 1999-08-25 | 2001-06-19 | Ankor Technology, Inc. | Method of forming an integrated circuit device package using a plastic tape as a base |
Cited By (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050189649A1 (en) * | 2003-05-20 | 2005-09-01 | Fujitsu Limited | LSI package, LSI element testing method, and semiconductor device manufacturing method |
US7145250B2 (en) * | 2003-05-20 | 2006-12-05 | Fujitsu Limited | LSI package, LSI element testing method, and semiconductor device manufacturing method |
US20050076499A1 (en) * | 2003-08-22 | 2005-04-14 | Den Otter Johannes Marinus Jacobus | Method for producing an electrical conductor element |
US7235432B2 (en) * | 2003-08-22 | 2007-06-26 | Tyco Electronics Nederland B.V. | Method for producing an electrical conductor element |
US8399996B2 (en) | 2006-05-22 | 2013-03-19 | Infineon Technologies Ag | Chip carrier |
US20070284757A1 (en) * | 2006-05-22 | 2007-12-13 | Khalil Hosseini | Electronic Circuit Arrangement and Method for Producing It |
US8039971B2 (en) | 2006-05-22 | 2011-10-18 | Infineon Technologies Ag | Electronic circuit arrangement |
US20090166823A1 (en) * | 2007-12-26 | 2009-07-02 | Byung Tai Do | Integrated circuit package system with lead locking structure |
US7948066B2 (en) | 2007-12-26 | 2011-05-24 | Stats Chippac Ltd. | Integrated circuit package system with lead locking structure |
US20090305076A1 (en) * | 2008-06-04 | 2009-12-10 | National Semiconductor Corporation | Foil based semiconductor package |
US20100084748A1 (en) * | 2008-06-04 | 2010-04-08 | National Semiconductor Corporation | Thin foil for use in packaging integrated circuits |
US8375577B2 (en) | 2008-06-04 | 2013-02-19 | National Semiconductor Corporation | Method of making foil based semiconductor package |
US20100029046A1 (en) * | 2008-08-04 | 2010-02-04 | Zigmund Ramirez Camacho | Integrated circuit package system with concave terminal |
US8134242B2 (en) | 2008-08-04 | 2012-03-13 | Stats Chippac Ltd. | Integrated circuit package system with concave terminal |
US20110023293A1 (en) * | 2008-08-21 | 2011-02-03 | National Semiconductor Corporation | Thin foil semiconductor package |
US8341828B2 (en) * | 2008-08-21 | 2013-01-01 | National Semiconductor Corporation | Thin foil semiconductor package |
US20110074003A1 (en) * | 2009-09-30 | 2011-03-31 | National Semiconductor Corporation | Foil based semiconductor package |
US8101470B2 (en) | 2009-09-30 | 2012-01-24 | National Semiconductor Corporation | Foil based semiconductor package |
WO2011071600A3 (en) * | 2009-12-08 | 2011-08-11 | National Semiconductor Corporation | Thin foil for use in packaging integrated circuits |
WO2011071600A2 (en) * | 2009-12-08 | 2011-06-16 | National Semiconductor Corporation | Thin foil for use in packaging integrated circuits |
TWI489612B (en) * | 2012-05-25 | 2015-06-21 | Taiwan Semiconductor Mfg Co Ltd | Method of forming interconnects of three dimensional integrated circuit |
US9583365B2 (en) | 2012-05-25 | 2017-02-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming interconnects for three dimensional integrated circuit |
Also Published As
Publication number | Publication date |
---|---|
JP2004502303A (en) | 2004-01-22 |
US6969905B2 (en) | 2005-11-29 |
US20030102538A1 (en) | 2003-06-05 |
WO2002001634A3 (en) | 2002-06-20 |
WO2002001634A2 (en) | 2002-01-03 |
KR20030011932A (en) | 2003-02-11 |
EP1295336A2 (en) | 2003-03-26 |
KR100614722B1 (en) | 2006-08-21 |
DE10031204A1 (en) | 2002-01-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6969905B2 (en) | Leadframe for semiconductor chips and electronic devices and production methods for a leadframe and for electronic devices | |
US6831372B2 (en) | Electronic devices with semiconductor chips and a leadframe with device positions and methods for producing the same | |
US3959874A (en) | Method of forming an integrated circuit assembly | |
US6964918B1 (en) | Electronic components such as thin array plastic packages and process for fabricating same | |
US7932599B2 (en) | Semiconductor component of semiconductor chip size with flip-chip-like external contacts | |
US9059083B2 (en) | Semiconductor device | |
US7031170B2 (en) | Electronic device having a plastic housing and components of a height-structured metallic leadframe and methods for the production of the electronic device | |
US7482690B1 (en) | Electronic components such as thin array plastic packages and process for fabricating same | |
US7670962B2 (en) | Substrate having stiffener fabrication method | |
EP1777742A2 (en) | Semiconductor chip with through via and method of manufacturing the semiconductor chip | |
US20060003481A1 (en) | Method for fabricating semiconductor components using conductive layer and grooves | |
US20160365257A1 (en) | Chip package method and package assembly | |
JPH0982741A (en) | Chip carrier structure and its manufacture | |
WO2008112318A2 (en) | Fine pitch microcontacts and method for forming thereof | |
KR20010029428A (en) | Chip scale surface mount packages for semiconductor device and process of fabricating the same | |
US20110165732A1 (en) | Semiconductor Package Having Buss-Less Substrate | |
US20060091561A1 (en) | Electronic component comprising external surface contacts and a method for producing the same | |
KR20120099706A (en) | Optoelectronic component and method for producing an optoelectronic component | |
US6784376B1 (en) | Solderable injection-molded integrated circuit substrate and method therefor | |
WO2007070467A2 (en) | Substrate having minimum kerf width | |
US6967124B1 (en) | Imprinted integrated circuit substrate and method for imprinting an integrated circuit substrate | |
KR20180077115A (en) | Manufacturing method of pcb and semiconductor package using transparent carrier | |
JP3137323B2 (en) | Semiconductor device and manufacturing method thereof | |
CN105321896B (en) | Embedded chip encapsulation technology | |
JP2003309222A (en) | Method of manufacturing semiconductor device package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |