US20060148269A1 - Semiconductor devices and methods for depositing a dielectric film - Google Patents

Semiconductor devices and methods for depositing a dielectric film Download PDF

Info

Publication number
US20060148269A1
US20060148269A1 US11/277,127 US27712706A US2006148269A1 US 20060148269 A1 US20060148269 A1 US 20060148269A1 US 27712706 A US27712706 A US 27712706A US 2006148269 A1 US2006148269 A1 US 2006148269A1
Authority
US
United States
Prior art keywords
component
substrate
dielectric
semiconductor device
gas flow
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/277,127
Inventor
Don Powell
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US11/277,127 priority Critical patent/US20060148269A1/en
Publication of US20060148269A1 publication Critical patent/US20060148269A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/316Inorganic layers composed of oxides or glassy oxides or oxide based glass
    • H01L21/31604Deposition from a gas or vapour
    • H01L21/31608Deposition of SiO2
    • H01L21/31612Deposition of SiO2 on a silicon body
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/22Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the deposition of inorganic material, other than metallic material
    • C23C16/30Deposition of compounds, mixtures or solid solutions, e.g. borides, carbides, nitrides
    • C23C16/308Oxynitrides
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/22Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the deposition of inorganic material, other than metallic material
    • C23C16/30Deposition of compounds, mixtures or solid solutions, e.g. borides, carbides, nitrides
    • C23C16/40Oxides
    • C23C16/401Oxides containing silicon
    • C23C16/402Silicon dioxide
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02126Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
    • H01L21/0214Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC the material being a silicon oxynitride, e.g. SiON or SiON:H
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02164Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02205Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
    • H01L21/02208Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
    • H01L21/02211Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound being a silane, e.g. disilane, methylsilane or chlorosilane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/3143Inorganic layers composed of alternated layers or of mixtures of nitrides and oxides or of oxinitrides, e.g. formation of oxinitride by oxidation of nitride layers
    • H01L21/3145Inorganic layers composed of alternated layers or of mixtures of nitrides and oxides or of oxinitrides, e.g. formation of oxinitride by oxidation of nitride layers formed by deposition from a gas or vapour

Definitions

  • the present invention relates generally to methods and apparatus for substrate processing, and more particularly to methods and apparatus for improved deposition of dielectric films on a semiconductor substrate.
  • One process that is performed during the fabrication of a semiconductor device is to form a dielectric film, such as silicon oxide (SiO 2 ) or silicon nitride (SiN 2 ), on a semiconductor substrate.
  • a thermal chemical vapor deposition (CVD) process is sometimes used to deposit such films. In this process, reactive gases are supplied to a substrate surface, and heat-induced chemical reactions take place to produce the desired film.
  • silicon oxide and silicon nitride dielectric films Various combinations of reactive gasses have been used to produce silicon oxide and silicon nitride dielectric films. These combinations generally include a silicon source and an oxidizing or nitridizing species.
  • a silicon source for example, dichlorosilane (SiH 2 Cl 2 ), also referred to as DCS, has been used as a silicon source, and nitrous oxide (N 2 O) has been used as an oxidizing species.
  • Ammonia (NH 3 ) has been used as a nitrogen source.
  • a multi-wafer CVD system multiple semiconductor wafers are loaded into a reaction tube, the tube is heated, and the reactive gasses are introduced at an entry point at a one end of the tube. The gasses pass over the wafers and through the tube to an exit point.
  • the DCS may be subjected to dissociation of hydrogen to produce dichlorosilane (SiCl 2 ) and hydrogen (H 2 ) as shown in the following equation (1).
  • the decomposition rate of the N 2 O is simply characteristic of a thermally-driven decomposition.
  • a higher concentration of chlorine exists as a by-product of the DCS decomposition.
  • the higher abundance of chlorine increasingly interacts with and enhances the decomposition and reaction of the N 2 O, which increases the oxidation reaction rate.
  • a more nitrogen rich environment exists, and toward the exit end of the tube, a more chlorine rich environment exists. This causes a non-stable reaction stoichiometry and rate from one end of the tube to the other. The result is that oxide films deposited near the entry end of the tube are thinner than oxide films deposited further down the tube.
  • FIG. 1 illustrates a schematic representation of a deposition system suitable for depositing a dielectric film, in accordance with an embodiment of the invention
  • FIG. 2 illustrates a flowchart of a method for producing a dielectric film on a substrate, in accordance with an embodiment of the invention
  • FIG. 3 illustrates a fragmentary, cross-sectional view of a generic semiconductor device, partially formed in accordance with an embodiment of the invention
  • FIG. 4 illustrates a fragmentary, cross-sectional view of a capacitive component, partially formed in accordance with an embodiment of the invention
  • FIG. 5 illustrates a fragmentary, cross-sectional view of a semiconductor device having an oxide-nitride-oxynitride (ONO) stack, partially formed in accordance with an embodiment of the invention
  • FIG. 6 illustrates a fragmentary, cross-sectional view of a stacked capacitor, partially formed in accordance with an embodiment of the invention
  • FIG. 7 illustrates a fragmentary, cross-sectional view of a semiconductor device having a trench with an isolation liner, formed in accordance with an embodiment of the invention
  • FIG. 8 illustrates a fragmentary, cross-sectional view of a portion of an optical waveguide, partially formed in accordance with an embodiment of the invention.
  • FIG. 9 illustrates an electronic system, which includes at least one semiconductor device, partially formed in accordance with an embodiment of the invention.
  • the various embodiments of the invention involve new and novel methods and apparatus for depositing dielectric layers.
  • the embodiments of the present invention have several significant advantages over prior art methods. First, use of the embodiments of the invention result in deposition of dielectric layers in a more stable manner than is achieved using prior art methods. Further, use of the embodiments of the invention result in stabilization of the reaction stoichiometry and the reaction rate in various CVD systems.
  • FIG. 1 illustrates a schematic representation of a low pressure chemical vapor deposition (CVD) system 100 suitable for depositing a dielectric film, in accordance with an embodiment of the invention.
  • the system 100 is used to deposit an oxide film, a nitride film, and/or an oxynitride film on a substrate.
  • system 100 includes a reaction tube 110 , gas sources 130 , 132 , 134 , 136 , 138 , valves 140 , 142 , flow controllers 144 , 146 , manifolds 150 , 152 , and pump 160 .
  • Reaction tube 110 is a multi-wafer furnace deposition tube, in one embodiment, oriented with its axis in a substantially vertical direction, and having an inner chamber 112 and an outer chamber 114 .
  • the inner chamber 112 is defined by an inner surface of an inner tube 116 .
  • the outer chamber 114 is defined by an outer surface of the inner tube 116 and the inner surface of the reaction tube 110 .
  • Tube 110 is in a range of about 150-250 centimeters long, in one embodiment, with an inner diameter of about 12-20 centimeters. Longer or shorter tubes having larger or smaller inner diameters can be used in other embodiments.
  • carrier 118 Prior to dielectric film deposition, one or more wafers 102 are loaded into a multi-wafer carrier 118 , the carrier 118 is loaded into the inner chamber 112 , and the reaction tube 110 is sealed, as illustrated in FIG. 1 .
  • carrier 118 includes a sufficient number of slots to support from 100-200 wafers, although all of the slots need not be filled during any particular reaction.
  • Wafers 102 are typically approximately 10 centimeters in diameter, although they can be larger or smaller as well. Wafers 102 are supported in carrier 118 with their major surfaces at right angles to the axis of the tube 110 and the direction of gas flow. This arrangement permits a close-packed loading which contributes to a potentially high wafer throughput of the system 100 .
  • inert and reactive gasses are admitted to the tube 110 at entry points 117 , 119 at a first end 120 of the tube 110 .
  • the gasses travel through the inner chamber 112 and over the wafers 102 in a direction indicated generally by arrow 170 .
  • the gasses are displaced toward the outer chamber 114 , through which they travel back toward the first end 120 of the tube in a direction indicated generally by arrows 172 .
  • the gasses are then exhausted from the tube 110 at an exit point 124 , and recovered by a scavenging system (not illustrated).
  • the reaction tube can have only a single, inner chamber, where the reaction gasses are input through an entry point at the first end 120 of the tube, and the gasses are exhausted through an exit point at the second end 122 of the tube.
  • the reaction tube can be a horizontally-oriented tube.
  • the system can include one or more conductive heating elements upon which the wafers are placed and heated prior to introduction of the reactive gasses, in one embodiment.
  • limited reaction processing i.e. transient heating rather than furnace heating
  • a plasma based CVD system can be used, where the reaction temperatures may be cooler than the temperatures used in a thermal CVD system.
  • a plasma enhanced CVD processes promotes the excitation and/or dissociation of reactant gases by the application of radio frequency (RF) energy to the reaction zone proximate a substrate surface. This creates a plasma of highly reactive species. The high reactivity of the released species reduces the energy required for a chemical reaction to take place, and thus lowers the required temperature for such CVD processes.
  • RF radio frequency
  • reaction tube 110 can include one or more thermal zones.
  • the tube 110 includes five thermal zones, although more or fewer zones can be included in other embodiments.
  • heating coils (not illustrated) associated with each zone, the temperature within each particular zone along the tube can be independently controlled, permitting the attainment of a flat or graded temperature profile along the length of the tube 110 .
  • the reaction rate within that zone can be adjusted.
  • reaction gasses from sources 130 , 132 , 134 , 136 are admitted to manifold 150 via valves 140 , respectively, and their flow rates are controlled by mass flow controllers 144 .
  • an inert gas from source 138 is admitted to manifold 152 via valve 142 , and its flow rate is controlled by mass flow controller 146 .
  • the reaction gasses and inert gas are admitted to the tube 110 via manifolds 150 , 152 , respectively.
  • the reaction gasses include a silicon bearing component 130 , an oxidizing component 132 , and a chloride component 134 .
  • the silicon bearing component 130 can include chloride
  • the silicon bearing component 130 and the chloride component 134 are distinct from one another, meaning that each component is a distinct reaction gas introduced into the chamber.
  • chloride may (or may not) be a byproduct of the decomposition of the silicon bearing component 130
  • the chloride component 134 augments and is distinct from any such byproduct.
  • the reaction gasses while forming an oxynitride layer, the reaction gasses also include an ammonia component 136 .
  • the inert gas includes a nitrogen source 138 , in one embodiment.
  • Other inert gasses e.g., argon, etc. also can be included or alternatively used, in other embodiments.
  • FIG. 2 illustrates a flowchart of a method for producing a dielectric film on a substrate, in accordance with an embodiment of the invention.
  • the method begins, in block 202 , by preparing a substrate for deposition.
  • the surface of the substrate can be etched or otherwise prepared.
  • the substrate is a silicon wafer, which may or may not have semiconductor structures formed thereon.
  • the substrate can be a semiconductor such as germanium, gallium arsenide or indium phosphide, an insulator such as glass or aluminum, or a metal such as stainless steel or iron.
  • the substrate is then positioned within a carrier (e.g., carrier 118 , FIG. 1 ), alone or along with one or more other substrates.
  • a carrier e.g., carrier 118 , FIG. 1
  • the carrier is inserted into the reaction tube (e.g., tube 110 , FIG. 1 ) or other type of reaction chamber, at atmospheric pressure.
  • the tube is then sealed.
  • the tube is then cycle purged, in block 206 , to rid the tube of contaminants.
  • This process may involve several iterations during which the inert gas source (e.g., source 138 , FIG. 1 , which could be nitrogen, and/or argon, and/or another inert gas, for example) is alternatively turned on and off, and the pressure within the tube is varied between low and relatively high values.
  • the inert gas source e.g., source 138 , FIG. 1 , which could be nitrogen, and/or argon, and/or another inert gas, for example
  • the tube integrity can then be checked, in block 208 .
  • this involves turning the inert gas source off, reducing the tube pressure to a very low value (e.g., 50 millitorr), and performing a leak rate test to determine how fast the tube pressure rises.
  • a very low value e.g. 50 millitorr
  • the inert gas source is turned on, and the tube is temperature and pressure stabilized, in block 210 , for a period of time (e.g., 2 hours).
  • the pressure is set to a pre-reaction value
  • the temperature is set to a reaction value.
  • the pre-reaction pressure is approximately 150 millitorr.
  • the reaction temperature is a temperature sufficient to thermally decompose the oxidizing component of the reaction gasses.
  • the reaction temperature is between 700 and 950 degrees C., inclusive. In other embodiments, higher or lower values can be used, and/or the tube can be stabilized for a longer or shorter period of time.
  • reaction temperature range is based on the ideas that, if the temperature is too low, growth will proceed so slowly that it is uneconomic, or will stop altogether, and if the temperature is too high, free-space nucleation may occur, which will lead to particulate formation and degradation of the film quality.
  • reaction gas manifold e.g., manifold 142 , FIG. 1
  • the reaction gas manifold is then opened, at the pre-reaction pressure, and the reaction gasses are introduced into the tube, in block 212 .
  • the gas flow passes over the substrates within the tube.
  • the reaction gasses are introduced in the following order.
  • oxidizing component e.g., source 132 , FIG. 1
  • the oxidizing component is gaseous nitrous oxide (N 2 O). It is conceivable that other oxidizing species can be substituted for nitrous oxide, while still preserving some of the advantages of the invention.
  • the chloride component e.g., source 134
  • the chloride component is introduced and permitted to stabilize.
  • the chloride component is hydrogen chloride (HCl), and in another embodiment, the chloride component is chlorine (Cl 2 ).
  • an ammonia component e.g., source 136
  • the ammonia component is ammonia gas (NH 3 ). If an oxide film is being formed, an ammonia component is not introduced.
  • a precursor component e.g., source 136
  • the precursor component can be selected from a group consisting of a silicon bearing component, a tantalum bearing component, and an aluminum bearing component, in any combination.
  • the precursor component is a silicon bearing component.
  • the silicon bearing component can consist essentially of one or more halated silanes.
  • the silicon bearing component is selected from the group consisting of silane, disilane, monochlorosilane, dichlorosilane, trichlorosilane, and tetrachlorosilane, in any combination. Use of a silicon bearing component will result in the deposition of a silicon dioxide film or silicon oxynitride film (i.e., when ammonia is present).
  • chlorosilanes which contain other halogen species can be substituted, wholly or partially, for the silicon bearing components discussed above.
  • the gaseous silicon source is neither too stable nor too unstable. If the silicon source is too stable, excessively high growth temperatures may be required. Conversely, if the silicon source is too unstable, gas-phase nucleation may occur, leading to particulate formation.
  • Fluorinated chlorosilanes e.g., SiH 3 F
  • bromine substitutions e.g., SiHBrCl 2
  • the precursor component is a tantalum bearing component or an aluminum bearing component.
  • Use of such precursors will result in the deposition of a tantalum oxynitride film or an aluminum oxynitride film, respectively (i.e., when ammonia is present).
  • the pressure is raised to the reaction pressure.
  • the reaction pressure is approximately 350 millitorr. In other embodiments, the reaction pressure is in a range of about 50 millitorr to 4000 millitorr, although higher or lower reaction pressures can alternatively be used. For example, reaction pressures up to and possibly exceeding 300 torr can be used in some embodiments.
  • the particular reaction pressure chosen affects the deposition rate (i.e., the deposition rate is lower at lower pressures).
  • the limitation on the reaction pressure parameter comes from non-uniformity of deposition at very low pressures, and from gas phase nucleation at very high pressures.
  • the CVD reaction then proceeds for an amount of time that is related to the desired film thickness, in block 216 .
  • the substrate is thermally oxidized using the gaseous reactants.
  • the various embodiments can be used to deposit and grow thin or thick films.
  • the deposition/growth rate depends on the reaction parameters (e.g., pressures, temperatures, flow rates). In an embodiment where the reaction temperature is approximately 800 degrees C., the reaction pressure is 350 millitorr, and the ratio of hydrogen chloride to DCS is about 3:1, the deposition rate is approximately 100 Angstroms/hour, in one embodiment. The rate can be higher or lower in other embodiments, depending on how the reaction parameters are varied.
  • further deposition processes can be performed while the wafers are still located in the reaction tube. These further deposition processes can use the same reaction gasses, or variations of the reaction gasses, to deposit various dielectric layers.
  • a material used in a conventional dynamic random access memory (DRAM) devices includes a stack of an oxide layer, a nitride layer, and an oxynitride layer. This structure is often referred to as an oxide-nitride-oxynitride or “ONO” structure.
  • blocks 212 and 214 can be repeated three times to form an ONO structure. During the first and third iterations, when oxide layers are being formed, no ammonia is present in the reaction gasses. During the second iteration, while the nitride layer is being formed, ammonia can be introduced to the reaction gasses.
  • the reaction is turned off, in block 218 , and the method ends. In one embodiment, this involves reducing the temperature to a standby temperature (e.g., 600 degrees C.).
  • the reaction gasses are then turned off.
  • the precursor component is first turned off, and the tube permitted to stabilize.
  • the ammonia component (if any), the chloride component, and the oxidizing component are sequentially turned off, allowing the tube to stabilize between the removal of each component.
  • a cycle purge process is again performed, in one embodiment, to rid the tube of contaminants, and the tube is backfilled with an inert gas (e.g., nitrogen and/or argon).
  • the wafers are withdrawn using a slow pull cycle to avoid exposure of the wafers to share temperature gradients. Desirably, the wafers are withdrawn to an ambient area free of oxygen, in order to prevent contaminants.
  • the ratios of the reaction gasses within the reaction gas flow can be varied, in different embodiments.
  • the following four tables provide specific reaction gas percentages (based on 100% total) for four embodiments, and percentage ranges for each type of gas.
  • Table 1 illustrates a specific example of various reaction gas percentages, and a range of gas percentages, for a silicon dioxide layer deposited using hydrogen chloride. TABLE 1 SiO 2 Deposited Using HCl Reaction gas Embodiment A Percentage ranges DCS 5 2-10 HCl 15 5-50 N 2 O 80 40-93
  • Table 2 illustrates a specific example of various reaction gas percentages, and a range of gas percentages, for a silicon dioxide layer deposited using chlorine. Notice that, since each Cl 2 molecule includes two chloride atoms (as opposed to one chloride atom for each HCl molecule), about half as much Cl 2 can be used to provide approximately the same amount of free chloride atoms as is used with HCl as the chloride source. TABLE 2 SiO 2 Deposited Using Cl 2 Reaction gas Embodiment B Percentage ranges DCS 5 2-10 Cl 2 7.5 2-25 N 2 O 87.5 65-96
  • Table 3 illustrates a specific example of various reaction gas percentages, and a range of gas percentages, for a silicon oxynitride layer deposited using hydrogen chloride. TABLE 3 SiON Deposited Using HCl Reaction gas Embodiment C Percentage ranges DCS 5 2-10 HCl 15 5-50 NH 3 5 2-10 N 2 O 75 30-91
  • Table 4 illustrates a specific example of various reaction gas percentages, and a range of gas percentages, for a silicon oxynitride layer deposited using chlorine.
  • DCS is shown as the precursor source in the above examples.
  • various halated silanes e.g., silane, disilane, monochlorosilane, dichlorosilane, trichlorosilane, tetrachlorosilane, and mixtures thereof
  • the precursor source can be a tantalum precursor, an aluminum precursor, or some other type of precursor.
  • inventions described herein can be used to form dielectric films for a variety of applications.
  • embodiments of the invention can be used in conjunction with nearly any electronic structure that includes a substrate over which at least one dielectric layer is formed using a CVD process.
  • the substrate can be a semiconductor, such as silicon, germanium, gallium arsenide, or indium phosphide.
  • the substrate can be an insulator, such as glass or aluminum, or a metal, such as stainless steel or iron.
  • the dielectric layer or layers can be, for example, silicon dioxide, silicon oxynitride, tantalum oxynitride, aluminum oxynitride, other oxides, nitrides or oxynitrides, or any combination thereof.
  • the electronic structure also can include one or more conductive layers, semiconductor structures (e.g., gates, capacitors, etc.), and/or other insulating layers, which can be situated above and/or below the dielectric layer.
  • FIGS. 3-8 Various examples of electronic structures are illustrated in FIGS. 3-8 . These examples are not to be construed as limiting the scope of the application only to these specific structures. Instead, these examples are provided for the purpose of further illustrating various types of applications in which embodiments of the invention can be used. Those of skill in the art would understand that embodiments of the invention can be used in a wide variety of other applications, as well. Further, the specific materials and structure described below are for the purposes of illustration, and not of limitation. Those of skill in the art can imagine the use of different materials and/or structures, while still taking advantage of the embodiments of the present invention.
  • FIGS. 3-7 illustrate various capacitive components
  • FIG. 8 illustrates a portion of an optical waveguide.
  • embodiments of the invention can also be used in the formation of semiconductor devices that include one or more gates, such as floating gate transistors and insulated gate transistors, for example.
  • a dielectric layer deposited in accordance with an embodiment of the invention can form one or more spacers for isolating the gates from contacts.
  • a dielectric layer deposited in conjunction with an embodiment of the invention can form a cap over the gates and/or one or more metal layers.
  • Embodiments of the invention can be used to form numerous structures that include dielectric elements formed from all or portions of a CVD deposited dielectric layer. These structures include both semiconductor and non-semiconductor structures and devices.
  • a semiconductor die is formed, which includes an integrated circuit supported by a substrate.
  • the integrated circuit can include a plurality of integrated circuit devices with dielectric elements formed in accordance with embodiments of the invention.
  • the dielectric element has a residual chlorine, meaning that chlorine is a by-product of the formation process of the dielectric element.
  • Components manufactured using embodiments of the invention can be used in a wide variety of devices and systems.
  • such components can form various types of capacitive devices, memory cells, memory arrays, memory devices, optical waveguides, processors, analog and digital circuits, and other types of devices.
  • a memory array can include a plurality of memory cells.
  • a memory device can include a memory array, row and column access circuitry coupled to the memory array, and an address decoder coupled to the row and column access circuitry.
  • FIG. 3 illustrates a fragmentary, cross-sectional view of a first capacitive component, partially formed in accordance with an embodiment of the invention.
  • the component includes a substrate 302 , upon which a first dielectric layer 304 is formed.
  • Layer 304 can be formed, for example, using a CVD process in accordance with an embodiment of the invention.
  • a first wiring pattern 306 and/or electrode structure is then formed over the dielectric layer 304 .
  • the first wiring pattern 306 can be formed, for example, from a group of materials that includes polycide, polycrystalline silicon, silicide, various metals (e.g., molybdenum, tungsten, platinum, titanium, tantalum, zirconium, and palladium), other suitable materials, or any combination thereof.
  • a second dielectric layer 308 is formed over the wiring pattern 306 and the first dielectric layer 304 .
  • Layer 308 can be formed, for example, using a CVD process in accordance with an embodiment of the invention.
  • a second wiring pattern 310 and/or electrode structure is formed over the second dielectric layer 308 .
  • the capacitive component is constituted by the first wiring pattern 306 , the dielectric layer 308 , and the electrode and wiring pattern 310 .
  • FIG. 4 illustrates a fragmentary, cross-sectional view of a second capacitive component, partially formed in accordance with an embodiment of the invention.
  • the capacitive component includes a substrate 402 , upon which a first dielectric layer 404 is formed.
  • Layer 404 can be formed, for example, using a CVD process in accordance with an embodiment of the invention.
  • the first electrode layer 406 is then formed over the dielectric layer 404 .
  • the first electrode layer 406 can be formed, for example, from a group of materials that includes polycide, polycrystalline silicon, silicide, various metals, other suitable materials, or any combination thereof.
  • a second dielectric layer 408 is formed over the electrode layer 406 .
  • Layer 408 can be formed, for example, using a CVD process in accordance with an embodiment of the invention.
  • a wiring pattern 410 and/or electrode structure is formed over the second dielectric layer 408 .
  • the capacitive component is constituted by the electrode layer 406 , the dielectric layer 408 , and the electrode and wiring pattern 410 .
  • FIG. 5 illustrates a fragmentary, cross-sectional view of a semiconductor device having an ONO stack, partially formed in accordance with an embodiment of the invention.
  • the ONO stack includes a substrate 502 , which can have semiconductor devices formed thereon.
  • semiconductor devices formed thereon.
  • MOS metal oxide semiconductor
  • the substrate can have other types of semiconducting upper portions.
  • a bottom electrode 504 is then formed on the substrate 502 .
  • the bottom electrode 504 can be formed, for example, from a group of materials that includes polycide, polycrystalline silicon, silicide, various metals, other suitable materials, or any combination thereof.
  • the bottom electrode 504 is disposed using a CVD process in an oxygen contained environment, so that a thin, native oxide layer (not shown) is allowed to form on the bottom electrode 504 .
  • a nitride layer 506 is formed over the native oxide layer. Then, an oxynitride layer 508 is formed over the nitride layer 506 . In one embodiment, the oxynitride layer 508 is formed using a CVD process in accordance with an embodiment of the invention.
  • the ONO structure is constituted by the native oxide layer, the nitride layer 506 , and the oxynitride layer 508 .
  • structures including additional O and N layers can be formed to achieve different capacitor properties.
  • portions of the process can be repeated to form an ONONO structure, an ONONONO structure, and so on.
  • FIG. 6 illustrates a fragmentary, cross-sectional view of a stacked capacitor, partially formed in accordance with an embodiment of the invention.
  • the stacked capacitor includes a substrate 602 , upon which a field oxide film 604 is formed.
  • the field oxide film 604 can be formed by the local oxidation of silicon so as to provide electrical separation of the capacitor from another element.
  • a bottom electrode 606 is then formed.
  • the bottom electrode 606 is deposited on the silicon region of the substrate 602 opposite to the field oxide film region 604 , by the selective growth of polycrystalline silicon so as to form the bottom electrode 606 of the capacitor.
  • the bottom electrode 606 can be formed, for example, from a group of materials that includes polycide, silicide, various metals, other suitable materials, or any combination thereof.
  • a dielectric film 608 is deposited on the bottom electrode 606 .
  • Film 608 can be formed, for example, using a CVD process in accordance with an embodiment of the invention.
  • top electrode 610 is then formed.
  • the top electrode 610 is deposited by the selective growth of polycrystalline silicon so as to form the top electrode 610 of the capacitor.
  • the top electrode 610 can be formed, for example, from a group of materials that includes polycide, silicide, various metals, other suitable materials, or any combination thereof.
  • FIG. 7 illustrates a fragmentary, cross-sectional view of a semiconductor device having a trench with an isolation liner (e.g., a trench capacitor), partially formed in accordance with an embodiment of the invention.
  • the trench capacitor includes a substrate 702 , upon which an oxide film 704 is formed to electrically separate the capacitor from other elements.
  • the substrate 702 is silicon
  • the oxide film 704 can be formed by thermal oxidation to form a silicon oxide film.
  • the oxide film 704 is then subjected to patterning, and the substrate 702 is subjected to etching, so as to form a trench.
  • a dielectric film 706 is then deposited on an inner surface of the trench. Film 706 can be deposited, for example, using a CVD process in accordance with an embodiment of the invention.
  • the electrode film 708 is then deposited and etched back, so that portions of the electrode film 708 remain only within the trench.
  • the electrode film 708 is formed from polycrystalline silicon.
  • the electrode film 708 can be formed, for example, from a group of materials that includes polycide, silicide, various metals, other suitable materials, or any combination thereof.
  • Embodiments of the invention also can be used to form portions of an optical waveguide.
  • An optical waveguide is a structure that guides a light wave by constraining it to travel along a certain desired path.
  • a waveguide traps light by surrounding a guiding region, referred to as a “core,” by a material having an index of refraction that is less than the core. This material is referred to as a “cladding.”
  • Light can be guided by planar or rectangular waveguides, or by optical fibers, in various embodiments.
  • FIG. 8 illustrates a fragmentary, cross-sectional view of a portion of an optical waveguide, partially formed in accordance with an embodiment of the invention.
  • the optical waveguide includes a first cladding layer 802 , which is formed from any of a number of cladding materials known to those of skill in the art.
  • cladding layer 802 can include silicon dioxide, and/or any of a number of other suitable cladding layer materials.
  • a core layer 804 is formed over first cladding layer 802 .
  • core layer 804 includes one or more oxide and nitride layers (e.g., an ONO structure), which form at least a portion of a planar waveguide core. All or portions of core layer 804 can be deposited, for example, using a CVD process in accordance with an embodiment of the invention. Core layer 804 may or may not be patterned during or subsequent to its deposition.
  • a second cladding layer 806 is formed overlying film 804 .
  • second cladding layer 806 can include silicon dioxide, and/or any of a number of other suitable cladding layer materials.
  • FIG. 9 illustrates an electronic system, in accordance with an embodiment of the present invention.
  • the system shown in FIG. 9 can be, for example, a computer, a wireless or wired communication device (e.g., telephone, modem, cell phone, pager, radio, etc.), a television, a monitor or virtually any other type of electronic system that can benefit from the use of back side, cavity mounted capacitors.
  • a wireless or wired communication device e.g., telephone, modem, cell phone, pager, radio, etc.
  • a television e.g., a monitor or virtually any other type of electronic system that can benefit from the use of back side, cavity mounted capacitors.
  • the electronic system includes one or more integrated circuits 902 and one or more memory devices 904 .
  • Integrated circuit 902 can be, for example but not by way of limitation, a processor, application specific integrated circuit (ASIC), or virtually any other type of integrated circuit.
  • Memory device 904 can be, for example but not by way of limitation, a random access memory (RAM), dynamic RAM (DRAM), read only memory (ROM), any of a variety of derivations of RAMs and ROMs, or any of a number of other types of memory devices.
  • the system can include numerous other types of electrical components, interconnects, power supplies, busses, ports, interfaces, printed circuit boards, sockets, interposers, and other portions of an electronic system.
  • Integrated circuit 902 and/or memory device 908 include electrical components, which include one or more dielectric layers formed in accordance with various embodiments of the present invention.
  • a method in one embodiment, includes heating a chamber, within which a substrate is located, to a temperature sufficient to thermally decompose an oxidizing component.
  • a gas flow is passed over the substrate to deposit a dielectric film.
  • the gas flow includes a silicon bearing component, the oxidizing component, and a chloride component, which is distinct from the silicon bearing component.
  • the gas flow includes a silicon bearing component, an oxidizing component, an ammonia component, and a chloride component, which is distinct from the silicon bearing component.
  • a method in still another embodiment, includes heating a silicon substrate, in a furnace deposition tube, to a temperature in a range of 700 degrees C. to 950 degrees C., inclusive.
  • the silicon substrate is thermally oxidized, in the furnace tube, using gaseous reactants.
  • the gaseous reactants include a chloride component, dichlorosilane, and nitrous oxide.
  • a semiconductor device, a memory array, a memory device, a semiconductor die, or an electronic system include a substrate and a dielectric element.
  • the dielectric element includes at least a portion of a chemical vapor deposited dielectric layer formed from passing a gas flow over the substrate to deposit the dielectric layer.
  • the gas flow includes a silicon bearing component, an oxidizing component, and a chloride component. The silicon bearing component and the chloride component are distinct from each other.

Abstract

Embodiments provide methods and apparatuses for chemical vapor depositing a dielectric film, and various structures, devices, and systems, which incorporate dielectric elements formed from the dielectric film. The method includes heating a chamber, within which a substrate is located, to a temperature sufficient to thermally decompose an oxidizing component. A gas flow is passed over the substrate to deposit the dielectric film. To form an oxide, the gas flow includes a silicon bearing component, the oxidizing component, and a chloride component. The silicon bearing component and the chloride component are distinct from each other. To form an oxynitride, the gas flow further includes an ammonia component. The silicon bearing component can be substituted by a tantalum bearing component or an aluminum bearing component, to form other types of oxynitrides.

Description

    RELATED APPLICATIONS
  • This application is a Divisional of U.S. application Ser. No. 10/788,892, filed Feb. 27, 2004, which is incorporated herein by reference.
  • TECHNICAL FIELD
  • The present invention relates generally to methods and apparatus for substrate processing, and more particularly to methods and apparatus for improved deposition of dielectric films on a semiconductor substrate.
  • BACKGROUND
  • One process that is performed during the fabrication of a semiconductor device is to form a dielectric film, such as silicon oxide (SiO2) or silicon nitride (SiN2), on a semiconductor substrate. A thermal chemical vapor deposition (CVD) process is sometimes used to deposit such films. In this process, reactive gases are supplied to a substrate surface, and heat-induced chemical reactions take place to produce the desired film.
  • Various combinations of reactive gasses have been used to produce silicon oxide and silicon nitride dielectric films. These combinations generally include a silicon source and an oxidizing or nitridizing species. For example, dichlorosilane (SiH2Cl2), also referred to as DCS, has been used as a silicon source, and nitrous oxide (N2O) has been used as an oxidizing species. Ammonia (NH3) has been used as a nitrogen source.
  • In a multi-wafer CVD system, multiple semiconductor wafers are loaded into a reaction tube, the tube is heated, and the reactive gasses are introduced at an entry point at a one end of the tube. The gasses pass over the wafers and through the tube to an exit point. During the reaction, the DCS may be subjected to dissociation of hydrogen to produce dichlorosilane (SiCl2) and hydrogen (H2) as shown in the following equation (1).
    SiH2Cl2→SiCl2+H2  (1)
    At a high temperature, the chemical bond between the silicon atom and both the two chlorine atoms and the hydrogen atom are subjected to the elimination of hydrogen and chlorine to make the silicon atom into a new silicon atom terminated by the sole chlorine atom. Meanwhile, thermal decomposition of the N2O occurs all along the tube, and the thermal decomposition of the N2O is catalyzed by the chlorine by-product.
  • At the entry end of the reaction tube, the amount of chlorine gas available from the DCS decomposition is relatively small. Therefore, the decomposition rate of the N2O is simply characteristic of a thermally-driven decomposition. However, further along the tube, a higher concentration of chlorine exists as a by-product of the DCS decomposition. The higher abundance of chlorine increasingly interacts with and enhances the decomposition and reaction of the N2O, which increases the oxidation reaction rate. Accordingly, at the entry end of the tube, a more nitrogen rich environment exists, and toward the exit end of the tube, a more chlorine rich environment exists. This causes a non-stable reaction stoichiometry and rate from one end of the tube to the other. The result is that oxide films deposited near the entry end of the tube are thinner than oxide films deposited further down the tube.
  • What are needed are methods and apparatus for depositing dielectric layers in a more stable manner. Further needed are methods and apparatus for stabilizing the reaction stoichiometry and the reaction rate in various CVD systems, including CVD systems that utilize reaction tubes.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 illustrates a schematic representation of a deposition system suitable for depositing a dielectric film, in accordance with an embodiment of the invention;
  • FIG. 2 illustrates a flowchart of a method for producing a dielectric film on a substrate, in accordance with an embodiment of the invention;
  • FIG. 3 illustrates a fragmentary, cross-sectional view of a generic semiconductor device, partially formed in accordance with an embodiment of the invention;
  • FIG. 4 illustrates a fragmentary, cross-sectional view of a capacitive component, partially formed in accordance with an embodiment of the invention;
  • FIG. 5 illustrates a fragmentary, cross-sectional view of a semiconductor device having an oxide-nitride-oxynitride (ONO) stack, partially formed in accordance with an embodiment of the invention;
  • FIG. 6 illustrates a fragmentary, cross-sectional view of a stacked capacitor, partially formed in accordance with an embodiment of the invention;
  • FIG. 7 illustrates a fragmentary, cross-sectional view of a semiconductor device having a trench with an isolation liner, formed in accordance with an embodiment of the invention;
  • FIG. 8 illustrates a fragmentary, cross-sectional view of a portion of an optical waveguide, partially formed in accordance with an embodiment of the invention; and
  • FIG. 9 illustrates an electronic system, which includes at least one semiconductor device, partially formed in accordance with an embodiment of the invention.
  • DESCRIPTION OF THE EMBODIMENTS
  • In the following description of the embodiments, reference is made to the accompanying drawings, which form a part hereof and show, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized, and that process or mechanical changes may be made, without departing from the scope of the present invention. It will be recognized that the methods of the various embodiments can be combined in practice, either concurrently or in succession. Various permutations and combinations will be readily apparent to those skilled in the art.
  • The various embodiments of the invention, described in detail herein, involve new and novel methods and apparatus for depositing dielectric layers. The embodiments of the present invention have several significant advantages over prior art methods. First, use of the embodiments of the invention result in deposition of dielectric layers in a more stable manner than is achieved using prior art methods. Further, use of the embodiments of the invention result in stabilization of the reaction stoichiometry and the reaction rate in various CVD systems.
  • FIG. 1 illustrates a schematic representation of a low pressure chemical vapor deposition (CVD) system 100 suitable for depositing a dielectric film, in accordance with an embodiment of the invention. In various embodiments, the system 100 is used to deposit an oxide film, a nitride film, and/or an oxynitride film on a substrate. In one embodiment, system 100 includes a reaction tube 110, gas sources 130, 132, 134, 136, 138, valves 140, 142, flow controllers 144, 146, manifolds 150, 152, and pump 160.
  • Reaction tube 110 is a multi-wafer furnace deposition tube, in one embodiment, oriented with its axis in a substantially vertical direction, and having an inner chamber 112 and an outer chamber 114. The inner chamber 112 is defined by an inner surface of an inner tube 116. The outer chamber 114 is defined by an outer surface of the inner tube 116 and the inner surface of the reaction tube 110. Tube 110 is in a range of about 150-250 centimeters long, in one embodiment, with an inner diameter of about 12-20 centimeters. Longer or shorter tubes having larger or smaller inner diameters can be used in other embodiments.
  • Prior to dielectric film deposition, one or more wafers 102 are loaded into a multi-wafer carrier 118, the carrier 118 is loaded into the inner chamber 112, and the reaction tube 110 is sealed, as illustrated in FIG. 1. In one embodiment, carrier 118 includes a sufficient number of slots to support from 100-200 wafers, although all of the slots need not be filled during any particular reaction. Wafers 102 are typically approximately 10 centimeters in diameter, although they can be larger or smaller as well. Wafers 102 are supported in carrier 118 with their major surfaces at right angles to the axis of the tube 110 and the direction of gas flow. This arrangement permits a close-packed loading which contributes to a potentially high wafer throughput of the system 100.
  • In one embodiment, inert and reactive gasses are admitted to the tube 110 at entry points 117, 119 at a first end 120 of the tube 110. The gasses travel through the inner chamber 112 and over the wafers 102 in a direction indicated generally by arrow 170. At a second end 122 of the tube 110, the gasses are displaced toward the outer chamber 114, through which they travel back toward the first end 120 of the tube in a direction indicated generally by arrows 172. The gasses are then exhausted from the tube 110 at an exit point 124, and recovered by a scavenging system (not illustrated).
  • In an alternate embodiment, the reaction tube can have only a single, inner chamber, where the reaction gasses are input through an entry point at the first end 120 of the tube, and the gasses are exhausted through an exit point at the second end 122 of the tube. In another alternate embodiment, the reaction tube can be a horizontally-oriented tube.
  • In still other embodiments, different types of single- or multi-wafer reaction chambers can be used for the CVD process. For example, but not by way of limitation, the system can include one or more conductive heating elements upon which the wafers are placed and heated prior to introduction of the reactive gasses, in one embodiment. In still another embodiment, limited reaction processing (i.e. transient heating rather than furnace heating) can be used. In still another alternate embodiment, a plasma based CVD system can be used, where the reaction temperatures may be cooler than the temperatures used in a thermal CVD system. A plasma enhanced CVD processes promotes the excitation and/or dissociation of reactant gases by the application of radio frequency (RF) energy to the reaction zone proximate a substrate surface. This creates a plasma of highly reactive species. The high reactivity of the released species reduces the energy required for a chemical reaction to take place, and thus lowers the required temperature for such CVD processes.
  • Referring again to the embodiment illustrated in FIG. 1, reaction tube 110 can include one or more thermal zones. In one embodiment, the tube 110 includes five thermal zones, although more or fewer zones can be included in other embodiments. Using heating coils (not illustrated) associated with each zone, the temperature within each particular zone along the tube can be independently controlled, permitting the attainment of a flat or graded temperature profile along the length of the tube 110. By varying the temperature within any zone, the reaction rate within that zone can be adjusted.
  • In one embodiment, the reaction gasses from sources 130, 132, 134, 136 are admitted to manifold 150 via valves 140, respectively, and their flow rates are controlled by mass flow controllers 144. Similarly, an inert gas from source 138 is admitted to manifold 152 via valve 142, and its flow rate is controlled by mass flow controller 146. The reaction gasses and inert gas are admitted to the tube 110 via manifolds 150, 152, respectively.
  • In one embodiment, while forming an oxide layer, the reaction gasses include a silicon bearing component 130, an oxidizing component 132, and a chloride component 134. While the silicon bearing component 130 can include chloride, in various embodiments, the silicon bearing component 130 and the chloride component 134 are distinct from one another, meaning that each component is a distinct reaction gas introduced into the chamber. In other words, while chloride may (or may not) be a byproduct of the decomposition of the silicon bearing component 130, the chloride component 134 augments and is distinct from any such byproduct. In another embodiment, while forming an oxynitride layer, the reaction gasses also include an ammonia component 136. The inert gas includes a nitrogen source 138, in one embodiment. Other inert gasses (e.g., argon, etc.) also can be included or alternatively used, in other embodiments.
  • FIG. 2 illustrates a flowchart of a method for producing a dielectric film on a substrate, in accordance with an embodiment of the invention. The method begins, in block 202, by preparing a substrate for deposition. For example, the surface of the substrate can be etched or otherwise prepared. In one embodiment, the substrate is a silicon wafer, which may or may not have semiconductor structures formed thereon. In other embodiments, the substrate can be a semiconductor such as germanium, gallium arsenide or indium phosphide, an insulator such as glass or aluminum, or a metal such as stainless steel or iron.
  • In block 204, the substrate is then positioned within a carrier (e.g., carrier 118, FIG. 1), alone or along with one or more other substrates. The carrier is inserted into the reaction tube (e.g., tube 110, FIG. 1) or other type of reaction chamber, at atmospheric pressure. The tube is then sealed.
  • In one embodiment, the tube is then cycle purged, in block 206, to rid the tube of contaminants. This process may involve several iterations during which the inert gas source (e.g., source 138, FIG. 1, which could be nitrogen, and/or argon, and/or another inert gas, for example) is alternatively turned on and off, and the pressure within the tube is varied between low and relatively high values.
  • The tube integrity can then be checked, in block 208. In one embodiment, this involves turning the inert gas source off, reducing the tube pressure to a very low value (e.g., 50 millitorr), and performing a leak rate test to determine how fast the tube pressure rises.
  • Assuming the tube integrity is acceptable, the inert gas source is turned on, and the tube is temperature and pressure stabilized, in block 210, for a period of time (e.g., 2 hours). In one embodiment, the pressure is set to a pre-reaction value, and the temperature is set to a reaction value. In one embodiment, the pre-reaction pressure is approximately 150 millitorr. The reaction temperature is a temperature sufficient to thermally decompose the oxidizing component of the reaction gasses. In one embodiment, the reaction temperature is between 700 and 950 degrees C., inclusive. In other embodiments, higher or lower values can be used, and/or the tube can be stabilized for a longer or shorter period of time.
  • The limitations on the reaction temperature range are based on the ideas that, if the temperature is too low, growth will proceed so slowly that it is uneconomic, or will stop altogether, and if the temperature is too high, free-space nucleation may occur, which will lead to particulate formation and degradation of the film quality.
  • The reaction gas manifold (e.g., manifold 142, FIG. 1) is then opened, at the pre-reaction pressure, and the reaction gasses are introduced into the tube, in block 212. The gas flow passes over the substrates within the tube.
  • In one embodiment, the reaction gasses are introduced in the following order. First, oxidizing component (e.g., source 132, FIG. 1) is introduced, and its concentration is permitted to stabilize for several minutes. In one embodiment, the oxidizing component is gaseous nitrous oxide (N2O). It is conceivable that other oxidizing species can be substituted for nitrous oxide, while still preserving some of the advantages of the invention. Second, the chloride component (e.g., source 134) is introduced and permitted to stabilize. In one embodiment, the chloride component is hydrogen chloride (HCl), and in another embodiment, the chloride component is chlorine (Cl2).
  • If an oxynitride film is being formed, then an ammonia component (e.g., source 136) is then introduced, and permitted to stabilize. In one embodiment, the ammonia component is ammonia gas (NH3). If an oxide film is being formed, an ammonia component is not introduced.
  • Finally, a precursor component (e.g., source 136) is introduced. In various embodiments, the precursor component can be selected from a group consisting of a silicon bearing component, a tantalum bearing component, and an aluminum bearing component, in any combination.
  • In one embodiment, the precursor component is a silicon bearing component. The silicon bearing component can consist essentially of one or more halated silanes. In one embodiment, the silicon bearing component is selected from the group consisting of silane, disilane, monochlorosilane, dichlorosilane, trichlorosilane, and tetrachlorosilane, in any combination. Use of a silicon bearing component will result in the deposition of a silicon dioxide film or silicon oxynitride film (i.e., when ammonia is present).
  • In other embodiments, chlorosilanes which contain other halogen species can be substituted, wholly or partially, for the silicon bearing components discussed above. Desirably, the gaseous silicon source is neither too stable nor too unstable. If the silicon source is too stable, excessively high growth temperatures may be required. Conversely, if the silicon source is too unstable, gas-phase nucleation may occur, leading to particulate formation. Fluorinated chlorosilanes (e.g., SiH3F) or bromine substitutions (e.g., SiHBrCl2) can be used in alternate embodiments.
  • In other embodiments, the precursor component is a tantalum bearing component or an aluminum bearing component. Use of such precursors will result in the deposition of a tantalum oxynitride film or an aluminum oxynitride film, respectively (i.e., when ammonia is present).
  • In block 214, the pressure is raised to the reaction pressure. In one embodiment, the reaction pressure is approximately 350 millitorr. In other embodiments, the reaction pressure is in a range of about 50 millitorr to 4000 millitorr, although higher or lower reaction pressures can alternatively be used. For example, reaction pressures up to and possibly exceeding 300 torr can be used in some embodiments. The particular reaction pressure chosen affects the deposition rate (i.e., the deposition rate is lower at lower pressures). The limitation on the reaction pressure parameter comes from non-uniformity of deposition at very low pressures, and from gas phase nucleation at very high pressures.
  • The CVD reaction then proceeds for an amount of time that is related to the desired film thickness, in block 216. By allowing the reaction to proceed, the substrate is thermally oxidized using the gaseous reactants.
  • The various embodiments can be used to deposit and grow thin or thick films. The deposition/growth rate depends on the reaction parameters (e.g., pressures, temperatures, flow rates). In an embodiment where the reaction temperature is approximately 800 degrees C., the reaction pressure is 350 millitorr, and the ratio of hydrogen chloride to DCS is about 3:1, the deposition rate is approximately 100 Angstroms/hour, in one embodiment. The rate can be higher or lower in other embodiments, depending on how the reaction parameters are varied.
  • In one embodiment, this completes the reaction. In another embodiment, further deposition processes can be performed while the wafers are still located in the reaction tube. These further deposition processes can use the same reaction gasses, or variations of the reaction gasses, to deposit various dielectric layers. For example, a material used in a conventional dynamic random access memory (DRAM) devices includes a stack of an oxide layer, a nitride layer, and an oxynitride layer. This structure is often referred to as an oxide-nitride-oxynitride or “ONO” structure. Using embodiments of the invention, blocks 212 and 214 can be repeated three times to form an ONO structure. During the first and third iterations, when oxide layers are being formed, no ammonia is present in the reaction gasses. During the second iteration, while the nitride layer is being formed, ammonia can be introduced to the reaction gasses.
  • After the reaction is completed, the reaction is turned off, in block 218, and the method ends. In one embodiment, this involves reducing the temperature to a standby temperature (e.g., 600 degrees C.). The reaction gasses are then turned off. In one embodiment, the precursor component is first turned off, and the tube permitted to stabilize. Then, the ammonia component (if any), the chloride component, and the oxidizing component are sequentially turned off, allowing the tube to stabilize between the removal of each component. A cycle purge process is again performed, in one embodiment, to rid the tube of contaminants, and the tube is backfilled with an inert gas (e.g., nitrogen and/or argon). Ultimately, the wafers are withdrawn using a slow pull cycle to avoid exposure of the wafers to share temperature gradients. Desirably, the wafers are withdrawn to an ambient area free of oxygen, in order to prevent contaminants.
  • The ratios of the reaction gasses within the reaction gas flow can be varied, in different embodiments. The following four tables provide specific reaction gas percentages (based on 100% total) for four embodiments, and percentage ranges for each type of gas.
  • Table 1 illustrates a specific example of various reaction gas percentages, and a range of gas percentages, for a silicon dioxide layer deposited using hydrogen chloride.
    TABLE 1
    SiO2 Deposited Using HCl
    Reaction gas Embodiment A Percentage ranges
    DCS 5 2-10
    HCl 15 5-50
    N2O 80 40-93 
  • Table 2 illustrates a specific example of various reaction gas percentages, and a range of gas percentages, for a silicon dioxide layer deposited using chlorine. Notice that, since each Cl2 molecule includes two chloride atoms (as opposed to one chloride atom for each HCl molecule), about half as much Cl2 can be used to provide approximately the same amount of free chloride atoms as is used with HCl as the chloride source.
    TABLE 2
    SiO2 Deposited Using Cl2
    Reaction gas Embodiment B Percentage ranges
    DCS 5 2-10
    Cl2 7.5 2-25
    N2O 87.5 65-96 
  • Table 3 illustrates a specific example of various reaction gas percentages, and a range of gas percentages, for a silicon oxynitride layer deposited using hydrogen chloride.
    TABLE 3
    SiON Deposited Using HCl
    Reaction gas Embodiment C Percentage ranges
    DCS 5 2-10
    HCl 15 5-50
    NH3 5 2-10
    N2O 75 30-91 
  • Finally, Table 4 illustrates a specific example of various reaction gas percentages, and a range of gas percentages, for a silicon oxynitride layer deposited using chlorine.
    TABLE 4
    SiON Deposited Using Cl2
    Reaction gas Embodiment D Percentage ranges
    DCS 5 2-10
    Cl2 7.5 2-25
    NH3 5 2-10
    N2O 82.5 55-94 
  • Although specific percentages and percentage ranges are given in the four tables, above, percentages higher or lower than the listed ranges can be used in alternate embodiments. Further, DCS is shown as the precursor source in the above examples. In other embodiments, various halated silanes (e.g., silane, disilane, monochlorosilane, dichlorosilane, trichlorosilane, tetrachlorosilane, and mixtures thereof) can be used. In still other embodiments, the precursor source can be a tantalum precursor, an aluminum precursor, or some other type of precursor.
  • The embodiments described herein can be used to form dielectric films for a variety of applications. Generally, embodiments of the invention can be used in conjunction with nearly any electronic structure that includes a substrate over which at least one dielectric layer is formed using a CVD process. The substrate can be a semiconductor, such as silicon, germanium, gallium arsenide, or indium phosphide. Alternatively, the substrate can be an insulator, such as glass or aluminum, or a metal, such as stainless steel or iron. The dielectric layer or layers can be, for example, silicon dioxide, silicon oxynitride, tantalum oxynitride, aluminum oxynitride, other oxides, nitrides or oxynitrides, or any combination thereof. Besides the substrate and at least one dielectric layer, the electronic structure also can include one or more conductive layers, semiconductor structures (e.g., gates, capacitors, etc.), and/or other insulating layers, which can be situated above and/or below the dielectric layer.
  • Various examples of electronic structures are illustrated in FIGS. 3-8. These examples are not to be construed as limiting the scope of the application only to these specific structures. Instead, these examples are provided for the purpose of further illustrating various types of applications in which embodiments of the invention can be used. Those of skill in the art would understand that embodiments of the invention can be used in a wide variety of other applications, as well. Further, the specific materials and structure described below are for the purposes of illustration, and not of limitation. Those of skill in the art can imagine the use of different materials and/or structures, while still taking advantage of the embodiments of the present invention.
  • Specifically, FIGS. 3-7 illustrate various capacitive components, and FIG. 8 illustrates a portion of an optical waveguide. In addition to the illustrated components, embodiments of the invention can also be used in the formation of semiconductor devices that include one or more gates, such as floating gate transistors and insulated gate transistors, for example. In those embodiments, a dielectric layer deposited in accordance with an embodiment of the invention can form one or more spacers for isolating the gates from contacts. Alternatively, a dielectric layer deposited in conjunction with an embodiment of the invention can form a cap over the gates and/or one or more metal layers.
  • Embodiments of the invention can be used to form numerous structures that include dielectric elements formed from all or portions of a CVD deposited dielectric layer. These structures include both semiconductor and non-semiconductor structures and devices. In one embodiment, a semiconductor die is formed, which includes an integrated circuit supported by a substrate. The integrated circuit can include a plurality of integrated circuit devices with dielectric elements formed in accordance with embodiments of the invention. In one embodiment, the dielectric element has a residual chlorine, meaning that chlorine is a by-product of the formation process of the dielectric element.
  • Components manufactured using embodiments of the invention can be used in a wide variety of devices and systems. For example, such components can form various types of capacitive devices, memory cells, memory arrays, memory devices, optical waveguides, processors, analog and digital circuits, and other types of devices. A memory array can include a plurality of memory cells. A memory device can include a memory array, row and column access circuitry coupled to the memory array, and an address decoder coupled to the row and column access circuitry.
  • Referring now to specific examples, FIG. 3 illustrates a fragmentary, cross-sectional view of a first capacitive component, partially formed in accordance with an embodiment of the invention. The component includes a substrate 302, upon which a first dielectric layer 304 is formed. Layer 304 can be formed, for example, using a CVD process in accordance with an embodiment of the invention.
  • A first wiring pattern 306 and/or electrode structure is then formed over the dielectric layer 304. The first wiring pattern 306 can be formed, for example, from a group of materials that includes polycide, polycrystalline silicon, silicide, various metals (e.g., molybdenum, tungsten, platinum, titanium, tantalum, zirconium, and palladium), other suitable materials, or any combination thereof.
  • A second dielectric layer 308 is formed over the wiring pattern 306 and the first dielectric layer 304. Layer 308 can be formed, for example, using a CVD process in accordance with an embodiment of the invention. Further, a second wiring pattern 310 and/or electrode structure is formed over the second dielectric layer 308. The capacitive component is constituted by the first wiring pattern 306, the dielectric layer 308, and the electrode and wiring pattern 310.
  • FIG. 4 illustrates a fragmentary, cross-sectional view of a second capacitive component, partially formed in accordance with an embodiment of the invention. The capacitive component includes a substrate 402, upon which a first dielectric layer 404 is formed. Layer 404 can be formed, for example, using a CVD process in accordance with an embodiment of the invention.
  • An electrode layer 406 is then formed over the dielectric layer 404. The first electrode layer 406 can be formed, for example, from a group of materials that includes polycide, polycrystalline silicon, silicide, various metals, other suitable materials, or any combination thereof.
  • A second dielectric layer 408 is formed over the electrode layer 406. Layer 408 can be formed, for example, using a CVD process in accordance with an embodiment of the invention. Then, a wiring pattern 410 and/or electrode structure is formed over the second dielectric layer 408. The capacitive component is constituted by the electrode layer 406, the dielectric layer 408, and the electrode and wiring pattern 410.
  • FIG. 5 illustrates a fragmentary, cross-sectional view of a semiconductor device having an ONO stack, partially formed in accordance with an embodiment of the invention. The ONO stack includes a substrate 502, which can have semiconductor devices formed thereon. For example, but not by way of limitation, metal oxide semiconductor (MOS) devices (not shown) can be formed on the substrate 502. In other embodiments, the substrate can have other types of semiconducting upper portions.
  • A bottom electrode 504 is then formed on the substrate 502. The bottom electrode 504 can be formed, for example, from a group of materials that includes polycide, polycrystalline silicon, silicide, various metals, other suitable materials, or any combination thereof. In one embodiment, the bottom electrode 504 is disposed using a CVD process in an oxygen contained environment, so that a thin, native oxide layer (not shown) is allowed to form on the bottom electrode 504.
  • A nitride layer 506 is formed over the native oxide layer. Then, an oxynitride layer 508 is formed over the nitride layer 506. In one embodiment, the oxynitride layer 508 is formed using a CVD process in accordance with an embodiment of the invention.
  • The ONO structure is constituted by the native oxide layer, the nitride layer 506, and the oxynitride layer 508. By repeating portions of the process described above, structures including additional O and N layers can be formed to achieve different capacitor properties. For example, portions of the process can be repeated to form an ONONO structure, an ONONONO structure, and so on.
  • FIG. 6 illustrates a fragmentary, cross-sectional view of a stacked capacitor, partially formed in accordance with an embodiment of the invention. The stacked capacitor includes a substrate 602, upon which a field oxide film 604 is formed. For example, when the substrate 602 is silicon, the field oxide film 604 can be formed by the local oxidation of silicon so as to provide electrical separation of the capacitor from another element.
  • A bottom electrode 606 is then formed. In one embodiment, the bottom electrode 606 is deposited on the silicon region of the substrate 602 opposite to the field oxide film region 604, by the selective growth of polycrystalline silicon so as to form the bottom electrode 606 of the capacitor. In other embodiments, the bottom electrode 606 can be formed, for example, from a group of materials that includes polycide, silicide, various metals, other suitable materials, or any combination thereof.
  • A dielectric film 608 is deposited on the bottom electrode 606. Film 608 can be formed, for example, using a CVD process in accordance with an embodiment of the invention.
  • A top electrode 610 is then formed. In one embodiment, the top electrode 610 is deposited by the selective growth of polycrystalline silicon so as to form the top electrode 610 of the capacitor. In other embodiments, the top electrode 610 can be formed, for example, from a group of materials that includes polycide, silicide, various metals, other suitable materials, or any combination thereof.
  • FIG. 7 illustrates a fragmentary, cross-sectional view of a semiconductor device having a trench with an isolation liner (e.g., a trench capacitor), partially formed in accordance with an embodiment of the invention. The trench capacitor includes a substrate 702, upon which an oxide film 704 is formed to electrically separate the capacitor from other elements. For example, when the substrate 702 is silicon, and the oxide film 704 can be formed by thermal oxidation to form a silicon oxide film.
  • The oxide film 704 is then subjected to patterning, and the substrate 702 is subjected to etching, so as to form a trench. A dielectric film 706 is then deposited on an inner surface of the trench. Film 706 can be deposited, for example, using a CVD process in accordance with an embodiment of the invention.
  • An electrode film 708 is then deposited and etched back, so that portions of the electrode film 708 remain only within the trench. In one embodiment, the electrode film 708 is formed from polycrystalline silicon. In other embodiments, the electrode film 708 can be formed, for example, from a group of materials that includes polycide, silicide, various metals, other suitable materials, or any combination thereof.
  • Embodiments of the invention also can be used to form portions of an optical waveguide. An optical waveguide is a structure that guides a light wave by constraining it to travel along a certain desired path. A waveguide traps light by surrounding a guiding region, referred to as a “core,” by a material having an index of refraction that is less than the core. This material is referred to as a “cladding.” Light can be guided by planar or rectangular waveguides, or by optical fibers, in various embodiments.
  • FIG. 8 illustrates a fragmentary, cross-sectional view of a portion of an optical waveguide, partially formed in accordance with an embodiment of the invention. The optical waveguide includes a first cladding layer 802, which is formed from any of a number of cladding materials known to those of skill in the art. For example, but not by way of limitation, cladding layer 802 can include silicon dioxide, and/or any of a number of other suitable cladding layer materials.
  • A core layer 804 is formed over first cladding layer 802. In one embodiment, core layer 804 includes one or more oxide and nitride layers (e.g., an ONO structure), which form at least a portion of a planar waveguide core. All or portions of core layer 804 can be deposited, for example, using a CVD process in accordance with an embodiment of the invention. Core layer 804 may or may not be patterned during or subsequent to its deposition.
  • A second cladding layer 806 is formed overlying film 804. For example, but not by way of limitation, second cladding layer 806 can include silicon dioxide, and/or any of a number of other suitable cladding layer materials.
  • Devices formed using various embodiments of the invention can form part of an electronic system. FIG. 9 illustrates an electronic system, in accordance with an embodiment of the present invention. The system shown in FIG. 9 can be, for example, a computer, a wireless or wired communication device (e.g., telephone, modem, cell phone, pager, radio, etc.), a television, a monitor or virtually any other type of electronic system that can benefit from the use of back side, cavity mounted capacitors.
  • The electronic system includes one or more integrated circuits 902 and one or more memory devices 904. Integrated circuit 902 can be, for example but not by way of limitation, a processor, application specific integrated circuit (ASIC), or virtually any other type of integrated circuit. Memory device 904 can be, for example but not by way of limitation, a random access memory (RAM), dynamic RAM (DRAM), read only memory (ROM), any of a variety of derivations of RAMs and ROMs, or any of a number of other types of memory devices. In various embodiments, the system can include numerous other types of electrical components, interconnects, power supplies, busses, ports, interfaces, printed circuit boards, sockets, interposers, and other portions of an electronic system. Integrated circuit 902 and/or memory device 908 include electrical components, which include one or more dielectric layers formed in accordance with various embodiments of the present invention.
  • Various embodiments of methods and apparatus for depositing dielectric layers have been described, along with a description of the incorporation of the embodiments within an electronic system. The various embodiments provide more stable deposition of dielectric layers. Further, the various embodiments provide improved stabilization of the reaction stoichiometry and the reaction rate in various CVD systems.
  • In one embodiment, a method includes heating a chamber, within which a substrate is located, to a temperature sufficient to thermally decompose an oxidizing component. A gas flow is passed over the substrate to deposit a dielectric film. The gas flow includes a silicon bearing component, the oxidizing component, and a chloride component, which is distinct from the silicon bearing component. In another embodiment, the gas flow includes a silicon bearing component, an oxidizing component, an ammonia component, and a chloride component, which is distinct from the silicon bearing component.
  • In still another embodiment, a method includes heating a silicon substrate, in a furnace deposition tube, to a temperature in a range of 700 degrees C. to 950 degrees C., inclusive. The silicon substrate is thermally oxidized, in the furnace tube, using gaseous reactants. The gaseous reactants include a chloride component, dichlorosilane, and nitrous oxide.
  • In still other embodiments, a semiconductor device, a memory array, a memory device, a semiconductor die, or an electronic system include a substrate and a dielectric element. The dielectric element includes at least a portion of a chemical vapor deposited dielectric layer formed from passing a gas flow over the substrate to deposit the dielectric layer. The gas flow includes a silicon bearing component, an oxidizing component, and a chloride component. The silicon bearing component and the chloride component are distinct from each other.
  • Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations of the invention will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations of the invention. It is manifestly intended that this invention be limited only by the following claims and equivalents thereof.

Claims (19)

1. A semiconductor device comprising:
a substrate; and
a dielectric element, which has a residual chlorine, the dielectric element including at least a portion of a chemical vapor deposited dielectric layer formed from passing a gas flow over the substrate to deposit the dielectric layer, wherein the gas flow includes a silicon bearing component, an oxidizing component, and a chloride component, and wherein the silicon bearing component and the chloride component are distinct from each other.
2. The semiconductor device as claimed in claim 1, wherein the semiconductor device comprises a semiconductor capacitive device, and the semiconductor device further comprises:
a first electrode disposed on and insulated from the substrate, wherein the dielectric layer is disposed on the first electrode; and
a second electrode disposed on the dielectric element.
3. The semiconductor device as claimed in claim 1, wherein the semiconductor device comprises:
an optical waveguide device, wherein the substrate includes a first cladding layer, and wherein the dielectric element includes an oxide layer, and wherein the optical waveguide device further includes a second cladding layer overlying the dielectric element.
4. The semiconductor device as claimed in claim 1, wherein the semiconductor device comprises a memory cell.
5. The semiconductor device as claimed in claim 1, wherein the semiconductor device includes at least one floating gate transistor.
6. The semiconductor device as claimed in claim 1, wherein the semiconductor device includes at least one insulated gate transistor.
7. A memory array that is fabricated on a substrate, the memory array including a plurality of memory cells, each memory cell comprising:
a substrate; and
a dielectric element, which has a residual chlorine, the dielectric element including at least a portion of a chemical vapor deposited dielectric layer formed from passing a gas flow over the substrate to deposit the dielectric layer, wherein the gas flow includes a silicon bearing component, an oxidizing component, and a chloride component, and wherein the silicon bearing component and the chloride component are distinct from each other.
8. A memory device, comprising:
an array of memory cells including:
a substrate, and
a dielectric element, which has a residual chlorine, the dielectric element including at least a portion of a chemical vapor deposited dielectric layer formed from passing a gas flow over the substrate to deposit the dielectric layer, wherein the gas flow includes a silicon bearing component, an oxidizing component, and a chloride component, and wherein the silicon bearing component and the chloride component are distinct from each other;
a row access circuit coupled to the array of memory cells;
a column access circuit coupled to the array of memory cells; and
an address decoder circuit coupled to the row access circuit and the column access circuit.
9. A semiconductor die, comprising:
a substrate; and
an integrated circuit supported by the substrate and having a plurality of integrated circuit devices, wherein an integrated circuit device includes a dielectric element, which has a residual chlorine, the dielectric element including at least a portion of a chemical vapor deposited dielectric layer formed from passing a gas flow over the substrate to deposit the dielectric layer, wherein the gas flow includes a silicon bearing component, an oxidizing component, and a chloride component, and wherein the silicon bearing component and the chloride component are distinct from each other.
10. An electronic system comprising:
a processor; and
an integrated circuit coupled to the processor, wherein the integrated circuit further includes:
a substrate; and
an integrated circuit supported by the substrate and having a plurality of integrated circuit devices, wherein an integrated circuit device includes a dielectric element, which has a residual chlorine, the dielectric element including at least a portion of a chemical vapor deposited dielectric layer formed from passing a gas flow over the substrate to deposit the dielectric layer, wherein the gas flow includes a silicon bearing component, an oxidizing component, and a chloride component, and wherein the silicon bearing component and the chloride component are distinct from each other.
11. The semiconductor device of claim 1, wherein the dielectric element is formed from a blanket dielectric deposition over substantially the entirety of a surface of the substrate.
12. The semiconductor device of claim 11, wherein the dielectric element includes an oxide layer.
13. The semiconductor device of claim 1, wherein the reaction gasses include ammonia, and wherein the dielectric element includes an oxynitride film.
14. The semiconductor device of claim 1, wherein the dielectric element includes tantalum.
15. The memory array of claim 7, wherein the dielectric element includes a dielectric blanket.
16. The memory array of claim 15, wherein the dielectric blanket is formed substantially over an entirety of surface of the substrate.
17. The memory array of claim 15, wherein the memory cell includes a first electrode and a second electrode with the dielectric blanket being between the first electrode and the second electrode.
18. The memory array of claim 17, wherein the dielectric blanket includes at least one of tantalum and aluminum.
19. The memory array of claim 18, wherein the first electrode includes at least one of a polycide and a silicide.
US11/277,127 2004-02-27 2006-03-21 Semiconductor devices and methods for depositing a dielectric film Abandoned US20060148269A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/277,127 US20060148269A1 (en) 2004-02-27 2006-03-21 Semiconductor devices and methods for depositing a dielectric film

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/788,892 US7071117B2 (en) 2004-02-27 2004-02-27 Semiconductor devices and methods for depositing a dielectric film
US11/277,127 US20060148269A1 (en) 2004-02-27 2006-03-21 Semiconductor devices and methods for depositing a dielectric film

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/788,892 Division US7071117B2 (en) 2004-02-27 2004-02-27 Semiconductor devices and methods for depositing a dielectric film

Publications (1)

Publication Number Publication Date
US20060148269A1 true US20060148269A1 (en) 2006-07-06

Family

ID=34887117

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/788,892 Expired - Lifetime US7071117B2 (en) 2004-02-27 2004-02-27 Semiconductor devices and methods for depositing a dielectric film
US11/277,127 Abandoned US20060148269A1 (en) 2004-02-27 2006-03-21 Semiconductor devices and methods for depositing a dielectric film

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/788,892 Expired - Lifetime US7071117B2 (en) 2004-02-27 2004-02-27 Semiconductor devices and methods for depositing a dielectric film

Country Status (1)

Country Link
US (2) US7071117B2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100304047A1 (en) * 2008-06-02 2010-12-02 Air Products And Chemicals, Inc. Low Temperature Deposition of Silicon-Containing Films
US8551877B2 (en) 2012-03-07 2013-10-08 Tokyo Electron Limited Sidewall and chamfer protection during hard mask removal for interconnect patterning
US8592327B2 (en) 2012-03-07 2013-11-26 Tokyo Electron Limited Formation of SiOCl-containing layer on exposed low-k surfaces to reduce low-k damage
US8809194B2 (en) 2012-03-07 2014-08-19 Tokyo Electron Limited Formation of SiOCl-containing layer on spacer sidewalls to prevent CD loss during spacer etch

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7071117B2 (en) * 2004-02-27 2006-07-04 Micron Technology, Inc. Semiconductor devices and methods for depositing a dielectric film
US7682940B2 (en) 2004-12-01 2010-03-23 Applied Materials, Inc. Use of Cl2 and/or HCl during silicon epitaxial film formation
US20090087967A1 (en) * 2005-11-14 2009-04-02 Todd Michael A Precursors and processes for low temperature selective epitaxial growth
WO2007112058A2 (en) * 2006-03-24 2007-10-04 Applied Materials, Inc. Carbon precursors for use during silicon epitaxial firm formation
US7674337B2 (en) 2006-04-07 2010-03-09 Applied Materials, Inc. Gas manifolds for use during epitaxial film formation
WO2007117583A2 (en) * 2006-04-07 2007-10-18 Applied Materials Inc. Cluster tool for epitaxial film formation
US7588980B2 (en) * 2006-07-31 2009-09-15 Applied Materials, Inc. Methods of controlling morphology during epitaxial layer formation
DE112007001814T5 (en) 2006-07-31 2009-06-04 Applied Materials, Inc., Santa Clara A method of forming carbonaceous silicon epitaxial layers
US8053324B2 (en) * 2007-08-01 2011-11-08 Texas Instruments Incorporated Method of manufacturing a semiconductor device having improved transistor performance

Citations (59)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3650707A (en) * 1966-04-25 1972-03-21 Ltv Aerospace Corp Method and means for joining parts
US4438157A (en) * 1980-12-05 1984-03-20 Ncr Corporation Process for forming MNOS dual dielectric structure
US4529621A (en) * 1983-10-05 1985-07-16 Utah Computer Industries, Inc. Process for depositing a thin-film layer of magnetic material onto an insulative dielectric layer of a semiconductor substrate
US4810673A (en) * 1986-09-18 1989-03-07 Texas Instruments Incorporated Oxide deposition method
US4818714A (en) * 1987-12-02 1989-04-04 Advanced Micro Devices, Inc. Method of making a high performance MOS device having LDD regions with graded junctions
US4981724A (en) * 1988-10-27 1991-01-01 Hochberg Arthur K Deposition of silicon oxide films using alkylsilane liquid sources
US5001527A (en) * 1986-07-10 1991-03-19 Seiko Instruments Inc. Semiconductor device with thin insulation film
US5156986A (en) * 1990-10-05 1992-10-20 General Electric Company Positive control of the source/drain-gate overlap in self-aligned TFTS via a top hat gate electrode configuration
US5330936A (en) * 1991-05-27 1994-07-19 Nec Corporation Method of producing a silicon nitride film and method of fabricating a semiconductor device
US5335138A (en) * 1993-02-12 1994-08-02 Micron Semiconductor, Inc. High dielectric constant capacitor and method of manufacture
US5376593A (en) * 1992-12-31 1994-12-27 Micron Semiconductor, Inc. Method for fabricating stacked layer Si3 N4 for low leakage high capacitance films using rapid thermal nitridation
US5424570A (en) * 1992-01-31 1995-06-13 Sgs-Thomson Microelectronics, Inc. Contact structure for improving photoresist adhesion on a dielectric layer
US5492597A (en) * 1994-05-13 1996-02-20 Micron Semiconductor, Inc. Method of etching WSix films
US5533635A (en) * 1994-10-11 1996-07-09 Chartered Semiconductor Manufacturing Pte. Ltd. Method of wafer cleaning after metal etch
US5652171A (en) * 1995-02-03 1997-07-29 Matsushita Electronics Corporation Method of manufacturing semiconductor device having capacitor
US5677557A (en) * 1995-06-28 1997-10-14 Taiwan Semiconductor Manufacturing Company, Ltd Method for forming buried plug contacts on semiconductor integrated circuits
US5801104A (en) * 1995-10-24 1998-09-01 Micron Technology, Inc. Uniform dielectric film deposition on textured surfaces
US5844419A (en) * 1996-05-14 1998-12-01 Micron Technology, Inc. Method for testing semiconductor packages using decoupling capacitors to reduce noise
US5976990A (en) * 1998-01-09 1999-11-02 Micron Technology, Inc. Method for optimization of thin film deposition
US6083355A (en) * 1997-07-14 2000-07-04 The University Of Tennessee Research Corporation Electrodes for plasma treater systems
US6106659A (en) * 1997-07-14 2000-08-22 The University Of Tennessee Research Corporation Treater systems and methods for generating moderate-to-high-pressure plasma discharges for treating materials and related treated materials
US6180481B1 (en) * 1998-01-09 2001-01-30 Micron Technology, Inc. Barrier layer fabrication methods
US6262917B1 (en) * 1999-10-22 2001-07-17 United Microelectronics Corp. Structure of a flash memory device
US6265297B1 (en) * 1999-09-01 2001-07-24 Micron Technology, Inc. Ammonia passivation of metal gate electrodes to inhibit oxidation of metal
US6277728B1 (en) * 1997-06-13 2001-08-21 Micron Technology, Inc. Multilevel interconnect structure with low-k dielectric and method of fabricating the structure
US6325017B1 (en) * 1997-02-27 2001-12-04 Micron Technology, Inc. Apparatus for forming a high dielectric film
US6348380B1 (en) * 2000-08-25 2002-02-19 Micron Technology, Inc. Use of dilute steam ambient for improvement of flash devices
US20020025658A1 (en) * 2000-08-31 2002-02-28 Powell Don Carl Method for forming a barrier layer
US20020066534A1 (en) * 1998-03-13 2002-06-06 Mercaldi Garry Anthony Process for fabricating films of uniform properties on semiconductor devices
US6411642B1 (en) * 1997-09-22 2002-06-25 Quantum Devices, Inc. Techniques for fabricating and packaging multi-wavelength semiconductor laser array devices (chips) and their applications in system architectures
US6423617B1 (en) * 2000-07-20 2002-07-23 Micron Technology, Inc. In-situ use of dichloroethene and NH3 in an H2O steam based oxidation system to provide a source of chlorine
US20020096745A1 (en) * 2000-08-31 2002-07-25 Weimer Ronald A. Use of selective oxidation conditions for dielectric conditioning
US6440875B1 (en) * 2001-05-02 2002-08-27 Taiwan Semiconductor Manufacturing Co., Ltd Masking layer method for forming a spacer layer with enhanced linewidth control
US6448708B1 (en) * 1997-09-17 2002-09-10 Candescent Intellectual Property Services, Inc. Dual-layer metal for flat panel display
US20020132374A1 (en) * 2001-02-02 2002-09-19 Micron Technology, Inc. Method for controlling deposition of dielectric films
US20020135031A1 (en) * 2000-08-31 2002-09-26 Powell Don Carl Method for forming a dielectric layer and semiconductor device incorporating the same
US6458714B1 (en) * 2000-11-22 2002-10-01 Micron Technology, Inc. Method of selective oxidation in semiconductor manufacture
US20020168822A1 (en) * 2001-05-11 2002-11-14 Chun-Yi Yang Method of fabricating mask read only memory
US20020177284A1 (en) * 2001-05-23 2002-11-28 Promos Technologies Method of using sacrificial spacers to reduce short channel effect
US20020179990A1 (en) * 1999-02-25 2002-12-05 Micron Technology, Inc. Use of DAR coating to modulate the efficiency of laser fuse blows
US20020185682A1 (en) * 2001-06-07 2002-12-12 Mahalingam Nandakumar Additional n-type LDD/pocket implant for improving short-channel NMOS ESD robustness
US20030020115A1 (en) * 2001-07-05 2003-01-30 International Rectifier Corp. Power MOSFET with ultra-deep base and reduced on resistance
US6521544B1 (en) * 2000-08-31 2003-02-18 Micron Technology, Inc. Method of forming an ultra thin dielectric film
US20030071316A1 (en) * 2001-08-30 2003-04-17 Fernando Gonzalez Method to chemically remove metal impurities from polycide gate sidewalls
US20030107104A1 (en) * 2001-12-12 2003-06-12 Zhiqiang Wu Complementary transistors with controlled drain extension overlap
US20030129806A1 (en) * 2000-10-17 2003-07-10 Hitachi, Ltd. Production of semiconductor integrated circuit
US6624088B2 (en) * 2000-02-22 2003-09-23 Micron Technology, Inc. Method of forming low dielectric silicon oxynitride spacer films highly selective to etchants
US6670254B1 (en) * 2002-10-01 2003-12-30 Powerchip Semiconductor Corp. Method of manufacturing semiconductor device with formation of a heavily doped region by implantation through an insulation layer
US20040043577A1 (en) * 2002-08-27 2004-03-04 Hill Christopher W. Silicon nanocrystal capacitor and process for forming same
US6716716B2 (en) * 2001-10-12 2004-04-06 Micron Technology, Inc. Even nucleation between silicon and oxide surfaces for thin silicon nitride film growth
US20040110348A1 (en) * 2002-12-04 2004-06-10 Micron Technology, Inc. Atomic layer deposited Zr-Sn-Ti-O films using TiI4
US6767795B2 (en) * 2002-01-17 2004-07-27 Micron Technology, Inc. Highly reliable amorphous high-k gate dielectric ZrOXNY
US6800897B2 (en) * 2001-04-11 2004-10-05 Silicon Semiconductor Corporation Integrated circuit power devices having junction barrier controlled schottky diodes therein
US20040209487A1 (en) * 2003-04-21 2004-10-21 Applied Materials, Inc. Pecvd silicon oxide thin film deposition
US20040256664A1 (en) * 2003-06-18 2004-12-23 International Business Machines Corporation Method for forming a uniform distribution of nitrogen in silicon oxynitride gate dielectric
US6838125B2 (en) * 2002-07-10 2005-01-04 Applied Materials, Inc. Method of film deposition using activated precursor gases
US20050010000A1 (en) * 2003-07-09 2005-01-13 Peng-Fu Hsu Process for improving dielectric properties in low-k organosilicate dielectric material
US20050048794A1 (en) * 2003-08-28 2005-03-03 Brask Justin K. Method for making a semiconductor device having a high-k gate dielectric
US20050191866A1 (en) * 2004-02-27 2005-09-01 Powell Don C. Semiconductor devices and methods for depositing a dielectric film

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6350707B1 (en) 1999-09-03 2002-02-26 United Microelectronics Corp. Method of fabricating capacitor dielectric

Patent Citations (88)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3650707A (en) * 1966-04-25 1972-03-21 Ltv Aerospace Corp Method and means for joining parts
US4438157A (en) * 1980-12-05 1984-03-20 Ncr Corporation Process for forming MNOS dual dielectric structure
US4529621A (en) * 1983-10-05 1985-07-16 Utah Computer Industries, Inc. Process for depositing a thin-film layer of magnetic material onto an insulative dielectric layer of a semiconductor substrate
US5001527A (en) * 1986-07-10 1991-03-19 Seiko Instruments Inc. Semiconductor device with thin insulation film
US4810673A (en) * 1986-09-18 1989-03-07 Texas Instruments Incorporated Oxide deposition method
US4818714A (en) * 1987-12-02 1989-04-04 Advanced Micro Devices, Inc. Method of making a high performance MOS device having LDD regions with graded junctions
US4981724A (en) * 1988-10-27 1991-01-01 Hochberg Arthur K Deposition of silicon oxide films using alkylsilane liquid sources
US5156986A (en) * 1990-10-05 1992-10-20 General Electric Company Positive control of the source/drain-gate overlap in self-aligned TFTS via a top hat gate electrode configuration
US5330936A (en) * 1991-05-27 1994-07-19 Nec Corporation Method of producing a silicon nitride film and method of fabricating a semiconductor device
US5424570A (en) * 1992-01-31 1995-06-13 Sgs-Thomson Microelectronics, Inc. Contact structure for improving photoresist adhesion on a dielectric layer
US5376593A (en) * 1992-12-31 1994-12-27 Micron Semiconductor, Inc. Method for fabricating stacked layer Si3 N4 for low leakage high capacitance films using rapid thermal nitridation
US5335138A (en) * 1993-02-12 1994-08-02 Micron Semiconductor, Inc. High dielectric constant capacitor and method of manufacture
US5492597A (en) * 1994-05-13 1996-02-20 Micron Semiconductor, Inc. Method of etching WSix films
US5533635A (en) * 1994-10-11 1996-07-09 Chartered Semiconductor Manufacturing Pte. Ltd. Method of wafer cleaning after metal etch
US5652171A (en) * 1995-02-03 1997-07-29 Matsushita Electronics Corporation Method of manufacturing semiconductor device having capacitor
US5677557A (en) * 1995-06-28 1997-10-14 Taiwan Semiconductor Manufacturing Company, Ltd Method for forming buried plug contacts on semiconductor integrated circuits
US5801104A (en) * 1995-10-24 1998-09-01 Micron Technology, Inc. Uniform dielectric film deposition on textured surfaces
US6008086A (en) * 1995-10-24 1999-12-28 Micron Technology, Inc. Method of deposting uniform dielectric film deposition on textured surfaces
US5844419A (en) * 1996-05-14 1998-12-01 Micron Technology, Inc. Method for testing semiconductor packages using decoupling capacitors to reduce noise
US6325017B1 (en) * 1997-02-27 2001-12-04 Micron Technology, Inc. Apparatus for forming a high dielectric film
US6461982B2 (en) * 1997-02-27 2002-10-08 Micron Technology, Inc. Methods for forming a dielectric film
US20020187654A1 (en) * 1997-02-27 2002-12-12 Micron Technology, Inc. Methods and apparatus for forming a high dielectric film and the dielectric film formed thereby
US6277728B1 (en) * 1997-06-13 2001-08-21 Micron Technology, Inc. Multilevel interconnect structure with low-k dielectric and method of fabricating the structure
US6106659A (en) * 1997-07-14 2000-08-22 The University Of Tennessee Research Corporation Treater systems and methods for generating moderate-to-high-pressure plasma discharges for treating materials and related treated materials
US6083355A (en) * 1997-07-14 2000-07-04 The University Of Tennessee Research Corporation Electrodes for plasma treater systems
US6448708B1 (en) * 1997-09-17 2002-09-10 Candescent Intellectual Property Services, Inc. Dual-layer metal for flat panel display
US6411642B1 (en) * 1997-09-22 2002-06-25 Quantum Devices, Inc. Techniques for fabricating and packaging multi-wavelength semiconductor laser array devices (chips) and their applications in system architectures
US6180481B1 (en) * 1998-01-09 2001-01-30 Micron Technology, Inc. Barrier layer fabrication methods
US6426306B1 (en) * 1998-01-09 2002-07-30 Micron Technology, Inc. Barrier layer fabrication methods
US5976990A (en) * 1998-01-09 1999-11-02 Micron Technology, Inc. Method for optimization of thin film deposition
US6471780B1 (en) * 1998-03-13 2002-10-29 Micron Technology, Inc. Process for fabricating films of uniform properties on semiconductor devices
US20020066534A1 (en) * 1998-03-13 2002-06-06 Mercaldi Garry Anthony Process for fabricating films of uniform properties on semiconductor devices
US20020068178A1 (en) * 1998-03-13 2002-06-06 Mercaldi Garry Anthony Process for fabricating films of uniform properties on semiconductor devices
US20030201068A1 (en) * 1998-03-13 2003-10-30 Mercaldi Garry Anthony Apparatus associatable with a deposition chamber to enhance uniformity of properties of material layers formed on semiconductor substrates therein
US6649278B2 (en) * 1998-03-13 2003-11-18 Micron Technology, Inc. Process for fabricating films of uniform properties on semiconductor devices
US6537677B1 (en) * 1998-03-13 2003-03-25 Micron Technology, Inc. Process for fabricating films of uniform properties on semiconductor devices
US20020102860A1 (en) * 1998-03-13 2002-08-01 Mercaldi Garry Anthony Process for fabricating films of uniform properties on semiconductor devices
US20020179990A1 (en) * 1999-02-25 2002-12-05 Micron Technology, Inc. Use of DAR coating to modulate the efficiency of laser fuse blows
US6265297B1 (en) * 1999-09-01 2001-07-24 Micron Technology, Inc. Ammonia passivation of metal gate electrodes to inhibit oxidation of metal
US6617624B2 (en) * 1999-09-01 2003-09-09 Micron Technology, Inc. Metal gate electrode stack with a passivating metal nitride layer
US20010025971A1 (en) * 1999-09-01 2001-10-04 Powell Don Carl Metal gate electrode stack with a passivating metal nitride layer
US6262917B1 (en) * 1999-10-22 2001-07-17 United Microelectronics Corp. Structure of a flash memory device
US6624088B2 (en) * 2000-02-22 2003-09-23 Micron Technology, Inc. Method of forming low dielectric silicon oxynitride spacer films highly selective to etchants
US6620742B2 (en) * 2000-07-20 2003-09-16 Micron Technology, Inc. In-situ use of dichloroethene and NH3 in an H2O steam based oxidation system to provide a source of chlorine
US6423617B1 (en) * 2000-07-20 2002-07-23 Micron Technology, Inc. In-situ use of dichloroethene and NH3 in an H2O steam based oxidation system to provide a source of chlorine
US20020173122A1 (en) * 2000-07-20 2002-11-21 Powell Don Carl In-situ of dichloroethene and NH3 in an H2O steam based oxidation system to provide a source of chlorine
US20020117709A1 (en) * 2000-08-25 2002-08-29 Weimer Ronald A. Use of dilute steam ambient for improvement of flash devices
US6348380B1 (en) * 2000-08-25 2002-02-19 Micron Technology, Inc. Use of dilute steam ambient for improvement of flash devices
US20020135031A1 (en) * 2000-08-31 2002-09-26 Powell Don Carl Method for forming a dielectric layer and semiconductor device incorporating the same
US6576964B1 (en) * 2000-08-31 2003-06-10 Micron Technology, Inc. Dielectric layer for a semiconductor device having less current leakage and increased capacitance
US20040106248A1 (en) * 2000-08-31 2004-06-03 Powell Don Carl Method of fabricating a semiconductor device
US6475883B2 (en) * 2000-08-31 2002-11-05 Micron Technology, Inc. Method for forming a barrier layer
US6670231B2 (en) * 2000-08-31 2003-12-30 Micron Technology, Inc. Method of forming a dielectric layer in a semiconductor device
US20020025658A1 (en) * 2000-08-31 2002-02-28 Powell Don Carl Method for forming a barrier layer
US20020060348A1 (en) * 2000-08-31 2002-05-23 Powell Don Carl System and device including a barrier layer
US6521544B1 (en) * 2000-08-31 2003-02-18 Micron Technology, Inc. Method of forming an ultra thin dielectric film
US20030052338A1 (en) * 2000-08-31 2003-03-20 Powell Don Carl Dielectric layer for semiconductor device having less current leakage and increased capacitance
US6410968B1 (en) * 2000-08-31 2002-06-25 Micron Technology, Inc. Semiconductor device with barrier layer
US20020096745A1 (en) * 2000-08-31 2002-07-25 Weimer Ronald A. Use of selective oxidation conditions for dielectric conditioning
US6555487B1 (en) * 2000-08-31 2003-04-29 Micron Technology, Inc. Method of selective oxidation conditions for dielectric conditioning
US20030160305A1 (en) * 2000-08-31 2003-08-28 Weimer Ronald A. Use of selective oxidation conditions for dielectric conditioning
US6734531B2 (en) * 2000-08-31 2004-05-11 Micron Technology, Inc. Use of selective oxidation conditions for dielectric conditioning
US6576979B2 (en) * 2000-08-31 2003-06-10 Micron Technology, Inc. Use of selective oxidation conditions for dielectric conditioning
US20030153144A1 (en) * 2000-08-31 2003-08-14 Weimer Ronald A. Methods of selective oxidation conditions for dielectric conditioning
US20030129806A1 (en) * 2000-10-17 2003-07-10 Hitachi, Ltd. Production of semiconductor integrated circuit
US6458714B1 (en) * 2000-11-22 2002-10-01 Micron Technology, Inc. Method of selective oxidation in semiconductor manufacture
US6566147B2 (en) * 2001-02-02 2003-05-20 Micron Technology, Inc. Method for controlling deposition of dielectric films
US20020132374A1 (en) * 2001-02-02 2002-09-19 Micron Technology, Inc. Method for controlling deposition of dielectric films
US20030207472A1 (en) * 2001-02-02 2003-11-06 Micron Technology, Inc. Method for controlling deposition of dielectric films
US6800897B2 (en) * 2001-04-11 2004-10-05 Silicon Semiconductor Corporation Integrated circuit power devices having junction barrier controlled schottky diodes therein
US6440875B1 (en) * 2001-05-02 2002-08-27 Taiwan Semiconductor Manufacturing Co., Ltd Masking layer method for forming a spacer layer with enhanced linewidth control
US20020168822A1 (en) * 2001-05-11 2002-11-14 Chun-Yi Yang Method of fabricating mask read only memory
US20020177284A1 (en) * 2001-05-23 2002-11-28 Promos Technologies Method of using sacrificial spacers to reduce short channel effect
US20020185682A1 (en) * 2001-06-07 2002-12-12 Mahalingam Nandakumar Additional n-type LDD/pocket implant for improving short-channel NMOS ESD robustness
US20030020115A1 (en) * 2001-07-05 2003-01-30 International Rectifier Corp. Power MOSFET with ultra-deep base and reduced on resistance
US20030071316A1 (en) * 2001-08-30 2003-04-17 Fernando Gonzalez Method to chemically remove metal impurities from polycide gate sidewalls
US6716716B2 (en) * 2001-10-12 2004-04-06 Micron Technology, Inc. Even nucleation between silicon and oxide surfaces for thin silicon nitride film growth
US20030107104A1 (en) * 2001-12-12 2003-06-12 Zhiqiang Wu Complementary transistors with controlled drain extension overlap
US6767795B2 (en) * 2002-01-17 2004-07-27 Micron Technology, Inc. Highly reliable amorphous high-k gate dielectric ZrOXNY
US6838125B2 (en) * 2002-07-10 2005-01-04 Applied Materials, Inc. Method of film deposition using activated precursor gases
US20040043577A1 (en) * 2002-08-27 2004-03-04 Hill Christopher W. Silicon nanocrystal capacitor and process for forming same
US6670254B1 (en) * 2002-10-01 2003-12-30 Powerchip Semiconductor Corp. Method of manufacturing semiconductor device with formation of a heavily doped region by implantation through an insulation layer
US20040110348A1 (en) * 2002-12-04 2004-06-10 Micron Technology, Inc. Atomic layer deposited Zr-Sn-Ti-O films using TiI4
US20040209487A1 (en) * 2003-04-21 2004-10-21 Applied Materials, Inc. Pecvd silicon oxide thin film deposition
US20040256664A1 (en) * 2003-06-18 2004-12-23 International Business Machines Corporation Method for forming a uniform distribution of nitrogen in silicon oxynitride gate dielectric
US20050010000A1 (en) * 2003-07-09 2005-01-13 Peng-Fu Hsu Process for improving dielectric properties in low-k organosilicate dielectric material
US20050048794A1 (en) * 2003-08-28 2005-03-03 Brask Justin K. Method for making a semiconductor device having a high-k gate dielectric
US20050191866A1 (en) * 2004-02-27 2005-09-01 Powell Don C. Semiconductor devices and methods for depositing a dielectric film

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100304047A1 (en) * 2008-06-02 2010-12-02 Air Products And Chemicals, Inc. Low Temperature Deposition of Silicon-Containing Films
US8298628B2 (en) 2008-06-02 2012-10-30 Air Products And Chemicals, Inc. Low temperature deposition of silicon-containing films
US8906455B2 (en) 2008-06-02 2014-12-09 Air Products And Chemicals, Inc. Low temperature deposition of silicon-containing films
US8551877B2 (en) 2012-03-07 2013-10-08 Tokyo Electron Limited Sidewall and chamfer protection during hard mask removal for interconnect patterning
US8592327B2 (en) 2012-03-07 2013-11-26 Tokyo Electron Limited Formation of SiOCl-containing layer on exposed low-k surfaces to reduce low-k damage
US8809194B2 (en) 2012-03-07 2014-08-19 Tokyo Electron Limited Formation of SiOCl-containing layer on spacer sidewalls to prevent CD loss during spacer etch

Also Published As

Publication number Publication date
US20050191866A1 (en) 2005-09-01
US7071117B2 (en) 2006-07-04

Similar Documents

Publication Publication Date Title
US20060148269A1 (en) Semiconductor devices and methods for depositing a dielectric film
KR100856473B1 (en) Surface Preparation Prior To Deposition
US7488694B2 (en) Methods of forming silicon nitride layers using nitrogenous compositions
US5389570A (en) Method of forming boron doped silicon layer and semiconductor
US9349587B2 (en) Method of manufacturing semiconductor device and method of processing substrate and substrate processing apparatus
KR20060054387A (en) Surface preparation prior to deposition on germanium
KR101193628B1 (en) Low temperature silicon compound deposition
US7790556B2 (en) Integration of high k gate dielectric
KR100287985B1 (en) Output control device of laser device
KR100289859B1 (en) Manufacturing method of semiconductor device
US8828890B2 (en) Method for depositing cyclic thin film
US20090111284A1 (en) Method for silicon based dielectric chemical vapor deposition
US7067414B1 (en) Low k interlevel dielectric layer fabrication methods
JPH0794506A (en) Manufacture of semiconductor device
KR20030043380A (en) Method of manufacturing capacitor for semiconductor device
JP2001053255A (en) Manufacture of capacitor of semiconductor memory element
KR100540476B1 (en) Method for fabricating capacitor in semiconductor device
KR101046757B1 (en) Capacitor of semiconductor device and manufacturing method thereof
KR100469336B1 (en) Method of manufacturing of non-volatile memory device
US6784117B2 (en) Method for manufacturing a semiconductor device
KR19990044807A (en) Semiconductor device manufacturing method
KR100604665B1 (en) Capacitor with dielectric layer including hafnium and method for making the same
JPH06181205A (en) Method of manufacturing semiconductor device
JPH045824A (en) Semiconductor device and its manufacture

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION