US20060191707A1 - Circuit board and method for producing the same - Google Patents

Circuit board and method for producing the same Download PDF

Info

Publication number
US20060191707A1
US20060191707A1 US11/409,880 US40988006A US2006191707A1 US 20060191707 A1 US20060191707 A1 US 20060191707A1 US 40988006 A US40988006 A US 40988006A US 2006191707 A1 US2006191707 A1 US 2006191707A1
Authority
US
United States
Prior art keywords
circuit
circuit board
insulating substrate
thickness
board according
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/409,880
Inventor
Takahiro Ishikawa
Masahiro Kida
Shuhei Ishikawa
Nobuaki Nakayama
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NGK Insulators Ltd
Original Assignee
NGK Insulators Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NGK Insulators Ltd filed Critical NGK Insulators Ltd
Priority to US11/409,880 priority Critical patent/US20060191707A1/en
Publication of US20060191707A1 publication Critical patent/US20060191707A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/04Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed mechanically, e.g. by punching
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/38Improvement of the adhesion between the insulating substrate and the metal
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]
    • H01L2924/13055Insulated gate bipolar transistor [IGBT]
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/0306Inorganic insulating substrates, e.g. ceramic, glass
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/06Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed chemically or electrolytically, e.g. by photo-etch process
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/20Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
    • H05K3/202Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern using self-supporting metal foil pattern
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49126Assembling bases
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49128Assembling formed circuit to base
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49156Manufacturing circuit on or in base with selective destruction of conductive paths
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/53Means to assemble or disassemble
    • Y10T29/5313Means to assemble electrical device
    • Y10T29/53174Means to fasten electrical component to wiring board, base, or substrate

Definitions

  • the present invention relates to a circuit board which has a circuit on an insulating substrate, and a method for producing the same.
  • the present invention relates to a circuit board which is preferably used, for example, as a circuit board for cooling an electronic circuit chip composed of a semiconductor or the like, and a method for producing the same.
  • the heat is a great enemy for the semiconductor device. It is necessary that the internal temperature does not exceed the maximum permissible joining temperature. In a semiconductor device such as a power transistor or a semiconductor rectifying device, the electric power consumption per operation area is large. Therefore, the generated amount of heat is released insufficiently with only an amount of heat released from the case (package) and the lead of the semiconductor device. The internal temperature of the device may be raised, resulting in thermal destruction.
  • a semiconductor device which carries CPU suffers the same problem as described above.
  • the generated amount of heat is increased as the clock frequency is improved. Therefore, the thermal design in consideration of the heat release is important.
  • the circuit board design and the mounting design are performed for securing a heat sink having a large heat release area to the case (package) of the semiconductor device.
  • the circuit board 200 comprises a metal base plate 202 for releasing the heat generated by a semiconductor chip, a ceramic plate 206 for insulating the semiconductor chip 204 from the metal base plate 202 , a circuit 210 of a metal plate 224 disposed on the upper surface of the ceramic plate 206 with a brazing member 208 interposed therebetween, a lower electrode plate 214 disposed on the lower surface of the ceramic plate 206 with a brazing member 212 interposed therebetween, a metal spacer 216 for widening the distance between the metal base plate 202 and the ceramic plate 206 , a brazing member 218 for securing the metal spacer 216 to the metal base plate 202 , a solder layer 220 for securing the semiconductor chip 204 onto a circuit 210 , and a solder layer 222 for securing the lower electrode plate 214 onto the metal spacer 216 .
  • the metal plate 224 is firstly joined onto the ceramic plate 206 using the brazing member 208 .
  • the metal plate 224 is selectively etched to form the circuit 210 having a predetermined circuit pattern.
  • the technique for forming the circuit 210 by etching the metal plate 224 is disclosed, for example, in Japanese Laid-Open Patent Publication Nos. 8-97554, 9-181423, and 7-235750.
  • a brazing member containing an active metal is used as the brazing member 208 for joining the metal plate 224 onto the ceramic plate 206 .
  • a conductive reactive layer 226 is formed between the ceramic plate 206 and the metal plate 224 as shown in FIG. 37 .
  • the conductive reactive layer 226 cannot be removed by etching the metal plate 224 , i.e., by the etching the metal plate 224 using an aqueous solution of ferric chloride or an aqueous solution of cupric chloride normally used for etching copper.
  • the conductive reactive layer 226 consequently remains on the ceramic plate 206 . If the conductive reactive layer 226 remains on the ceramic plate 206 , the circuit 210 may be short-circuited.
  • any unnecessary brazing matter (etching residue) containing a nitride layer of active metal which remains after the circuit etching with the ferric chloride solution or the cupric chloride solution, is removed by performing another acid treatment after the etching step.
  • Japanese Patent No. 2594475 discloses a method for removing the unnecessary brazing matter with hydrofluoric acid singly or with mixed acid of inorganic acid and hydrofluoric acid.
  • Japanese Laid-Open Patent Publication No. 4-322491 discloses a method for removing the unnecessary brazing matter with ammonium halide.
  • Japanese Laid-Open Patent Publication No. 5-13920 discloses a method for removing the unnecessary brazing matter with inorganic acid and hydrogen peroxide after treating the unnecessary brazing matter with hydrogen halide or ammonium halide.
  • Japanese Laid-Open Patent Publication No. 7-235750 discloses a method for removing the unnecessary brazing matter with a solution containing fluorine compound and hydrogen peroxide but containing no inorganic acid.
  • Japanese Laid-Open Patent Publication No. 10-154866 discloses a method for removing the unnecessary brazing matter. The method comprises the steps of treating the unnecessary brazing matter with ammonium fluoride and hydrogen peroxide and treating the unnecessary brazing matter with a solution of alkaline and hydrogen peroxide.
  • Another object of the present invention is to provide a circuit board which controls the warpage of an entire joined unit so that a cooling fin made of metal or the like may be strongly fixed, in addition to the above condition, and a method for producing the same.
  • the present invention provides a circuit board having a circuit on an insulating substrate.
  • the circuit is formed by etching and sandblasting a plate of metal which is joined onto the insulating substrate.
  • a circuit board having a circuit on an insulating substrate, wherein the circuit is formed by sandblasting a plate of metal which is joined onto the insulating substrate and which has a circuit pattern.
  • the present inventors have paid attention to the fact that the velocity of removal differs between the metal material such as copper, aluminum, and silver brazing and the highly hard nonmetallic material such as nitride and oxide when various materials are sandblasted.
  • the velocity of removing the latter is several times to several tens of times the velocity of removing the former.
  • the present inventors have found out the following fact. That is, only the nitride layer of the active metal, which has the fast velocity of removal in the sandblast, can be effectively removed scarcely affecting the circuit of the metal material having the slow velocity of removal in the sandblast even when the sandblast is applied to the entire surface under the same conditions for the metal material and the insulating material if no residual matter of the metal material is allowed to remain between parts of the formed circuit, i.e., only the nitride layer of the active metal formed on the insulating substrate (insulating material) is allowed to remain after joining the metal plate such as a copper plate to the insulating substrate with the active metal brazing to form the circuit.
  • the present invention has been completed.
  • the circuit is formed by pressing and etching the metal plate.
  • a plating layer may be stacked on the circuit of the metal.
  • the circuit of the metal may be joined onto the insulating substrate using a hard brazing member containing an active element.
  • the hard brazing member has a thickness of not more than 10 mm.
  • the objective substance to be removed by the sandblast is at least a part of the conductive reactive layer which is generated by a reaction between the insulating substrate and the active element in the hard brazing member and which exists at a metal-removed portion of the circuit.
  • At least one element belonging to any one of Group 2A, Group 3A, Group 4A, Group 5A, and Group 4B elements in the periodic table can be used as the active element contained in the hard brazing member.
  • a heat spreader member or a heat sink member is joined to a lower portion of the insulating substrate.
  • at least one of SiC, AlN, Si 3 N 4 , BeO, Al 2 O 3 , Be 2 C, C, Cu, Cu alloy, Al, Al alloy, Ag, Ag alloy, and Si is used as a constitutive material for the heat spreader member or the heat sink member.
  • the heat spreader member is composed of a composite material in which an SiC base material is impregnated with Cu or Cu alloy, or a composite material in which a C base material is impregnated with Cu or Cu alloy.
  • the insulating substrate may be composed of AlN or Si 3 N 4 .
  • a buffer plate of metal may be joined between the insulating substrate and the heat spreader member using a hard brazing member containing an active element, and a first joined unit may be provided, which comprises the circuit of the metal, the insulating substrate, the buffer plate, and the heat spreader member.
  • a ratio between a thickness of the circuit of the metal and a total thickness of the buffer plate and the heat spreader member or the heat sink member is 1:0.5 to 1:3 when a coefficient of thermal expansion of the insulating substrate in the first joined unit is smaller than a coefficient of thermal expansion of a material used for the heat spreader member. Accordingly, the first joined unit is warped such that the lower surface of the metal plate is convex-shaped toward the outside. When the heat spreader member is joined or fixed to the lower surface of the metal plate, it is possible to maintain the contact therebetween in a well-suited manner.
  • a heat sink member is joined to a lower surface of the heat spreader member using a hard brazing member containing an active element, or a metal plate for making joining to a heat sink member is joined using a hard brazing member containing an active element, and a second joined unit is provided, which comprises the circuit of the metal, the insulating substrate, the buffer plate, and the heat spreader member and the heat sink member or the metal plate and the heat sink member.
  • the heat sink member may have a shape of fin.
  • the warpage of the first joined unit or the second joined unit can be controlled by appropriately changing the thickness of the buffer plate. It is preferable that the buffer plate has a thickness of 0.03 to 0.5 mm.
  • the heat shock characteristics and the coefficient of thermal expansion of the first joined unit or the second joined unit can be controlled by appropriately changing the thickness of the insulating substrate.
  • the insulating substrate has a thickness of not more than 0.5 mm when the insulating substrate is composed of Si 3 N 4 .
  • the first or second joined unit has a coefficient of thermal conductivity of not less than 200 W/m.
  • the hard brazing member composed of Ag—Cu—In—Ti and materials having a melting point of not more than 700° C.
  • an amount of the active element, which is contained in the hard brazing member to be used for joining at least the circuit of the metal and the insulating substrate is 0.05 to 2%.
  • an amount of the active element, which is contained in the hard brazing member to be used for joining the buffer plate and the heat spreader member or the heat sink member is 0.5 to 10%.
  • a thickness of the hard brazing member to be used for joining the heat spreader member or the heat sink member and the buffer plate, or a thickness of the hard brazing member to be used for joining the heat spreader member or the heat sink member and the metal plate is not more than 25% of a thickness of the buffer plate. Accordingly, it is possible to enhance the peel strength of the first joined unit or the second joined unit.
  • a thickness of the hard brazing member to be used for joining the insulating substrate and the circuit of the metal, or a thickness of the hard brazing member to be used for joining the insulating substrate and the buffer plate is not more than 10% of a thickness of the buffer plate.
  • the thickness of the hard brazing member is not more than 10 mm. Accordingly, a large amount of the brazing member does not stick out during the joining process. Further, the circuit is not polluted (alloyed). Consequently, the subsequent steps are simple for improving the yield and for reducing the production cost.
  • a method for producing a circuit board comprising a first step of joining a metal plate onto an insulating substrate using a hard brazing member containing an active metal; a second step of etching the metal plate to form a circuit pattern on the insulating substrate; and a third step of exposing the insulating substrate by removing a conductive reactive layer exposed from at least a metal-removed portion of the circuit pattern to obtain the circuit board having a circuit on the insulating substrate.
  • a method for producing a circuit board comprising a first step of forming a circuit pattern for a metal plate; a second step of joining the metal plate onto an insulating substrate using a hard brazing member containing an active metal; and a third step of exposing the insulating substrate by removing a conductive reactive layer exposed from at least a metal-removed portion of the circuit pattern to obtain the circuit board having a circuit on the insulating substrate.
  • the first step may include a treatment of pressing the metal plate to form the circuit pattern on the metal plate.
  • the method may further includes a treatment of forming a bridge for connecting parts of the circuit and cutting the bridge after joining the metal plate onto the insulating substrate.
  • the bridge may be formed by half blanking or etching the metal plate.
  • the metal plate may be joined onto the insulating plate at a temperature of not less than a liquidus curve of the hard brazing member.
  • the metal plate may be joined onto the insulating plate at a temperature of not less than a solidus curve and not more than a liquidus curve of the hard brazing member. Even when any one of the methods is adopted, there is no influence on the heat shock characteristics and the coefficient of thermal conductivity.
  • the conductive reactive layer which remains at the metal-removed portion of the circuit on the insulating substrate, is removed. Therefore, it is possible to obtain the circuit board which is excellent in both of appearance and characteristics.
  • the conductive reactive layer which is exposed from the metal-removed portion of the circuit pattern, is removed by sandblasting an entire surface including the circuit pattern to expose the insulating substrate. Accordingly, it is possible to easily remove any etching residue such as the conductive reactive layer remaining on the insulating substrate. It is possible to obtain the circuit board which is excellent in both of appearance and characteristics.
  • the conductive reactive layer, which is exposed from the metal-removed portion of the circuit pattern may be removed by selectively performing a sandblast using a mask to expose the insulating substrate.
  • a sandblast may be used, and a treatment, in which the sandblast is selectively performed using each of the masks, and then the conductive reactive layer exposed from windows of the masks and exposed from the metal-removed portion of the circuit pattern is removed, may be repeatedly performed with the plurality of masks.
  • the surface of the circuit pattern is not scraped by the blasting abrasive grains. Therefore, it is possible to maintain the surface of the circuit pattern to be a mirror-finished surface. For example, it is possible to adequately join bonding wires in the wiring step to be performed thereafter.
  • the metal plate may be composed of Cu, Cu alloy, Al, or Al alloy. Further, a plating layer may be formed on the metal plate. In this case, for example, when a semiconductor device, which is mounted on the circuit, is soldered, then the wettability of the solder layer is improved, and the semiconductor device can be reliably mounted on the circuit. It is preferable that the plating layer is an Ni plating layer.
  • the metal plate is joined onto the insulating substrate using the hard brazing member containing the active element.
  • the active element it is possible for the active element to select at least one of elements belonging to any one of Group 2A, Group 3A, Group 4A, Group 5A, and Group 4B in the periodic table.
  • the sandblast in the third step is performed such that at least the circuit pattern remains on the insulating substrate when the insulating substrate is exposed.
  • the sandblast in the third step is performed such that the plating layer remains on the circuit pattern when the insulating substrate is exposed.
  • the sandblast is performed such that at least the circuit pattern remains on the insulating substrate when the part of the conductive reactive layer corresponding to the metal-removed portion of the circuit is removed.
  • the sandblast is performed such that the plating layer remains on the circuit pattern when the part of the conductive reactive layer corresponding to the metal-removed portion of the circuit pattern is removed.
  • grains which are smaller than mesh #180, are used for the sandblast. It is preferable that the grains are composed of Al 2 O 3 or SiC. Further, it is preferable that an air pressure is 0.1 MPa to 0.25 MPa in the sandblast.
  • etching is performed with an aqueous solution of ferric chloride or an aqueous solution of cupric chloride to be normally used when copper is etched, and then a treatment is performed with a solution to effectively etch components of the brazing member.
  • the joining process it is possible for the joining process to use a hard brazing member containing a major component of Ag and containing the active element or the brazing member containing a major component of Ag together with a foil of the active metal. Therefore, it is preferable to perform a treatment with an aqueous solution of ferric nitrate in order to etch Ag.
  • the waste of the brazing member should be thin. It is preferable that the thickness thereof is not more than 10 mm, more preferably not more than 5 mm by performing, for example, the joining process under an applied pressure, because it is possible to omit the step of removing the brazing member components.
  • the stress applied should be sufficient to maintain the flatness of the joining objective during the melting of the brazing member and extrude the excessive brazing member to the outside.
  • the velocity of removal of the brazing member component is approximate to the velocity of removal of the copper circuit component during the blasting.
  • the copper circuit is suitably removed, even when the brazing member waste remains after the etching with the aqueous solution of ferric chloride or the aqueous solution of cupric chloride. It is possible to remove the brazing member layer and the nitride layer of the active metal.
  • a plating layer may be stacked on the circuit of the metal plate. Also in this case, when the thickness of the plating layer is not lost by the blasting necessary to remove the residual brazing member waste and the nitride layer of the active metal, it is possible to form the copper circuit with the plating layer in accordance with the same or equivalent treatment.
  • the thickness is preferably not less than 2 mm and more preferably not less than 5 mm, considering the remaining brazing member.
  • the hard brazing member containing a major component of Cu and containing the active element or the brazing member containing a major component of Cu together with a foil of the active metal.
  • a heat spreader member or a heat sink member may be joined to a lower portion of the insulating substrate.
  • a buffer plate of metal may be joined to the lower surface of the insulating substrate using a hard brazing member, and the heat spreader member or the heat sink member may be joined to the lower surface of the buffer plate using a hard brazing member.
  • the metal plate may be joined to the lower surface of the heat spreader member or the heat sink member using a hard brazing member.
  • the buffer plate, the heat spreader member or the heat sink member, and the metal plate are joined to the lower portion of the insulating substrate using the hard brazing member respectively, it is desirable to reduce the amount of the brazing member in order to suppress the pollution of the circuit caused by formation of alloy, when Ag—Cu—In—Ti is used as the hard brazing member.
  • an absolute amount of necessary Ti is insufficient in some cases.
  • the required Ti concentration may depend on the material to be joined.
  • the concentration is not less than 0.05 mg/cm 2 in the case of the joining of Cu and AlN or Si 3 N 4 of the present invention, or the concentration is not less than 1.5 mg/cm 2 in the case of the joining of a composite material in which a base material of Cu and SiC is impregnated with Cu or Cu alloy or a composite material in which a base material of C is impregnated with Cu or Cu alloy.
  • FIG. 1 is a vertical sectional view illustrating a circuit board according to a first embodiment and an electronic part using the circuit board;
  • FIG. 2 is a magnified view illustrating a composite material of SiC/Cu as an example of the constitutive material for a heat sink member
  • FIG. 3 is a magnified view illustrating a composite material of C/Cu as another example of the constitutive material for the heat sink member
  • FIG. 4 is a magnified sectional view illustrating a part of a circuit and an insulating substrate of the circuit board according to the first embodiment
  • FIG. 5A illustrates a setting step
  • FIG. 5B illustrates a joining step
  • FIG. 6A illustrates a resist-forming step
  • FIG. 6B illustrates an etching step
  • FIG. 7 illustrates a sandblast step
  • FIG. 8 shows a table illustrating etching rates for various materials in the sandblast
  • FIG. 9 illustrates another example of the sandblast step
  • FIG. 10A is a plan view illustrating a first mask
  • FIG. 10B is a plan view illustrating a second mask
  • FIG. 11A shows an example of a planar pattern of a circuit after the etching
  • FIG. 11B shows a planar pattern of the circuit after performing the sandblast using the first mask
  • FIG. 11C shows a planar pattern of the circuit after performing the sandblast using the second mask
  • FIGS. 12A to 12 E show steps illustrating an example of a method based on press forming in a second production method
  • FIGS. 13A to 13 E show steps illustrating another example of a method based on press forming in the second production method
  • FIGS. 14A to 14 D show steps illustrating an example of a method based on etching in the second production method
  • FIG. 15 shows a table illustrating results of a first illustrative experiment (heat cycle test for Comparative Example 1 and Examples 1 to 3);
  • FIG. 16 shows characteristics illustrating results of Example 2 in a second illustrative experiment (illustrative experiment to observe the change of the coefficient of thermal conductivity of the circuit board depending on the coefficient of thermal conductivity of the insulating substrate);
  • FIG. 17 shows characteristics illustrating results of Comparative Example 2 in the second illustrative experiment
  • FIG. 18 shows characteristics illustrating results of Comparative Example 3 in the second illustrative experiment
  • FIG. 19 shows characteristics illustrating results of Comparative Example 4 in the second illustrative experiment
  • FIG. 20 shows a table illustrating results of a third illustrative experiment (illustrative experiment to observe the heat cycle, the coefficient of thermal conductivity of the circuit board, and the insulation performance of the insulating substrate for Comparative Example 5 and Examples 3 to 6);
  • FIG. 21 shows characteristics illustrating results of a fourth illustrative experiment (illustrative experiment to observe the change of the coefficient of thermal conductivity of the circuit board depending on the coefficient of thermal conductivity of the insulating substrate itself);
  • FIG. 22 shows a table illustrating results of a fifth illustrative experiment (illustrative experiment to observe the change of the amount of warpage of the circuit board depending on the thickness of the circuit);
  • FIG. 23 shows characteristics illustrating results of the fifth illustrative experiment
  • FIG. 24 shows a table illustrating results of a sixth illustrative experiment (illustrative experiment to observe the change of the amount of warpage of the circuit board depending on the thickness of the buffer plate);
  • FIG. 25 shows characteristics illustrating results of the sixth illustrative experiment
  • FIG. 26 shows characteristics illustrating results of a seventh illustrative experiment (illustrative experiment to observe the change of the coefficient of thermal conductivity of the circuit board when the thickness of the buffer plate is changed);
  • FIG. 27 shows characteristics illustrating results of an eighth illustrative experiment (illustrative experiment to observe the change of the amount of warpage of the circuit board depending on the thickness of the metal plate);
  • FIG. 28 shows characteristics illustrating results of a ninth illustrative experiment (illustrative experiment to observe the difference in heat cycle and coefficient of thermal conductivity depending on the joining temperature for Examples 34 to 36);
  • FIG. 29 shows characteristics illustrating results of a tenth illustrative experiment (illustrative experiment to observe the difference in coefficient of thermal conductivity of the circuit board depending on the residual thickness of each of first and second brazing members for Examples 37 to 40);
  • FIG. 30 shows a table illustrating results of an eleventh illustrative experiment (illustrative experiment to observe the difference in pollution state of the circuit, peel strength, heat cycle, and coefficient of thermal conductivity depending on the thickness of each of first to fourth brazing members for Comparative Examples 8 to 10 and Examples 41 to 43);
  • FIG. 31 shows a table illustrating results of a twelfth illustrative experiment (illustrative experiment to observe the difference in peel strength, heat cycle, and coefficient of thermal conductivity depending on the amount of the active element in each of first to fourth brazing members for Comparative Example 11 and Examples 44 to 46);
  • FIG. 32 shows a table illustrating results of a thirteenth illustrative experiment (illustrative experiment to observe the difference in tight contact performance of bonding wire with respect to the circuit (or the plating layer) depending on the specular reflection of the circuit (or the plating layer) for Comparative Example 12 and Examples 47 to 53);
  • FIG. 33 is a vertical sectional view illustrating a circuit board according to a second embodiment and an electronic part based on the use of the circuit board;
  • FIG. 34 is a sectional view illustrating a circuit board having a structure in which a fin-shaped metal plate is joined to a lower surface of a heat sink member;
  • FIG. 35 is a sectional view illustrating a circuit board in which a heat sink member itself is fin-shaped
  • FIG. 36 is a vertical sectional view illustrating a conventional electronic part.
  • FIG. 37 is a magnified sectional view illustrating a part of a circuit and an insulating substrate of the conventional circuit board.
  • circuit board and the method for producing the same according to the present invention will be explained below with reference to FIGS. 1 to 35 .
  • an electronic part 12 A having a circuit board 10 A comprises a semiconductor device 16 which is mounted on the circuit board 10 A with a solder layer 14 interposed therebetween, and a cooling fin 20 which is fixed to the lower surface of the circuit board 10 A with a metal plate 18 interposed therebetween.
  • the circuit board 10 A according to the first embodiment comprises a thermal conductive layer 24 which is provided on a heat spreader member 22 .
  • the thermal conductive layer 24 comprises a buffer plate (Cu or the like) 28 made of metal which is joined onto the heat spreader member 22 with a first brazing member 26 containing an active element interposed therebetween, an insulating substrate 32 which is joined onto the buffer plate 28 with a second brazing member 30 containing an active element interposed therebetween, and a circuit 36 of a circuit-forming metal plate which is joined onto the insulating substrate 32 with a third brazing member 34 interposed therebetween.
  • the metal plate 18 (Cu or the like) is joined to the lower surface of the heat spreader member 22 with a fourth brazing member 100 interposed therebetween.
  • the circuit 36 is manufactured such that the circuit-forming metal plate 40 , which is composed of, for example, Cu or Al and which has an Ni plating layer 38 formed on the upper surface, is subjected to press working or etching treatment along a predetermined circuit pattern.
  • the circuit-forming metal plate 40 which is composed of, for example, Cu or Al and which has an Ni plating layer 38 formed on the upper surface, is subjected to press working or etching treatment along a predetermined circuit pattern.
  • An AlN layer or an Si 3 N 4 layer can be used for the insulating substrate 32 .
  • the coefficient of thermal expansion of the AlN layer is approximately within a range of 3.0 ⁇ 10 ⁇ 6 to 1.0 ⁇ 10 ⁇ 5 /K, although the coefficient of thermal expansion of the AlN layer changes depending on the molar composition ratio of Al and N. Therefore, it is preferable that the coefficient of thermal expansion of the heat spreader member 22 is 3.0 ⁇ 10 ⁇ 6 to 1.0 ⁇ 10 ⁇ 5 /K, for the following reason.
  • the coefficient of thermal expansion of the insulating substrate 32 is 3.0 ⁇ 10 ⁇ 6 /K, and the coefficient of thermal expansion of the heat spreader member 22 exceeds 1.0 ⁇ 10 ⁇ 5 /K, then the heat spreader member 22 and the insulating substrate 32 may be peeled off or exfoliated from each other, when the temperature of the electronic part 12 A in use is raised.
  • the insulating substrate 32 reliably exhibits a coefficient of thermal expansion of 3.0 ⁇ 10 ⁇ 6 to 1.0 ⁇ 10 ⁇ 5 /K and a coefficient of thermal conductivity of not less than 150 W/mK.
  • the coefficient of thermal conductivity of the heat spreader member 22 is not less than 150 W/mK, for the following reason. If the coefficient of thermal conductivity is less than 150 W/mK, the heat, which is generated by the semiconductor device 16 as the electronic part 12 A is used, is transmitted at a slow speed to the outside of the electronic part 12 A. As a result, a poor effect is obtained to maintain a constant temperature of the electronic part 12 A.
  • the constitutive material for the heat spreader member 22 is not specifically limited provided that the coefficient of thermal conductivity and the coefficient of thermal expansion are within the ranges described above.
  • the constitutive material for the heat spreader member 22 is preferably exemplified by at least one selected from the group consisting of SiC, AlN, Si 3 N 4 , BeO, Al 2 O 3 , Be 2 C, C, Cu, Cu alloy, Al, Al alloy, Ag, Ag alloy, and Si. That is, the heat spreader member 22 can be constructed with a simple substance selected from the above, or a composite material composed of two or more of the above.
  • the composite material can be exemplified by an SiC/Cu composite material 22 A (see FIG. 2 ) and a C/Cu composite material 22 B (see FIG. 3 ).
  • the SiC/Cu composite material 22 A is obtained by impregnating open pores 52 of a porous sintered matter 50 composed of SiC with melted Cu or Cu alloy 54 , and then solidifying the Cu or Cu alloy 54 .
  • the C/Cu composite material 22 B is obtained by impregnating open pores 62 of a porous sintered matter 60 obtained by preliminarily sintering carbon or allotrope thereof to form a network, with melted Cu or Cu alloy 64 , and then solidifying the Cu or Cu alloy 64 .
  • the C/Cu composite material 22 B is a member as disclosed in Japanese Patent Application No. 2000-80833.
  • the coefficient of thermal expansion and the coefficient of thermal conductivity can be controlled to be within the ranges as described above (coefficient of thermal expansion: 3.0 ⁇ 10 ⁇ 6 to 1.0 ⁇ 10 ⁇ 5 /K, coefficient of thermal conductivity: not less than 150 W/mK) by establishing the composition ratio of the constitutive components.
  • each of the first to fourth brazing members 26 , 30 , 34 , 100 is a hard brazing member containing an active element.
  • the active element it is possible to use at least one of elements belonging to Group 2A in the periodic table including, for example, Mg, Sr, Ca, Ba, and Be; Group 3A including, for example, Ce, Group 4A including, for example, Ti, Zr, and Hf; Group 5A including, for example, Nb and Ta; and Group 4B including, for example, B and Si.
  • a hard brazing member of Ag—Cu—Ti or a hard brazing member of Ag—Cu—In—Ti or Cu—Al—Si—Ti is used for the first to third brazing members 26 , 30 , 34 .
  • the active element is Ti.
  • the heat sink member 20 which is composed of, for example, Al or Cu, is fixed, for example, by means of screw fastening (not shown) to the lower surface of the metal plate 18 .
  • the cooling fin is generally provided as the heat sink member 20 , which is a member for dissipating the heat by means of water cooling or air cooling.
  • the circuit 36 is formed by means of the following two types of methods. That is, in the first method, the circuit 36 is formed by means of an etching treatment and a sandblast treatment for the circuit-forming metal plate 40 which is joined onto the insulating substrate 32 with the third brazing member 34 interposed therebetween.
  • the circuit-forming metal plate 40 on which a circuit pattern is previously formed (indicating that metal portions other than the circuit 36 are not completely removed, and portions to be converted into the circuit 36 thereafter are depicted as a pattern), is joined onto the insulating substrate 32 with the third brazing member 34 interposed therebetween, and then a sandblast treatment is performed for the circuit-forming metal plate 40 to form the circuit 36 .
  • the circuit 36 includes a metal-removed portion 36 a which is constructed such that the underlying insulating substrate 32 is exposed.
  • a conductive reactive layer 70 is generated between the insulating substrate 32 and the circuit 36 as a result of a reaction between the third brazing member 34 and the insulating substrate 32 . Therefore, in FIG. 4 the reference numeral 34 to indicate the third brazing member is shown with parentheses.
  • the first production method includes a setting step shown in FIG. 5A , in which the metal plate 18 , the fourth brazing member 100 , the heat spreader member 22 , the first brazing member 26 , the buffer plate 28 , the second brazing member 30 , the insulating substrate 32 , the third brazing member 34 , and the circuit-forming metal plate 40 plated with the Ni plating layer 38 on the upper surface are placed (subjected to setting) in this order on a jig 72 , and the components are fixed on the jig 72 .
  • the setting is performed, for example, in the atmospheric air.
  • the metal plate 18 , the fourth brazing member 100 , the heat spreader member 22 , the first brazing member 26 , the buffer plate 28 , the second brazing member 30 , the insulating substrate 32 , the third brazing member 34 , and the circuit-forming metal plate 40 which are fixed on the jig 72 , are pressurized vertically, for example, in vacuum of not more than 1.0 ⁇ 10 ⁇ 5 Torr, while the components are joined to one another by raising/lowering the temperature.
  • a joined unit is obtained, in which the circuit-forming metal plate 40 , the insulating substrate 32 , the buffer plate 26 , heat spreader member 22 , and the metal plate are integrated into one unit.
  • the pressure is applied in the joining step preferably at a force or stress of not less than 0.1 MPa and not more than 20 MPa, and more preferably not less than 0.5 MPa and not more than 10 MPa for the following reason. If the stress is not more than the value as described above, then the brazing member layer remains, and the brazing member may be an obstacle upon removal. On the other hand, if the stress is not less than the value as described above, excessive load may be applied to the insulating substrate 32 . Especially, in the joining operation, for example, as shown in FIG.
  • the conductive reactive layer 70 (TiN layer) is formed between the metal plate 40 and the insulating substrate 32 by the reaction between the active metal (Ti in this case) of the third brazing member 34 and the insulating substrate 32 (AlN or Si 3 N 4 ).
  • an etching treatment is applied to the circuit-forming metal plate 40 along a predetermined circuit pattern to form the circuit 36 .
  • a circuit-forming resist 80 is printed on the entire surface of the circuit-forming metal plate 40 . Only portions, which are not subjected to the etching, are selectively cured for the resist 80 . Subsequently, non-cured portions are removed to form windows 80 a (resist-forming step). The portions, on which the resist 80 remains, are formed into the circuit pattern.
  • the Ni plating 38 as a portion of the Ni plating layer 38 formed on the upper surface of the metal plate 40 , exposed from the window 80 a of the resist 80 and the metal plate 40 are subjected to an etching treatment with an aqueous solution of ferric chloride or an aqueous solution of cupric chloride to form the circuit 36 .
  • an etching treatment is thereafter performed with an aqueous solution of ferric nitrate when any brazing member containing a major component of Ag is used, in order to completely remove the brazing member remaining between parts of the circuit 36 (etching treatment step).
  • the resist 80 on the circuit 36 is removed, and then a sandblast treatment is applied to the entire surface including the circuit 36 to remove the conductive reactive layer 70 remaining at the metal-removed portion 36 a of the circuit 36 . Accordingly, the underlying insulating substrate 32 is exposed from the metal-removed portion 36 a of the circuit 36 .
  • the sandblast treatment is performed under a condition in which the Ni plating layer 38 remains on the circuit 36 at the stage at which the conductive reactive layer 70 remaining at the metal-removed portion 36 a of the circuit 36 is removed.
  • the grains which are finer than mesh #180 and which are composed of Al 2 O 3 or SiC, are used for the sandblast treatment.
  • the air pressure is 0.1 MPa to 0.25 MPa in the sandblast treatment.
  • the thickness of the Ni plating layer 38 is not less than 2 mm.
  • the diameter of the grain corresponding to mesh #180 can be represented by the maximum diameter of the grain which passes through mesh #180. In this case, the diameter is 85 mm. Therefore, it is preferable to use grains having a grain diameter of not more than 85 mm.
  • the etching rate will now be specifically explained for a variety of materials for the sandblast treatment.
  • the etching rate was measured by using Al 2 O 3 grains having a fineness of mesh #240 as grains to be used for the sandblast treatment and using air pressures of 0.1 MPa and 0.25 MPa. Results were obtained as shown in FIG. 8 .
  • the etching rate for AlN as a constitutive material for the insulating substrate 32 was 13 mm/sec, and the etching rate for Si 3 N 4 as a constitutive material for the insulating substrate 32 was 2.7 mm/sec.
  • the etching rate for Cu as a constitutive material for the circuit 36 was 1.5 mm/sec
  • the etching rate for Ni as a constitutive material for the Ni plating layer 38 on the circuit 36 was 2 mm/sec
  • the etching rate for Ag—Cu—Ti as a brazing member was 1.6 mm/sec
  • the etching rate for TiN as a constitutive material for the conductive reactive layer 70 was 10 mm/sec.
  • the thickness of the conductive reactive layer 70 which is generated between the metal plate 40 and the insulating substrate 32 , is about 2 to 5 mm at most. Therefore, when the Ni plating layer 38 on the metal plate 40 has a thickness of not less than 2 mm, then the conductive reactive layer 70 , which remains at the metal-removed portion 36 a of the circuit 36 , can be reliably removed by means of the sandblast treatment for 1 second, and the Ni plating layer 38 is allowed to remain on the circuit 36 . Considering the stability of operation, it is preferable that the thickness of the Ni plating layer 38 is not less than 5 mm.
  • the etching rate for AlN as a constitutive material for the insulating substrate 32 was 4.8 mm/sec
  • the etching rate for Si 3 N 4 as a constitutive material for the insulating substrate 32 was 1.4 mm/sec.
  • the etching rate for Cu as a constitutive material for the circuit 36 was 0.8 mm/sec
  • the etching rate for Ni as a constitutive material for the Ni plating layer 38 on the circuit 36 was 1.2 mm/sec
  • the etching rate for Ag—Cu—Ti as a brazing member was 0.9 mm/sec
  • the etching rate for TiN as a constitutive material for the conductive reactive layer 70 was 3 mm/sec.
  • the conductive reactive layer 70 which remains at the metal-removed portion 36 a of the circuit 36 , can be reliably removed by means of the sandblast treatment for about 2 seconds, and the Ni plating layer 38 is allowed to remain on the circuit 36 .
  • a mask 82 may be installed on the circuit 36 .
  • the portion which is exposed through the mask 82 i.e., the conductive reactive layer 70 remaining at the metal-removed portion 36 a of the circuit 36 , may be removed by means of the sandblast treatment.
  • a plurality of masks 82 A, 82 B may be used.
  • the sandblast treatment may be selectively performed by the masks 82 A, 82 B.
  • the first mask 82 A shown in FIG. 10A has, for example, windows 83 a formed along horizontal ruled lines.
  • the second mask 82 B shown in FIG. 10B has, for example, windows 83 b formed along vertical ruled lines.
  • a pattern shown in FIG. 11A is assumed as a planar pattern of the circuit 36 after the etching treatment.
  • an area indicated by hatched lines represents an area in which the conductive reactive layer 70 is exposed.
  • the first mask 82 A shown in FIG. 10A is used to perform the sandblast treatment.
  • portions of the exposed conductive reactive layer 70 which correspond, for example, to the windows 83 a of the first mask 82 A, are removed as shown in FIG. 11B .
  • the portions of the circuit 36 are prevented from collision of the grains (grains used in the sandblast treatment) by the first mask 82 A.
  • the sandblast treatment is performed using the second mask 82 B shown in FIG. 10B . Accordingly, portions, which correspond to the windows 83 b of the second mask 82 B, are removed. That is, as shown in FIG. 11C , all of the conductive reactive layer 70 , which has been exposed from the metal-removed portion of the circuit 36 , is removed. Consequently, the insulating substrate is exposed from the metal-removed portion of the circuit 36 . Also in this case, the portions of the circuit 36 are prevented from collision of the grains (grains used in the sandblast treatment) by the second mask 82 B.
  • each of the first and second masks 82 A, 82 B is composed of a material such as stainless steel, preferably having a thickness of 0.3 to 1.0 mm. Accordingly, each of the first and second masks 82 A, 82 B maintains the original planar shape even when the sandblast treatment is completed, making it possible to sufficiently function as a mask for the sandblast treatment.
  • the sandblast treatment is performed using the mask as described above, it is possible to reliably remove the conductive reactive layer 70 remaining at the metal-removed portion 36 a of the circuit 36 . Further, the surface roughness can be maintained without exerting any influence of the sandblast treatment on the Ni plating layer 38 on the circuit 36 .
  • the semiconductor device 16 is mounted on the circuit 36 using the solder layer 14 .
  • the electronic part 12 A is obtained.
  • a commercially available silicon-based IGBT power semiconductor element
  • metal wires bonding wires
  • metal wires were electrically connected to terminals of the semiconductor device 16 by wire bonding.
  • metal wires were also connected to the circuit 36 .
  • the circuit board 10 A to which the semiconductor device 16 was joined, was accommodated in a package.
  • a commercially available silicone gel for potting was injected into the package, and cured. Accordingly, the electric insulation performance of the circuit board 10 A is enhanced, and the mechanical reliability thereof is secured.
  • the second production method is different from the first production method described above in that a circuit-forming metal plate 40 , on which a circuit pattern is previously formed, is joined onto the insulating substrate 32 .
  • the method for previously forming the circuit pattern on the circuit-forming metal plate 40 includes a method based on press forming and a method based on etching.
  • the plating layer 38 formed on the circuit-forming metal plate 40 is omitted from the illustration.
  • a circuit-forming metal plate 40 is prepared as shown in FIG. 12A . After that, as shown in FIG. 12B , half blanking machining is performed for the circuit-forming metal plate 40 so that a circuit pattern 102 is formed, and arc-shaped bridges 106 , which connect portions 104 to be converted into the circuit thereafter, are formed.
  • the brazing member 34 may be applied to the lower surfaces of the portions of the circuit-forming metal plate to be converted into the circuit thereafter.
  • the brazing member may be applied as follows. That is, a paste of brazing member may be applied. Alternatively, a plate-shaped brazing member or a brazing member in powder form may be applied or stuck with an adhesive.
  • the metal plate 18 , the fourth brazing member 100 , the heat spreader member 22 , the first brazing member 26 , the buffer plate 28 , the second brazing member 30 , the insulating substrate 32 , the third brazing member 34 , and the circuit-forming metal plate 40 are placed (subjected to setting) in this order on the jig 72 , and the components are fixed on the jig.
  • the brazing member 34 when the brazing member 34 is already applied to the lower surfaces of the portions to be converted into the circuit thereafter as shown in FIG. 12B , it is unnecessary to newly prepare the third brazing member 34 as shown in FIG. 12C .
  • the circuit-forming metal plate 40 in which the brazing member 34 has been applied to the lower surfaces, may be directly placed on the insulating substrate 32 .
  • FIG. 12C shows a state in which the circuit-forming metal plate 40 , in which the brazing member 34 is not applied to the lower surfaces of the portions to be converted into the circuit thereafter, is placed and fixed on the insulating substrate 32 while the third brazing member 34 is disposed between the insulating substrate 32 and the circuit-forming metal plate 40 .
  • a jig 110 (protecting jig) for protecting the bridges 106 is placed on the circuit-forming metal plate 40 .
  • the protecting jig 110 has, for example, a shape of rectangular parallelepiped or cube which has an areal size of such an extent that the circuit-forming metal plate 40 is covered therewith in plan view.
  • the protecting jig 110 has recesses 112 which is open downwardly at portions corresponding to the circular arc-shaped bridges 106 . Further, the protecting jig 110 is configured so that portions 114 other than the recesses 112 contact with the portions 104 to be converted into the circuit thereafter.
  • the metal plate 18 , the fourth brazing member 100 , the heat spreader member 22 , the first brazing member 26 , the buffer plate 28 , the second brazing member 30 , the insulating substrate 32 , the third brazing member 34 , and the circuit-forming metal plate 40 which are fixed on the jig 72 (see FIG. 5 ), are pressurized vertically, for example, in vacuum of not more than 1.0 ⁇ 10 ⁇ 5 Torr, while the components are joined to one another by raising/lowering the temperature.
  • the circuit-forming metal plate 40 is covered with the protecting jig 110 . Therefore, the bridges 106 are neither deformed nor cut when the pressure is applied.
  • the protecting jig 110 is removed as shown in FIG. 12D , and then the bridges 106 are cut and removed, for example, with nippers as shown in FIG. 12E .
  • the circuit 36 of the circuit-forming metal plate 40 is formed on the insulating substrate 32 .
  • the bridges 106 are provided at necessary sites at which the respective portions of the circuit-forming metal plate 40 to be converted into the circuit thereafter do not cause any positional discrepancy. All of the sites other than the respective portions to be converted into the circuit thereafter do not necessarily have the shape of bridge.
  • the sandblast treatment is performed for the entire surface including the circuit 36 or using the mask 82 .
  • the conductive reactive layer 70 which is exposed from the metal-removed portion 36 a of the circuit 36 , is removed.
  • FIG. 13C shows a state in which the circuit-forming metal plate 40 is placed and fixed on the insulating substrate 32 with the third brazing member 34 interposed therebetween.
  • the circuit-forming metal plate 40 is pressed vertically, for example, with a punch (not shown) having a flat lower surface.
  • the bridges 106 are moved downwardly by being pressed by the punch. Accordingly, the bridges 106 are sheared.
  • the sheared bridges 106 are depressed by being pressed by the punch to the positions at which they are sheared. However, even when the sheared bridges 106 are depressed until they are completely contacted with the brazing member 34 as shown in FIG. 13D , they are not adhered.
  • the bridges 106 which have been placed on the third brazing member 34 , are discharged to the outside.
  • the discharge may be effected by performing, for example, a method in which a tape or the like applied with an adhesive is pressed against the bridges to pull out the bridges, and a method in which the bridges are mechanically pinched to pull out the bridges.
  • the circuit 36 of the circuit-forming metal plate is formed on the insulating substrate 32 .
  • the metal plate 18 , the fourth brazing member 100 , the heat spreader member 22 , the first brazing member 26 , the buffer plate 28 , the second brazing member 30 , the insulating substrate 32 , the third brazing member 34 , and the circuit-forming metal plate 40 which are fixed on the jig 72 , are pressurized vertically, for example, in vacuum of not more than 1.0 ⁇ 10 ⁇ 5 Torr, while the components are joined to one another by raising/lowering the temperature.
  • the sandblast treatment is performed for the entire surface including the circuit 36 or using the mask 82 .
  • the conductive reactive layer 70 which is exposed from the metal-removed portion 36 a of the circuit 36 , is removed.
  • a circuit-forming metal plate 40 is prepared as shown in FIG. 14A .
  • portions other than portions 104 to be converted into the circuit thereafter of the circuit-forming metal plate 40 are subjected to etching so that the thickness of the portions is thinned.
  • a circuit pattern 102 based on the etching treatment is formed on the circuit-forming metal plate 40 .
  • the metal plate 18 , the fourth brazing member 100 , the heat spreader member 22 , the first brazing member 26 , the buffer plate 28 , the second brazing member 30 , the insulating substrate 32 , the third brazing member 34 , and the circuit-forming metal plate 40 are placed (subjected to setting) in this order on the jig 72 , and the components are fixed on the jig 72 .
  • the circuit-forming metal plate 40 is placed and fixed while the surface, which is irregular or convex/concave as a result of the etching, is opposed to the third brazing member 34 . Accordingly, the portions having the thin thickness of the circuit-forming metal plate 40 function as bridges 106 to connect portions of the circuit.
  • the metal plate 18 , the fourth brazing member 100 , the heat spreader member 22 , the first brazing member 26 , the buffer plate 28 , the second brazing member 30 , the insulating substrate 32 , the third brazing member 34 , and the circuit-forming metal plate 40 which are fixed on the jig 72 (see FIG. 5 ), are pressurized vertically, for example, in vacuum of not more than 1.0 ⁇ 10 ⁇ 5 Torr, while the components are joined to one another by raising/lowering the temperature.
  • the bridges 106 are cut and removed, for example, with nippers as shown in FIG. 14D .
  • the circuit 36 of the circuit-forming metal plate 40 is formed on the insulating substrate 32 .
  • the bridges 106 are provided at necessary sites at which the respective portions of the circuit-forming metal plate 40 to be converted into the circuit thereafter do not cause any positional discrepancy. All of the sites other than the respective portions to be converted into the circuit thereafter do not necessarily have the shape of bridge, in the same manner as in the preceding embodiment.
  • the sandblast treatment is performed for the entire surface including the circuit 36 or using the mask 82 .
  • the conductive reactive layer 70 which is exposed from the metal-removed portion 36 a of the circuit 36 , is removed.
  • the buffer plate 28 is provided between the insulating substrate 32 and the heat spreader member 22 . Owing to the buffer plate 28 , it is possible to improve the heat cycle characteristics of the circuit board 10 A.
  • a first illustrative experiment will now be described.
  • the heat cycle test was performed for Comparative Example 1 and Examples 1 to 3.
  • the buffer plate 28 is omitted from the circuit board 10 A according to the first embodiment.
  • the Examples 1 to 3 are constructed in approximately the same manner as the circuit board 10 A according to the first embodiment. Specified joining structures are shown in FIG. 15 .
  • the thermal shock condition for one cycle in the heat cycle test is such that a temperature of 65° C. is applied for 15 minutes, and then a temperature of 150° C. is applied for 15 minutes (in accordance with the test condition of MIL-STD-833C 1010.6C in MIL Standards of USA).
  • the heat cycle tests of 500 cycles and 3000 cycles were performed for the Comparative Example 1 and the Examples 1 to 3 to observe states of exfoliation of the respective joining structures.
  • the thickness of the buffer plate 28 is not less than 0.03 mm, for the following reason. If the thickness is less than 0.03 mm, no function as the buffer plate 28 as described above may not be exhibited.
  • the thickness of the insulating substrate 32 is not more than 0.3 mm when the insulating substrate 32 is composed of Si 3 N 4 . Accordingly, even when the coefficient of thermal conductivity of the insulating substrate 32 itself is 40 W/mK which is low, the coefficient of thermal conductivity of the circuit board 10 A can be made to be not less than 200 W/mK when the circuit board 10 A is prepared.
  • FIG. 16 shows the result of the Example 4
  • FIG. 17 shows the result of the Comparative Example 2
  • FIG. 18 shows the result of the Comparative Example 3
  • FIG. 19 shows the result of the Comparative Example 4.
  • the coefficient of heat transfer which is obtained when the circuit board 10 A is prepared, is high, i.e., 221.5 W/mK in the Example 2 even when the coefficient of heat transfer of the insulating substrate 40 itself is low, i.e., 40 W/mK.
  • the thickness of the insulating substrate 32 was 0.635 mm in the circuit board 10 A according to the first embodiment.
  • the thickness of the insulating substrate 32 was 0.3 mm, 0.15 mm, 0.10 mm, and 0.07 mm respectively in the circuit board 10 A according to the first embodiment.
  • Specified joining structures and experimental results are shown in FIG. 20 .
  • the coefficient of heat transfer of the circuit board 10 A is scarcely changed when the thickness of the insulating substrate (Si 3 N 4 ) is 0.1 mm, according to experimental results shown in FIG. 21 (fourth illustrative experiment).
  • the change of the coefficient of heat transfer of the circuit board 10 A was observed when the thickness of the circuit 36 was 0.3 mm, the thickness of the buffer plate 28 was 0.25 mm, the thickness of the heat spreader member 22 was 3.0 mm and the coefficient of thermal conductivity of the insulating substrate 32 itself was 40 W/mK (Example 9), 60 W/mK (Example 10), 80 W/mK (Example 11), and 100 W/mK (Example 12).
  • the circuit board 10 A according to the first embodiment that the ratio between the thickness of the circuit 36 and the total thickness of the buffer plate 28 , the heat spreader member 22 , and the metal plate 18 is 1:0.5 to 1:3. Accordingly, the lower surface of the metal plate 18 is warped so that the lower surface has a convex shape toward the outside. For example, when the heat sink member 20 is joined or fixed to the lower surface of the metal plate 18 , it is possible to enhance the tight contact performance.
  • the amount of warpage of the circuit board 10 A was measured when the thickness of the insulating substrate 32 (Si 3 N 4 ) was 0.3 mm, the thickness of the buffer plate 28 was 0.3 mm, the thickness of the heat spreader member 22 was 3.0 mm, the thickness of the metal plate 18 was 0.3 mm, and the thickness of the circuit 36 was 0.3 mm (Comparative Example 6), 1.0 mm (Comparative Example 7), 3.0 mm (Example 13), and 10.0 mm (Example 14).
  • a laser confocal displacement meter (Model LT-8110) produced by Keyence was used as a measuring apparatus.
  • FIGS. 22 and 23 Experimental results are shown in FIGS. 22 and 23 .
  • the plot of the Comparative Example 6 is indicated by an open circle
  • the plot of the Comparative Example 7 is indicated by an open triangle
  • the plot of the Example 13 is indicated by a solid circle
  • the plot of the Example 14 is indicated by a solid triangle.
  • the warpage is formed in both of the Comparative Examples 6 and 7 such that the front surface of the circuit 36 is convex (lower surface of the metal plate 18 is concave).
  • the warpage is formed in both of Examples 13 and 14 such that the front surface of the circuit 36 is concave (lower surface of the metal plate 18 is convex).
  • a virtual line m dashed line depicted by approximation in accordance with the least square method for the plots of the Comparative Examples 6, 7 and the Examples 13, 14
  • the amount of warpage can be controlled by changing the thickness of the circuit 36 . It is also possible to make the amount of warpage to be zero by controlling the thickness of the circuit 36 .
  • the thickness of the circuit 36 was 0.3 mm
  • the thickness of the insulating substrate 32 was 0.3 mm
  • the thickness of the heat spreader member 22 was 3.0 mm
  • the thickness of the metal plate 18 was 0 mm (formation of the metal plate 18 was omitted)
  • the joining pressure was 2.5 kgf/cm 2 .
  • the amount of warpage of the circuit board 10 A was measured while changing the type of the insulating substrate 32 and the thickness of the buffer plate 28 for Examples 15 to 26. Experimental results are shown in FIGS. 24 and 25 .
  • FIG. 25 shows a straight line n 1 depicted by approximation in accordance with the least square method for the plots of the Examples 15 and 16 by using AlN for the insulating substrate 32 , and a straight line n 2 depicted by approximation in accordance with the least square method for the plots of the Examples 17 to 26.
  • the amount of warpage of the circuit board 10 A can be controlled by changing the thickness of the buffer plate 28 .
  • the thickness of the buffer plate 28 exceeds a thickness of 0.5 mm, when AlN is used for the insulating substrate 32 , then the amount of warpage of the concave front surface of the circuit 36 of the circuit board 10 A almost disappears. It may be difficult to allow the cooling fin to make tight contact with the lower surface of the metal plate 18 .
  • the thickness of the buffer plate 28 is 0.03 to 0.5 mm.
  • the change of the coefficient of heat transfer of the circuit board 10 A was investigated when the thickness of the buffer plate 28 was changed. According to experimental results shown in FIG. 26 (seventh illustrative experiment), the coefficient of heat transfer of the circuit board 10 A is scarcely changed.
  • the change of the coefficient of heat transfer of the circuit board 10 A was observed when the coefficient of thermal conductivity of the insulating substrate 32 (Si 3 N 4 ) itself was 90 W/mK, and the thickness of the buffer plate 28 was 0.1 mm (Example 27), 0.3 mm (Example 28), 0.6 mm (Example 29), and 0.9 mm (Example 30).
  • the thickness of the circuit 36 was 0.3 mm
  • the thickness of the insulating substrate 32 was 0.3 mm
  • the thickness of the heat spreader member 22 was 3.0 mm.
  • the thickness of the circuit 36 was 0.3 mm
  • the thickness of the buffer plate 28 was 0.3 mm
  • the thickness of the heat spreader member 22 was 3.0 mm.
  • the amount of warpage of the circuit board 10 A was measured by changing the thickness of the metal plate 18 for Examples 31 to 33.
  • the thickness of the insulating substrate 32 Si 3 N 4
  • Example 32 the thickness of the insulating substrate 32 (AlN) was 0.3 mm.
  • the thickness of the insulating substrate 32 (AlN) was 0.5 mm.
  • Example 31 is depicted by solid line D 31
  • Example 32 is depicted by solid line D 32
  • Example 33 is depicted by solid line D 33 .
  • Example 31 the warpage is formed such that the front surface of the circuit 36 is convex (lower surface of the metal plate 18 is concave) over a range of the thickness of the metal plate 18 of 0 mm to 0.5 mm. As the thickness of the metal plate 18 is increased, the amount of warpage of the convex front surface of the circuit 36 is also gradually increased.
  • Example 32 the warpage is formed such that the front surface of the circuit 36 is concave (lower surface of the metal plate 18 is convex) over a range of the thickness of the metal plate 18 of 0 mm to 0.12 mm. As the thickness of the metal plate 18 is increased, the amount of warpage of the concave front surface of the circuit 36 is gradually decreased. Further, in Example 32, the warpage is formed such that the front surface of the circuit 36 is convex (lower surface of the metal plate 18 is concave) over a range of the thickness of the metal plate 18 of 0.12 mm to 0.5 mm. As the thickness of the metal plate 18 is increased, the amount of warpage of the convex front surface of the circuit 36 is also gradually increased.
  • Example 33 the warpage is formed such that the front surface of the circuit 36 is concave (lower surface of the metal plate 18 is convex) over a range of the thickness of the metal plate 18 of 0 mm to 0.19 mm. As the thickness of the metal plate 18 is increased, the amount of warpage of the concave front surface of the circuit 36 is gradually decreased. Further, in Example 33, the warpage is formed such that the front surface of the circuit 36 is convex (lower surface of the metal plate 18 is concave) over a range of the thickness of the metal plate 18 of 0.19 mm to 0.5 mm. As the thickness of the metal plate 18 is increased, the amount of warpage of the convex front surface of the circuit 36 is also gradually increased.
  • the amount of warpage of the circuit board 10 A can be controlled by changing the thickness of the metal plate 18 .
  • a hard brazing member having a composition of Ag—Cu—In—Ti is used for the first to fourth brazing members 26 , 30 , 34 , 100 . It is preferable that the amount of the active element (Ti) contained in each of the second and third brazing members 30 , 34 is 0.05 to 2%. It is preferable that the amount of the active element (Ti) contained in each of the first and fourth brazing members 26 , 100 is 0.5 to 10%.
  • each of the second and third brazing members 30 , 34 is not more than 10% of the thickness of the buffer plate 28 . Specifically, it is preferable that the thickness of each of the second and third brazing members 30 , 34 is not more than 10 mm. On the other hand, it is preferable that the thickness of each of the first and fourth brazing members 26 , 100 is not more than 25% of the thickness of the buffer plate 28 .
  • Composition Ag(59)-Cu(27.25)-In(12.5)-Ti(1.25);
  • the joining temperature and the joining time were 680° C. (temperature between the solid phase and the liquid phase) and 10 minutes respectively.
  • the joining temperature and the joining time were 780° C. (temperature not less than the liquid phase) and 10 minutes respectively.
  • the brazing member When the joining temperature is the temperature between the solid phase and the liquid phase of the brazing member, the brazing member remains in the circuit board 10 A.
  • the coefficient of thermal conductivity scarcely differs even when the thickness of the brazing member remaining in the circuit board 10 A is changed.
  • the tenth illustrative experiment observation was made for the difference in coefficient of thermal conductivity of the circuit board 10 A depending on the residual thickness of each of the first and second brazing members 26 , 30 for Examples 37 to 40.
  • Example 37 the residual thickness of each of the first and second brazing members 26 , 30 was 150 mm.
  • the residual thickness was 50 mm.
  • the residual thickness was 10 mm.
  • the residual thickness was 1 mm.
  • the coefficient of thermal conductivity of the insulating substrate 32 (Si 3 N 4 ) was 90 W/mK. Experimental results are shown in FIG. 29 .
  • the coefficient of thermal conductivity of the circuit board 10 A is scarcely changed even when the residual thickness of each of the first and second brazing members 26 , 30 is changed within a range of 1 mm to 150 mm.
  • the eleventh illustrative experiment observation was made for the difference in pollution state, peel strength, heat cycle, and coefficient of thermal conductivity of the circuit 36 depending on the thickness of each of the first to fourth brazing members 26 , 30 , 34 , 100 for Comparative Examples 8 to 10 and Examples 41 to 43.
  • Experimental results are shown in FIG. 30 .
  • the “thickness of brazing member (1)” refers to the thickness of each of the second and third brazing members 30 , 34
  • the “thickness of brazing member (2)” refers to the thickness of each of the first and fourth brazing members 26 , 100 .
  • composition of each of the first to fourth brazing members 26 , 30 , 34 , 100 used in the experiment was Ag(59)-Cu(27.25)-In(12.5)-Ti(1.25).
  • the joining temperature was 780° C., and the joining time was 10 minutes.
  • the thickness of the circuit 36 was 0.3 mm
  • the thickness of the insulating substrate 32 Si 3 N 4
  • the thickness of the buffer plate 28 was 0.3 mm
  • the thickness of the heat spreader member 22 was 2.7 mm
  • the thickness of the metal plate 18 was 0.3 mm.
  • the peel strength of the circuit board 10 A is low when the thickness of each of the first and fourth brazing members 26 , 100 is thin. No exfoliation was observed for any one of Comparative Examples 8 to 10 and Examples 41 to 43 in the heat cycle test of 500 cycles. As for the coefficient of thermal conductivity, no significant change was observed for Comparative Examples 8 to 10 and Examples 41 to 43.
  • each of the second and third brazing members 30 , 34 is not more than 30 mm, and the thickness of each of the first and fourth brazing members 26 , 100 is not less than 30 mm.
  • the composition was Ag(59)-Cu(27.25)-In(12.5)-Ti(1.25), and the thickness was 10 mm.
  • the composition was Ag(59)-Cu(27.25)-In(12.5)-Ti(1.25+a), for which a Ti foil was used in combination with a foil of the brazing member having the same composition as that of the second and third brazing members 30 , 34 . Therefore, the thickness was 10 mm (thickness of foil of brazing member)+thickness of Ti foil.
  • the joining temperature was 780° C., and the joining time was 10 minutes.
  • Comparative Example 11 and Examples 44 to 46 the ratio between the thickness of the brazing member foil and the thickness of the Ti foil was changed for the first and fourth brazing members 26 , 100 .
  • the ratio between the thickness of the brazing member foil and the thickness of the Ti foil was changed for the first and fourth brazing members 26 , 100 .
  • the sandblast treatment which is performed in order to remove the conductive reactive layer 70 exposed from the metal-removed portion of the circuit 36 , is carried out by using the mask 82 .
  • the surface of the circuit 36 (surface of the circuit 36 or the plating layer 38 ) is not scraped by the grains for the sandblast treatment. Therefore, as for the specular reflection, it is possible to maintain the specular reflection obtained at the stage at which the circuit 36 is formed or at the stage at which the plating layer 38 is formed.
  • Comparative Example 12 when the conductive reactive layer 70 exposed from the metal-removed portion of the circuit 36 was removed by means of the sandblast treatment, the sandblast treatment was directly applied to the surface of the circuit 36 (or the plating layer 38 ). In Examples 47 to 53, the sandblast treatment was performed using the mask 82 , in which the specular reflection of the surface was changed respectively.
  • the circuit 36 is manufactured by applying the etching treatment and the sandblast treatment to the metal plate 40 joined using the third brazing member 34 having the active element onto the insulating substrate 32 .
  • the circuit-forming metal plate 40 on which the circuit pattern 102 is previously formed, is joined onto the insulating substrate 32 using the third brazing member 34 , and then the sandblast treatment is applied. Therefore, the etching residue such as the conductive reactive layer 70 or the like, which remains on the insulating substrate 32 , can be removed with ease. It is possible to obtain the circuit board 10 A which is excellent in both of appearance and characteristics.
  • the Ni plating layer 38 is allowed to remain on the circuit 36 . Therefore, the wettability of the solder layer 14 formed on the circuit 36 is satisfactory. It is possible to reliably mount the semiconductor device 16 on the circuit 36 .
  • the electronic part 12 B comprises a semiconductor device 16 which is mounted on the circuit board 10 B according to the second embodiment with a solder layer 14 interposed therebetween, and a cooling fin 20 which is fixed to the lower surface of the circuit board 10 B with a metal layer 18 interposed therebetween, in the same manner as the electronic part 10 A described above.
  • the circuit board 10 B according to the second embodiment is constructed in approximately the same manner as the circuit board 10 A according to the first embodiment described above. However, the former is different from the latter in that a metal plate 40 , for which the Ni plating layer 38 is not formed on the upper surface, is used.
  • the method for producing the circuit board 10 B according to the second embodiment is the same as the method for producing the circuit board 10 A according to the first embodiment described above except that a resist 80 is formed on the metal plate 40 , and then portions of the metal plate 40 , which are exposed from windows 80 a of the resist 80 , are subjected to an etching treatment with an aqueous solution of ferric chloride or an aqueous solution of cupric chloride to form the circuit 36 .
  • the sandblast treatment for the circuit board 10 B is performed under a condition in which the circuit 36 remains on the insulating substrate 32 at a stage at which the conductive reactive layer 70 remaining at the metal-removed portion 36 a of the circuit 36 is removed.
  • the embodiment described above is illustrative of the case in which the flat plate is used for the metal plate 18 joined to the lower surface of the heat spreader member 22 .
  • a metal plate 18 which has a shape of fin, may be joined.
  • the heat spreader member 22 itself may have a shape of fin.
  • circuit board and the method for producing the same according to the present invention are not limited to the embodiments described above, which may be embodied in other various forms without deviating from the gist or essential characteristics of the present invention.
  • the etching residue including, for example, the conductive reactive layer, which remains on the insulating substrate can be removed with ease. It is possible to obtain the circuit board which has excellent appearance and characteristics.

Abstract

A method for producing a circuit board having a metal circuit pattern on an insulating substrate is provided, including the steps of joining a metal plate onto a surface of the insulating substrate using a hard brazing member containing an active element and removing unnecessary conductive layer portions adjacent a metal circuit pattern of the metal plate to at least partially expose a portion of the surface of the insulating substrate.

Description

    CROSS REFERENCE TO RELATED APPLICATION
  • This application is a division of U.S. application Ser. No. 10/107,893, filed Mar. 27, 2002, the entirety of which is incorporated herein by reference.
  • FIELD OF THE INVENTION
  • The present invention relates to a circuit board which has a circuit on an insulating substrate, and a method for producing the same. The present invention relates to a circuit board which is preferably used, for example, as a circuit board for cooling an electronic circuit chip composed of a semiconductor or the like, and a method for producing the same.
  • BACKGROUND OF THE INVENTION
  • It is important for a general circuit board for mounting thereon a semiconductor device to efficiently transmit the heat generated by the semiconductor device to the outside. In other words, the heat is a great enemy for the semiconductor device. It is necessary that the internal temperature does not exceed the maximum permissible joining temperature. In a semiconductor device such as a power transistor or a semiconductor rectifying device, the electric power consumption per operation area is large. Therefore, the generated amount of heat is released insufficiently with only an amount of heat released from the case (package) and the lead of the semiconductor device. The internal temperature of the device may be raised, resulting in thermal destruction.
  • A semiconductor device which carries CPU suffers the same problem as described above. The generated amount of heat is increased as the clock frequency is improved. Therefore, the thermal design in consideration of the heat release is important.
  • According to the thermal design of preventing the thermal destruction, the circuit board design and the mounting design are performed for securing a heat sink having a large heat release area to the case (package) of the semiconductor device.
  • Explanation will now be made with reference to FIG. 36 for a conventional circuit board 200 to which a heat-control measure is applied (see, for example, Japanese Laid-Open Patent Publication No. 11-307696).
  • As shown in FIG. 36, the circuit board 200 comprises a metal base plate 202 for releasing the heat generated by a semiconductor chip, a ceramic plate 206 for insulating the semiconductor chip 204 from the metal base plate 202, a circuit 210 of a metal plate 224 disposed on the upper surface of the ceramic plate 206 with a brazing member 208 interposed therebetween, a lower electrode plate 214 disposed on the lower surface of the ceramic plate 206 with a brazing member 212 interposed therebetween, a metal spacer 216 for widening the distance between the metal base plate 202 and the ceramic plate 206, a brazing member 218 for securing the metal spacer 216 to the metal base plate 202, a solder layer 220 for securing the semiconductor chip 204 onto a circuit 210, and a solder layer 222 for securing the lower electrode plate 214 onto the metal spacer 216.
  • In the conventional circuit board 200 shown in FIG. 36, when the circuit 210 is formed on the ceramic plate 206, the metal plate 224 is firstly joined onto the ceramic plate 206 using the brazing member 208. Next, the metal plate 224 is selectively etched to form the circuit 210 having a predetermined circuit pattern. The technique for forming the circuit 210 by etching the metal plate 224 is disclosed, for example, in Japanese Laid-Open Patent Publication Nos. 8-97554, 9-181423, and 7-235750.
  • A brazing member containing an active metal is used as the brazing member 208 for joining the metal plate 224 onto the ceramic plate 206. In this case, it is possible to improve the joining strength between the ceramic plate 206 and the circuit 210.
  • However, when the ceramic plate 206 and the metal plate 224 are joined to one another using the brazing member 208 as shown in FIG. 36, a conductive reactive layer 226 is formed between the ceramic plate 206 and the metal plate 224 as shown in FIG. 37. The conductive reactive layer 226 cannot be removed by etching the metal plate 224, i.e., by the etching the metal plate 224 using an aqueous solution of ferric chloride or an aqueous solution of cupric chloride normally used for etching copper. The conductive reactive layer 226 consequently remains on the ceramic plate 206. If the conductive reactive layer 226 remains on the ceramic plate 206, the circuit 210 may be short-circuited.
  • In order to solve the problem, a method has been suggested, in which any unnecessary brazing matter (etching residue) containing a nitride layer of active metal, which remains after the circuit etching with the ferric chloride solution or the cupric chloride solution, is removed by performing another acid treatment after the etching step.
  • For example, Japanese Patent No. 2594475 discloses a method for removing the unnecessary brazing matter with hydrofluoric acid singly or with mixed acid of inorganic acid and hydrofluoric acid. Japanese Laid-Open Patent Publication No. 4-322491 discloses a method for removing the unnecessary brazing matter with ammonium halide. Japanese Laid-Open Patent Publication No. 5-13920 discloses a method for removing the unnecessary brazing matter with inorganic acid and hydrogen peroxide after treating the unnecessary brazing matter with hydrogen halide or ammonium halide.
  • Japanese Laid-Open Patent Publication No. 7-235750 discloses a method for removing the unnecessary brazing matter with a solution containing fluorine compound and hydrogen peroxide but containing no inorganic acid. Japanese Laid-Open Patent Publication No. 10-154866 discloses a method for removing the unnecessary brazing matter. The method comprises the steps of treating the unnecessary brazing matter with ammonium fluoride and hydrogen peroxide and treating the unnecessary brazing matter with a solution of alkaline and hydrogen peroxide.
  • However, according to these techniques, it is necessary to consider the safety of operation, because the hydrofluoric acid-based solution is used. Further, it is difficult to manage the steps, and it is impossible to completely remove the nitride layer of active metal.
  • It is assumed to use a technique for removing the unnecessary brazing matter by the honing laser machining as a technique for mechanically removing the unnecessary brazing matter (see, for example, Japanese Laid-Open Patent Publication No. 7-99380). However, the large apparatus may be constructed and the production cost is also large.
  • SUMMARY OF THE INVENTION
  • It is therefore an object of the present invention to provide a circuit board which is excellent in both of appearance and characteristics and in which any etching residue, such as a conductive reactive layer remaining on an insulating substrate, can be removed with ease, and a method for producing the same.
  • Another object of the present invention is to provide a circuit board which controls the warpage of an entire joined unit so that a cooling fin made of metal or the like may be strongly fixed, in addition to the above condition, and a method for producing the same.
  • The present invention provides a circuit board having a circuit on an insulating substrate. The circuit is formed by etching and sandblasting a plate of metal which is joined onto the insulating substrate.
  • According to another aspect of the present invention, there is provided a circuit board having a circuit on an insulating substrate, wherein the circuit is formed by sandblasting a plate of metal which is joined onto the insulating substrate and which has a circuit pattern.
  • The present inventors have paid attention to the fact that the velocity of removal differs between the metal material such as copper, aluminum, and silver brazing and the highly hard nonmetallic material such as nitride and oxide when various materials are sandblasted. The velocity of removing the latter is several times to several tens of times the velocity of removing the former.
  • The present inventors have found out the following fact. That is, only the nitride layer of the active metal, which has the fast velocity of removal in the sandblast, can be effectively removed scarcely affecting the circuit of the metal material having the slow velocity of removal in the sandblast even when the sandblast is applied to the entire surface under the same conditions for the metal material and the insulating material if no residual matter of the metal material is allowed to remain between parts of the formed circuit, i.e., only the nitride layer of the active metal formed on the insulating substrate (insulating material) is allowed to remain after joining the metal plate such as a copper plate to the insulating substrate with the active metal brazing to form the circuit. Thus, the present invention has been completed.
  • The circuit is formed by pressing and etching the metal plate. A plating layer may be stacked on the circuit of the metal.
  • In this case, it is preferable that a surface roughness of the circuit of the metal or a surface roughness of the plating layer on the circuit is not more than Ra=1. If the surface roughness exceeds Ra=1, for example, bonding wires hardly make tight contact in the wiring step to be performed thereafter.
  • The circuit of the metal may be joined onto the insulating substrate using a hard brazing member containing an active element. In this case, it is preferable that the hard brazing member has a thickness of not more than 10 mm. The objective substance to be removed by the sandblast is at least a part of the conductive reactive layer which is generated by a reaction between the insulating substrate and the active element in the hard brazing member and which exists at a metal-removed portion of the circuit.
  • At least one element belonging to any one of Group 2A, Group 3A, Group 4A, Group 5A, and Group 4B elements in the periodic table can be used as the active element contained in the hard brazing member.
  • It is also preferable that a heat spreader member or a heat sink member is joined to a lower portion of the insulating substrate. In this case, it is preferable that at least one of SiC, AlN, Si3N4, BeO, Al2O3, Be2C, C, Cu, Cu alloy, Al, Al alloy, Ag, Ag alloy, and Si is used as a constitutive material for the heat spreader member or the heat sink member. Especially, it is preferable that the heat spreader member is composed of a composite material in which an SiC base material is impregnated with Cu or Cu alloy, or a composite material in which a C base material is impregnated with Cu or Cu alloy. The insulating substrate may be composed of AlN or Si3N4.
  • When the heat spreader member is joined to the lower portion of the insulating substrate, a buffer plate of metal may be joined between the insulating substrate and the heat spreader member using a hard brazing member containing an active element, and a first joined unit may be provided, which comprises the circuit of the metal, the insulating substrate, the buffer plate, and the heat spreader member.
  • In this case, it is preferable that a ratio between a thickness of the circuit of the metal and a total thickness of the buffer plate and the heat spreader member or the heat sink member is 1:0.5 to 1:3 when a coefficient of thermal expansion of the insulating substrate in the first joined unit is smaller than a coefficient of thermal expansion of a material used for the heat spreader member. Accordingly, the first joined unit is warped such that the lower surface of the metal plate is convex-shaped toward the outside. When the heat spreader member is joined or fixed to the lower surface of the metal plate, it is possible to maintain the contact therebetween in a well-suited manner.
  • It is also preferable that a heat sink member is joined to a lower surface of the heat spreader member using a hard brazing member containing an active element, or a metal plate for making joining to a heat sink member is joined using a hard brazing member containing an active element, and a second joined unit is provided, which comprises the circuit of the metal, the insulating substrate, the buffer plate, and the heat spreader member and the heat sink member or the metal plate and the heat sink member. In this case, the heat sink member may have a shape of fin.
  • The warpage of the first joined unit or the second joined unit can be controlled by appropriately changing the thickness of the buffer plate. It is preferable that the buffer plate has a thickness of 0.03 to 0.5 mm.
  • The heat shock characteristics and the coefficient of thermal expansion of the first joined unit or the second joined unit can be controlled by appropriately changing the thickness of the insulating substrate. Especially, it is preferable that the insulating substrate has a thickness of not more than 0.5 mm when the insulating substrate is composed of Si3N4. It is preferable that the first or second joined unit has a coefficient of thermal conductivity of not less than 200 W/m.
  • It is preferable to use the hard brazing member composed of Ag—Cu—In—Ti and materials having a melting point of not more than 700° C.
  • It is preferable that an amount of the active element, which is contained in the hard brazing member to be used for joining at least the circuit of the metal and the insulating substrate, is 0.05 to 2%.
  • It is preferable that an amount of the active element, which is contained in the hard brazing member to be used for joining the buffer plate and the heat spreader member or the heat sink member, is 0.5 to 10%.
  • It is preferable that a thickness of the hard brazing member to be used for joining the heat spreader member or the heat sink member and the buffer plate, or a thickness of the hard brazing member to be used for joining the heat spreader member or the heat sink member and the metal plate, is not more than 25% of a thickness of the buffer plate. Accordingly, it is possible to enhance the peel strength of the first joined unit or the second joined unit.
  • It is preferable that a thickness of the hard brazing member to be used for joining the insulating substrate and the circuit of the metal, or a thickness of the hard brazing member to be used for joining the insulating substrate and the buffer plate, is not more than 10% of a thickness of the buffer plate. For example, it is preferable that the thickness of the hard brazing member is not more than 10 mm. Accordingly, a large amount of the brazing member does not stick out during the joining process. Further, the circuit is not polluted (alloyed). Consequently, the subsequent steps are simple for improving the yield and for reducing the production cost.
  • According to still another aspect of the present invention, there is provided a method for producing a circuit board (first production method), comprising a first step of joining a metal plate onto an insulating substrate using a hard brazing member containing an active metal; a second step of etching the metal plate to form a circuit pattern on the insulating substrate; and a third step of exposing the insulating substrate by removing a conductive reactive layer exposed from at least a metal-removed portion of the circuit pattern to obtain the circuit board having a circuit on the insulating substrate.
  • According to still another aspect of the present invention, there is provided a method for producing a circuit board (second production method), comprising a first step of forming a circuit pattern for a metal plate; a second step of joining the metal plate onto an insulating substrate using a hard brazing member containing an active metal; and a third step of exposing the insulating substrate by removing a conductive reactive layer exposed from at least a metal-removed portion of the circuit pattern to obtain the circuit board having a circuit on the insulating substrate.
  • In the second production method, the first step may include a treatment of pressing the metal plate to form the circuit pattern on the metal plate. In this case, the method may further includes a treatment of forming a bridge for connecting parts of the circuit and cutting the bridge after joining the metal plate onto the insulating substrate. The bridge may be formed by half blanking or etching the metal plate.
  • The metal plate may be joined onto the insulating plate at a temperature of not less than a liquidus curve of the hard brazing member. Alternatively, the metal plate may be joined onto the insulating plate at a temperature of not less than a solidus curve and not more than a liquidus curve of the hard brazing member. Even when any one of the methods is adopted, there is no influence on the heat shock characteristics and the coefficient of thermal conductivity.
  • In each of the production methods described above, for example, the conductive reactive layer, which remains at the metal-removed portion of the circuit on the insulating substrate, is removed. Therefore, it is possible to obtain the circuit board which is excellent in both of appearance and characteristics.
  • Especially, in the third step of the first and second production methods, the conductive reactive layer, which is exposed from the metal-removed portion of the circuit pattern, is removed by sandblasting an entire surface including the circuit pattern to expose the insulating substrate. Accordingly, it is possible to easily remove any etching residue such as the conductive reactive layer remaining on the insulating substrate. It is possible to obtain the circuit board which is excellent in both of appearance and characteristics.
  • In the third step, the conductive reactive layer, which is exposed from the metal-removed portion of the circuit pattern, may be removed by selectively performing a sandblast using a mask to expose the insulating substrate. Alternatively, a plurality of masks may be used, and a treatment, in which the sandblast is selectively performed using each of the masks, and then the conductive reactive layer exposed from windows of the masks and exposed from the metal-removed portion of the circuit pattern is removed, may be repeatedly performed with the plurality of masks.
  • When the mask is used, the surface of the circuit pattern is not scraped by the blasting abrasive grains. Therefore, it is possible to maintain the surface of the circuit pattern to be a mirror-finished surface. For example, it is possible to adequately join bonding wires in the wiring step to be performed thereafter.
  • The metal plate may be composed of Cu, Cu alloy, Al, or Al alloy. Further, a plating layer may be formed on the metal plate. In this case, for example, when a semiconductor device, which is mounted on the circuit, is soldered, then the wettability of the solder layer is improved, and the semiconductor device can be reliably mounted on the circuit. It is preferable that the plating layer is an Ni plating layer.
  • In the first step of the first and second production methods, the metal plate is joined onto the insulating substrate using the hard brazing member containing the active element. In this case, it is possible for the active element to select at least one of elements belonging to any one of Group 2A, Group 3A, Group 4A, Group 5A, and Group 4B in the periodic table.
  • It is preferable that the sandblast in the third step is performed such that at least the circuit pattern remains on the insulating substrate when the insulating substrate is exposed. When a plating layer is formed on the circuit, it is preferable that the sandblast in the third step is performed such that the plating layer remains on the circuit pattern when the insulating substrate is exposed.
  • When the conductive reactive layer is generated by a reaction between the insulating substrate and the active element in the hard brazing member, it is necessary that a part of the conductive reactive layer, which corresponds to the metal-removed portion of the circuit pattern, is removed by the sandblast. In this case, it is preferable that the sandblast is performed such that at least the circuit pattern remains on the insulating substrate when the part of the conductive reactive layer corresponding to the metal-removed portion of the circuit is removed. When a plating layer is formed on the circuit pattern, it is preferable that the sandblast is performed such that the plating layer remains on the circuit pattern when the part of the conductive reactive layer corresponding to the metal-removed portion of the circuit pattern is removed.
  • It is preferable that grains, which are smaller than mesh #180, are used for the sandblast. It is preferable that the grains are composed of Al2O3 or SiC. Further, it is preferable that an air pressure is 0.1 MPa to 0.25 MPa in the sandblast.
  • In order to prevent any residual matter of the metal material from remaining between parts of the formed circuit pattern composed of, for example, copper, it is preferable that etching is performed with an aqueous solution of ferric chloride or an aqueous solution of cupric chloride to be normally used when copper is etched, and then a treatment is performed with a solution to effectively etch components of the brazing member.
  • It is possible for the joining process to use a hard brazing member containing a major component of Ag and containing the active element or the brazing member containing a major component of Ag together with a foil of the active metal. Therefore, it is preferable to perform a treatment with an aqueous solution of ferric nitrate in order to etch Ag.
  • The waste of the brazing member should be thin. It is preferable that the thickness thereof is not more than 10 mm, more preferably not more than 5 mm by performing, for example, the joining process under an applied pressure, because it is possible to omit the step of removing the brazing member components.
  • When the pressure is applied during the joining process, the stress applied should be sufficient to maintain the flatness of the joining objective during the melting of the brazing member and extrude the excessive brazing member to the outside. To prevent the destruction of the insulating member, it is appropriate to perform the joining process at a stress of 0.1 MPa to 20 MPa, and more preferably 0.5 MPa to 10 MPa.
  • The velocity of removal of the brazing member component is approximate to the velocity of removal of the copper circuit component during the blasting. However, with the above-mentioned thickness, the copper circuit is suitably removed, even when the brazing member waste remains after the etching with the aqueous solution of ferric chloride or the aqueous solution of cupric chloride. It is possible to remove the brazing member layer and the nitride layer of the active metal.
  • A plating layer may be stacked on the circuit of the metal plate. Also in this case, when the thickness of the plating layer is not lost by the blasting necessary to remove the residual brazing member waste and the nitride layer of the active metal, it is possible to form the copper circuit with the plating layer in accordance with the same or equivalent treatment.
  • When Ni plating is performed, the thickness is preferably not less than 2 mm and more preferably not less than 5 mm, considering the remaining brazing member.
  • Further, in the joining process, it is possible to use the hard brazing member containing a major component of Cu and containing the active element or the brazing member containing a major component of Cu together with a foil of the active metal. In this case, it is possible to perform an etching by only etching with the aqueous solution of ferric chloride or the aqueous solution of cupric chloride without allowing the hard brazing member component to remain.
  • A heat spreader member or a heat sink member may be joined to a lower portion of the insulating substrate. In this case, a buffer plate of metal may be joined to the lower surface of the insulating substrate using a hard brazing member, and the heat spreader member or the heat sink member may be joined to the lower surface of the buffer plate using a hard brazing member. Further, the metal plate may be joined to the lower surface of the heat spreader member or the heat sink member using a hard brazing member.
  • When the buffer plate, the heat spreader member or the heat sink member, and the metal plate are joined to the lower portion of the insulating substrate using the hard brazing member respectively, it is desirable to reduce the amount of the brazing member in order to suppress the pollution of the circuit caused by formation of alloy, when Ag—Cu—In—Ti is used as the hard brazing member. However, in such a situation, an absolute amount of necessary Ti is insufficient in some cases. In such a case, it is desirable that a Ti foil is mixed depending on a required amount so that the Ti concentration is increased to effect the joining. Accordingly, it is possible to improve the peel strength as compared with a case in which the Ti foil is not mixed. The required Ti concentration may depend on the material to be joined. However, it is desirable that the concentration is not less than 0.05 mg/cm2 in the case of the joining of Cu and AlN or Si3N4 of the present invention, or the concentration is not less than 1.5 mg/cm2 in the case of the joining of a composite material in which a base material of Cu and SiC is impregnated with Cu or Cu alloy or a composite material in which a base material of C is impregnated with Cu or Cu alloy.
  • The above and other objects, features, and advantages of the present invention will become more apparent from the following description when taken in conjunction with the accompanying drawings in which a preferred embodiment of the present invention is shown by way of illustrative example.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a vertical sectional view illustrating a circuit board according to a first embodiment and an electronic part using the circuit board;
  • FIG. 2 is a magnified view illustrating a composite material of SiC/Cu as an example of the constitutive material for a heat sink member;
  • FIG. 3 is a magnified view illustrating a composite material of C/Cu as another example of the constitutive material for the heat sink member;
  • FIG. 4 is a magnified sectional view illustrating a part of a circuit and an insulating substrate of the circuit board according to the first embodiment;
  • FIG. 5A illustrates a setting step, and FIG. 5B illustrates a joining step;
  • FIG. 6A illustrates a resist-forming step, and FIG. 6B illustrates an etching step;
  • FIG. 7 illustrates a sandblast step;
  • FIG. 8 shows a table illustrating etching rates for various materials in the sandblast;
  • FIG. 9 illustrates another example of the sandblast step;
  • FIG. 10A is a plan view illustrating a first mask, and FIG. 10B is a plan view illustrating a second mask;
  • FIG. 11A shows an example of a planar pattern of a circuit after the etching, FIG. 11B shows a planar pattern of the circuit after performing the sandblast using the first mask, and FIG. 11C shows a planar pattern of the circuit after performing the sandblast using the second mask;
  • FIGS. 12A to 12E show steps illustrating an example of a method based on press forming in a second production method;
  • FIGS. 13A to 13E show steps illustrating another example of a method based on press forming in the second production method;
  • FIGS. 14A to 14D show steps illustrating an example of a method based on etching in the second production method;
  • FIG. 15 shows a table illustrating results of a first illustrative experiment (heat cycle test for Comparative Example 1 and Examples 1 to 3);
  • FIG. 16 shows characteristics illustrating results of Example 2 in a second illustrative experiment (illustrative experiment to observe the change of the coefficient of thermal conductivity of the circuit board depending on the coefficient of thermal conductivity of the insulating substrate);
  • FIG. 17 shows characteristics illustrating results of Comparative Example 2 in the second illustrative experiment;
  • FIG. 18 shows characteristics illustrating results of Comparative Example 3 in the second illustrative experiment;
  • FIG. 19 shows characteristics illustrating results of Comparative Example 4 in the second illustrative experiment;
  • FIG. 20 shows a table illustrating results of a third illustrative experiment (illustrative experiment to observe the heat cycle, the coefficient of thermal conductivity of the circuit board, and the insulation performance of the insulating substrate for Comparative Example 5 and Examples 3 to 6);
  • FIG. 21 shows characteristics illustrating results of a fourth illustrative experiment (illustrative experiment to observe the change of the coefficient of thermal conductivity of the circuit board depending on the coefficient of thermal conductivity of the insulating substrate itself);
  • FIG. 22 shows a table illustrating results of a fifth illustrative experiment (illustrative experiment to observe the change of the amount of warpage of the circuit board depending on the thickness of the circuit);
  • FIG. 23 shows characteristics illustrating results of the fifth illustrative experiment;
  • FIG. 24 shows a table illustrating results of a sixth illustrative experiment (illustrative experiment to observe the change of the amount of warpage of the circuit board depending on the thickness of the buffer plate);
  • FIG. 25 shows characteristics illustrating results of the sixth illustrative experiment;
  • FIG. 26 shows characteristics illustrating results of a seventh illustrative experiment (illustrative experiment to observe the change of the coefficient of thermal conductivity of the circuit board when the thickness of the buffer plate is changed);
  • FIG. 27 shows characteristics illustrating results of an eighth illustrative experiment (illustrative experiment to observe the change of the amount of warpage of the circuit board depending on the thickness of the metal plate);
  • FIG. 28 shows characteristics illustrating results of a ninth illustrative experiment (illustrative experiment to observe the difference in heat cycle and coefficient of thermal conductivity depending on the joining temperature for Examples 34 to 36);
  • FIG. 29 shows characteristics illustrating results of a tenth illustrative experiment (illustrative experiment to observe the difference in coefficient of thermal conductivity of the circuit board depending on the residual thickness of each of first and second brazing members for Examples 37 to 40);
  • FIG. 30 shows a table illustrating results of an eleventh illustrative experiment (illustrative experiment to observe the difference in pollution state of the circuit, peel strength, heat cycle, and coefficient of thermal conductivity depending on the thickness of each of first to fourth brazing members for Comparative Examples 8 to 10 and Examples 41 to 43);
  • FIG. 31 shows a table illustrating results of a twelfth illustrative experiment (illustrative experiment to observe the difference in peel strength, heat cycle, and coefficient of thermal conductivity depending on the amount of the active element in each of first to fourth brazing members for Comparative Example 11 and Examples 44 to 46);
  • FIG. 32 shows a table illustrating results of a thirteenth illustrative experiment (illustrative experiment to observe the difference in tight contact performance of bonding wire with respect to the circuit (or the plating layer) depending on the specular reflection of the circuit (or the plating layer) for Comparative Example 12 and Examples 47 to 53);
  • FIG. 33 is a vertical sectional view illustrating a circuit board according to a second embodiment and an electronic part based on the use of the circuit board;
  • FIG. 34 is a sectional view illustrating a circuit board having a structure in which a fin-shaped metal plate is joined to a lower surface of a heat sink member;
  • FIG. 35 is a sectional view illustrating a circuit board in which a heat sink member itself is fin-shaped;
  • FIG. 36 is a vertical sectional view illustrating a conventional electronic part; and
  • FIG. 37 is a magnified sectional view illustrating a part of a circuit and an insulating substrate of the conventional circuit board.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Illustrative embodiments of the circuit board and the method for producing the same according to the present invention will be explained below with reference to FIGS. 1 to 35.
  • At first, as shown in FIG. 1, an electronic part 12A having a circuit board 10A according to a first embodiment comprises a semiconductor device 16 which is mounted on the circuit board 10A with a solder layer 14 interposed therebetween, and a cooling fin 20 which is fixed to the lower surface of the circuit board 10A with a metal plate 18 interposed therebetween.
  • The circuit board 10A according to the first embodiment comprises a thermal conductive layer 24 which is provided on a heat spreader member 22.
  • The thermal conductive layer 24 comprises a buffer plate (Cu or the like) 28 made of metal which is joined onto the heat spreader member 22 with a first brazing member 26 containing an active element interposed therebetween, an insulating substrate 32 which is joined onto the buffer plate 28 with a second brazing member 30 containing an active element interposed therebetween, and a circuit 36 of a circuit-forming metal plate which is joined onto the insulating substrate 32 with a third brazing member 34 interposed therebetween. The metal plate 18 (Cu or the like) is joined to the lower surface of the heat spreader member 22 with a fourth brazing member 100 interposed therebetween.
  • In this embodiment, the circuit 36 is manufactured such that the circuit-forming metal plate 40, which is composed of, for example, Cu or Al and which has an Ni plating layer 38 formed on the upper surface, is subjected to press working or etching treatment along a predetermined circuit pattern.
  • An AlN layer or an Si3N4 layer can be used for the insulating substrate 32. When the AlN layer is used for the insulating substrate 32, the coefficient of thermal expansion of the AlN layer is approximately within a range of 3.0×10−6 to 1.0×10−5/K, although the coefficient of thermal expansion of the AlN layer changes depending on the molar composition ratio of Al and N. Therefore, it is preferable that the coefficient of thermal expansion of the heat spreader member 22 is 3.0×10−6 to 1.0×10−5/K, for the following reason. If the coefficient of thermal expansion of the insulating substrate 32 is 3.0×10−6/K, and the coefficient of thermal expansion of the heat spreader member 22 exceeds 1.0×10−5/K, then the heat spreader member 22 and the insulating substrate 32 may be peeled off or exfoliated from each other, when the temperature of the electronic part 12A in use is raised.
  • It is preferable that the molar composition ratio of Al to N in the insulating substrate 32 is Al:N=0.8:1.2 to 1.2:0.8, for the following reason. When such a molar composition ratio is adopted, the insulating substrate 32 reliably exhibits a coefficient of thermal expansion of 3.0×10−6 to 1.0×10−5/K and a coefficient of thermal conductivity of not less than 150 W/mK.
  • It is preferable that the coefficient of thermal conductivity of the heat spreader member 22 is not less than 150 W/mK, for the following reason. If the coefficient of thermal conductivity is less than 150 W/mK, the heat, which is generated by the semiconductor device 16 as the electronic part 12A is used, is transmitted at a slow speed to the outside of the electronic part 12A. As a result, a poor effect is obtained to maintain a constant temperature of the electronic part 12A.
  • The constitutive material for the heat spreader member 22 is not specifically limited provided that the coefficient of thermal conductivity and the coefficient of thermal expansion are within the ranges described above. However, the constitutive material for the heat spreader member 22 is preferably exemplified by at least one selected from the group consisting of SiC, AlN, Si3N4, BeO, Al2O3, Be2C, C, Cu, Cu alloy, Al, Al alloy, Ag, Ag alloy, and Si. That is, the heat spreader member 22 can be constructed with a simple substance selected from the above, or a composite material composed of two or more of the above. The composite material can be exemplified by an SiC/Cu composite material 22A (see FIG. 2) and a C/Cu composite material 22B (see FIG. 3).
  • As shown in FIG. 2, the SiC/Cu composite material 22A is obtained by impregnating open pores 52 of a porous sintered matter 50 composed of SiC with melted Cu or Cu alloy 54, and then solidifying the Cu or Cu alloy 54.
  • As shown in FIG. 3, the C/Cu composite material 22B is obtained by impregnating open pores 62 of a porous sintered matter 60 obtained by preliminarily sintering carbon or allotrope thereof to form a network, with melted Cu or Cu alloy 64, and then solidifying the Cu or Cu alloy 64. For example, the C/Cu composite material 22B is a member as disclosed in Japanese Patent Application No. 2000-80833.
  • When the heat spreader member 22 is composed of the composite material or the alloy as described above, the coefficient of thermal expansion and the coefficient of thermal conductivity can be controlled to be within the ranges as described above (coefficient of thermal expansion: 3.0×10−6 to 1.0×10−5/K, coefficient of thermal conductivity: not less than 150 W/mK) by establishing the composition ratio of the constitutive components.
  • It is preferable that each of the first to fourth brazing members 26, 30, 34, 100 is a hard brazing member containing an active element. In this case, as for the active element, it is possible to use at least one of elements belonging to Group 2A in the periodic table including, for example, Mg, Sr, Ca, Ba, and Be; Group 3A including, for example, Ce, Group 4A including, for example, Ti, Zr, and Hf; Group 5A including, for example, Nb and Ta; and Group 4B including, for example, B and Si. In the first embodiment, a hard brazing member of Ag—Cu—Ti or a hard brazing member of Ag—Cu—In—Ti or Cu—Al—Si—Ti is used for the first to third brazing members 26, 30, 34. In this case, the active element is Ti.
  • When the circuit board 10A according to the first embodiment is used, the heat sink member 20, which is composed of, for example, Al or Cu, is fixed, for example, by means of screw fastening (not shown) to the lower surface of the metal plate 18. As shown in the drawings, the cooling fin is generally provided as the heat sink member 20, which is a member for dissipating the heat by means of water cooling or air cooling.
  • As shown in a magnified view in FIG. 4, in the circuit board 10A according to the first embodiment, the circuit 36 is formed by means of the following two types of methods. That is, in the first method, the circuit 36 is formed by means of an etching treatment and a sandblast treatment for the circuit-forming metal plate 40 which is joined onto the insulating substrate 32 with the third brazing member 34 interposed therebetween. In the second method, the circuit-forming metal plate 40, on which a circuit pattern is previously formed (indicating that metal portions other than the circuit 36 are not completely removed, and portions to be converted into the circuit 36 thereafter are depicted as a pattern), is joined onto the insulating substrate 32 with the third brazing member 34 interposed therebetween, and then a sandblast treatment is performed for the circuit-forming metal plate 40 to form the circuit 36.
  • The circuit 36 includes a metal-removed portion 36 a which is constructed such that the underlying insulating substrate 32 is exposed. When the insulating substrate 32 and the circuit 36 are joined, a conductive reactive layer 70 is generated between the insulating substrate 32 and the circuit 36 as a result of a reaction between the third brazing member 34 and the insulating substrate 32. Therefore, in FIG. 4 the reference numeral 34 to indicate the third brazing member is shown with parentheses.
  • Several methods for producing the circuit board 10A according to the first embodiment will now be explained with reference to FIGS. 5A to 14D.
  • At first, the first production method includes a setting step shown in FIG. 5A, in which the metal plate 18, the fourth brazing member 100, the heat spreader member 22, the first brazing member 26, the buffer plate 28, the second brazing member 30, the insulating substrate 32, the third brazing member 34, and the circuit-forming metal plate 40 plated with the Ni plating layer 38 on the upper surface are placed (subjected to setting) in this order on a jig 72, and the components are fixed on the jig 72. The setting is performed, for example, in the atmospheric air.
  • Subsequently, in a joining step shown in FIG. 5B, the metal plate 18, the fourth brazing member 100, the heat spreader member 22, the first brazing member 26, the buffer plate 28, the second brazing member 30, the insulating substrate 32, the third brazing member 34, and the circuit-forming metal plate 40, which are fixed on the jig 72, are pressurized vertically, for example, in vacuum of not more than 1.0×10−5 Torr, while the components are joined to one another by raising/lowering the temperature. As a result of the joining treatment, a joined unit is obtained, in which the circuit-forming metal plate 40, the insulating substrate 32, the buffer plate 26, heat spreader member 22, and the metal plate are integrated into one unit.
  • The pressure is applied in the joining step preferably at a force or stress of not less than 0.1 MPa and not more than 20 MPa, and more preferably not less than 0.5 MPa and not more than 10 MPa for the following reason. If the stress is not more than the value as described above, then the brazing member layer remains, and the brazing member may be an obstacle upon removal. On the other hand, if the stress is not less than the value as described above, excessive load may be applied to the insulating substrate 32. Especially, in the joining operation, for example, as shown in FIG. 6A, the conductive reactive layer 70 (TiN layer) is formed between the metal plate 40 and the insulating substrate 32 by the reaction between the active metal (Ti in this case) of the third brazing member 34 and the insulating substrate 32 (AlN or Si3N4).
  • After that, as shown in FIGS. 6A and 6B, an etching treatment is applied to the circuit-forming metal plate 40 along a predetermined circuit pattern to form the circuit 36. Specifically, as shown in FIG. 6A, a circuit-forming resist 80 is printed on the entire surface of the circuit-forming metal plate 40. Only portions, which are not subjected to the etching, are selectively cured for the resist 80. Subsequently, non-cured portions are removed to form windows 80 a (resist-forming step). The portions, on which the resist 80 remains, are formed into the circuit pattern.
  • After that, as shown in FIG. 6B, the Ni plating 38 as a portion of the Ni plating layer 38 formed on the upper surface of the metal plate 40, exposed from the window 80 a of the resist 80 and the metal plate 40 are subjected to an etching treatment with an aqueous solution of ferric chloride or an aqueous solution of cupric chloride to form the circuit 36. It is preferable that an etching treatment is thereafter performed with an aqueous solution of ferric nitrate when any brazing member containing a major component of Ag is used, in order to completely remove the brazing member remaining between parts of the circuit 36 (etching treatment step).
  • After that, as shown in FIG. 7, the resist 80 on the circuit 36 is removed, and then a sandblast treatment is applied to the entire surface including the circuit 36 to remove the conductive reactive layer 70 remaining at the metal-removed portion 36 a of the circuit 36. Accordingly, the underlying insulating substrate 32 is exposed from the metal-removed portion 36 a of the circuit 36.
  • In this case, it is preferable that the sandblast treatment is performed under a condition in which the Ni plating layer 38 remains on the circuit 36 at the stage at which the conductive reactive layer 70 remaining at the metal-removed portion 36 a of the circuit 36 is removed.
  • In this embodiment, the grains, which are finer than mesh #180 and which are composed of Al2O3 or SiC, are used for the sandblast treatment. The air pressure is 0.1 MPa to 0.25 MPa in the sandblast treatment. The thickness of the Ni plating layer 38 is not less than 2 mm. The diameter of the grain corresponding to mesh #180 can be represented by the maximum diameter of the grain which passes through mesh #180. In this case, the diameter is 85 mm. Therefore, it is preferable to use grains having a grain diameter of not more than 85 mm.
  • The etching rate will now be specifically explained for a variety of materials for the sandblast treatment. At first, the etching rate was measured by using Al2O3 grains having a fineness of mesh #240 as grains to be used for the sandblast treatment and using air pressures of 0.1 MPa and 0.25 MPa. Results were obtained as shown in FIG. 8.
  • That is, when the air pressure was 0.25 MPa, then the etching rate for AlN as a constitutive material for the insulating substrate 32 was 13 mm/sec, and the etching rate for Si3N4 as a constitutive material for the insulating substrate 32 was 2.7 mm/sec. Similarly, the etching rate for Cu as a constitutive material for the circuit 36 was 1.5 mm/sec, the etching rate for Ni as a constitutive material for the Ni plating layer 38 on the circuit 36 was 2 mm/sec, the etching rate for Ag—Cu—Ti as a brazing member was 1.6 mm/sec, and the etching rate for TiN as a constitutive material for the conductive reactive layer 70 was 10 mm/sec.
  • The thickness of the conductive reactive layer 70, which is generated between the metal plate 40 and the insulating substrate 32, is about 2 to 5 mm at most. Therefore, when the Ni plating layer 38 on the metal plate 40 has a thickness of not less than 2 mm, then the conductive reactive layer 70, which remains at the metal-removed portion 36 a of the circuit 36, can be reliably removed by means of the sandblast treatment for 1 second, and the Ni plating layer 38 is allowed to remain on the circuit 36. Considering the stability of operation, it is preferable that the thickness of the Ni plating layer 38 is not less than 5 mm.
  • Similarly, when the air pressure was 0.1 MPa, then the etching rate for AlN as a constitutive material for the insulating substrate 32 was 4.8 mm/sec, and the etching rate for Si3N4 as a constitutive material for the insulating substrate 32 was 1.4 mm/sec. Similarly, the etching rate for Cu as a constitutive material for the circuit 36 was 0.8 mm/sec, the etching rate for Ni as a constitutive material for the Ni plating layer 38 on the circuit 36 was 1.2 mm/sec, the etching rate for Ag—Cu—Ti as a brazing member was 0.9 mm/sec, and the etching rate for TiN as a constitutive material for the conductive reactive layer 70 was 3 mm/sec.
  • Also in this case, the conductive reactive layer 70, which remains at the metal-removed portion 36 a of the circuit 36, can be reliably removed by means of the sandblast treatment for about 2 seconds, and the Ni plating layer 38 is allowed to remain on the circuit 36.
  • Of course, as shown in FIG. 9, a mask 82 may be installed on the circuit 36. The portion which is exposed through the mask 82, i.e., the conductive reactive layer 70 remaining at the metal-removed portion 36 a of the circuit 36, may be removed by means of the sandblast treatment.
  • In this case, for example, as shown in FIGS. 10A and 10B, a plurality of masks 82A, 82B may be used. The sandblast treatment may be selectively performed by the masks 82A, 82B. The first mask 82A shown in FIG. 10A has, for example, windows 83 a formed along horizontal ruled lines. The second mask 82B shown in FIG. 10B has, for example, windows 83 b formed along vertical ruled lines.
  • A pattern shown in FIG. 11A is assumed as a planar pattern of the circuit 36 after the etching treatment. In FIG. 11A, an area indicated by hatched lines represents an area in which the conductive reactive layer 70 is exposed.
  • At first, the first mask 82A shown in FIG. 10A is used to perform the sandblast treatment. As a result of this treatment, portions of the exposed conductive reactive layer 70, which correspond, for example, to the windows 83 a of the first mask 82A, are removed as shown in FIG. 11B. During this process, the portions of the circuit 36 are prevented from collision of the grains (grains used in the sandblast treatment) by the first mask 82A.
  • After that, the sandblast treatment is performed using the second mask 82B shown in FIG. 10B. Accordingly, portions, which correspond to the windows 83 b of the second mask 82B, are removed. That is, as shown in FIG. 11C, all of the conductive reactive layer 70, which has been exposed from the metal-removed portion of the circuit 36, is removed. Consequently, the insulating substrate is exposed from the metal-removed portion of the circuit 36. Also in this case, the portions of the circuit 36 are prevented from collision of the grains (grains used in the sandblast treatment) by the second mask 82B.
  • It is preferable that each of the first and second masks 82A, 82B is composed of a material such as stainless steel, preferably having a thickness of 0.3 to 1.0 mm. Accordingly, each of the first and second masks 82A, 82B maintains the original planar shape even when the sandblast treatment is completed, making it possible to sufficiently function as a mask for the sandblast treatment.
  • When the sandblast treatment is performed using the mask as described above, it is possible to reliably remove the conductive reactive layer 70 remaining at the metal-removed portion 36 a of the circuit 36. Further, the surface roughness can be maintained without exerting any influence of the sandblast treatment on the Ni plating layer 38 on the circuit 36.
  • Subsequently, as shown in FIG. 1, the semiconductor device 16 is mounted on the circuit 36 using the solder layer 14. Thus, the electronic part 12A is obtained. In the first embodiment, for example, a commercially available silicon-based IGBT (power semiconductor element) was joined with a low melting point solder. Further, although not shown, metal wires (bonding wires) were electrically connected to terminals of the semiconductor device 16 by wire bonding. Similarly, metal wires were also connected to the circuit 36.
  • After that, the circuit board 10A, to which the semiconductor device 16 was joined, was accommodated in a package. A commercially available silicone gel for potting was injected into the package, and cured. Accordingly, the electric insulation performance of the circuit board 10A is enhanced, and the mechanical reliability thereof is secured.
  • Next, the second production method will be explained with reference to FIGS. 12A to 14D. The second production method is different from the first production method described above in that a circuit-forming metal plate 40, on which a circuit pattern is previously formed, is joined onto the insulating substrate 32. The method for previously forming the circuit pattern on the circuit-forming metal plate 40 includes a method based on press forming and a method based on etching. In FIGS. 12A to 14D, the plating layer 38 formed on the circuit-forming metal plate 40 is omitted from the illustration.
  • At first, the method based on the press working will be explained. A circuit-forming metal plate 40 is prepared as shown in FIG. 12A. After that, as shown in FIG. 12B, half blanking machining is performed for the circuit-forming metal plate 40 so that a circuit pattern 102 is formed, and arc-shaped bridges 106, which connect portions 104 to be converted into the circuit thereafter, are formed.
  • In this procedure, as shown in FIG. 12B, the brazing member 34 may be applied to the lower surfaces of the portions of the circuit-forming metal plate to be converted into the circuit thereafter. The brazing member may be applied as follows. That is, a paste of brazing member may be applied. Alternatively, a plate-shaped brazing member or a brazing member in powder form may be applied or stuck with an adhesive.
  • After that, as shown in FIG. 12C (see FIG. 5A), the metal plate 18, the fourth brazing member 100, the heat spreader member 22, the first brazing member 26, the buffer plate 28, the second brazing member 30, the insulating substrate 32, the third brazing member 34, and the circuit-forming metal plate 40 are placed (subjected to setting) in this order on the jig 72, and the components are fixed on the jig.
  • In this procedure, when the brazing member 34 is already applied to the lower surfaces of the portions to be converted into the circuit thereafter as shown in FIG. 12B, it is unnecessary to newly prepare the third brazing member 34 as shown in FIG. 12C. The circuit-forming metal plate 40, in which the brazing member 34 has been applied to the lower surfaces, may be directly placed on the insulating substrate 32.
  • FIG. 12C shows a state in which the circuit-forming metal plate 40, in which the brazing member 34 is not applied to the lower surfaces of the portions to be converted into the circuit thereafter, is placed and fixed on the insulating substrate 32 while the third brazing member 34 is disposed between the insulating substrate 32 and the circuit-forming metal plate 40.
  • After that, a jig 110 (protecting jig) for protecting the bridges 106 is placed on the circuit-forming metal plate 40. The protecting jig 110 has, for example, a shape of rectangular parallelepiped or cube which has an areal size of such an extent that the circuit-forming metal plate 40 is covered therewith in plan view. The protecting jig 110 has recesses 112 which is open downwardly at portions corresponding to the circular arc-shaped bridges 106. Further, the protecting jig 110 is configured so that portions 114 other than the recesses 112 contact with the portions 104 to be converted into the circuit thereafter.
  • After that, the metal plate 18, the fourth brazing member 100, the heat spreader member 22, the first brazing member 26, the buffer plate 28, the second brazing member 30, the insulating substrate 32, the third brazing member 34, and the circuit-forming metal plate 40, which are fixed on the jig 72 (see FIG. 5), are pressurized vertically, for example, in vacuum of not more than 1.0×10−5 Torr, while the components are joined to one another by raising/lowering the temperature. During this process, the circuit-forming metal plate 40 is covered with the protecting jig 110. Therefore, the bridges 106 are neither deformed nor cut when the pressure is applied. Thus, it is possible to reliably make tight contact of the circuit-forming metal plate 40 with the insulating substrate 32, and it is possible to avoid any occurrence of positional discrepancy for each of the portions of the circuit-forming metal plate 40 to be converted into the circuit thereafter.
  • After that, the protecting jig 110 is removed as shown in FIG. 12D, and then the bridges 106 are cut and removed, for example, with nippers as shown in FIG. 12E. Thus, the circuit 36 of the circuit-forming metal plate 40 is formed on the insulating substrate 32. In order to achieve the object as described above, it is sufficient that the bridges 106 are provided at necessary sites at which the respective portions of the circuit-forming metal plate 40 to be converted into the circuit thereafter do not cause any positional discrepancy. All of the sites other than the respective portions to be converted into the circuit thereafter do not necessarily have the shape of bridge.
  • After that, in the same manner as in the first production method described above, the sandblast treatment is performed for the entire surface including the circuit 36 or using the mask 82. Thus, the conductive reactive layer 70, which is exposed from the metal-removed portion 36 a of the circuit 36, is removed.
  • Next, explanation will be made with reference to FIGS. 13A to 14D for several modified embodiments of the second production method described above.
  • At first, in the production method according to the first modified embodiment, when the circuit is formed by press working for the circuit-forming metal plate 40 as shown in FIG. 13B after preparing the circuit-forming metal plate 40 as shown in FIG. 13A, half blanking machining is firstly performed for the circuit-forming metal plate 40. As a result of the half blanking machining, a circuit pattern 102 is formed, and bridges 106, which connect portions 104 to be converted into the circuit thereafter, are formed. In an example shown in FIG. 13B, the bridges 106 are lifted upwardly as compared with the portions 104 to be converted into the circuit thereafter. After that, an adhesive is applied to the lower surfaces of the portions to be converted into the circuit thereafter, of the circuit-forming metal plate.
  • Subsequently, as shown in FIG. 13C (see FIG. 5A), the metal plate 18, the fourth brazing member 100, the heat spreader member 22, the first brazing member 26, the buffer plate 28, the second brazing member 30, the insulating substrate 32, the third brazing member 34, and the circuit-forming metal plate 40 plated with the Ni plating layer 38 on the upper surface are placed (subjected to setting) in this order on the jig 72, and the components are fixed on the jig 72. In this procedure, the lower surfaces of the portions 104 to be converted into the circuit thereafter, of the circuit-forming metal plate 40 are adhered onto the third brazing member 34. FIG. 13C shows a state in which the circuit-forming metal plate 40 is placed and fixed on the insulating substrate 32 with the third brazing member 34 interposed therebetween.
  • After that, as shown in FIG. 13D (see FIG. 5B), the circuit-forming metal plate 40 is pressed vertically, for example, with a punch (not shown) having a flat lower surface. During this process, the bridges 106 are moved downwardly by being pressed by the punch. Accordingly, the bridges 106 are sheared. The sheared bridges 106 are depressed by being pressed by the punch to the positions at which they are sheared. However, even when the sheared bridges 106 are depressed until they are completely contacted with the brazing member 34 as shown in FIG. 13D, they are not adhered.
  • After that, as shown in FIG. 13E, the bridges 106, which have been placed on the third brazing member 34, are discharged to the outside. The discharge may be effected by performing, for example, a method in which a tape or the like applied with an adhesive is pressed against the bridges to pull out the bridges, and a method in which the bridges are mechanically pinched to pull out the bridges. Accordingly, the circuit 36 of the circuit-forming metal plate is formed on the insulating substrate 32.
  • After that, as shown in FIG. 5B, the metal plate 18, the fourth brazing member 100, the heat spreader member 22, the first brazing member 26, the buffer plate 28, the second brazing member 30, the insulating substrate 32, the third brazing member 34, and the circuit-forming metal plate 40, which are fixed on the jig 72, are pressurized vertically, for example, in vacuum of not more than 1.0×10−5 Torr, while the components are joined to one another by raising/lowering the temperature.
  • After that, in the same manner as in the first production method described above, the sandblast treatment is performed for the entire surface including the circuit 36 or using the mask 82. Thus, the conductive reactive layer 70, which is exposed from the metal-removed portion 36 a of the circuit 36, is removed.
  • Next, in the production method according to the second modified embodiment, a circuit-forming metal plate 40 is prepared as shown in FIG. 14A. After that, as shown in FIG. 14B, portions other than portions 104 to be converted into the circuit thereafter of the circuit-forming metal plate 40 are subjected to etching so that the thickness of the portions is thinned. At this stage, a circuit pattern 102 based on the etching treatment is formed on the circuit-forming metal plate 40.
  • After that, as shown in FIG. 14C (see FIG. 5A), the metal plate 18, the fourth brazing member 100, the heat spreader member 22, the first brazing member 26, the buffer plate 28, the second brazing member 30, the insulating substrate 32, the third brazing member 34, and the circuit-forming metal plate 40 are placed (subjected to setting) in this order on the jig 72, and the components are fixed on the jig 72. In this process, the circuit-forming metal plate 40 is placed and fixed while the surface, which is irregular or convex/concave as a result of the etching, is opposed to the third brazing member 34. Accordingly, the portions having the thin thickness of the circuit-forming metal plate 40 function as bridges 106 to connect portions of the circuit.
  • After that, the metal plate 18, the fourth brazing member 100, the heat spreader member 22, the first brazing member 26, the buffer plate 28, the second brazing member 30, the insulating substrate 32, the third brazing member 34, and the circuit-forming metal plate 40, which are fixed on the jig 72 (see FIG. 5), are pressurized vertically, for example, in vacuum of not more than 1.0×10−5 Torr, while the components are joined to one another by raising/lowering the temperature.
  • After that, the bridges 106 are cut and removed, for example, with nippers as shown in FIG. 14D. Thus, the circuit 36 of the circuit-forming metal plate 40 is formed on the insulating substrate 32. In this procedure, it is sufficient that the bridges 106 are provided at necessary sites at which the respective portions of the circuit-forming metal plate 40 to be converted into the circuit thereafter do not cause any positional discrepancy. All of the sites other than the respective portions to be converted into the circuit thereafter do not necessarily have the shape of bridge, in the same manner as in the preceding embodiment.
  • After that, in the same manner as in the production method described above, the sandblast treatment is performed for the entire surface including the circuit 36 or using the mask 82. Thus, the conductive reactive layer 70, which is exposed from the metal-removed portion 36 a of the circuit 36, is removed.
  • Preferred specified embodiments of the circuit board 10A according to the first embodiment will now be explained below.
  • At first, as shown in FIG. 1, it is preferable that the buffer plate 28 is provided between the insulating substrate 32 and the heat spreader member 22. Owing to the buffer plate 28, it is possible to improve the heat cycle characteristics of the circuit board 10A.
  • A first illustrative experiment will now be described. In the first illustrative experiment, the heat cycle test was performed for Comparative Example 1 and Examples 1 to 3. In the Comparative Example 1, the buffer plate 28 is omitted from the circuit board 10A according to the first embodiment. The Examples 1 to 3 are constructed in approximately the same manner as the circuit board 10A according to the first embodiment. Specified joining structures are shown in FIG. 15.
  • The thermal shock condition for one cycle in the heat cycle test is such that a temperature of 65° C. is applied for 15 minutes, and then a temperature of 150° C. is applied for 15 minutes (in accordance with the test condition of MIL-STD-833C 1010.6C in MIL Standards of USA). In the first illustrative experiment, the heat cycle tests of 500 cycles and 3000 cycles were performed for the Comparative Example 1 and the Examples 1 to 3 to observe states of exfoliation of the respective joining structures.
  • Experimental results are shown in FIG. 15. It was revealed that any exfoliation already occurred between the insulating substrate 32 and the heat spreader member 22 at a stage of 500 cycles in the Comparative Example 1, but no exfoliation occurred even after 3000 cycles in the Examples 1 to 3.
  • It is preferable that the thickness of the buffer plate 28 is not less than 0.03 mm, for the following reason. If the thickness is less than 0.03 mm, no function as the buffer plate 28 as described above may not be exhibited.
  • Further, as for the insulating substrate 32, it is preferable that the thickness of the insulating substrate 32 is not more than 0.3 mm when the insulating substrate 32 is composed of Si3N4. Accordingly, even when the coefficient of thermal conductivity of the insulating substrate 32 itself is 40 W/mK which is low, the coefficient of thermal conductivity of the circuit board 10A can be made to be not less than 200 W/mK when the circuit board 10A is prepared.
  • Second and third illustrative experiments will now be described. In the second illustrative experiment, observation was made for the change of the coefficient of thermal conductivity of the circuit board 10A depending on the coefficient of thermal conductivity (40 W/mK, 60 W/mK, 80 W/mK, 100 W/mK) of the insulating substrate 32 (Si3N4) for Comparative Example 2 to 4 and Example 4. The thickness of the insulating substrate 32 was 0.3 mm in the Example 2, the thickness of the insulating substrate 32 was 0.6 mm in the Comparative Example 2, the thickness of the insulating substrate 32 was 0.9 mm in the Comparative Example 3, and the thickness of the insulating substrate 32 was 1.2 mm in the Comparative Example 4. Experimental results are shown in FIGS. 16 to 19.
  • As for FIGS. 16 to 19, FIG. 16 shows the result of the Example 4, FIG. 17 shows the result of the Comparative Example 2, FIG. 18 shows the result of the Comparative Example 3, and FIG. 19 shows the result of the Comparative Example 4.
  • According to the results, it is appreciated that the coefficient of heat transfer, which is obtained when the circuit board 10A is prepared, is high, i.e., 221.5 W/mK in the Example 2 even when the coefficient of heat transfer of the insulating substrate 40 itself is low, i.e., 40 W/mK.
  • On the other hand, in third illustrative experiment, observation was made for the heat cycle, the coefficient of thermal conductivity of the circuit board 10A, and the insulation performance of the insulating substrate 32 for Comparative Example 5 and Examples 5 to 8. Any one of the insulating substrates 32 used had a coefficient of thermal conductivity of 100 W/mK.
  • In the Comparative Example 5, a structure was provided, in which the thickness of the insulating substrate 32 was 0.635 mm in the circuit board 10A according to the first embodiment. In the Examples 5 to 8, the thickness of the insulating substrate 32 was 0.3 mm, 0.15 mm, 0.10 mm, and 0.07 mm respectively in the circuit board 10A according to the first embodiment. Specified joining structures and experimental results are shown in FIG. 20.
  • No exfoliation was observed in the heat cycle test for 3000 cycles in all of the Comparative Example 5 and the Examples 5 to 8. Further, the insulation performance was satisfactory. As for the coefficient of thermal conductivity, it is appreciated that the Examples 5 to 8 exhibited greatly high values, i.e., 290 W/mK, 308 W/mK, 325 W/mK, 340 W/mK, as compared with 250 W/mK in the Comparative Example 5.
  • Especially, it is appreciated that the coefficient of heat transfer of the circuit board 10A is scarcely changed when the thickness of the insulating substrate (Si3N4) is 0.1 mm, according to experimental results shown in FIG. 21 (fourth illustrative experiment). In the fourth illustrative experiment, the change of the coefficient of heat transfer of the circuit board 10A was observed when the thickness of the circuit 36 was 0.3 mm, the thickness of the buffer plate 28 was 0.25 mm, the thickness of the heat spreader member 22 was 3.0 mm and the coefficient of thermal conductivity of the insulating substrate 32 itself was 40 W/mK (Example 9), 60 W/mK (Example 10), 80 W/mK (Example 11), and 100 W/mK (Example 12).
  • Further, it is preferable for the circuit board 10A according to the first embodiment that the ratio between the thickness of the circuit 36 and the total thickness of the buffer plate 28, the heat spreader member 22, and the metal plate 18 is 1:0.5 to 1:3. Accordingly, the lower surface of the metal plate 18 is warped so that the lower surface has a convex shape toward the outside. For example, when the heat sink member 20 is joined or fixed to the lower surface of the metal plate 18, it is possible to enhance the tight contact performance.
  • Explanation will now be made for illustrative experiments (fifth to eighth illustrative experiments) in relation to the warpage of the circuit board 10A depending on the thicknesses of the circuit 36, the buffer plate 28, and the metal plate 18.
  • At first, in the fifth illustrative experiment, observation was made for the change of the amount of warpage of the circuit board 10A depending on the thickness of the circuit 36. The amount of warpage of the circuit board 10A was measured when the thickness of the insulating substrate 32 (Si3N4) was 0.3 mm, the thickness of the buffer plate 28 was 0.3 mm, the thickness of the heat spreader member 22 was 3.0 mm, the thickness of the metal plate 18 was 0.3 mm, and the thickness of the circuit 36 was 0.3 mm (Comparative Example 6), 1.0 mm (Comparative Example 7), 3.0 mm (Example 13), and 10.0 mm (Example 14). A laser confocal displacement meter (Model LT-8110) produced by Keyence was used as a measuring apparatus.
  • Experimental results are shown in FIGS. 22 and 23. In FIG. 23, the plot of the Comparative Example 6 is indicated by an open circle, the plot of the Comparative Example 7 is indicated by an open triangle, the plot of the Example 13 is indicated by a solid circle, and the plot of the Example 14 is indicated by a solid triangle.
  • According to the results, the warpage is formed in both of the Comparative Examples 6 and 7 such that the front surface of the circuit 36 is convex (lower surface of the metal plate 18 is concave). In contrast, the warpage is formed in both of Examples 13 and 14 such that the front surface of the circuit 36 is concave (lower surface of the metal plate 18 is convex). Further, as indicated by a virtual line m (straight line depicted by approximation in accordance with the least square method for the plots of the Comparative Examples 6, 7 and the Examples 13, 14) shown in FIG. 23, it is understood that the amount of warpage can be controlled by changing the thickness of the circuit 36. It is also possible to make the amount of warpage to be zero by controlling the thickness of the circuit 36.
  • Next, in the sixth illustrative experiment, observation was made for the change of the amount of warpage of the circuit board 10A depending on the thickness of the buffer plate 28. In the sixth illustrative experiment, the thickness of the circuit 36 was 0.3 mm, the thickness of the insulating substrate 32 was 0.3 mm, the thickness of the heat spreader member 22 was 3.0 mm, the thickness of the metal plate 18 was 0 mm (formation of the metal plate 18 was omitted), and the joining pressure was 2.5 kgf/cm2. The amount of warpage of the circuit board 10A was measured while changing the type of the insulating substrate 32 and the thickness of the buffer plate 28 for Examples 15 to 26. Experimental results are shown in FIGS. 24 and 25.
  • According to the results, in Examples 15 and 16 in which AlN is used for the insulating substrate 32, the warpage is formed such that the front surface of the circuit 36 is concave (lower surface of the heat spreader member 22 is convex). On the other hand, in Examples 17 to 26 in which Si3N4 is used for the insulating substrate 32, the warpage is formed such that the front surface of the circuit 36 is convex (lower surface of the heat spreader member 22 is concave).
  • Especially, FIG. 25 shows a straight line n1 depicted by approximation in accordance with the least square method for the plots of the Examples 15 and 16 by using AlN for the insulating substrate 32, and a straight line n2 depicted by approximation in accordance with the least square method for the plots of the Examples 17 to 26.
  • According to the results of the Examples 15 and 16, as the thickness of the buffer plate 28 is increased, the amount of warpage of the concave front surface of the circuit 36 is gradually decreased. On the other hand, according to the results of the Examples 17 to 26, as the thickness of the buffer plate 28 is increased, the amount of warpage of the convex front surface of the circuit 36 is gradually increased.
  • According to this fact, it is appreciated that the amount of warpage of the circuit board 10A can be controlled by changing the thickness of the buffer plate 28. However, if the thickness of the buffer plate 28 exceeds a thickness of 0.5 mm, when AlN is used for the insulating substrate 32, then the amount of warpage of the concave front surface of the circuit 36 of the circuit board 10A almost disappears. It may be difficult to allow the cooling fin to make tight contact with the lower surface of the metal plate 18. In view of the above, it is preferable that the thickness of the buffer plate 28 is 0.03 to 0.5 mm.
  • The change of the coefficient of heat transfer of the circuit board 10A was investigated when the thickness of the buffer plate 28 was changed. According to experimental results shown in FIG. 26 (seventh illustrative experiment), the coefficient of heat transfer of the circuit board 10A is scarcely changed. In the seventh illustrative experiment, the change of the coefficient of heat transfer of the circuit board 10A was observed when the coefficient of thermal conductivity of the insulating substrate 32 (Si3N4) itself was 90 W/mK, and the thickness of the buffer plate 28 was 0.1 mm (Example 27), 0.3 mm (Example 28), 0.6 mm (Example 29), and 0.9 mm (Example 30). The thickness of the circuit 36 was 0.3 mm, the thickness of the insulating substrate 32 was 0.3 mm, and the thickness of the heat spreader member 22 was 3.0 mm.
  • Next, in the eighth illustrative experiment, observation was made for the change of the amount of warpage of the circuit board 10A depending on the thickness of the metal plate 18. In the eighth illustrative experiment, the thickness of the circuit 36 was 0.3 mm, the thickness of the buffer plate 28 was 0.3 mm, and the thickness of the heat spreader member 22 was 3.0 mm. The amount of warpage of the circuit board 10A was measured by changing the thickness of the metal plate 18 for Examples 31 to 33. In Example 31, the thickness of the insulating substrate 32 (Si3N4) was 0.3 mm. In Example 32, the thickness of the insulating substrate 32 (AlN) was 0.3 mm. In Example 33, the thickness of the insulating substrate 32 (AlN) was 0.5 mm.
  • Experimental results are shown in FIG. 27. In FIG. 27, Example 31 is depicted by solid line D31, Example 32 is depicted by solid line D32, and Example 33 is depicted by solid line D33.
  • In Example 31, the warpage is formed such that the front surface of the circuit 36 is convex (lower surface of the metal plate 18 is concave) over a range of the thickness of the metal plate 18 of 0 mm to 0.5 mm. As the thickness of the metal plate 18 is increased, the amount of warpage of the convex front surface of the circuit 36 is also gradually increased.
  • In Example 32, the warpage is formed such that the front surface of the circuit 36 is concave (lower surface of the metal plate 18 is convex) over a range of the thickness of the metal plate 18 of 0 mm to 0.12 mm. As the thickness of the metal plate 18 is increased, the amount of warpage of the concave front surface of the circuit 36 is gradually decreased. Further, in Example 32, the warpage is formed such that the front surface of the circuit 36 is convex (lower surface of the metal plate 18 is concave) over a range of the thickness of the metal plate 18 of 0.12 mm to 0.5 mm. As the thickness of the metal plate 18 is increased, the amount of warpage of the convex front surface of the circuit 36 is also gradually increased.
  • In Example 33, the warpage is formed such that the front surface of the circuit 36 is concave (lower surface of the metal plate 18 is convex) over a range of the thickness of the metal plate 18 of 0 mm to 0.19 mm. As the thickness of the metal plate 18 is increased, the amount of warpage of the concave front surface of the circuit 36 is gradually decreased. Further, in Example 33, the warpage is formed such that the front surface of the circuit 36 is convex (lower surface of the metal plate 18 is concave) over a range of the thickness of the metal plate 18 of 0.19 mm to 0.5 mm. As the thickness of the metal plate 18 is increased, the amount of warpage of the convex front surface of the circuit 36 is also gradually increased.
  • The amount of warpage of the circuit board 10A can be controlled by changing the thickness of the metal plate 18.
  • In the circuit board 10A according to the first embodiment, it is preferable that a hard brazing member having a composition of Ag—Cu—In—Ti is used for the first to fourth brazing members 26, 30, 34, 100. It is preferable that the amount of the active element (Ti) contained in each of the second and third brazing members 30, 34 is 0.05 to 2%. It is preferable that the amount of the active element (Ti) contained in each of the first and fourth brazing members 26, 100 is 0.5 to 10%.
  • It is preferable that the thickness of each of the second and third brazing members 30, 34 is not more than 10% of the thickness of the buffer plate 28. Specifically, it is preferable that the thickness of each of the second and third brazing members 30, 34 is not more than 10 mm. On the other hand, it is preferable that the thickness of each of the first and fourth brazing members 26, 100 is not more than 25% of the thickness of the buffer plate 28.
  • Next, explanation will be made for illustrative experiments (ninth to eleventh illustrative experiments) in relation to the first to fourth brazing members 26, 30, 34, 100.
  • At first, in the ninth illustrative experiment, observation was made for the difference in heat cycle and coefficient of thermal conductivity depending on the joining temperature for Examples 34 to 36. In all of Examples 34 to 36, a brazing member having the following composition and properties was used for the first to fourth brazing members 26, 30, 34, 100, in which the thickness was 50 mm:
  • Composition: Ag(59)-Cu(27.25)-In(12.5)-Ti(1.25);
  • Melting point (liquid phase): 715° C.;
  • Melting point (solid phase): 605° C.;
  • Thermal conductivity: 70 W/mK;
  • Specific gravity: 9.7 g/cm3.
  • In Examples 34 and 35, the joining temperature and the joining time were 680° C. (temperature between the solid phase and the liquid phase) and 10 minutes respectively. In Example 36, the joining temperature and the joining time were 780° C. (temperature not less than the liquid phase) and 10 minutes respectively.
  • Experimental results are shown in FIG. 28. As appreciated from the experimental results, even when the joining temperature is the temperature between the solid phase and the liquid phase, the results of the heat cycle test and the coefficient of thermal conductivity are scarcely changed as compared with the case in which the joining temperature is the temperature of not less than the liquid phase. In other words, even when the first to fourth brazing members 26, 30, 34, 100 are not converted into the liquid form, then the circuit 36, the insulating substrate 32, the buffer plate 28, the heat spreader member 22, and the metal plate 18 can be tightly joined, and the coefficient of thermal conductivity of the circuit board 10A is satisfactory.
  • When the joining temperature is the temperature between the solid phase and the liquid phase of the brazing member, the brazing member remains in the circuit board 10A. However, according to the following tenth illustrative experiment, the coefficient of thermal conductivity scarcely differs even when the thickness of the brazing member remaining in the circuit board 10A is changed. In the tenth illustrative experiment, observation was made for the difference in coefficient of thermal conductivity of the circuit board 10A depending on the residual thickness of each of the first and second brazing members 26, 30 for Examples 37 to 40. In Example 37, the residual thickness of each of the first and second brazing members 26, 30 was 150 mm. In Example 38, the residual thickness was 50 mm. In Example 39, the residual thickness was 10 mm. In Example 40, the residual thickness was 1 mm. The coefficient of thermal conductivity of the insulating substrate 32 (Si3N4) was 90 W/mK. Experimental results are shown in FIG. 29.
  • According to the experimental results, the coefficient of thermal conductivity of the circuit board 10A is scarcely changed even when the residual thickness of each of the first and second brazing members 26, 30 is changed within a range of 1 mm to 150 mm.
  • Next, in the eleventh illustrative experiment, observation was made for the difference in pollution state, peel strength, heat cycle, and coefficient of thermal conductivity of the circuit 36 depending on the thickness of each of the first to fourth brazing members 26, 30, 34, 100 for Comparative Examples 8 to 10 and Examples 41 to 43. Experimental results are shown in FIG. 30. In FIG. 30, the “thickness of brazing member (1)” refers to the thickness of each of the second and third brazing members 30, 34, and the “thickness of brazing member (2)” refers to the thickness of each of the first and fourth brazing members 26, 100.
  • The composition of each of the first to fourth brazing members 26, 30, 34, 100 used in the experiment was Ag(59)-Cu(27.25)-In(12.5)-Ti(1.25). The joining temperature was 780° C., and the joining time was 10 minutes.
  • The thickness of the circuit 36 was 0.3 mm, the thickness of the insulating substrate 32 (Si3N4) was 0.3 mm, the thickness of the buffer plate 28 was 0.3 mm, the thickness of the heat spreader member 22 was 2.7 mm, and the thickness of the metal plate 18 was 0.3 mm.
  • According to the experimental results, when the thickness of each of the second and third brazing members 30, 34 is not less than 30 mm, unnecessary portions of the second and third brazing members 30, 34 outflow to the outside to pollute the circuit 36 when the circuit 36, the insulating substrate 32, the buffer plate 28, the heat spreader member 22, and the metal plate 18 are joined as shown in Comparative Examples 8 and 9 and Example 41. Especially, when the thickness of each of the second and third brazing members 30, 34 is 50 mm as in Comparative Examples 8 and 9, unnecessary portions of the brazing members 30, 34 stick out in a large amount when the components are joined, resulting in an extreme pollution state of the circuit 36.
  • On the other hand, as shown in Examples 42, 43 and Comparative Example 10, the circuit 36 is scarcely polluted when the thickness of each of the second and third brazing members 30, 34 is 10 mm.
  • Further, as in Comparative Example 8 and Example 43, when the thickness of each of the first and fourth brazing members 26, 100 was 50 mm, the peel strength of the circuit board 10A was 85 kgf/cm2 and 90 kgf/cm2. As in Examples 41 and 42, when the thickness of each of the first and fourth brazing members 26, 100 was 30 mm, the peel strength of the circuit board 10A was 52 kgf/cm2 and 55 kgf/cm2. Further, as in Comparative Examples 9 and 10, when the thickness of each of the first and fourth brazing members 26, 100 was 10 mm, the peel strength of the circuit board 10A was 32 kgf/cm2 and 30 kgf/cm2.
  • The peel strength of the circuit board 10A is low when the thickness of each of the first and fourth brazing members 26, 100 is thin. No exfoliation was observed for any one of Comparative Examples 8 to 10 and Examples 41 to 43 in the heat cycle test of 500 cycles. As for the coefficient of thermal conductivity, no significant change was observed for Comparative Examples 8 to 10 and Examples 41 to 43.
  • As shown in Examples 41 to 43, it is preferable that the thickness of each of the second and third brazing members 30, 34 is not more than 30 mm, and the thickness of each of the first and fourth brazing members 26, 100 is not less than 30 mm.
  • Next, in the twelfth illustrative experiment, observation was made for the difference in peel strength, heat cycle, and coefficient of thermal conductivity depending on the amount of the active element (Ti) in the first and fourth brazing members 26, 100 for Comparative Example 11 and Examples 44 to 46. Experimental results are shown in FIG. 30.
  • As for the second and third brazing members 30, 34 used in the experiment, the composition was Ag(59)-Cu(27.25)-In(12.5)-Ti(1.25), and the thickness was 10 mm. As for the first and fourth brazing members 26, 100, the composition was Ag(59)-Cu(27.25)-In(12.5)-Ti(1.25+a), for which a Ti foil was used in combination with a foil of the brazing member having the same composition as that of the second and third brazing members 30, 34. Therefore, the thickness was 10 mm (thickness of foil of brazing member)+thickness of Ti foil. The joining temperature was 780° C., and the joining time was 10 minutes.
  • In Comparative Example 11 and Examples 44 to 46, the ratio between the thickness of the brazing member foil and the thickness of the Ti foil was changed for the first and fourth brazing members 26, 100. Specifically, as shown in FIG. 31, in Comparative Example 11, there was given (thickness of brazing member foil): (thickness of Ti foil)=10 (mm): 0 (mm). In Example 44, there was given (thickness of brazing member foil): (thickness of Ti foil)=10 (mm): 0.7 (mm). In Example 45, there was given (thickness of brazing member foil): (thickness of Ti foil)=10 (mm): 1 (mm). In Example 46, there was given (thickness of brazing member foil): (thickness of Ti foil)=10 (mm): 2 (mm).
  • Experimental results are shown in FIG. 31. According to FIG. 31, when the Ti foil is not combined with the first and fourth brazing members 26, 100, i.e., when the amount of Ti is not increased, the peel strength of the circuit board 10A is 32 kgf/cm2 which is low. On the other hand, when the thickness of the Ti foil is increased to 0.7 mm, 1 mm, and 2 mm as in Examples 44 to 46, the peel strength of the circuit board 10A is also increased to 65 kgf/cm2, 90 kgf/cm2, and 115 kgf/cm2.
  • No exfoliation was observed for any one of Comparative Example 11 and Examples 44 to 46 in the heat cycle test of 500 cycles. As for the coefficient of thermal conductivity, no significant change was observed for Comparative Example 11 and Examples 44 to 46.
  • In the method for producing the circuit board 10A according to the first embodiment, it is preferable that the sandblast treatment, which is performed in order to remove the conductive reactive layer 70 exposed from the metal-removed portion of the circuit 36, is carried out by using the mask 82.
  • Accordingly, the surface of the circuit 36 (surface of the circuit 36 or the plating layer 38) is not scraped by the grains for the sandblast treatment. Therefore, as for the specular reflection, it is possible to maintain the specular reflection obtained at the stage at which the circuit 36 is formed or at the stage at which the plating layer 38 is formed.
  • Therefore, for example, in the wire bonding treatment for the circuit 36 (or the plating layer 38) to be performed thereafter, there is no decrease in degree of tight contact of the bonding wire with respect to the circuit 36 (or the plating layer 38).
  • Explanation will now be made for the thirteenth illustrative experiment to observe the relationship between the surface state (specular reflection) of the circuit 36 and the wire bonding performance (tight contact performance for bonding wire).
  • In the thirteenth illustrative experiment, observation was made for the difference in tight contact performance for bonding wire with respect to the circuit 36 (or the plating layer 38) depending on the specular reflection of the circuit 36 (or the plating layer 38) for Comparative Example 12 and Examples 47 to 53. Results are shown in FIG. 32. In FIG. 32, the bonder output indicates the output obtained when the tight contact performance for bonding wire is satisfactory (acceptance rate: 100%).
  • In Comparative Example 12, when the conductive reactive layer 70 exposed from the metal-removed portion of the circuit 36 was removed by means of the sandblast treatment, the sandblast treatment was directly applied to the surface of the circuit 36 (or the plating layer 38). In Examples 47 to 53, the sandblast treatment was performed using the mask 82, in which the specular reflection of the surface was changed respectively.
  • According to FIG. 32, the higher the specular reflection of the circuit 36 (or the plating layer 38) is, the more satisfactory the tight contact performance for bonding wire is, even when the bonder output is low. The lower the specular reflection of the circuit 36 (or the plating layer 38) is, the more unsatisfactory the tight contact performance for bonding wire is. Practically, it is preferable that the surface roughness of the circuit 36 (or the plating layer 38) is not more than Ra=1.
  • As described above, in the circuit board 10A according to the first embodiment, the circuit 36 is manufactured by applying the etching treatment and the sandblast treatment to the metal plate 40 joined using the third brazing member 34 having the active element onto the insulating substrate 32. Alternatively, the circuit-forming metal plate 40, on which the circuit pattern 102 is previously formed, is joined onto the insulating substrate 32 using the third brazing member 34, and then the sandblast treatment is applied. Therefore, the etching residue such as the conductive reactive layer 70 or the like, which remains on the insulating substrate 32, can be removed with ease. It is possible to obtain the circuit board 10A which is excellent in both of appearance and characteristics.
  • Especially, the Ni plating layer 38 is allowed to remain on the circuit 36. Therefore, the wettability of the solder layer 14 formed on the circuit 36 is satisfactory. It is possible to reliably mount the semiconductor device 16 on the circuit 36.
  • Next, explanation will be made with reference to FIG. 33 for a circuit board 10B according to a second embodiment and an electronic part 12B using the circuit board 10B.
  • The electronic part 12B comprises a semiconductor device 16 which is mounted on the circuit board 10B according to the second embodiment with a solder layer 14 interposed therebetween, and a cooling fin 20 which is fixed to the lower surface of the circuit board 10B with a metal layer 18 interposed therebetween, in the same manner as the electronic part 10A described above.
  • The circuit board 10B according to the second embodiment is constructed in approximately the same manner as the circuit board 10A according to the first embodiment described above. However, the former is different from the latter in that a metal plate 40, for which the Ni plating layer 38 is not formed on the upper surface, is used.
  • Therefore, the method for producing the circuit board 10B according to the second embodiment is the same as the method for producing the circuit board 10A according to the first embodiment described above except that a resist 80 is formed on the metal plate 40, and then portions of the metal plate 40, which are exposed from windows 80 a of the resist 80, are subjected to an etching treatment with an aqueous solution of ferric chloride or an aqueous solution of cupric chloride to form the circuit 36.
  • In this case, it is preferable that the sandblast treatment for the circuit board 10B is performed under a condition in which the circuit 36 remains on the insulating substrate 32 at a stage at which the conductive reactive layer 70 remaining at the metal-removed portion 36 a of the circuit 36 is removed.
  • The embodiment described above is illustrative of the case in which the flat plate is used for the metal plate 18 joined to the lower surface of the heat spreader member 22. Alternatively, as shown in FIG. 34, a metal plate 18, which has a shape of fin, may be joined. Further alternatively, as shown in FIG. 35, the heat spreader member 22 itself may have a shape of fin.
  • The circuit board and the method for producing the same according to the present invention are not limited to the embodiments described above, which may be embodied in other various forms without deviating from the gist or essential characteristics of the present invention.
  • As described above, according to the circuit board and the method for producing the same according to the present invention, the etching residue including, for example, the conductive reactive layer, which remains on the insulating substrate, can be removed with ease. It is possible to obtain the circuit board which has excellent appearance and characteristics.

Claims (30)

1. A circuit board having a circuit on an insulating substrate, wherein
said circuit is formed by a sandblast treatment for a metal plate which is joined onto said insulating substrate and which has a circuit pattern.
2. The circuit board according to claim 1, wherein said circuit pattern is formed by etching said metal plate after said metal plate is joined onto said insulating substrate.
3. The circuit board according to claim 1, wherein said circuit pattern is formed before joining said metal plate onto said insulating substrate.
4. The circuit board according to claim 1, wherein said circuit of said metal is joined onto said insulating substrate using a hard brazing member containing an active element.
5. The circuit board according to claim 4, wherein said hard brazing member has a thickness of not more than 10 μm when said circuit of said metal is joined onto said insulating substrate.
6. The circuit board according to claim 4, wherein a conductive reactive layer is generated by a reaction between said insulating substrate and said active element in said hard brazing member, and a part of said conductive reactive layer, which corresponds to a metal-removed portion of said circuit, is removed by said sandblast treatment.
7. The circuit board according to claim 4, wherein said active element is at lease one of elements belonging to any one of Group 2A, Group 3A, Group 4A, Group 5A, and Group 4B in the periodic table.
8. The circuit board according to claims 1, wherein a plating layer is stacked on said circuit of said metal.
9. The circuit board according to claims 1, wherein a surface roughness of said circuit of said metal or a surface roughness of said plating layer on said circuit is not more than Ra=1.0 μm.
10. The circuit board according to claim 1, wherein a heat spreader member or a heat sink member is joined to a lower portion of said insulating substrate.
11. The circuit board according to claim 10, wherein
a buffer plate of metal is joined between said insulating substrate and said heat spreader member or said heat sink member using a hard brazing member containing an active element; and
a first joined unit is provided, which comprises said circuit of said metal, said insulating substrate, said buffer plate, and said heat spreader member or said heat sink member.
12. The circuit board according to claim 11, wherein said heat sink member has a shape of fin.
13. The circuit board according to claim 11, wherein
a metal plate is joined to a lower surface of said heat spreader member or said heat sink member using a hard brazing member containing an active element; and
a second joined unit is provided, which comprises said circuit of said metal, said insulating substrate, said buffer plate, said heat spreader member or said heat sink member, and said metal plate.
14. The circuit board according to claim 13, wherein a ratio between a thickness of said circuit of said metal and a total thickness of said buffer plate and said heat spreader member or said heat sink member is 1:0.5 to 1:3 when a coefficient of thermal expansion of said insulating substrate in said second joined unit is smaller than a coefficient of thermal expansion of a material used for said heat spreader member or said heat sink member.
15. The circuit board according to claim 13, wherein said second joined unit is warped so that a lower surface of said metal plate is convex-shaped toward the outside.
16. The circuit board according to claim 13, wherein said metal plate has a shape of fin.
17. The circuit board according to claim 11, wherein said buffer plate has a thickness of 0.03 to 0.5 mm.
18. The circuit board according to claim 11, wherein said insulating substrate has a thickness of not more than 0.6 mm when said insulating substrate is composed of Si3N4.
19. The circuit board according to claim 11, wherein said first or second joined unit has a coefficient of thermal conductivity of not less than 200 W/m.
20. The circuit board according to claim 11, wherein said hard brazing member has a melting point of not more than 700° C.
21. The circuit board according to claim 11, wherein said hard brazing member is composed of Ag—Cu—In—Ti.
22. The circuit board according to claim 11, wherein an amount of said active element in said hard brazing member for joining at least said circuit of said metal and said insulating substrate is 0.05 to 2%.
23. The circuit board according to claim 11, wherein an amount of said active element in said hard brazing member for joining said buffer plate and said heat spreader member or said heat sink member is 0.5 to 10%.
24. The circuit board according to claim 11, wherein a thickness of said hard brazing member for joining said heat spreader member or said heat sink member and said buffer plate, or a thickness of said hard brazing member for joining said heat spreader member or said heat sink member and said metal plate is not more than 25% of a thickness of said buffer plate.
25. The circuit board according to claim 11, wherein a thickness of said hard brazing member for joining said insulating substrate and said circuit of said metal, or a thickness of said hard brazing member for joining said insulating substrate and said buffer plate is not more than 10% of a thickness of said buffer plate.
26. The circuit board according to claim 25, wherein said thickness of said hard brazing member is not more than 30 μm.
27. The circuit board according to claim 10, wherein said heat spreader member or said heat sink member contains at least one selected from the group consisting of SiC, AlN, Si3N4, BeO, Al2O3, Be2C, C, Cu, Cu alloy, Al, Al alloy, Ag, Ag alloy, and Si.
28. The circuit board according to claim 27, wherein said heat sink member is composed of a composite material in which an SiC base material is impregnated with Cu or Cu alloy.
29. The circuit board according to claim 28, wherein said heat sink member is composed of a composite material in which a C base material is impregnated with Cu or Cu alloy.
30. The circuit board according to claim 1, wherein said insulating substrate is composed of AlN or Si3N4.
US11/409,880 2001-03-29 2006-04-24 Circuit board and method for producing the same Abandoned US20060191707A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/409,880 US20060191707A1 (en) 2001-03-29 2006-04-24 Circuit board and method for producing the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2001097313 2001-03-29
JP2001-097313 2001-03-29
US10/107,893 US7069645B2 (en) 2001-03-29 2002-03-27 Method for producing a circuit board
US11/409,880 US20060191707A1 (en) 2001-03-29 2006-04-24 Circuit board and method for producing the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/107,893 Division US7069645B2 (en) 2001-03-29 2002-03-27 Method for producing a circuit board

Publications (1)

Publication Number Publication Date
US20060191707A1 true US20060191707A1 (en) 2006-08-31

Family

ID=18951114

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/107,893 Expired - Lifetime US7069645B2 (en) 2001-03-29 2002-03-27 Method for producing a circuit board
US11/409,880 Abandoned US20060191707A1 (en) 2001-03-29 2006-04-24 Circuit board and method for producing the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/107,893 Expired - Lifetime US7069645B2 (en) 2001-03-29 2002-03-27 Method for producing a circuit board

Country Status (2)

Country Link
US (2) US7069645B2 (en)
EP (1) EP1246514A3 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070139938A1 (en) * 2003-03-31 2007-06-21 Lumination, Llc Led light with active cooling
US20070147046A1 (en) * 2003-03-31 2007-06-28 Lumination, Llc Led light with active cooling
US20070262387A1 (en) * 2006-05-12 2007-11-15 Honda Motor Co., Ltd. Power semiconductor module
US20110194255A1 (en) * 2010-02-09 2011-08-11 Honda Elesys Co., Ltd. Electronic component unit and manufacturing method thereof
US20120217047A1 (en) * 2011-02-28 2012-08-30 Souhei Kouda Metal-based circuit board
US9559035B2 (en) * 2014-07-18 2017-01-31 Fuji Electric Co., Ltd. Semiconductor device
US20170352607A1 (en) * 2014-12-16 2017-12-07 Kyocera Corporation Circuit board and electronic device
TWI670998B (en) * 2017-06-01 2019-09-01 璦司柏電子股份有限公司 Built-in longitudinal heat dissipation ceramic block printed circuit board and circuit component having the same

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4014528B2 (en) * 2003-03-28 2007-11-28 日本碍子株式会社 Heat spreader module manufacturing method and heat spreader module
JP4062168B2 (en) * 2003-05-19 2008-03-19 ソニー株式会社 Terminal member structure
TWI228286B (en) * 2003-11-24 2005-02-21 Ind Tech Res Inst Bonding structure with buffer layer and method of forming the same
EP1737034A4 (en) * 2004-04-05 2010-11-03 Mitsubishi Materials Corp Al/AlN JOINT MATERIAL, BASE PLATE FOR POWER MODULE, POWER MODULE AND PROCESS FOR PRODUCING Al/AlN JOINT MATERIAL
JP4207896B2 (en) * 2005-01-19 2009-01-14 富士電機デバイステクノロジー株式会社 Semiconductor device
JP4378334B2 (en) * 2005-09-09 2009-12-02 日本碍子株式会社 Heat spreader module and manufacturing method thereof
DE102005061049A1 (en) * 2005-12-19 2007-06-21 Curamik Electronics Gmbh Metal-ceramic substrate
JP2007208132A (en) * 2006-02-03 2007-08-16 Ngk Insulators Ltd Lamination inspection method and heat spreader module inspection method
CN101401197B (en) * 2006-03-08 2011-05-18 株式会社东芝 Electronic component module
US9179579B2 (en) * 2006-06-08 2015-11-03 International Business Machines Corporation Sheet having high thermal conductivity and flexibility
EP1936683A1 (en) * 2006-12-22 2008-06-25 ABB Technology AG Base plate for a heat sink and electronic device with a base plate
DE102007031490B4 (en) * 2007-07-06 2017-11-16 Infineon Technologies Ag Method for producing a semiconductor module
US8609993B2 (en) * 2008-05-16 2013-12-17 Mitsubishi Materials Corporation Power module substrate, power module, and method for manufacturing power module substrate
CN101686611A (en) * 2008-09-28 2010-03-31 华为技术有限公司 Multilayer circuit board, manufacture method thereof and communication equipment
WO2013115359A1 (en) 2012-02-01 2013-08-08 三菱マテリアル株式会社 Substrate for power modules, substrate with heat sink for power modules, power module, method for producing substrate for power modules, and paste for bonding copper member
US20140097002A1 (en) 2012-10-05 2014-04-10 Tyco Electronics Amp Gmbh Electrical components and methods and systems of manufacturing electrical components
US9758858B2 (en) 2012-10-05 2017-09-12 Tyco Electronics Corporation Methods of manufacturing a coated structure on a substrate
WO2020044594A1 (en) * 2018-08-28 2020-03-05 三菱マテリアル株式会社 Copper/ceramic bonded body, insulation circuit board, method for producing copper/ceramic bonded body, and method for manufacturing insulation circuit board

Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4770900A (en) * 1984-03-09 1988-09-13 Hoechst Aktiengesellschaft Process and laminate for the manufacture of through-hole plated electric printed-circuit boards
US5240551A (en) * 1990-10-05 1993-08-31 Kabushiki Kaisha Toshiba Method of manufacturing ceramic circuit board
US5302492A (en) * 1989-06-16 1994-04-12 Hewlett-Packard Company Method of manufacturing printing circuit boards
US5354415A (en) * 1990-04-16 1994-10-11 Denki Kagaku Kogyo Kabushiki Kaisha Method for forming a ceramic circuit board
US5603158A (en) * 1993-09-03 1997-02-18 Nippon Graphite Industries Ltd. Method for producing flexible circuit boards
US5807626A (en) * 1995-07-21 1998-09-15 Kabushiki Kaisha Toshiba Ceramic circuit board
US5906042A (en) * 1995-10-04 1999-05-25 Prolinx Labs Corporation Method and structure to interconnect traces of two conductive layers in a printed circuit board
US5928768A (en) * 1995-03-20 1999-07-27 Kabushiki Kaisha Toshiba Silicon nitride circuit board
US5998739A (en) * 1994-12-27 1999-12-07 International Business Machines Corporation Stepped configured circuit board
US6074697A (en) * 1997-01-06 2000-06-13 Murata Manufacturing Co., Ltd. Method for forming an electrode pattern such as a pattern of input-output electrodes of dielectric resonators
US6232657B1 (en) * 1996-08-20 2001-05-15 Kabushiki Kaisha Toshiba Silicon nitride circuit board and semiconductor module
US6261703B1 (en) * 1997-05-26 2001-07-17 Sumitomo Electric Industries, Ltd. Copper circuit junction substrate and method of producing the same
US6284985B1 (en) * 1999-03-26 2001-09-04 Kabushiki Kaisha Toshiba Ceramic circuit board with a metal plate projected to prevent solder-flow
US6354484B1 (en) * 1997-03-12 2002-03-12 Dowa Mining Co., Ltd. Process for producing a metal-ceramic composite substrate
US6358429B1 (en) * 1998-08-05 2002-03-19 Murata Manufacturing Co., Ltd. Electronic device and method for producing the same
US6369332B1 (en) * 1995-04-12 2002-04-09 Denki Kagaku Kogyo Kabushiki Kaisha Metal-base multilayer circuit substrate with heat conducting adhesive
US20020089828A1 (en) * 2000-10-31 2002-07-11 Seikou Suzuki Semiconductor power element heat dissipation board, and conductor plate therefor and heat sink material and solder material
US6606793B1 (en) * 2000-07-31 2003-08-19 Motorola, Inc. Printed circuit board comprising embedded capacitor and method of same
US6918529B2 (en) * 2001-09-28 2005-07-19 Dowa Mining Co., Ltd. Method for producing metal/ceramic bonding circuit board

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2594475B2 (en) 1990-04-16 1997-03-26 電気化学工業株式会社 Ceramic circuit board
JPH09181423A (en) 1990-04-16 1997-07-11 Denki Kagaku Kogyo Kk Ceramic circuit board
JPH04322491A (en) 1991-04-22 1992-11-12 Denki Kagaku Kogyo Kk Manufacture of ceramic circuit board
JPH0736467B2 (en) 1991-07-05 1995-04-19 電気化学工業株式会社 Ceramic circuit board manufacturing method
JPH05243699A (en) 1992-02-28 1993-09-21 Showa Denko Kk Substrate for module and its manufacture
JPH06177507A (en) 1992-12-10 1994-06-24 Tanaka Kikinzoku Kogyo Kk Manufacture of circuit substrate
JPH06177513A (en) 1992-12-10 1994-06-24 Tanaka Kikinzoku Kogyo Kk Manufacture of circuit substrate
JPH0799380A (en) 1993-09-29 1995-04-11 Toshiba Corp Pattern formation of ceramic-metal bonded body
JPH07142858A (en) 1993-11-15 1995-06-02 Toshiba Corp Manufacture of ceramic wiring board
JP2796930B2 (en) 1993-12-29 1998-09-10 株式会社住友金属エレクトロデバイス Manufacturing method of ceramic package
JP3353990B2 (en) 1994-02-22 2002-12-09 電気化学工業株式会社 Circuit board manufacturing method
JPH0897554A (en) 1994-09-22 1996-04-12 Dowa Mining Co Ltd Manufacture of ceramic wiring board
JPH10154866A (en) 1996-11-21 1998-06-09 Sumitomo Kinzoku Electro Device:Kk Production of ceramic circuit board
JP3573955B2 (en) 1998-04-20 2004-10-06 三菱電機株式会社 Power semiconductor device and method of manufacturing the same
JP3436702B2 (en) 1998-12-07 2003-08-18 日本碍子株式会社 Composite material
JP2002043482A (en) 2000-05-17 2002-02-08 Ngk Insulators Ltd Member for electronic circuit, its manufacturing method and electronic component

Patent Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4770900A (en) * 1984-03-09 1988-09-13 Hoechst Aktiengesellschaft Process and laminate for the manufacture of through-hole plated electric printed-circuit boards
US5302492A (en) * 1989-06-16 1994-04-12 Hewlett-Packard Company Method of manufacturing printing circuit boards
US5354415A (en) * 1990-04-16 1994-10-11 Denki Kagaku Kogyo Kabushiki Kaisha Method for forming a ceramic circuit board
US5240551A (en) * 1990-10-05 1993-08-31 Kabushiki Kaisha Toshiba Method of manufacturing ceramic circuit board
US5603158A (en) * 1993-09-03 1997-02-18 Nippon Graphite Industries Ltd. Method for producing flexible circuit boards
US5998739A (en) * 1994-12-27 1999-12-07 International Business Machines Corporation Stepped configured circuit board
US5928768A (en) * 1995-03-20 1999-07-27 Kabushiki Kaisha Toshiba Silicon nitride circuit board
US6369332B1 (en) * 1995-04-12 2002-04-09 Denki Kagaku Kogyo Kabushiki Kaisha Metal-base multilayer circuit substrate with heat conducting adhesive
US5807626A (en) * 1995-07-21 1998-09-15 Kabushiki Kaisha Toshiba Ceramic circuit board
US5906042A (en) * 1995-10-04 1999-05-25 Prolinx Labs Corporation Method and structure to interconnect traces of two conductive layers in a printed circuit board
US6232657B1 (en) * 1996-08-20 2001-05-15 Kabushiki Kaisha Toshiba Silicon nitride circuit board and semiconductor module
US6074697A (en) * 1997-01-06 2000-06-13 Murata Manufacturing Co., Ltd. Method for forming an electrode pattern such as a pattern of input-output electrodes of dielectric resonators
US6354484B1 (en) * 1997-03-12 2002-03-12 Dowa Mining Co., Ltd. Process for producing a metal-ceramic composite substrate
US6261703B1 (en) * 1997-05-26 2001-07-17 Sumitomo Electric Industries, Ltd. Copper circuit junction substrate and method of producing the same
US6358429B1 (en) * 1998-08-05 2002-03-19 Murata Manufacturing Co., Ltd. Electronic device and method for producing the same
US6284985B1 (en) * 1999-03-26 2001-09-04 Kabushiki Kaisha Toshiba Ceramic circuit board with a metal plate projected to prevent solder-flow
US6606793B1 (en) * 2000-07-31 2003-08-19 Motorola, Inc. Printed circuit board comprising embedded capacitor and method of same
US20020089828A1 (en) * 2000-10-31 2002-07-11 Seikou Suzuki Semiconductor power element heat dissipation board, and conductor plate therefor and heat sink material and solder material
US6918529B2 (en) * 2001-09-28 2005-07-19 Dowa Mining Co., Ltd. Method for producing metal/ceramic bonding circuit board

Cited By (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070147046A1 (en) * 2003-03-31 2007-06-28 Lumination, Llc Led light with active cooling
US7543961B2 (en) 2003-03-31 2009-06-09 Lumination Llc LED light with active cooling
US7556406B2 (en) 2003-03-31 2009-07-07 Lumination Llc Led light with active cooling
US20070139938A1 (en) * 2003-03-31 2007-06-21 Lumination, Llc Led light with active cooling
US20070262387A1 (en) * 2006-05-12 2007-11-15 Honda Motor Co., Ltd. Power semiconductor module
US7671467B2 (en) * 2006-05-12 2010-03-02 Honda Motor Co., Ltd. Power semiconductor module
WO2008103676A1 (en) * 2007-02-20 2008-08-28 Lumination, Llc Led light with active cooling
US9033207B2 (en) 2010-02-09 2015-05-19 Honda Elesys Co., Ltd. Method of manufacturing electronic component unit
US20110194255A1 (en) * 2010-02-09 2011-08-11 Honda Elesys Co., Ltd. Electronic component unit and manufacturing method thereof
US8737075B2 (en) * 2010-02-09 2014-05-27 Honda Elesys Co., Ltd. Electronic component unit and manufacturing method thereof
US20120217047A1 (en) * 2011-02-28 2012-08-30 Souhei Kouda Metal-based circuit board
US8785787B2 (en) * 2011-02-28 2014-07-22 Koa Kabushiki Kaisha Metal-based circuit board
US9559035B2 (en) * 2014-07-18 2017-01-31 Fuji Electric Co., Ltd. Semiconductor device
US20170352607A1 (en) * 2014-12-16 2017-12-07 Kyocera Corporation Circuit board and electronic device
US10014237B2 (en) * 2014-12-16 2018-07-03 Kyocera Corporation Circuit board having a heat dissipating sheet with varying metal grain size
TWI670998B (en) * 2017-06-01 2019-09-01 璦司柏電子股份有限公司 Built-in longitudinal heat dissipation ceramic block printed circuit board and circuit component having the same

Also Published As

Publication number Publication date
US7069645B2 (en) 2006-07-04
US20020138973A1 (en) 2002-10-03
EP1246514A3 (en) 2004-09-29
EP1246514A2 (en) 2002-10-02

Similar Documents

Publication Publication Date Title
US20060191707A1 (en) Circuit board and method for producing the same
JP4168114B2 (en) Metal-ceramic joint
US10834823B2 (en) Producing metal/ceramic circuit board by removing residual silver
JP5367914B2 (en) Wiring substrate, manufacturing method thereof, and semiconductor device
CN101529588B (en) Power module substrate, method for manufacturing power module substrate, and power module
US7608485B2 (en) Highly reliable, cost effective and thermally enhanced AuSn die-attach technology
EP2282334B1 (en) Method for producing substrate for power module
EP1465251A2 (en) Method for producing metal/ceramic bonded substrate
JP3648189B2 (en) Metal-ceramic circuit board
CN110313062A (en) Insulating radiation substrate
JP2002359453A (en) Circuit board and manufacturing method therefor
JP2003007939A (en) Ceramic circuit board with heat sink and manufacturing method therefor
JP2017157599A (en) Semiconductor device
JP2013191640A (en) Substrate for power module and manufacturing method of the same
JP2004152971A (en) Ceramic circuit board with heat sink and its manufacturing method
JPH04322491A (en) Manufacture of ceramic circuit board
JP4685245B2 (en) Circuit board and manufacturing method thereof
JP3712378B2 (en) Circuit board with terminal and manufacturing method thereof
JP2554210B2 (en) Metal bonded circuit board and electronic device using the same
JP4330757B2 (en) Ceramic circuit board for semiconductor mounting module and manufacturing method thereof
JP4048914B2 (en) Circuit board manufacturing method and circuit board
JP2003285195A (en) Ceramic circuit board and method for manufacturing the same
WO2023047765A1 (en) Metal-ceramic bonding substrate, and method for manufacturing same
KR20040043530A (en) Metal/ceramic bonding article
JP2003282770A (en) Circuit board with metal base plate and module

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION