US20070296087A1 - Semiconductor device and method for manufacturing semiconductor device - Google Patents

Semiconductor device and method for manufacturing semiconductor device Download PDF

Info

Publication number
US20070296087A1
US20070296087A1 US11/839,712 US83971207A US2007296087A1 US 20070296087 A1 US20070296087 A1 US 20070296087A1 US 83971207 A US83971207 A US 83971207A US 2007296087 A1 US2007296087 A1 US 2007296087A1
Authority
US
United States
Prior art keywords
semiconductor chip
chip
semiconductor
face
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/839,712
Inventor
Yoshiharu Ogata
Tadashi Aizawa
Takeo Kitazawa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seiko Epson Corp
Original Assignee
Seiko Epson Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Seiko Epson Corp filed Critical Seiko Epson Corp
Assigned to SEIKO EPSON CORPORATION reassignment SEIKO EPSON CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AIZAWA, TADASHI, KITAZAWA, TAKEO, OGATA, YOSHIHARU
Publication of US20070296087A1 publication Critical patent/US20070296087A1/en
Priority to US12/782,749 priority Critical patent/US8749041B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • H01L23/3128Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/552Protection against radiation, e.g. light or electromagnetic waves
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06517Bump or bump-like direct electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06575Auxiliary carrier between devices, the carrier having no electrical connection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06582Housing for the assembly, e.g. chip scale package [CSP]
    • H01L2225/06586Housing with external bump or bump-like connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19102Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
    • H01L2924/19103Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device interposed between the semiconductor or solid-state device and the die mounting substrate, i.e. chip-on-passive
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19105Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3025Electromagnetic shielding

Definitions

  • the present invention relates to a semiconductor device which is particularly preferably applied to a three-dimensional integrated configuration.
  • a method for forming a conductor film on a rear surface of a second semiconductor chip mounted on a first semiconductor chip in order to restrain interference between the stacked semiconductor chips caused by noise is disclosed in an example of related art.
  • Japanese Patent No. 3,681,690 is the example of related art.
  • the interference occurs between the stacked semiconductor chips caused by noise, disadvantageously leading to reduced reliability of the semiconductor device.
  • the conductor film needs to be formed on the rear surface of the second semiconductor chip mounted on the first semiconductor chip, disadvantageously leading to a complicated manufacturing process of the second semiconductor chip.
  • the invention is intended to provide a semiconductor device in which chips can be stacked while suppressing the interference between the chips caused by noise, and a method for manufacturing the same.
  • a semiconductor device includes a first semiconductor chip that is face-down mounted on a substrate, a second semiconductor chip that is face-up mounted on the first semiconductor chip, and an electromagnetic shielding plate that is interposed between the first semiconductor chip and the second semiconductor chip.
  • the second semiconductor chip is stacked on the first semiconductor chip, it may be possible to suppress the interference between the first and second semiconductor chips caused by noise, without the complicated manufacturing process of the first and second semiconductor chips. Therefore, the cost may be prevented from increasing and packaging density of the semiconductor chip may be improved.
  • a semiconductor device includes a first semiconductor chip that is face-down mounted on a substrate, a second semiconductor chip that is face-up mounted on the first semiconductor chip, and a dummy chip that is interposed between the first semiconductor chip and the second semiconductor chip and having a conductor film formed on an upper or lower surface if the dummy chip.
  • the dummy chip is interposed between the first semiconductor chip and the second semiconductor chip, suppressed may be the interference between the first and second semiconductor chips caused by noise.
  • the packaging density of the semiconductor chip may be improved without leading to the complicated manufacturing process of the first and second semiconductor chips.
  • a semiconductor device includes a first semiconductor chip that is face-down mounted on a substrate, a second semiconductor chip that is face-up mounted on the first semiconductor chip, and an electronic component that is arranged below the second semiconductor chip and mounted on the substrate.
  • the second semiconductor chip and the electronic component may be arranged above the substrate to as to overlap each other, restraining increase of the packaging area.
  • a semiconductor device includes a first semiconductor chip that is face-down mounted on a substrate, a second semiconductor chip that is face-up mounted on the first semiconductor chip, an electronic component that is arranged below the second semiconductor chip and mounted on the substrate, and a spacer that is interposed between the first semiconductor chip and the second semiconductor chip, the spacer separating the second semiconductor chip from the electronic component.
  • the second semiconductor chip and the electronic component may be arranged above the substrate to as to overlap each other, restraining increase of the packaging area.
  • the second semiconductor chip preferably be larger than the first semiconductor chip.
  • the electronic component may be arranged below the second semiconductor chip while not contacting with the first semiconductor chip disposed beneath the second semiconductor chip.
  • the packaging area may be increased.
  • the first semiconductor chip may have an analog IC and the second semiconductor chip may have a digital IC.
  • a method for manufacturing a semiconductor device includes face-down mounting a first semiconductor chip on a substrate, disposing on the first semiconductor chip a dummy chip having a conductor film formed on an upper or lower surface of the dummy chip, and face-up mounting a second semiconductor chip on the dummy chip.
  • the dummy chip since the dummy chip is mounted between the first semiconductor chip and the second semiconductor chip, it may be possible to suppress the interference between the first and second semiconductor chips caused by noise. Thus, the cost may be prevented from increasing, improving the packaging density of the semiconductor chip.
  • FIGS. 1 (A) and 1 (B) show a schematic configuration of an embodiment of the present invention.
  • FIG. 1 (A) is a plan view of a schematic configuration of the semiconductor device of the embodiment of the invention.
  • FIG. 1 (B) is a sectional view taken along line A-A′ in FIG. 1 (A).
  • a carrier substrate 1 has a land 2 formed on a rear surface thereof.
  • the land 2 is formed thereon with a protruding electrode 3 .
  • the carrier substrate 1 has a surface thereof provided with a terminal electrode 4 coupled to a protruding electrode 5 , a terminal electrode 15 connected with the bonding wire 13 , and terminal electrodes 16 and 18 coupled respectively to electronic components 17 and 19 .
  • the carrier substrate 1 used can be a double-sided substrate, multilayer wiring substrate, build-up substrate, tape substrate or film substrate, for example.
  • the carrier substrate 1 uses as materials a polyamide resin, glass epoxy resin, BT resin, aramid/epoxy composites or ceramic.
  • the protruding electrode 3 includes an Au bump, Cu bump and Ni bump coated with a solder or the like, or solder ball.
  • the protruding electrode 5 is formed on a semiconductor chip 6 .
  • a conductor film 9 is formed on an upper surface of a dummy chip 8 .
  • An electrode pad 12 is formed on a semiconductor chip 11 .
  • the semiconductor chip 6 can have an analog IC mounted thereon, and the semiconductor chip 11 can have a digital IC mounted thereon.
  • the dummy chip 8 can be formed of a bare chip composed of a semiconductor such as Si.
  • the conductor film 9 can be made of a metal film such as Al and Cu, for example. A thickness of the conductor film 9 may be around 10000A.
  • the conductor film 9 and the dummy chip 8 can be made as follows. First, a wafer composed of a semiconductor such as Si is prepared. The wafer may have such a size as to form a plurality of the dummy chips 8 . Next, formed on one surface of the wafer entirely is a metal film such as Al and Cu, as the conductor film 9 , by use of a sputtering method, chemical vapor deposition (CVD) method, and plating method.
  • CVD chemical vapor deposition
  • the wafer on which the conductor film 9 is made is cut into individual pieces of a size used as the dummy chip 8 .
  • the conductor film 9 and the dummy chip 8 are made. It should be noted that before the wafer is cut into individual pieces, a rear surface of the wafer (the surface of the wafer remote from that on which the conductor film 9 is formed) may be entirely provided with an adhesive layer 7 and then the wafer is cut into the individuals.
  • an electromagnetic shielding plate such as a metal plate or ferrite plate may be used instead of the dummy chip 8 provided with the conductor film 9 .
  • the semiconductor chip 6 is face-up mounted on the carrier substrate 1 with the protruding electrode 5 therebetween.
  • the protruding electrode 5 is coupled to the terminal electrode 4 .
  • used may be, for example, a metal connection such as solder connection and alloy connection, as well as a pressure welding connection such as anisotropic conductive film (ACF) connection, nonconductive film (NCF) connection, anisotropic conductive paste (ACP) connection, and nonconductive paste (NCP) connection.
  • ACF anisotropic conductive film
  • NCF nonconductive film
  • ACP anisotropic conductive paste
  • NCP nonconductive paste
  • the dummy chip 8 On the semiconductor chip 6 disposed is the dummy chip 8 having on the upper surface thereof the conductor film 9 formed with the adhesive layer 7 interposed between the semiconductor chip and the dummy chip.
  • the adhesive layer 7 and the dummy chip 8 may have the same size when viewed from the top. In other words, a configuration may be such that side surfaces of the adhesive layer 7 and the dummy chip 8 are identical.
  • the semiconductor chip 11 On the conductor film 9 , face-up mounted is the semiconductor chip 11 with an adhesive layer 10 therebetween.
  • the adhesive layer 10 and the semiconductor chip 11 may have the same size when viewed from the top. In other words, a configuration may be such that side surfaces of the adhesive layer 10 and the semiconductor chip 10 are identical.
  • the semiconductor chip 11 is provided with the electrode pad 12 bonded to the terminal electrode 15 with the bonding wire 13 , and is coupled to the carrier substrate 1 via the bonding wire 13 .
  • the electronic component 17 is mounted on the carrier substrate 1 with the terminal electrode 16 therebetween alongside the semiconductor chip 11 .
  • the electronic component 19 is mounted on the carrier substrate 1 with the terminal electrode 18 therebetween below the semiconductor chip 11 . It should be noted that the electronic component 19 includes a resistor, capacitor, coil, and connector.
  • the semiconductor chip 11 coupled with the bonding wire 13 , and the electronic components 17 and 19 are sealed in a sealing resin 20 .
  • the semiconductor chip 11 is disposed on the semiconductor chip 6 , it is possible to restrain the interference between the semiconductor chips 6 and 11 caused by noise with no conductive layer formed on the rear surfaces of the semiconductor chips 6 and 11 . As a result, the packaging density of the semiconductor chips 6 and 11 can be improved without requiring a complicated manufacturing process of the semiconductor chips 6 and 11 .
  • the semiconductor chips 6 and 11 , and the dummy chip 8 are configured such that the sizes thereof are increased in the order of the semiconductor chip 6 , the dummy chip 8 , the semiconductor chip 11 . That is, the configuration is preferably such that the dummy chip 8 is larger than the semiconductor chip 6 , and the semiconductor chip 11 is larger than the dummy chip 8 . This enables the electronic component 19 to be arranged below the semiconductor chip 11 without contacting with the semiconductor chip 6 and the dummy chip 8 disposed beneath the semiconductor chip 11 , thus, suppressing the packaging area from increasing. A thickness of the dummy chip 8 can be set such that the electronic component 19 dose not contact with the semiconductor chip 11 .
  • the thickness of the dummy chip 8 and the conductor film 9 may be set such that the upper surface of the conductor film 9 (the surface of the conductor film 9 opposite to the surface of the conductor film facing the dummy chip 8 ) is higher than the upper surface of the electronic component 19 (the surface of the electronic component 19 opposite to the surface of the electronic component 19 facing the carrier substrate 1 ).
  • This enables the electronic component 19 to be prevented from contacting with the semiconductor chip 11 , and the dummy chip 8 to be used as a spacer. Therefore, the complicated manufacturing process can be suppressed and the electronic component 19 can be disposed below the semiconductor chip 11 .
  • the carrier substrate 1 mounting thereon the semiconductor chips 6 and 11 can be applied to an electronic apparatus such as a liquid crystal display, mobile phone, handheld terminal, video camera, digital camera, mini disc (MD) player, IC card, and IC tag. Therefore, the electronic apparatus can be reduced in size and weight, and improved in reliability.
  • an electronic apparatus such as a liquid crystal display, mobile phone, handheld terminal, video camera, digital camera, mini disc (MD) player, IC card, and IC tag. Therefore, the electronic apparatus can be reduced in size and weight, and improved in reliability.
  • the method for mounting the semiconductor chip is described as an example.
  • the invention is not necessarily limited to the mounting method of the semiconductor chip, and may be applied to a method for mounting a resistor, capacitor and connector, as well as a method for mounting a ceramic element such as a surface acoustic wave (SAW) element, an optical element such as an optical modulator and optical switch, and various sensors such as a magnetic sensor and biosensor,
  • a ceramic element such as a surface acoustic wave (SAW) element
  • an optical element such as an optical modulator and optical switch
  • sensors such as a magnetic sensor and biosensor

Abstract

A semiconductor device includes a first semiconductor chip face-down mounted on a substrate, a second semiconductor chip face-up mounted on the first semiconductor chip, and an electromagnetic shielding plate interposed between the first semiconductor chip and the second semiconductor chip.

Description

    BACKGROUND
  • 1. Technical Field
  • The present invention relates to a semiconductor device which is particularly preferably applied to a three-dimensional integrated configuration.
  • 2. Related Art
  • There has been a method in which a face-up mounted semiconductor chip is stacked on a face-down mounted semiconductor chip in a semiconductor device of related art in order to achieve high density packaging of the semiconductor chip.
  • For example, disclosed in an example of related art is a method for forming a conductor film on a rear surface of a second semiconductor chip mounted on a first semiconductor chip in order to restrain interference between the stacked semiconductor chips caused by noise.
  • Japanese Patent No. 3,681,690 is the example of related art.
  • However, in a stacked structure of the semiconductor chips of related art, the interference occurs between the stacked semiconductor chips caused by noise, disadvantageously leading to reduced reliability of the semiconductor device. Further, in the method disclosed in the example of related art, the conductor film needs to be formed on the rear surface of the second semiconductor chip mounted on the first semiconductor chip, disadvantageously leading to a complicated manufacturing process of the second semiconductor chip.
  • SUMMARY
  • The invention is intended to provide a semiconductor device in which chips can be stacked while suppressing the interference between the chips caused by noise, and a method for manufacturing the same.
  • According to a first aspect of the invention, a semiconductor device includes a first semiconductor chip that is face-down mounted on a substrate, a second semiconductor chip that is face-up mounted on the first semiconductor chip, and an electromagnetic shielding plate that is interposed between the first semiconductor chip and the second semiconductor chip.
  • In this case, even if the second semiconductor chip is stacked on the first semiconductor chip, it may be possible to suppress the interference between the first and second semiconductor chips caused by noise, without the complicated manufacturing process of the first and second semiconductor chips. Therefore, the cost may be prevented from increasing and packaging density of the semiconductor chip may be improved.
  • According to a second aspect of the invention, a semiconductor device includes a first semiconductor chip that is face-down mounted on a substrate, a second semiconductor chip that is face-up mounted on the first semiconductor chip, and a dummy chip that is interposed between the first semiconductor chip and the second semiconductor chip and having a conductor film formed on an upper or lower surface if the dummy chip.
  • In this case, since the dummy chip is interposed between the first semiconductor chip and the second semiconductor chip, suppressed may be the interference between the first and second semiconductor chips caused by noise. Thus, the packaging density of the semiconductor chip may be improved without leading to the complicated manufacturing process of the first and second semiconductor chips.
  • According to a third aspect of the invention, a semiconductor device includes a first semiconductor chip that is face-down mounted on a substrate, a second semiconductor chip that is face-up mounted on the first semiconductor chip, and an electronic component that is arranged below the second semiconductor chip and mounted on the substrate.
  • In this case, even if the second semiconductor chip is stacked on the first semiconductor chip, the second semiconductor chip and the electronic component may be arranged above the substrate to as to overlap each other, restraining increase of the packaging area.
  • According to a fourth aspect of the invention, a semiconductor device includes a first semiconductor chip that is face-down mounted on a substrate, a second semiconductor chip that is face-up mounted on the first semiconductor chip, an electronic component that is arranged below the second semiconductor chip and mounted on the substrate, and a spacer that is interposed between the first semiconductor chip and the second semiconductor chip, the spacer separating the second semiconductor chip from the electronic component.
  • In this case, even if the second semiconductor chip is stacked on the first semiconductor chip, the second semiconductor chip and the electronic component may be arranged above the substrate to as to overlap each other, restraining increase of the packaging area.
  • In the semiconductor device of the aspects of the invention, the second semiconductor chip preferably be larger than the first semiconductor chip.
  • In this case, the electronic component may be arranged below the second semiconductor chip while not contacting with the first semiconductor chip disposed beneath the second semiconductor chip. Thus, the packaging area may be increased.
  • In the semiconductor device of the aspects of the invention, the first semiconductor chip may have an analog IC and the second semiconductor chip may have a digital IC.
  • In this case, even if the analog IC and the digital IC are stacked on the same substrate, it may be possible suppress the interference between the analog IC and the digital IC caused by noise. This may suppress increase of the packaging area and reduce characteristic deterioration of the analog IC and the digital IC.
  • According to a fifth aspect of the invention, a method for manufacturing a semiconductor device includes face-down mounting a first semiconductor chip on a substrate, disposing on the first semiconductor chip a dummy chip having a conductor film formed on an upper or lower surface of the dummy chip, and face-up mounting a second semiconductor chip on the dummy chip.
  • In this case, since the dummy chip is mounted between the first semiconductor chip and the second semiconductor chip, it may be possible to suppress the interference between the first and second semiconductor chips caused by noise. Thus, the cost may be prevented from increasing, improving the packaging density of the semiconductor chip.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The invention will be described with reference to the accompanying drawings, wherein like numbers reference like elements.
  • FIGS. 1(A) and 1(B) show a schematic configuration of an embodiment of the present invention.
  • DESCRIPTION OF EXEMPLARY EMBODIMENTS
  • Hereinafter, description will be given of a semiconductor device according to an embodiment of the invention with reference to the drawings.
  • FIG. 1(A) is a plan view of a schematic configuration of the semiconductor device of the embodiment of the invention. FIG. 1(B) is a sectional view taken along line A-A′ in FIG. 1(A).
  • Referring to FIGS. 1(A) and 1(B), a carrier substrate 1 has a land 2 formed on a rear surface thereof. The land 2 is formed thereon with a protruding electrode 3. The carrier substrate 1 has a surface thereof provided with a terminal electrode 4 coupled to a protruding electrode 5, a terminal electrode 15 connected with the bonding wire 13, and terminal electrodes 16 and 18 coupled respectively to electronic components 17 and 19. As the carrier substrate 1, used can be a double-sided substrate, multilayer wiring substrate, build-up substrate, tape substrate or film substrate, for example. The carrier substrate 1 uses as materials a polyamide resin, glass epoxy resin, BT resin, aramid/epoxy composites or ceramic. The protruding electrode 3 includes an Au bump, Cu bump and Ni bump coated with a solder or the like, or solder ball.
  • The protruding electrode 5 is formed on a semiconductor chip 6. A conductor film 9 is formed on an upper surface of a dummy chip 8. An electrode pad 12 is formed on a semiconductor chip 11. The semiconductor chip 6 can have an analog IC mounted thereon, and the semiconductor chip 11 can have a digital IC mounted thereon.
  • The dummy chip 8 can be formed of a bare chip composed of a semiconductor such as Si. The conductor film 9 can be made of a metal film such as Al and Cu, for example. A thickness of the conductor film 9 may be around 10000A. At this time, the conductor film 9 and the dummy chip 8 can be made as follows. First, a wafer composed of a semiconductor such as Si is prepared. The wafer may have such a size as to form a plurality of the dummy chips 8. Next, formed on one surface of the wafer entirely is a metal film such as Al and Cu, as the conductor film 9, by use of a sputtering method, chemical vapor deposition (CVD) method, and plating method. Finally, the wafer on which the conductor film 9 is made is cut into individual pieces of a size used as the dummy chip 8. Thus, the conductor film 9 and the dummy chip 8 are made. It should be noted that before the wafer is cut into individual pieces, a rear surface of the wafer (the surface of the wafer remote from that on which the conductor film 9 is formed) may be entirely provided with an adhesive layer 7 and then the wafer is cut into the individuals.
  • Alternatively, an electromagnetic shielding plate such as a metal plate or ferrite plate may be used instead of the dummy chip 8 provided with the conductor film 9.
  • The semiconductor chip 6 is face-up mounted on the carrier substrate 1 with the protruding electrode 5 therebetween. The protruding electrode 5 is coupled to the terminal electrode 4. In a case of coupling the protruding electrode 5 and the terminal electrode 4, used may be, for example, a metal connection such as solder connection and alloy connection, as well as a pressure welding connection such as anisotropic conductive film (ACF) connection, nonconductive film (NCF) connection, anisotropic conductive paste (ACP) connection, and nonconductive paste (NCP) connection.
  • On the semiconductor chip 6 disposed is the dummy chip 8 having on the upper surface thereof the conductor film 9 formed with the adhesive layer 7 interposed between the semiconductor chip and the dummy chip. The adhesive layer 7 and the dummy chip 8 may have the same size when viewed from the top. In other words, a configuration may be such that side surfaces of the adhesive layer 7 and the dummy chip 8 are identical.
  • On the conductor film 9, face-up mounted is the semiconductor chip 11 with an adhesive layer 10 therebetween. The adhesive layer 10 and the semiconductor chip 11 may have the same size when viewed from the top. In other words, a configuration may be such that side surfaces of the adhesive layer 10 and the semiconductor chip 10 are identical.
  • The semiconductor chip 11 is provided with the electrode pad 12 bonded to the terminal electrode 15 with the bonding wire 13, and is coupled to the carrier substrate 1 via the bonding wire 13. The electronic component 17 is mounted on the carrier substrate 1 with the terminal electrode 16 therebetween alongside the semiconductor chip 11. The electronic component 19 is mounted on the carrier substrate 1 with the terminal electrode 18 therebetween below the semiconductor chip 11. It should be noted that the electronic component 19 includes a resistor, capacitor, coil, and connector. The semiconductor chip 11 coupled with the bonding wire 13, and the electronic components 17 and 19 are sealed in a sealing resin 20.
  • With this configuration, in the case that the semiconductor chip 11 is disposed on the semiconductor chip 6, it is possible to restrain the interference between the semiconductor chips 6 and 11 caused by noise with no conductive layer formed on the rear surfaces of the semiconductor chips 6 and 11. As a result, the packaging density of the semiconductor chips 6 and 11 can be improved without requiring a complicated manufacturing process of the semiconductor chips 6 and 11.
  • It is preferable the semiconductor chips 6 and 11, and the dummy chip 8 are configured such that the sizes thereof are increased in the order of the semiconductor chip 6, the dummy chip 8, the semiconductor chip 11. That is, the configuration is preferably such that the dummy chip 8 is larger than the semiconductor chip 6, and the semiconductor chip 11 is larger than the dummy chip 8. This enables the electronic component 19 to be arranged below the semiconductor chip 11 without contacting with the semiconductor chip 6 and the dummy chip 8 disposed beneath the semiconductor chip 11, thus, suppressing the packaging area from increasing. A thickness of the dummy chip 8 can be set such that the electronic component 19 dose not contact with the semiconductor chip 11. Specifically, the thickness of the dummy chip 8 and the conductor film 9 may be set such that the upper surface of the conductor film 9 (the surface of the conductor film 9 opposite to the surface of the conductor film facing the dummy chip 8) is higher than the upper surface of the electronic component 19 (the surface of the electronic component 19 opposite to the surface of the electronic component 19 facing the carrier substrate 1). This enables the electronic component 19 to be prevented from contacting with the semiconductor chip 11, and the dummy chip 8 to be used as a spacer. Therefore, the complicated manufacturing process can be suppressed and the electronic component 19 can be disposed below the semiconductor chip 11.
  • The carrier substrate 1 mounting thereon the semiconductor chips 6 and 11 can be applied to an electronic apparatus such as a liquid crystal display, mobile phone, handheld terminal, video camera, digital camera, mini disc (MD) player, IC card, and IC tag. Therefore, the electronic apparatus can be reduced in size and weight, and improved in reliability.
  • In the above-described embodiment, the method for mounting the semiconductor chip is described as an example. However, the invention is not necessarily limited to the mounting method of the semiconductor chip, and may be applied to a method for mounting a resistor, capacitor and connector, as well as a method for mounting a ceramic element such as a surface acoustic wave (SAW) element, an optical element such as an optical modulator and optical switch, and various sensors such as a magnetic sensor and biosensor,

Claims (7)

1. A semiconductor device, comprising:
a first semiconductor chip that is face-down mounted on a substrate;
a second semiconductor chip that is face-up mounted on the first semiconductor chip; and
an electromagnetic shielding plate interposed between the first semiconductor chip and the second semiconductor chip.
2. A semiconductor device, comprising:
a first semiconductor chip that is face-down mounted on a substrate;
a second semiconductor chip that is face-up mounted on the first semiconductor chip; and
a dummy chip that is interposed between the first semiconductor chip and the second semiconductor chip, and having a conductor film formed on an upper or lower surface of the dummy chip.
3. A semiconductor device, comprising:
a first semiconductor chip that is face-down mounted on a substrate;
a second semiconductor chip face-up that is mounted on the first semiconductor chip; and
an electronic component that is arranged below the second semiconductor chip and mounted on the substrate.
4. A semiconductor device, comprising:
a first semiconductor chip face-down that is mounted on a substrate;
a second semiconductor chip face-up that is mounted on the first semiconductor chip;
an electronic component that is arranged below the second semiconductor chip and mounted on the substrate; and
a spacer that is interposed between the first semiconductor chip and the second semiconductor chip, the spacer separating the second semiconductor chip from the electronic component.
5. The semiconductor device according to claim 1, wherein the second semiconductor chip is larger than the first semiconductor chip.
6. The semiconductor device according to claim 1, wherein the first semiconductor chip has an analog IC and the second semiconductor chip has a digital IC.
7. A method for manufacturing a semiconductor device, comprising:
face-down mounting a first semiconductor chip on a substrate;
disposing on the first semiconductor chip a dummy chip having a conductor film formed on an upper or lower surface of the dummy chip; and
face-up mounting a second semiconductor chip on the dummy chip.
US11/839,712 2006-02-21 2007-08-16 Semiconductor device and method for manufacturing semiconductor device Abandoned US20070296087A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/782,749 US8749041B2 (en) 2006-02-21 2010-05-19 Thee-dimensional integrated semiconductor device and method for manufacturing same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2006043270A JP4876618B2 (en) 2006-02-21 2006-02-21 Semiconductor device and manufacturing method of semiconductor device
JP2006-043270 2006-02-21

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/782,749 Division US8749041B2 (en) 2006-02-21 2010-05-19 Thee-dimensional integrated semiconductor device and method for manufacturing same

Publications (1)

Publication Number Publication Date
US20070296087A1 true US20070296087A1 (en) 2007-12-27

Family

ID=38548976

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/839,712 Abandoned US20070296087A1 (en) 2006-02-21 2007-08-16 Semiconductor device and method for manufacturing semiconductor device
US12/782,749 Expired - Fee Related US8749041B2 (en) 2006-02-21 2010-05-19 Thee-dimensional integrated semiconductor device and method for manufacturing same

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/782,749 Expired - Fee Related US8749041B2 (en) 2006-02-21 2010-05-19 Thee-dimensional integrated semiconductor device and method for manufacturing same

Country Status (2)

Country Link
US (2) US20070296087A1 (en)
JP (1) JP4876618B2 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090284947A1 (en) * 2008-05-19 2009-11-19 Stanley Craig Beddingfield Integrated circuit package having integrated faraday shield
US20100102430A1 (en) * 2008-10-23 2010-04-29 Samsung Electro-Mechanics Co., Ltd. Semiconductor multi-chip package
US20100213585A1 (en) * 2009-02-25 2010-08-26 Elpida Memory, Inc. Semiconductor device
TWI603404B (en) * 2012-09-14 2017-10-21 史達晶片有限公司 Semiconductor device and method of forming dual-sided interconnect structures in fo-wlcsp
US20190198452A1 (en) * 2017-12-27 2019-06-27 Toshiba Memory Corporation Semiconductor device
US20190252359A1 (en) * 2016-09-19 2019-08-15 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure with dummy die
CN111480225A (en) * 2017-12-20 2020-07-31 索尼半导体解决方案公司 Semiconductor device with a plurality of semiconductor chips
EP3772099A1 (en) * 2019-08-01 2021-02-03 MediaTek Inc. Semiconductor package with emi shielding structure
WO2023018548A1 (en) * 2021-08-12 2023-02-16 Marvell Asia Pte, Ltd. Semiconductor device package with semiconductive thermal pedestal

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP6010880B2 (en) * 2011-04-15 2016-10-19 株式会社ニコン POSITION INFORMATION DETECTING SENSOR, POSITION INFORMATION DETECTING SENSOR MANUFACTURING METHOD, ENCODER, MOTOR DEVICE, AND ROBOT DEVICE
EP3449504A4 (en) * 2016-04-26 2019-12-25 Intel Corporation Microelectronic packages having a die stack and a device within the footprint of the die stack

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010013643A1 (en) * 1998-09-18 2001-08-16 Hiroyuki Nakanishi Semiconductor integrated circuit device
US6765299B2 (en) * 2000-03-09 2004-07-20 Oki Electric Industry Co., Ltd. Semiconductor device and the method for manufacturing the same
US20050189140A1 (en) * 2004-02-26 2005-09-01 Chao-Ming Tseng Chip package structure
US20060102992A1 (en) * 2004-11-17 2006-05-18 Heung-Kyu Kwon Multi-chip package
US20070072339A1 (en) * 2003-04-22 2007-03-29 Kai-Chi Chen Process for fabricating chip package structure
US20070278646A1 (en) * 2006-02-09 2007-12-06 Seiko Epson Corporation Semiconductor device and method for manufacturing semiconductor device
US7354800B2 (en) * 2005-04-29 2008-04-08 Stats Chippac Ltd. Method of fabricating a stacked integrated circuit package system
US7364946B2 (en) * 2002-10-08 2008-04-29 Chippac, Inc. Method of fabricating a semiconductor multi-package module having inverted land grid array (LGA) package stacked over ball grid array (BGA) package

Family Cites Families (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2000269411A (en) * 1999-03-17 2000-09-29 Shinko Electric Ind Co Ltd Semiconductor device and manufacture thereof
TW445610B (en) * 2000-06-16 2001-07-11 Siliconware Precision Industries Co Ltd Stacked-die packaging structure
JP2002270763A (en) * 2001-03-14 2002-09-20 Matsushita Electric Ind Co Ltd Semiconductor device and its manufacturing method
JP2002353398A (en) * 2001-05-25 2002-12-06 Nec Kyushu Ltd Semiconductor device
KR100412133B1 (en) * 2001-06-12 2003-12-31 주식회사 하이닉스반도체 wafer level chip scale package and method of fabricating the same
JP3681690B2 (en) 2002-02-01 2005-08-10 松下電器産業株式会社 Semiconductor device
TW556961U (en) * 2002-12-31 2003-10-01 Advanced Semiconductor Eng Multi-chip stack flip-chip package
JP4068974B2 (en) * 2003-01-22 2008-03-26 株式会社ルネサステクノロジ Semiconductor device
JP2004296897A (en) 2003-03-27 2004-10-21 Seiko Epson Corp Semiconductor device, electron device, electronic equipment and method for manufacturing semiconductor device
JP4123027B2 (en) 2003-03-31 2008-07-23 セイコーエプソン株式会社 Manufacturing method of semiconductor device
TWI225292B (en) * 2003-04-23 2004-12-11 Advanced Semiconductor Eng Multi-chips stacked package
TWI313049B (en) * 2003-04-23 2009-08-01 Advanced Semiconductor Eng Multi-chips stacked package
JP3722135B2 (en) 2003-06-27 2005-11-30 セイコーエプソン株式会社 Wireless receiver and GPS receiver
JP2005017198A (en) 2003-06-27 2005-01-20 Seiko Epson Corp Gps receiver
JP3693057B2 (en) 2003-07-04 2005-09-07 セイコーエプソン株式会社 Manufacturing method of semiconductor device
JP3835556B2 (en) 2003-10-27 2006-10-18 セイコーエプソン株式会社 Semiconductor device manufacturing method and semiconductor device manufacturing apparatus
JP2005303056A (en) * 2004-04-13 2005-10-27 Toshiba Corp Semiconductor integrated circuit device
US7629695B2 (en) * 2004-05-20 2009-12-08 Kabushiki Kaisha Toshiba Stacked electronic component and manufacturing method thereof
JP4058642B2 (en) 2004-08-23 2008-03-12 セイコーエプソン株式会社 Semiconductor device
JP4692720B2 (en) 2004-12-17 2011-06-01 セイコーエプソン株式会社 Wiring substrate, semiconductor device and manufacturing method thereof
JP4692719B2 (en) 2004-12-17 2011-06-01 セイコーエプソン株式会社 Wiring substrate, semiconductor device and manufacturing method thereof
JP4185499B2 (en) 2005-02-18 2008-11-26 富士通マイクロエレクトロニクス株式会社 Semiconductor device
US7205656B2 (en) * 2005-02-22 2007-04-17 Micron Technology, Inc. Stacked device package for peripheral and center device pad layout device

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010013643A1 (en) * 1998-09-18 2001-08-16 Hiroyuki Nakanishi Semiconductor integrated circuit device
US6765299B2 (en) * 2000-03-09 2004-07-20 Oki Electric Industry Co., Ltd. Semiconductor device and the method for manufacturing the same
US7364946B2 (en) * 2002-10-08 2008-04-29 Chippac, Inc. Method of fabricating a semiconductor multi-package module having inverted land grid array (LGA) package stacked over ball grid array (BGA) package
US20070072339A1 (en) * 2003-04-22 2007-03-29 Kai-Chi Chen Process for fabricating chip package structure
US20050189140A1 (en) * 2004-02-26 2005-09-01 Chao-Ming Tseng Chip package structure
US20060102992A1 (en) * 2004-11-17 2006-05-18 Heung-Kyu Kwon Multi-chip package
US7354800B2 (en) * 2005-04-29 2008-04-08 Stats Chippac Ltd. Method of fabricating a stacked integrated circuit package system
US20070278646A1 (en) * 2006-02-09 2007-12-06 Seiko Epson Corporation Semiconductor device and method for manufacturing semiconductor device

Cited By (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090284947A1 (en) * 2008-05-19 2009-11-19 Stanley Craig Beddingfield Integrated circuit package having integrated faraday shield
WO2009143126A2 (en) * 2008-05-19 2009-11-26 Texas Instruments Incorporated Integrated circuit package having integrated faraday shield
WO2009143126A3 (en) * 2008-05-19 2010-02-25 Texas Instruments Incorporated Integrated circuit package having integrated faraday shield
US7741567B2 (en) 2008-05-19 2010-06-22 Texas Instruments Incorporated Integrated circuit package having integrated faraday shield
US20100214759A1 (en) * 2008-05-19 2010-08-26 Texas Instruments Incorporated Integrated Circuit Package Having Integrated Faraday Shield
US8049119B2 (en) * 2008-05-19 2011-11-01 Texas Instruments Incorporated Integrated circuit package having integrated faraday shield
US20100102430A1 (en) * 2008-10-23 2010-04-29 Samsung Electro-Mechanics Co., Ltd. Semiconductor multi-chip package
US20100213585A1 (en) * 2009-02-25 2010-08-26 Elpida Memory, Inc. Semiconductor device
US8198718B2 (en) 2009-02-25 2012-06-12 Elpida Memory, Inc. Semiconductor device with stacked semiconductor chips
US9087710B2 (en) 2009-02-25 2015-07-21 Ps4 Luxco S.A.R.L. Semiconductor device with stacked semiconductor chips
TWI603404B (en) * 2012-09-14 2017-10-21 史達晶片有限公司 Semiconductor device and method of forming dual-sided interconnect structures in fo-wlcsp
US20190252359A1 (en) * 2016-09-19 2019-08-15 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure with dummy die
US10727211B2 (en) * 2016-09-19 2020-07-28 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure with dummy die
US11721676B2 (en) 2016-09-19 2023-08-08 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure with dummy die
CN111480225A (en) * 2017-12-20 2020-07-31 索尼半导体解决方案公司 Semiconductor device with a plurality of semiconductor chips
US20200388593A1 (en) * 2017-12-20 2020-12-10 Sony Semiconductor Solutions Corporation Semiconductor device
US11594519B2 (en) * 2017-12-20 2023-02-28 Sony Semiconductor Solutions Corporation Semiconductor device
US20190198452A1 (en) * 2017-12-27 2019-06-27 Toshiba Memory Corporation Semiconductor device
US10651132B2 (en) * 2017-12-27 2020-05-12 Toshiba Memory Corporation Semiconductor device
EP3772099A1 (en) * 2019-08-01 2021-02-03 MediaTek Inc. Semiconductor package with emi shielding structure
US11355450B2 (en) 2019-08-01 2022-06-07 Mediatek Inc. Semiconductor package with EMI shielding structure
US11869849B2 (en) 2019-08-01 2024-01-09 Mediatek Inc. Semiconductor package with EMI shielding structure
WO2023018548A1 (en) * 2021-08-12 2023-02-16 Marvell Asia Pte, Ltd. Semiconductor device package with semiconductive thermal pedestal

Also Published As

Publication number Publication date
JP2007227414A (en) 2007-09-06
US20100230827A1 (en) 2010-09-16
JP4876618B2 (en) 2012-02-15
US8749041B2 (en) 2014-06-10

Similar Documents

Publication Publication Date Title
US8749041B2 (en) Thee-dimensional integrated semiconductor device and method for manufacturing same
US7569922B2 (en) Semiconductor device having a bonding wire and method for manufacturing the same
US7436061B2 (en) Semiconductor device, electronic device, electronic apparatus, and method of manufacturing semiconductor device
US9617148B2 (en) Interposer for hermetic sealing of sensor chips and for their integration with integrated circuit chips
KR100714917B1 (en) Chip stack structure interposing shield plate and system in package comprising the same
US7336017B2 (en) Stack type surface acoustic wave package, and method for manufacturing the same
US7939935B2 (en) Electronic device substrate, electronic device and methods for fabricating the same
US7420267B2 (en) Image sensor assembly and method for fabricating the same
KR100642356B1 (en) Semiconductor device and mu1ti1ayer substrate therefor
JP4965989B2 (en) Electronic component built-in substrate and method for manufacturing electronic component built-in substrate
WO2009157208A1 (en) Circuit module, method for manufacturing circuit module, and portable apparatus
US7226808B2 (en) Method of manufacturing semiconductor device and method of manufacturing electronics device
US20050001301A1 (en) Semiconductor device, electronic device, electronic equipment, and method of manufacturing semiconductor device
US20030183944A1 (en) Semiconductor device and manufacturing method for the same, circuit board, and electronic device
KR20080004731A (en) Semiconductor package
US20070216003A1 (en) Semiconductor package with enhancing layer and method for manufacturing the same
US20040201089A1 (en) Semiconductor devices and manufacturing methods therefore
TW515063B (en) IC package device capable of improving signal quality
KR20030046788A (en) Semiconductor Package and Manufacture Method The Same
KR20050027384A (en) Chip size package having rerouting pad and stack thereof
JP2004200665A (en) Semiconductor device and manufacturing method of the same
JP2002076265A (en) Semiconductor element, method of mounting the same and semiconductor device
US20040201109A1 (en) Semiconductor devices, manufacturing methods therefore, circuit substrates and electronic devices
US20090179326A1 (en) Semiconductor device package
JP2002270762A (en) Semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: SEIKO EPSON CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:OGATA, YOSHIHARU;AIZAWA, TADASHI;KITAZAWA, TAKEO;REEL/FRAME:019703/0568;SIGNING DATES FROM 20070720 TO 20070724

Owner name: SEIKO EPSON CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:OGATA, YOSHIHARU;AIZAWA, TADASHI;KITAZAWA, TAKEO;SIGNING DATES FROM 20070720 TO 20070724;REEL/FRAME:019703/0568

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION