US20080014436A1 - Circular wire-bond pad, package made therewith, and method of assembling same - Google Patents
Circular wire-bond pad, package made therewith, and method of assembling same Download PDFInfo
- Publication number
- US20080014436A1 US20080014436A1 US11/775,326 US77532607A US2008014436A1 US 20080014436 A1 US20080014436 A1 US 20080014436A1 US 77532607 A US77532607 A US 77532607A US 2008014436 A1 US2008014436 A1 US 2008014436A1
- Authority
- US
- United States
- Prior art keywords
- wire
- bond pad
- bonding
- die
- curvilinear
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B23—MACHINE TOOLS; METAL-WORKING NOT OTHERWISE PROVIDED FOR
- B23K—SOLDERING OR UNSOLDERING; WELDING; CLADDING OR PLATING BY SOLDERING OR WELDING; CUTTING BY APPLYING HEAT LOCALLY, e.g. FLAME CUTTING; WORKING BY LASER BEAM
- B23K20/00—Non-electric welding by applying impact or other pressure, with or without the application of heat, e.g. cladding or plating
- B23K20/002—Non-electric welding by applying impact or other pressure, with or without the application of heat, e.g. cladding or plating specially adapted for particular articles or work
- B23K20/004—Wire welding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5386—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B23—MACHINE TOOLS; METAL-WORKING NOT OTHERWISE PROVIDED FOR
- B23K—SOLDERING OR UNSOLDERING; WELDING; CLADDING OR PLATING BY SOLDERING OR WELDING; CUTTING BY APPLYING HEAT LOCALLY, e.g. FLAME CUTTING; WORKING BY LASER BEAM
- B23K2101/00—Articles made by soldering, welding or cutting
- B23K2101/36—Electric or electronic devices
- B23K2101/42—Printed circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05553—Shape in top view being rectangular
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05554—Shape in top view being square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05556—Shape in side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48464—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area also being a ball bond, i.e. ball-to-ball
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48465—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/4901—Structure
- H01L2224/4903—Connectors having different sizes, e.g. different diameters
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/4905—Shape
- H01L2224/49051—Connectors having different shapes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/4905—Shape
- H01L2224/49051—Connectors having different shapes
- H01L2224/49052—Different loop heights
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/4917—Crossed wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49171—Fan-out arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49175—Parallel arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/494—Connecting portions
- H01L2224/4943—Connecting portions the connecting portions being staggered
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/494—Connecting portions
- H01L2224/4943—Connecting portions the connecting portions being staggered
- H01L2224/49433—Connecting portions the connecting portions being staggered outside the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/852—Applying energy for connecting
- H01L2224/85201—Compression bonding
- H01L2224/85205—Ultrasonic bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01083—Bismuth [Bi]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12041—LED
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1433—Application-specific integrated circuit [ASIC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/249921—Web or sheet containing structurally defined element or component
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/26—Web or sheet containing structurally defined element or component, the element or component having a specified physical dimension
Definitions
- Disclosed embodiments relate to a wire-bond technology for an electrical circuit substrate. More particularly, disclosed embodiments relate to a curvilinear bond pad.
- a wire-bonding package usually requires significant routing of traces within a printed circuit board (PCB).
- PCB printed circuit board
- the advent of wireless technologies has led to a push to miniaturize packaged integrated circuits to such an extent that conventional wire bonding has become a hindrance.
- Conventional wire-bond pad geometries present a challenge to miniaturization.
- FIG. 1 is a side cross-section of a mounting substrate according to an embodiment
- FIG. 2 is a side cross-section of the mounting substrate in FIG. 1 after assembly with a die to form a package, according to an embodiment
- FIG. 3 is a top plan of a package similar to the package depicted in FIG. 2 according to an embodiment
- FIG. 4 is a top plan of a package according to an embodiment
- FIG. 5 is a side cut-away of the package depicted in FIG. 4 according to an embodiment
- FIG. 6 is a side cross-section of a package according to an embodiment
- FIG. 7 is a top plan of a package similar to the package depicted in FIG. 6 according to an embodiment
- FIG. 8 is a side cross-section of a package according to an embodiment
- FIG. 9 is a top plan of a package according to an embodiment.
- FIG. 10 is a top plan of a package according to an embodiment
- FIG. 11 is a top plan of a stacked-die package according to an embodiment
- FIGS. 12 through 15 are plans of several curvilinear bond finger embodiments
- FIG. 16 is a process flow diagram according to various embodiments.
- FIG. 17 is a depiction of a computing system according to an embodiment.
- die and “processor” generally refer to the physical object that is the basic workpiece that is transformed by various process operations into the desired integrated circuit device.
- a die is usually singulated from a wafer, and wafers may be made of semiconducting, non-semiconducting, or combinations of semiconducting and non-semiconducting materials.
- a board is typically a resin-impregnated fiberglass structure that acts as a mounting substrate for the die.
- a board can be prepared with a bond pad, also referred to as a bond finger, that is flush with the board, or the bond pad can be set upon the board surface.
- a bond pad is not limited to being flush or being set upon the surface only because it is illustrated as such, unless it is explicitly stated in the text.
- FIG. 1 is a side cross-section of a mounting substrate 100 according to an embodiment.
- the mounting substrate 100 includes a substrate core 110 , an upper protective layer 112 , and a lower protective layer 114 .
- a curvilinear wire-bond pad (CWP) 116 is depicted on the upper protective layer 112 .
- the CWP 116 is surmounted by a wire-bonding ball 115 ( FIG. 2 ) that assists in the wire-bonding process.
- the wire-bonding process includes a reverse wire-bonding process.
- the wire-bonding process includes a forward wire-bonding process.
- curvilinear it is meant that the footprint of the CWP is at least partially curvilinear.
- curvilinear means circular.
- curvilinear means eccentric circular.
- curvilinear means including a non-rectilinear portion, but also a rectilinear portion.
- curvilinear means at least two of the articulated embodiments. An array of circular wire-bond pads can be deployed in a smaller area than an array of square wire-bond pads. Consequently, a denser wire-bond pad scheme can be accomplished.
- CWPs are set forth in this disclosure.
- the CWP 116 is depicted as a structure that is flush with the upper protective layer 112 .
- a via liner 118 is a metallic or otherwise electrically conductive material that provides an electrical path through the mounting substrate 100 , within a via 120 .
- Formation of the via 120 can be accomplished by various process flows.
- the CWP 116 is first formed, and the via 120 is formed by laser drilling through the lower protective layer 114 , the substrate core 110 , and finally through the upper protective layer 112 .
- the laser drilling is operated to stop on the curvilinear wire-bond pad 116 .
- laser drilling is done by drilling at a site that is later occupied by the CWP 116 .
- the laser drilling is done first, and the placement of the CWP 116 is done subsequently.
- the via 120 and the CWP 116 are not vertically aligned. Although the illustrations in this disclosure depict the via and the CWP being vertically aligned, in one embodiment, the via and the CWP are in electrical contact with each other, but the CWP need not be directly above the via.
- FIG. 2 is a side cross-section of the mounting substrate 100 in FIG. 1 after assembly with a die 124 to form a package, according to an embodiment.
- the via 120 is filled with an interconnect 122 .
- the via 120 is not filled, as depicted in FIG. 1 , and the electrical path relies substantially upon the via liner 118 .
- the die 124 is depicted mounted upon the mounting substrate 100 at the upper protective layer 112 .
- the die 124 includes an active surface 130 and a backside surface 132 . Electrical coupling of the die 124 to the via 120 is done between a die bond pad 126 , a bond wire 128 , and the wire-bond pad 116 .
- the die bond pad 126 is disposed upon the active surface 130 of the die 124 .
- the die 124 is adhered to the mounting substrate 100 by a material such as an organic thermal adhesive or the like, although it is not depicted.
- the adhesive is disposed between the backside surface 132 of the die 124 and the upper protective layer 112 .
- FIG. 2 also depicts electrical coupling of the die 124 to a larger substrate 136 .
- the die 124 is coupled to a bump 134 , which in an embodiment, is at least partially disposed in the via 120 .
- the larger substrate 136 is couple to the bump 134 by a larger substrate bond pad 138 .
- the bump 134 can be any electrical connection such as a solder ball.
- the vertical profile of the entire package is lower due to the bump 134 being at least partially embedded in the mounting substrate 100 .
- the larger substrate 136 may be a motherboard, a mezzanine board, an expansion card, or others.
- the larger substrate 136 is a penultimate casing for a handheld device such as a wireless telephone.
- a process of wirebonding includes reverse wire bonding. The process includes first attaching the bond wire 128 at the CWP 116 and the wire-bonding ball 115 , followed by second attaching the bond wire 128 at the die bond pad 126 . In an embodiment, a process of wirebonding includes forward wire bonding. The process includes first attaching the bond wire 128 at the die bond pad 126 , followed by second attaching the bond wire 128 at the CWP 116 and the wire-bonding ball 115 .
- FIG. 3 is a top plan of a package similar to the package depicted in FIG. 2 according to an embodiment.
- the view of FIG. 2 can be taken along the line 2 - 2 .
- the die 124 is depicted mounted upon the upper protective layer 112 .
- the die bond pad 126 is coupled to the CWP 116 through the bond wire 128 .
- the plurality of CWPs 116 is depicted as substantially the same size and pitch as the plurality of die bond pads 126 .
- substantially the same size and pitch it is understood that where the wire-bond pads 116 are spaced from each other on e.g., 200 micrometer ( ⁇ m) centers, the die bond pads 126 are similarly spaced on 200 ⁇ m centers.
- the pitch is in a range from about 50 ⁇ m to about 200 ⁇ m. In an embodiment, the pitch is about 135 ⁇ m.
- FIG. 4 is a top plan of a package according to an embodiment.
- a die 424 is depicted mounted upon an upper protective layer 412 of a mounting substrate 400 .
- a plurality of first CWPs 416 is arrayed substantially parallel to an edge 401 of the mounting substrate 400 .
- a plurality of second CWPs 417 is also arrayed substantially parallel to the edge 401 of the mounting substrate 400 .
- the plurality of second CWPs 417 is arrayed at a distance from the edge 401 that is less than the distance from the edge 401 of the plurality of first CWPs 416 .
- a given first CWP 416 and a given second CWP 417 are arrayed in a staggered configuration with respect to the edge 401 of the mounting substrate 400 .
- the staggered configuration allows a larger bump (not pictured) to couple the die 424 to the outside world, without shorting into a contiguous bump.
- the plurality of first CWPs 416 is arrayed with a first pitch in relation to the plurality of second CWPs 417 .
- the staggered configuration includes substantially the same pitch as the plurality of die bond pads 426 .
- the substantially same pitch is defined by the spacing 430 , which is the orthogonal distance between a first symmetry line 425 and a second symmetry line 427 .
- the overall pitch of the CWPs 416 , 417 is staggered.
- the staggered CWPs 416 and 417 include a second pitch that is quantified by a first CWP 416 disposed along the first symmetry line 425 and a second CWP 417 disposed along the second symmetry line 427 .
- the first symmetry line 425 and the second symmetry line 427 are spaced apart by a distance substantially equivalent to the first pitch of the die bond pads 426 .
- FIG. 4 illustrates several traces 432 that are depicted in phantom lines as being below the upper protective layer 412 .
- FIG. 5 is a side cut-away of the package depicted in FIG. 4 according to an embodiment.
- the substrate 400 includes a first via 418 and a second via 419 . As taken along the line 5 - 5 in FIG. 4 , the substrate 400 is cut away to reveal the staggered configuration of the first via 418 and the second via 419 .
- the first via 418 is disposed directly below the first CWP 416 .
- the second via 419 is disposed directly below the second CWP 417 .
- only one of the first via 418 and the second via 419 is disposed directly below its respective CWP.
- neither the first via 418 nor the second via 419 is disposed directly below its respective CWP.
- electronic tuning of the package is done by making the first bond wire 428 the same length, or the like, as the second bond wire 429 .
- the first CWP 416 is closer to its respective die bond pad 426 than the second CWP 417 is to its respective die bond pad (not pictured), the lengths of the respective bond wires 428 and 429 are tuned to achieve a similar signal delay during operation of the die 424 .
- a process of wirebonding includes reverse wire bonding.
- the process includes first attaching the first bond wire 428 at the first CWP 416 , followed by second attaching the first bond wire 428 at a first die bond pad 426 .
- the process includes first attaching the second bond wire 429 at the second CWP 417 , followed by second attaching the second bond wire 429 at a second die bond pad (not pictured).
- a process of wirebonding includes forward wire bonding.
- the process includes first attaching the first bond wire 428 at the first die bond pad 426 , followed by second attaching the first bond wire 428 at the first CWP 416 .
- the process includes first attaching the second bond wire 429 at a second die bond pad (not pictured), followed by second attaching the second bond wire 429 at the second CWP 417 .
- FIG. 6 is a side cross-section of a package according to an embodiment. In an embodiment, it is not always the case that a given bump can be or is desired to be lodged in the via with which it communicates.
- FIG. 6 depicts a mounting substrate 600 that includes a substrate core 610 , an upper protective layer 612 , and a lower protective layer 614 .
- a first via 618 is depicted penetrating the substrate core 610 , the upper protective layer 612 , and the lower protective layer 614 .
- a CWP 616 also referred to as a curvilinear bond finger 616 is depicted directly above the first via 618 .
- a second via (not pictured) such as the second via 419 in FIG. 5 , provides electrical communication for a staggered CWP array such as is depicted in FIG. 4 .
- the CWP 616 is depicted as a raised structure above the upper protective layer 612 . In an embodiment, the CWP 616 is at least flush with the upper protective layer 612 . In an embodiment, a via liner 620 is a metallic or otherwise electrically conductive material that provides an electrical path through the mounting substrate 600 .
- FIG. 6 also depicts a die 624 disposed upon the upper protective layer 612 . Additionally, a bump 634 is disposed below the mounting substrate 600 but not directly below the first via 618 . The bump 634 is coupled to the first via 618 by a first trace 633 . Consequently, the die 624 communicates to the bump 634 commencing with a die bond pad 626 , the bond wire 628 , the first CWP 616 , and the trace 633 .
- the first via 618 is filled with an interconnect (not pictured) such as the interconnect 122 depicted in FIG. 2 .
- the first via 618 is not filled, as depicted in FIG. 6 , and the electrical path relies substantially upon the via liner 620 . Electrical coupling of the die 624 to the first via 618 is done between the die bond pad 626 , the bond wire 628 , and the CWP 616 .
- a process of wirebonding includes reverse wire bonding.
- the process includes first attaching the first bond wire 628 at the first CWP 616 , followed by second attaching the first bond wire 628 at a first die bond pad 626 .
- the process includes first attaching the second bond wire at the second CWP, followed by second attaching the second bond wire at a second die bond pad.
- a process of wirebonding includes forward wire bonding.
- the process includes first attaching the first bond wire 628 at the first die bond pad 626 , followed by second attaching the first bond wire 628 at the first CWP 616 .
- the process includes first attaching the second bond wire at a second die bond pad (not pictured), followed by second attaching the second bond wire at the second CWP.
- FIG. 7 is a top plan of a package similar to the package depicted in FIG. 6 according to an embodiment.
- a die 724 is depicted mounted upon an upper protective layer 712 of a mounting substrate 700 .
- a die bond pad 726 is coupled to a CWP 716 through a bond wire 728 .
- the plurality of CWPs 716 is depicted as substantially the same size and pitch as the plurality of die bond pads 726 .
- the CWPs 716 are not depicted as directly over any given bump 734 , which are depicted in phantom lines. Accordingly, a trace (not pictured) such as the trace 633 depicted in FIG.
- CWP 716 couples the CWP 716 to a given bump 734 .
- a uniform or substantially uniform ball-grid array such as the bumps 734 can be achieved, while maintaining the embodiment of having each CWP directly over a via.
- at least one CWP is disposed directly over its respective via, but not all wire-bond pads in the package are thus disposed.
- a process of wirebonding includes reverse wire bonding.
- the process includes first attaching the first bond wire 728 at the first CWP 716 , followed by second attaching the first bond wire 728 at a first die bond pad 726 .
- a process of wirebonding includes forward wire bonding.
- the process includes first attaching the first bond wire 728 at the first die bond pad 726 , followed by second attaching the first bond wire 728 at the first CWP 716 .
- FIG. 8 is a side cross-section of a package according to an embodiment.
- a mounting substrate 800 includes a substrate core 810 , an upper protective layer 812 , and a lower protective layer 814 .
- the substrate 800 also includes a die-level section 802 , a folded section 804 , and an above-die section 806 .
- the folded mounting substrate 800 can allow for a smaller footprint of the mounting substrate when it is deployed into a computing system.
- a first via 820 is depicted penetrating the substrate core 810 , the upper protective layer 812 , and the lower protective layer 814 .
- a CWP 816 and a wire-bonding ball 815 are depicted directly above the first via 820 .
- a second via (not pictured) such as the second via 419 in FIG. 5 , provides electrical communication for a staggered CWP array such as is depicted in FIG. 4 .
- FIG. 8 also depicts a die 824 disposed upon the upper protective layer 812 . Additionally, a bump 834 that is not directly below the first via 820 , is disposed below the mounting substrate 800 . The bump 834 is coupled to the first via 820 by a first trace 833 . Consequently, the die 824 communicates to the bump 834 commencing with a die bond pad 826 , the bond wire 828 , the first CWP 816 , and the trace 833 .
- a process of wirebonding includes reverse wire bonding as set forth herein. Where a second bond wire is present for a staggered wire-bond pad with respect to the first CWP 816 , the process includes first attaching the second bond wire at the second CWP, followed by second attaching the second bond wire at a second die bond pad. In an embodiment, a process of wirebonding includes forward wire bonding as set forth herein.
- FIG. 9 is a top plan of a package 900 according to an embodiment.
- an upper protective layer 912 supports a die 924 including a die edge 925 .
- a first plurality of die bond pads 926 are proximate the die edge 925 at a first distance.
- a second plurality of die bond pads 927 are proximate the die edge 925 at a second distance.
- the first plurality of die bond pads 926 and the second plurality of die bond pads 927 are arrayed in a staggered configuration with respect to the die edge 925 .
- a plurality of CWPs 916 is arrayed in a linear pattern with respect to the die edge 925 .
- the package 900 illustrates the CWPs 916 arrayed with a first pitch in relation to the staggered configuration of the first and second die bond pads 926 and 927 , respectively.
- the staggered configuration includes substantially the same pitch as the CWPs 916 .
- the substantially same pitch is defined by the spacing 930 between a first symmetry line 932 and a second symmetry line 934 .
- Each first die bond pad 926 is coupled to a respective first CWP 916 by a first bond wire 928 .
- each second die bond pad 927 is coupled to a respective second CWP 917 by a second bond wire 929 .
- electronic tuning of the package is done by making the first bond wire 928 the same length, or the like, as the second bond wire 929 .
- a process of wirebonding includes reverse wire bonding as set forth herein. Where a second bond wire is present for a second die bond pad 927 with respect to the first die bond pad 926 , the process includes first attaching the second bond wire at the first CWP 926 , followed by second attaching the second bond wire at a second die bond pad 927 . In an embodiment, a process of wirebonding includes forward wire bonding as set forth herein.
- FIG. 10 is a top plan of a package according to an embodiment.
- a die 1024 is depicted mounted upon an upper protective layer 1012 of a mounting substrate 1000 .
- at least the die bond pads are curvilinear die bond pads (CDPs).
- the wire-bond pads are CWPs.
- both the CDPs 1026 and 1027 are staggered, as well as the CWPs 1016 and 1017 .
- the bond wires 1028 and 1029 are all substantially the same electronically with regard to tuning the package.
- the package 1000 illustrates first and second CWPs 1016 and 1017 , respectively, arrayed with a first pitch in relation to the staggered configuration of the first and second CDPs 1026 and 1027 , respectively, each with substantially the same pitch as the wire-bond.
- the substantially same pitch is defined by the spacing 1030 between a first symmetry line 1032 and a second symmetry line 1034 .
- a process of wirebonding includes reverse wire bonding as set forth herein. In an embodiment, a process of wirebonding includes forward wire bonding as set forth herein.
- FIG. 11 is a top plan of a package according to an embodiment.
- the package includes a first die 1110 disposed on a mounting substrate 1100 .
- the first die 1110 includes a plurality of first die bond pads 1112 disposed along a first edge 1114 of the first die 1110 .
- the plurality of first die bond pads 1112 is a plurality of curvilinear first die bond pads (first CDPs, pictured as rectilinear, however) 1112 as set forth in this disclosure.
- the first die 1110 is coupled to the mounting substrate 1100 through a plurality of first bond wires, one of which is designated with the reference numeral 1116 .
- Coupling of the first die 1110 to the mounting substrate 1100 is completed by contact of the plurality of first bond wires 1116 with a plurality of first curvilinear wire-bond pads (first CWPs) 1118 .
- first CWPs first curvilinear wire-bond pads
- the plurality of first CWPs 1118 is curvilinear according to any of the embodiments in this disclosure.
- FIG. 11 also illustrates a second die 1120 disposed on the mounting substrate 1100 according to an embodiment.
- the second die 1120 includes a plurality of second die bond pads 1122 disposed along a first edge 1124 of the second die 1120 .
- the plurality of second die bond pads 1122 is a plurality of curvilinear second die bond pads (second CDPs, pictured as rectilinear, however) 1122 as set forth in this disclosure.
- the second die 1120 is coupled to the mounting substrate 1100 through a plurality of second bond wires, one of which is designated with the reference numeral 1126 .
- Coupling of the second die 1120 to the mounting substrate 1100 is completed by contact of the plurality of second bond wires 1126 with a plurality of second curvilinear wire-bond pads (second CWPs) 1128 .
- second CWPs second curvilinear wire-bond pads
- the plurality of second CWPs 1128 is curvilinear according to any of the embodiments in this disclosure.
- FIG. 11 also illustrates a third die 1130 disposed on the mounting substrate 1100 according to an embodiment.
- the third die 1130 includes a plurality of third die bond pads 1132 disposed along a first edge 1134 of the third die 1130 .
- the plurality of third die bond pads 1132 is a plurality of curvilinear third die bond pads (third CDPs, pictured as rectilinear, however) 1132 as set forth in this disclosure.
- the third die 1130 is coupled to the mounting substrate 1100 through a plurality of third bond wires, one of which is designated with the reference numeral 1136 .
- Coupling of the third die 1130 to the mounting substrate 1100 is completed by contact of the plurality of third bond wires 1136 with a plurality of third curvilinear wire-bond pads (third CWPs) 1138 .
- the plurality of third CWPs 1138 is curvilinear according to any of the embodiments in this disclosure.
- the curvilinearity of the wire-bond pads on the mounting substrate 1100 allows for traces leading away from at least the first CWPs 1118 and the second CWPs 1128 , to pass between various of the third CWPs 1138 to reach pin-out locations (not illustrated) elsewhere on the mounting substrate 1100 .
- Such routing of traces between two CWPs and within the mounting substrate 1100 can be accomplished similar to the illustration of embedded traces 432 in FIG. 4 .
- Formation of at least the first die 1110 and the second die 1120 allows for a dense geometry.
- the dense geometry is defined by the first CWPs 1118 and the second CWPs 1128 as they occupy a first characteristic dimension 1140 .
- the dense geometry is further defined by the first CDPs 1112 and the second CDPs 1122 as they occupy a second characteristic dimension 1142 .
- the dense geometry is quantified by observing that the second characteristic dimension 1142 , remarkably, is greater than the first characteristic dimension 1140 . Accordingly, the presence of single components 1144 and/or of complementary dies of a chipset 1146 , each depicted in arbitrary size and shape, can be achieved to facilitate miniaturization. Consequently, embedded traces similar to the illustration of embedded traces 432 in FIG. 4 can facilitate coupling any surface-mounted component(s) to the at least two dice.
- the dense geometry is quantified by observing that a first characteristic dimension is smaller than a second characteristic dimension.
- FIG. 12 is a top plan of a wire-bond pad 1200 , also referred to as a bond finger 1200 .
- the wire-bond pad 1200 exhibits a circular footprint as it appears upon a mounting substrate (not pictured). Consequently, the circular footprint is one embodiment of a curvilinear footprint as set forth in this disclosure.
- FIG. 13 is a top plan of the CWP 116 depicted in FIG. 1 .
- the CWP 116 includes a first footprint that, because the footprint is circular, can be quantified by its diameter 1310 .
- the CWP 116 is surmounted by a wire-bonding ball 115 that assists, for example, in the reverse wire-bonding process.
- the wire-bonding ball 115 has a top-view footprint that obscures at least some of the footprint of the CWP 116 . Where the wire-bonding ball 115 is also substantially circular in profile, it can be quantified by its diameter 1312 . In an embodiment the footprint of the wire-bonding ball 115 is about 100% the footprint of the CWP 116 .
- the footprint of the wire-bonding ball 115 is about 90% the footprint of the CWP 116 . In an embodiment the footprint of the wire-bonding ball 115 is about 80% the footprint of the CWP 116 . In an embodiment the footprint of the wire-bonding ball 115 is about 70% the footprint of the CWP 116 . In an embodiment the footprint of the wire-bonding ball 115 is about 67% the footprint of the CWP 116 . In an embodiment the footprint of the wire-bonding ball 115 is less than about 67% the footprint of the CWP 116 . In an embodiment the footprint of the wire-bonding ball 115 is about 50% the footprint of the CWP 116 .
- FIG. 14 is a top plan of a wire-bond pad 1400 .
- the wire-bond pad 1400 exhibits an eccentric footprint as it appears upon a mounting substrate (not pictured). Consequently, the eccentric footprint is one embodiment of a curvilinear footprint as set forth in this disclosure.
- the eccentricity of the footprint can be quantified by ordinary mathematical descriptions.
- the wire-bond pad 1400 includes a footprint eccentricity that is quantified by an aspect ratio of a largest characteristic length divided by a smallest characteristic length. In an embodiment, the aspect ratio is in a range from about 1 to about 2.
- the wire-bonding ball can obscure any portion of the wire-bond pad 1400 as set forth in this disclosure.
- placement of the wire-bonding ball (not pictured) on the eccentric footprint can be off-center as depicted in FIG. 13 .
- placement of the wire-bonding ball on the eccentric footprint can be centered with respect to bi-lateral symmetry, but closer to one focus of the eccentric footprint than to the other focus thereof.
- placement can be both off-centered and closer to one focus than the other focus.
- FIG. 15 is a top plan of a wire-bond pad 1500 .
- the wire-bond pad 1500 exhibits a combination curvilinear/rectilinear footprint as it appears upon a mounting substrate (not pictured). Consequently, the curvilinear/rectilinear footprint is one embodiment of a “curvilinear footprint” as set forth in this disclosure.
- the curvilinear/rectilinear footprint can be quantified by ordinary mathematical descriptions.
- the wire-bond pad 1500 is substantially symmetrical in quadrilateral symmetry. In an embodiment, the wire-bond pad 1500 is substantially symmetrical in only bilateral symmetry.
- the wire-bond pad 1500 includes a curvilinear/rectilinear footprint that is quantified by an aspect ratio of a largest characteristic length divided by a smallest characteristic length, and further quantified by the size of the rounded corners.
- the aspect ratio is in a range from about 1 to about 2.
- the wire-bonding ball (not pictured) can obscure any portion of the wire-bond pad 1500 as set forth in this disclosure.
- placement of the wire-bonding ball on the curvilinear/rectilinear footprint can be off-center as depicted in FIG. 13 .
- placement of the wire-bonding ball on the curvilinear/rectilinear footprint can be centered with respect to bi-lateral symmetry in one dimension, but closer to one end of the curvilinear/rectilinear footprint than the other end thereof.
- placement can be both off-centered and closer to one focus than the other focus.
- FIG. 16 is a process flow diagram according to various embodiments.
- the process 1600 includes reverse wire-bonding a wire-bond pad and a die bond pad.
- the process can commence by reverse wire-bonding a die to a mounting substrate. In an embodiment, the process flow terminates at 1610 .
- the wire-bond pads are curvilinear. According to a process flow embodiment, the wire-bond pads are curvilinear and the die bond pads are substantially rectilinear as set forth herein. In an embodiment, the process flow terminates at 1620 .
- the die bond pads are also curvilinear.
- the die bond pads are curvilinear and the wire-bond pads are also curvilinear as set forth herein.
- the process flow terminates at 1622 .
- the process flow includes wirebonding a subsequent die to the mounting substrate.
- the subsequent die is stacked above the first die.
- This process flow includes an embodiment of reverse wire bonding as set forth herein.
- the wire-bond pads are curvilinear.
- the die bond pads are likewise curvilinear.
- FIG. 17 is a depiction of a computing system according to an embodiment.
- a computing system such as a computing system 1700 of FIG. 17 .
- the computing system 1700 includes at least one processor (not pictured) which is enclosed in a microelectronic device package 1710 , a data storage system 1712 , at least one input device such as keyboard 1714 , and at least one output device such as monitor 1716 , for example.
- the computing system 1700 includes a processor that processes data signals, and may include, for example, a microprocessor, available from Intel Corporation.
- the computing system 1700 can include another user input device such as a mouse 1718 , for example.
- the computing system 1700 can include a board 1720 for mounting at least one of the microelectronic device package 1710 , the data storage system 1712 , or other components.
- a computing system 1700 embodying components in accordance with the claimed subject matter may include any system that utilizes a microelectronic device package, which may include, for example, a data storage device such as dynamic random access memory, polymer memory, flash memory, and phase-change memory.
- the microelectronic device package can also include a die that contains a digital signal processor (DSP), a micro controller, an application specific integrated circuit (ASIC), or a microprocessor.
- DSP digital signal processor
- ASIC application specific integrated circuit
- Embodiments set forth in this disclosure can be applied to devices and apparatuses other than a traditional computer.
- a die can be packaged with an embodiment of the reverse-wire-bonding process and/or a CWP configuration, and placed in a portable device such as a wireless communicator, or a hand-held device such as a personal data assistant and the like.
- a die that can be packaged with an embodiment of the reverse-wire-bonding process and/or a CWP configuration and placed in a vehicle such as an automobile, a locomotive, a watercraft, an aircraft, or a spacecraft.
Abstract
A wire-bonding substrate includes a curvilinear wire-bond pad. The curvilinear wire-bond pad is used in reverse wire bonding to couple a die with the substrate. A curvilinear wire-bond pad is also disclosed that is located directly above the via in the substrate. A wire-bonding substrate includes a first wire-bond pad and a first via that is disposed directly below the first wire-bond pad in the wire-bonding substrate. A package is includes a chip stack with a total die-side characteristic dimension, and a total substrate-side characteristic dimension that is smaller than the total die-side characteristic dimension. A computing system includes the curvilinear wire-bond pad.
Description
- This application is a divisional of U.S. patent application Ser. No. 10/881,741 filed on Jun. 30, 2004, which is incorporated herein by reference.
- Disclosed embodiments relate to a wire-bond technology for an electrical circuit substrate. More particularly, disclosed embodiments relate to a curvilinear bond pad.
- A wire-bonding package usually requires significant routing of traces within a printed circuit board (PCB). The advent of wireless technologies has led to a push to miniaturize packaged integrated circuits to such an extent that conventional wire bonding has become a hindrance. Conventional wire-bond pad geometries present a challenge to miniaturization.
- In order to understand the manner in which embodiments are obtained, a more particular description of various embodiments briefly described above will be rendered by reference to the appended drawings. Understanding that these drawings depict only typical embodiments that are not necessarily drawn to scale and are not therefore to be considered to be limiting of its scope, some embodiments will be described and explained with additional specificity and detail through the use of the accompanying drawings in which:
-
FIG. 1 is a side cross-section of a mounting substrate according to an embodiment; -
FIG. 2 is a side cross-section of the mounting substrate inFIG. 1 after assembly with a die to form a package, according to an embodiment; -
FIG. 3 is a top plan of a package similar to the package depicted inFIG. 2 according to an embodiment; -
FIG. 4 is a top plan of a package according to an embodiment; -
FIG. 5 is a side cut-away of the package depicted inFIG. 4 according to an embodiment; -
FIG. 6 is a side cross-section of a package according to an embodiment; -
FIG. 7 is a top plan of a package similar to the package depicted inFIG. 6 according to an embodiment; -
FIG. 8 is a side cross-section of a package according to an embodiment; -
FIG. 9 is a top plan of a package according to an embodiment; -
FIG. 10 is a top plan of a package according to an embodiment; -
FIG. 11 is a top plan of a stacked-die package according to an embodiment; -
FIGS. 12 through 15 are plans of several curvilinear bond finger embodiments; -
FIG. 16 is a process flow diagram according to various embodiments; and -
FIG. 17 is a depiction of a computing system according to an embodiment. - The following description includes terms, such as upper, lower, first, second, etc. that are used for descriptive purposes only and are not to be construed as limiting. The embodiments of a device or article described herein can be manufactured, used, or shipped in a number of positions and orientations. The terms “die” and “processor” generally refer to the physical object that is the basic workpiece that is transformed by various process operations into the desired integrated circuit device. A die is usually singulated from a wafer, and wafers may be made of semiconducting, non-semiconducting, or combinations of semiconducting and non-semiconducting materials. A board is typically a resin-impregnated fiberglass structure that acts as a mounting substrate for the die. A board can be prepared with a bond pad, also referred to as a bond finger, that is flush with the board, or the bond pad can be set upon the board surface. As depicted in this disclosure, a bond pad is not limited to being flush or being set upon the surface only because it is illustrated as such, unless it is explicitly stated in the text.
- Reference will now be made to the drawings wherein like structures will usually be provided with like reference designations. In order to show the structure and process embodiments most clearly, the drawings included herein are diagrammatic representations of embodiments. Thus, the actual appearance of the fabricated structures, for example in a photomicrograph, may appear different while still incorporating the essential structures of embodiments. Moreover, the drawings show only the structures necessary to understand the embodiments. Additional structures known in the art have not been included to maintain the clarity of the drawings.
-
FIG. 1 is a side cross-section of amounting substrate 100 according to an embodiment. Themounting substrate 100 includes asubstrate core 110, an upperprotective layer 112, and a lowerprotective layer 114. A curvilinear wire-bond pad (CWP) 116 is depicted on the upperprotective layer 112. The CWP 116 is surmounted by a wire-bonding ball 115 (FIG. 2 ) that assists in the wire-bonding process. In an embodiment, the wire-bonding process includes a reverse wire-bonding process. In an embodiment, the wire-bonding process includes a forward wire-bonding process. - By “curvilinear” it is meant that the footprint of the CWP is at least partially curvilinear. In an embodiment, curvilinear means circular. In an embodiment, curvilinear means eccentric circular. In an embodiment, curvilinear means including a non-rectilinear portion, but also a rectilinear portion. In an embodiment, curvilinear means at least two of the articulated embodiments. An array of circular wire-bond pads can be deployed in a smaller area than an array of square wire-bond pads. Consequently, a denser wire-bond pad scheme can be accomplished. Further, routing of traces within a board can allow the traces to pass between circular wire-bond pads because the rectilinear comers, which otherwise take up space that does not contact the bond wires, are not present. Embodiments of CWPs are set forth in this disclosure.
- In an embodiment, the
CWP 116 is depicted as a structure that is flush with the upperprotective layer 112. In an embodiment, avia liner 118 is a metallic or otherwise electrically conductive material that provides an electrical path through themounting substrate 100, within avia 120. - Formation of the
via 120 can be accomplished by various process flows. In an embodiment, the CWP 116 is first formed, and thevia 120 is formed by laser drilling through the lowerprotective layer 114, thesubstrate core 110, and finally through the upperprotective layer 112. In an embodiment, the laser drilling is operated to stop on the curvilinear wire-bond pad 116. In an embodiment, laser drilling is done by drilling at a site that is later occupied by the CWP 116. In an embodiment, the laser drilling is done first, and the placement of theCWP 116 is done subsequently. - In an embodiment, the
via 120 and the CWP 116 are not vertically aligned. Although the illustrations in this disclosure depict the via and the CWP being vertically aligned, in one embodiment, the via and the CWP are in electrical contact with each other, but the CWP need not be directly above the via. -
FIG. 2 is a side cross-section of themounting substrate 100 inFIG. 1 after assembly with adie 124 to form a package, according to an embodiment. In an embodiment, thevia 120 is filled with aninterconnect 122. In an embodiment, the via 120 is not filled, as depicted inFIG. 1 , and the electrical path relies substantially upon the vialiner 118. - The
die 124 is depicted mounted upon the mountingsubstrate 100 at the upperprotective layer 112. Thedie 124 includes anactive surface 130 and abackside surface 132. Electrical coupling of the die 124 to the via 120 is done between adie bond pad 126, abond wire 128, and the wire-bond pad 116. Thedie bond pad 126 is disposed upon theactive surface 130 of thedie 124. Thedie 124 is adhered to the mountingsubstrate 100 by a material such as an organic thermal adhesive or the like, although it is not depicted. The adhesive is disposed between thebackside surface 132 of thedie 124 and the upperprotective layer 112. -
FIG. 2 also depicts electrical coupling of the die 124 to alarger substrate 136. Thedie 124 is coupled to abump 134, which in an embodiment, is at least partially disposed in thevia 120. Thelarger substrate 136 is couple to thebump 134 by a largersubstrate bond pad 138. Thebump 134 can be any electrical connection such as a solder ball. According to an embodiment, the vertical profile of the entire package is lower due to thebump 134 being at least partially embedded in the mountingsubstrate 100. In an embodiment, thelarger substrate 136 may be a motherboard, a mezzanine board, an expansion card, or others. In an embodiment, thelarger substrate 136 is a penultimate casing for a handheld device such as a wireless telephone. - In an embodiment, a process of wirebonding includes reverse wire bonding. The process includes first attaching the
bond wire 128 at theCWP 116 and the wire-bonding ball 115, followed by second attaching thebond wire 128 at thedie bond pad 126. In an embodiment, a process of wirebonding includes forward wire bonding. The process includes first attaching thebond wire 128 at thedie bond pad 126, followed by second attaching thebond wire 128 at theCWP 116 and the wire-bonding ball 115. -
FIG. 3 is a top plan of a package similar to the package depicted inFIG. 2 according to an embodiment. The view ofFIG. 2 can be taken along the line 2-2. Thedie 124 is depicted mounted upon the upperprotective layer 112. Thedie bond pad 126 is coupled to theCWP 116 through thebond wire 128. In this embodiment, the plurality ofCWPs 116 is depicted as substantially the same size and pitch as the plurality ofdie bond pads 126. By “substantially the same size and pitch” it is understood that where the wire-bond pads 116 are spaced from each other on e.g., 200 micrometer (μm) centers, thedie bond pads 126 are similarly spaced on 200 μm centers. In an embodiment, the pitch is in a range from about 50 μm to about 200 μm. In an embodiment, the pitch is about 135 μm. -
FIG. 4 is a top plan of a package according to an embodiment. Adie 424 is depicted mounted upon an upperprotective layer 412 of a mountingsubstrate 400. A plurality offirst CWPs 416 is arrayed substantially parallel to anedge 401 of the mountingsubstrate 400. A plurality ofsecond CWPs 417 is also arrayed substantially parallel to theedge 401 of the mountingsubstrate 400. The plurality ofsecond CWPs 417, however, is arrayed at a distance from theedge 401 that is less than the distance from theedge 401 of the plurality offirst CWPs 416. In other words, a givenfirst CWP 416 and a givensecond CWP 417 are arrayed in a staggered configuration with respect to theedge 401 of the mountingsubstrate 400. In an embodiment, the staggered configuration allows a larger bump (not pictured) to couple the die 424 to the outside world, without shorting into a contiguous bump. In an embodiment, the plurality offirst CWPs 416 is arrayed with a first pitch in relation to the plurality ofsecond CWPs 417. - The staggered configuration includes substantially the same pitch as the plurality of
die bond pads 426. The substantially same pitch is defined by thespacing 430, which is the orthogonal distance between afirst symmetry line 425 and asecond symmetry line 427. In other words, the overall pitch of theCWPs staggered CWPs first CWP 416 disposed along thefirst symmetry line 425 and asecond CWP 417 disposed along thesecond symmetry line 427. As set forth herein, thefirst symmetry line 425 and thesecond symmetry line 427 are spaced apart by a distance substantially equivalent to the first pitch of thedie bond pads 426. - With the presence of the staggered CWP configuration, routing of
traces 432 between two CWPs and within the mountingsubstrate 400 can be accomplished.FIG. 4 illustratesseveral traces 432 that are depicted in phantom lines as being below the upperprotective layer 412. -
FIG. 5 is a side cut-away of the package depicted inFIG. 4 according to an embodiment. Thesubstrate 400 includes a first via 418 and a second via 419. As taken along the line 5-5 inFIG. 4 , thesubstrate 400 is cut away to reveal the staggered configuration of the first via 418 and the second via 419. In an embodiment, the first via 418 is disposed directly below thefirst CWP 416. Similarly in an embodiment, the second via 419 is disposed directly below thesecond CWP 417. In an embodiment (not pictured), only one of the first via 418 and the second via 419 is disposed directly below its respective CWP. In an embodiment (not pictured), neither the first via 418 nor the second via 419 is disposed directly below its respective CWP. - In an embodiment, electronic tuning of the package is done by making the
first bond wire 428 the same length, or the like, as thesecond bond wire 429. Although thefirst CWP 416 is closer to its respectivedie bond pad 426 than thesecond CWP 417 is to its respective die bond pad (not pictured), the lengths of therespective bond wires die 424. - In an embodiment, a process of wirebonding includes reverse wire bonding. The process includes first attaching the
first bond wire 428 at thefirst CWP 416, followed by second attaching thefirst bond wire 428 at a firstdie bond pad 426. Similarly, the process includes first attaching thesecond bond wire 429 at thesecond CWP 417, followed by second attaching thesecond bond wire 429 at a second die bond pad (not pictured). In an embodiment, a process of wirebonding includes forward wire bonding. The process includes first attaching thefirst bond wire 428 at the firstdie bond pad 426, followed by second attaching thefirst bond wire 428 at thefirst CWP 416. Similarly, the process includes first attaching thesecond bond wire 429 at a second die bond pad (not pictured), followed by second attaching thesecond bond wire 429 at thesecond CWP 417. -
FIG. 6 is a side cross-section of a package according to an embodiment. In an embodiment, it is not always the case that a given bump can be or is desired to be lodged in the via with which it communicates.FIG. 6 depicts a mountingsubstrate 600 that includes asubstrate core 610, an upperprotective layer 612, and a lowerprotective layer 614. A first via 618 is depicted penetrating thesubstrate core 610, the upperprotective layer 612, and the lowerprotective layer 614. ACWP 616, also referred to as acurvilinear bond finger 616 is depicted directly above the first via 618. In an embodiment, a second via (not pictured) such as the second via 419 inFIG. 5 , provides electrical communication for a staggered CWP array such as is depicted inFIG. 4 . - The
CWP 616 is depicted as a raised structure above the upperprotective layer 612. In an embodiment, theCWP 616 is at least flush with the upperprotective layer 612. In an embodiment, a vialiner 620 is a metallic or otherwise electrically conductive material that provides an electrical path through the mountingsubstrate 600. -
FIG. 6 also depicts a die 624 disposed upon the upperprotective layer 612. Additionally, abump 634 is disposed below the mountingsubstrate 600 but not directly below the first via 618. Thebump 634 is coupled to the first via 618 by afirst trace 633. Consequently, thedie 624 communicates to thebump 634 commencing with adie bond pad 626, thebond wire 628, thefirst CWP 616, and thetrace 633. - In an embodiment, the first via 618 is filled with an interconnect (not pictured) such as the
interconnect 122 depicted inFIG. 2 . In an embodiment, the first via 618 is not filled, as depicted inFIG. 6 , and the electrical path relies substantially upon the vialiner 620. Electrical coupling of the die 624 to the first via 618 is done between thedie bond pad 626, thebond wire 628, and theCWP 616. - In an embodiment, a process of wirebonding includes reverse wire bonding. The process includes first attaching the
first bond wire 628 at thefirst CWP 616, followed by second attaching thefirst bond wire 628 at a firstdie bond pad 626. Where a second bond wire is present for a staggered CWP with respect to thefirst CWP 616, the process includes first attaching the second bond wire at the second CWP, followed by second attaching the second bond wire at a second die bond pad. In an embodiment, a process of wirebonding includes forward wire bonding. The process includes first attaching thefirst bond wire 628 at the firstdie bond pad 626, followed by second attaching thefirst bond wire 628 at thefirst CWP 616. Where a second bond wire is present for a staggered CWP with respect to thefirst CWP 616, the process includes first attaching the second bond wire at a second die bond pad (not pictured), followed by second attaching the second bond wire at the second CWP. -
FIG. 7 is a top plan of a package similar to the package depicted inFIG. 6 according to an embodiment. Adie 724 is depicted mounted upon an upperprotective layer 712 of a mountingsubstrate 700. Adie bond pad 726 is coupled to aCWP 716 through abond wire 728. In this embodiment, the plurality ofCWPs 716 is depicted as substantially the same size and pitch as the plurality ofdie bond pads 726. TheCWPs 716, however, are not depicted as directly over any givenbump 734, which are depicted in phantom lines. Accordingly, a trace (not pictured) such as thetrace 633 depicted inFIG. 6 , couples theCWP 716 to a givenbump 734. According to this embodiment, a uniform or substantially uniform ball-grid array (BGA) such as thebumps 734 can be achieved, while maintaining the embodiment of having each CWP directly over a via. In an embodiment, however, at least one CWP is disposed directly over its respective via, but not all wire-bond pads in the package are thus disposed. - In an embodiment, a process of wirebonding includes reverse wire bonding. The process includes first attaching the
first bond wire 728 at thefirst CWP 716, followed by second attaching thefirst bond wire 728 at a firstdie bond pad 726. In an embodiment, a process of wirebonding includes forward wire bonding. The process includes first attaching thefirst bond wire 728 at the firstdie bond pad 726, followed by second attaching thefirst bond wire 728 at thefirst CWP 716. -
FIG. 8 is a side cross-section of a package according to an embodiment. In an embodiment, a mountingsubstrate 800 includes asubstrate core 810, an upperprotective layer 812, and a lowerprotective layer 814. Thesubstrate 800 also includes a die-level section 802, a foldedsection 804, and an above-die section 806. In this embodiment, the folded mountingsubstrate 800 can allow for a smaller footprint of the mounting substrate when it is deployed into a computing system. - A first via 820 is depicted penetrating the
substrate core 810, the upperprotective layer 812, and the lowerprotective layer 814. ACWP 816 and a wire-bonding ball 815 are depicted directly above the first via 820. In an embodiment, a second via (not pictured) such as the second via 419 inFIG. 5 , provides electrical communication for a staggered CWP array such as is depicted inFIG. 4 . -
FIG. 8 also depicts a die 824 disposed upon the upperprotective layer 812. Additionally, abump 834 that is not directly below the first via 820, is disposed below the mountingsubstrate 800. Thebump 834 is coupled to the first via 820 by afirst trace 833. Consequently, thedie 824 communicates to thebump 834 commencing with adie bond pad 826, thebond wire 828, thefirst CWP 816, and thetrace 833. - In an embodiment, a process of wirebonding includes reverse wire bonding as set forth herein. Where a second bond wire is present for a staggered wire-bond pad with respect to the
first CWP 816, the process includes first attaching the second bond wire at the second CWP, followed by second attaching the second bond wire at a second die bond pad. In an embodiment, a process of wirebonding includes forward wire bonding as set forth herein. -
FIG. 9 is a top plan of apackage 900 according to an embodiment. InFIG. 9 , an upperprotective layer 912 supports a die 924 including adie edge 925. A first plurality ofdie bond pads 926 are proximate thedie edge 925 at a first distance. A second plurality ofdie bond pads 927 are proximate thedie edge 925 at a second distance. The first plurality ofdie bond pads 926 and the second plurality ofdie bond pads 927 are arrayed in a staggered configuration with respect to thedie edge 925. In this embodiment, a plurality ofCWPs 916 is arrayed in a linear pattern with respect to thedie edge 925. Thepackage 900 illustrates theCWPs 916 arrayed with a first pitch in relation to the staggered configuration of the first and seconddie bond pads CWPs 916. The substantially same pitch is defined by the spacing 930 between afirst symmetry line 932 and asecond symmetry line 934. - Each first
die bond pad 926 is coupled to a respectivefirst CWP 916 by afirst bond wire 928. Similarly, each seconddie bond pad 927 is coupled to a respectivesecond CWP 917 by asecond bond wire 929. In an embodiment, electronic tuning of the package is done by making thefirst bond wire 928 the same length, or the like, as thesecond bond wire 929. - In an embodiment, a process of wirebonding includes reverse wire bonding as set forth herein. Where a second bond wire is present for a second
die bond pad 927 with respect to the firstdie bond pad 926, the process includes first attaching the second bond wire at thefirst CWP 926, followed by second attaching the second bond wire at a seconddie bond pad 927. In an embodiment, a process of wirebonding includes forward wire bonding as set forth herein. -
FIG. 10 is a top plan of a package according to an embodiment. Adie 1024 is depicted mounted upon an upperprotective layer 1012 of a mountingsubstrate 1000. In this embodiment, at least the die bond pads are curvilinear die bond pads (CDPs). In an embodiment, the wire-bond pads are CWPs. - In this embodiment, both the
CDPs CWPs bond wires - The
package 1000 illustrates first and second CWPs 1016 and 1017, respectively, arrayed with a first pitch in relation to the staggered configuration of the first andsecond CDPs spacing 1030 between afirst symmetry line 1032 and asecond symmetry line 1034. - In an embodiment, a process of wirebonding includes reverse wire bonding as set forth herein. In an embodiment, a process of wirebonding includes forward wire bonding as set forth herein.
-
FIG. 11 is a top plan of a package according to an embodiment. In an embodiment, the package includes afirst die 1110 disposed on a mountingsubstrate 1100. In an embodiment, thefirst die 1110 includes a plurality of firstdie bond pads 1112 disposed along afirst edge 1114 of thefirst die 1110. In an embodiment the plurality of firstdie bond pads 1112 is a plurality of curvilinear first die bond pads (first CDPs, pictured as rectilinear, however) 1112 as set forth in this disclosure. Thefirst die 1110 is coupled to the mountingsubstrate 1100 through a plurality of first bond wires, one of which is designated with thereference numeral 1116. Coupling of thefirst die 1110 to the mountingsubstrate 1100 is completed by contact of the plurality offirst bond wires 1116 with a plurality of first curvilinear wire-bond pads (first CWPs) 1118. In an embodiment the plurality offirst CWPs 1118 is curvilinear according to any of the embodiments in this disclosure. -
FIG. 11 also illustrates asecond die 1120 disposed on the mountingsubstrate 1100 according to an embodiment. In an embodiment, thesecond die 1120 includes a plurality of seconddie bond pads 1122 disposed along afirst edge 1124 of thesecond die 1120. In an embodiment the plurality of seconddie bond pads 1122 is a plurality of curvilinear second die bond pads (second CDPs, pictured as rectilinear, however) 1122 as set forth in this disclosure. Thesecond die 1120 is coupled to the mountingsubstrate 1100 through a plurality of second bond wires, one of which is designated with thereference numeral 1126. Coupling of thesecond die 1120 to the mountingsubstrate 1100 is completed by contact of the plurality ofsecond bond wires 1126 with a plurality of second curvilinear wire-bond pads (second CWPs) 1128. In an embodiment the plurality ofsecond CWPs 1128 is curvilinear according to any of the embodiments in this disclosure. -
FIG. 11 also illustrates athird die 1130 disposed on the mountingsubstrate 1100 according to an embodiment. In an embodiment, thethird die 1130 includes a plurality of thirddie bond pads 1132 disposed along afirst edge 1134 of thethird die 1130. In an embodiment the plurality of thirddie bond pads 1132 is a plurality of curvilinear third die bond pads (third CDPs, pictured as rectilinear, however) 1132 as set forth in this disclosure. Thethird die 1130 is coupled to the mountingsubstrate 1100 through a plurality of third bond wires, one of which is designated with the reference numeral 1136. Coupling of thethird die 1130 to the mountingsubstrate 1100 is completed by contact of the plurality of third bond wires 1136 with a plurality of third curvilinear wire-bond pads (third CWPs) 1138. In an embodiment the plurality of third CWPs 1138 is curvilinear according to any of the embodiments in this disclosure. - In an embodiment, the curvilinearity of the wire-bond pads on the mounting
substrate 1100 allows for traces leading away from at least the first CWPs 1118 and thesecond CWPs 1128, to pass between various of the third CWPs 1138 to reach pin-out locations (not illustrated) elsewhere on the mountingsubstrate 1100. Such routing of traces between two CWPs and within the mountingsubstrate 1100 can be accomplished similar to the illustration of embeddedtraces 432 inFIG. 4 . - Formation of at least the
first die 1110 and thesecond die 1120 allows for a dense geometry. The dense geometry is defined by the first CWPs 1118 and thesecond CWPs 1128 as they occupy a firstcharacteristic dimension 1140. The dense geometry is further defined by thefirst CDPs 1112 and thesecond CDPs 1122 as they occupy a secondcharacteristic dimension 1142. The dense geometry is quantified by observing that the secondcharacteristic dimension 1142, remarkably, is greater than the firstcharacteristic dimension 1140. Accordingly, the presence ofsingle components 1144 and/or of complementary dies of achipset 1146, each depicted in arbitrary size and shape, can be achieved to facilitate miniaturization. Consequently, embedded traces similar to the illustration of embeddedtraces 432 inFIG. 4 can facilitate coupling any surface-mounted component(s) to the at least two dice. - Similarly, if the structure includes a third die such at the
third die 1130, the dense geometry is quantified by observing that a first characteristic dimension is smaller than a second characteristic dimension. -
FIG. 12 is a top plan of a wire-bond pad 1200, also referred to as abond finger 1200. The wire-bond pad 1200 exhibits a circular footprint as it appears upon a mounting substrate (not pictured). Consequently, the circular footprint is one embodiment of a curvilinear footprint as set forth in this disclosure. -
FIG. 13 is a top plan of theCWP 116 depicted inFIG. 1 . TheCWP 116 includes a first footprint that, because the footprint is circular, can be quantified by itsdiameter 1310. TheCWP 116 is surmounted by a wire-bonding ball 115 that assists, for example, in the reverse wire-bonding process. The wire-bonding ball 115 has a top-view footprint that obscures at least some of the footprint of theCWP 116. Where the wire-bonding ball 115 is also substantially circular in profile, it can be quantified by itsdiameter 1312. In an embodiment the footprint of the wire-bonding ball 115 is about 100% the footprint of theCWP 116. In an embodiment the footprint of the wire-bonding ball 115 is about 90% the footprint of theCWP 116. In an embodiment the footprint of the wire-bonding ball 115 is about 80% the footprint of theCWP 116. In an embodiment the footprint of the wire-bonding ball 115 is about 70% the footprint of theCWP 116. In an embodiment the footprint of the wire-bonding ball 115 is about 67% the footprint of theCWP 116. In an embodiment the footprint of the wire-bonding ball 115 is less than about 67% the footprint of theCWP 116. In an embodiment the footprint of the wire-bonding ball 115 is about 50% the footprint of theCWP 116. -
FIG. 14 is a top plan of a wire-bond pad 1400. The wire-bond pad 1400 exhibits an eccentric footprint as it appears upon a mounting substrate (not pictured). Consequently, the eccentric footprint is one embodiment of a curvilinear footprint as set forth in this disclosure. The eccentricity of the footprint can be quantified by ordinary mathematical descriptions. In an embodiment, the wire-bond pad 1400 includes a footprint eccentricity that is quantified by an aspect ratio of a largest characteristic length divided by a smallest characteristic length. In an embodiment, the aspect ratio is in a range from about 1 to about 2. - With respect to a wire-bonding ball and the area of the area of the wire-
bond pad 1400 that it obscures, the wire-bonding ball can obscure any portion of the wire-bond pad 1400 as set forth in this disclosure. In an embodiment, placement of the wire-bonding ball (not pictured) on the eccentric footprint can be off-center as depicted inFIG. 13 . In an embodiment, placement of the wire-bonding ball on the eccentric footprint can be centered with respect to bi-lateral symmetry, but closer to one focus of the eccentric footprint than to the other focus thereof. In an embodiment, placement can be both off-centered and closer to one focus than the other focus. -
FIG. 15 is a top plan of a wire-bond pad 1500. The wire-bond pad 1500 exhibits a combination curvilinear/rectilinear footprint as it appears upon a mounting substrate (not pictured). Consequently, the curvilinear/rectilinear footprint is one embodiment of a “curvilinear footprint” as set forth in this disclosure. The curvilinear/rectilinear footprint can be quantified by ordinary mathematical descriptions. In an embodiment, the wire-bond pad 1500 is substantially symmetrical in quadrilateral symmetry. In an embodiment, the wire-bond pad 1500 is substantially symmetrical in only bilateral symmetry. - In an embodiment, the wire-
bond pad 1500 includes a curvilinear/rectilinear footprint that is quantified by an aspect ratio of a largest characteristic length divided by a smallest characteristic length, and further quantified by the size of the rounded corners. In an embodiment, the aspect ratio is in a range from about 1 to about 2. - With respect to a wire-bonding ball and the area of the wire-
bond pad 1500 that it obscures, the wire-bonding ball (not pictured) can obscure any portion of the wire-bond pad 1500 as set forth in this disclosure. In an embodiment, placement of the wire-bonding ball on the curvilinear/rectilinear footprint can be off-center as depicted inFIG. 13 . In an embodiment, placement of the wire-bonding ball on the curvilinear/rectilinear footprint can be centered with respect to bi-lateral symmetry in one dimension, but closer to one end of the curvilinear/rectilinear footprint than the other end thereof. In an embodiment, placement can be both off-centered and closer to one focus than the other focus. -
FIG. 16 is a process flow diagram according to various embodiments. Theprocess 1600 includes reverse wire-bonding a wire-bond pad and a die bond pad. - At 1610, the process can commence by reverse wire-bonding a die to a mounting substrate. In an embodiment, the process flow terminates at 1610.
- At 1620, the wire-bond pads are curvilinear. According to a process flow embodiment, the wire-bond pads are curvilinear and the die bond pads are substantially rectilinear as set forth herein. In an embodiment, the process flow terminates at 1620.
- At 1622, the die bond pads are also curvilinear. According to a process flow embodiment, the die bond pads are curvilinear and the wire-bond pads are also curvilinear as set forth herein. In an embodiment, the process flow terminates at 1622.
- At 1630, the process flow includes wirebonding a subsequent die to the mounting substrate. The subsequent die is stacked above the first die. This process flow includes an embodiment of reverse wire bonding as set forth herein. In an embodiment, the wire-bond pads are curvilinear. In an embodiment, the die bond pads are likewise curvilinear.
-
FIG. 17 is a depiction of a computing system according to an embodiment. One or more of the foregoing embodiments of a reverse-wire-bonding process or a CWP configuration may be utilized in a computing system, such as acomputing system 1700 ofFIG. 17 . Thecomputing system 1700 includes at least one processor (not pictured) which is enclosed in amicroelectronic device package 1710, adata storage system 1712, at least one input device such askeyboard 1714, and at least one output device such asmonitor 1716, for example. Thecomputing system 1700 includes a processor that processes data signals, and may include, for example, a microprocessor, available from Intel Corporation. In addition to thekeyboard 1714, thecomputing system 1700 can include another user input device such as amouse 1718, for example. Similarly, depending upon the complexity and type of system, thecomputing system 1700 can include aboard 1720 for mounting at least one of themicroelectronic device package 1710, thedata storage system 1712, or other components. - For purposes of this disclosure, a
computing system 1700 embodying components in accordance with the claimed subject matter may include any system that utilizes a microelectronic device package, which may include, for example, a data storage device such as dynamic random access memory, polymer memory, flash memory, and phase-change memory. The microelectronic device package can also include a die that contains a digital signal processor (DSP), a micro controller, an application specific integrated circuit (ASIC), or a microprocessor. - Embodiments set forth in this disclosure can be applied to devices and apparatuses other than a traditional computer. For example, a die can be packaged with an embodiment of the reverse-wire-bonding process and/or a CWP configuration, and placed in a portable device such as a wireless communicator, or a hand-held device such as a personal data assistant and the like. Another example is a die that can be packaged with an embodiment of the reverse-wire-bonding process and/or a CWP configuration and placed in a vehicle such as an automobile, a locomotive, a watercraft, an aircraft, or a spacecraft.
- The Abstract is provided to comply with 37 C.F.R. §1.72(b) requiring an Abstract that will allow the reader to quickly ascertain the nature and gist of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.
- In the foregoing Detailed Description, various features are grouped together in a single embodiment for the purpose of streamlining the disclosure. This method of disclosure is not to be interpreted as reflecting an intention that the claimed embodiments of the invention require more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive subject matter lies in less than all features of a single disclosed embodiment. Thus the following claims are hereby incorporated into the Detailed Description, with each claim standing on its own as a separate preferred embodiment.
- It will be readily understood to those skilled in the art that various other changes in the details, material, and arrangements of the parts and method stages which have been described and illustrated in order to explain the nature of this invention may be made without departing from the principles and scope of the invention as expressed in the subjoined claims.
Claims (20)
1. A process comprising:
reverse wire-bonding a mounting substrate to a die, wherein reverse wire-bonding originates on the mounting substrate at a reverse wire-bonding first ball.
2. The process of claim 1 , wherein reverse wire-bonding originates on the mounting substrate at a first wire-bond pad that contacts the reverse wire-bonding first ball, and wherein the first wire-bond pad includes a curvilinear footprint.
3. The process of claim 1 , wherein reverse wire-bonding originates on the mounting substrate at a first wire-bond pad that contacts the reverse wire-bonding first ball, and wherein the first wire-bond pad includes a footprint selected from a curvilinear footprint, a circular footprint, a rectilinear footprint, and combinations thereof.
4. The process of claim 1 , wherein reverse wire-bonding originates on the mounting substrate at a first wire-bond pad that contacts the reverse wire-bonding first ball and at a second wire-bond pad that contacts a reverse wire-bonding second ball, and wherein the first wire-bond pad and the second wire-bond pad are coupled respectively to the die by a wire-bonding scheme.
5. The process of claim 1 , wherein reverse wire-bonding originates on the mounting substrate at a first wire-bond pad that contacts the reverse wire-bonding first ball, and at a second wire-bond pad that contacts a reverse wire-bonding second ball, and wherein the first wire-bond pad and the second wire-bond pad are coupled respectively to the die by a staggered wire-bond pad scheme with respect to the die.
6. The process of claim 1 , wherein reverse wire-bonding originates on the mounting substrate at a first wire-bond pad that contacts the reverse wire-bonding first ball, and at a second wire-bond pad that contacts a reverse wire-bonding second ball, wherein the first wire-bond pad and the second bond finger are coupled to the die by a wire-bonding scheme, wherein the first wire-bond pad includes a first footprint, where the reverse wire-bonding ball includes a second footprint, and wherein the second footprint is about 67% or less of the first footprint.
7. The process of claim 1 , wherein reverse wire-bonding originates on the mounting substrate at a first wire-bond pad that contacts the reverse wire-bonding first ball, and at a second wire-bond pad that contacts a reverse wire-bonding second ball, wherein the first wire-bond pad and the second wire-bond pad are coupled to the die by a staggered wire-bonding scheme with respect to an edge of the die, wherein the first wire-bond pad includes a first footprint, where the reverse wire-bonding ball includes a second footprint, and wherein the second footprint is about 67% or less of the first footprint.
8. The article of claim 1 , further including:
a first die disposed on the mounting substrate;
a second wire-bond pad, and wherein the first wire-bond pad and the second wire-bond pad are coupled to the first die by a staggered wire-bonding scheme.
9. An article comprising:
a mounting substrate;
a curvilinear wire-bond pad disposed on the mounting substrate; and
a via disposed in the mounting substrate, wherein the via is disposed directly below the curvilinear wire-bond pad.
10. The article of claim 9 , wherein the curvilinear wire-bond pad includes an eccentricity in a range from about 0.3 to about 1.
11. The article of claim 9 , wherein the curvilinear wire-bond pad includes elements selected from circular, rectilinear, and combinations thereof.
12. The article of claim 9 , further including:
a die disposed on the mounting substrate, wherein the wire-bond pad includes a first wire-bond pad and a second wire-bond pad, and wherein the first wire-bond pad and the second wire-bond pad are coupled respectively to the die by a staggered wire-bonding scheme with respect to the die and the footprints of the first wire-bond pad and the second wire-bond pad.
13. A method comprising:
forming a first via in a wire-bonding mounting substrate, wherein the wire-bonding mounting substrate includes a first surface and a second surface, and wherein forming proceeds from the second surface toward the first surface;
patterning a first curvilinear wire-bond pad directly over the first via; and
coupling a die to the first curvilinear wire-bond pad.
14. The method of claim 13 , wherein coupling the die to the first curvilinear wire-bond pad includes reverse wire bonding.
15. The method of claim 13 , further including:
disposing a second die above the first die; and
coupling the second die to the mounting substrate by wire bonding the second die to a curvilinear second wire-bond pad.
16. The article of claim 9 , further including a wire-bonding ball disposed on the curvilinear wire-bond pad, wherein the curvilinear wire-bond pad includes a first surface area, wherein the wire-bonding ball projects a second area onto the curvilinear wire-bond pad, and wherein the second area is about 67% of the first surface area.
17. An article comprising:
a mounting substrate;
a curvilinear wire-bond pad disposed on the mounting substrate;
a via disposed in the mounting substrate, wherein the via is disposed directly below the curvilinear wire-bond pad;
a die disposed on the mounting substrate, wherein the wire-bond pad includes a first wire-bond pad and a second wire-bond pad, and wherein the first wire-bond pad and the second wire-bond pad are coupled respectively to the die by a staggered wire-bonding scheme with respect to the die and the footprints of the first wire-bond pad and the second wire-bond pad; and
a trace disposed between two adjacent wire-bond pads on the mounting substrate.
18. The article of claim 17 , wherein the curvilinear wire-bond pad includes an eccentricity in a range from about 0.3 to about 1.
19. The article of claim 17 , wherein the curvilinear wire-bond pad includes elements selected from circular, rectilinear, and combinations thereof.
20. The article of claim 17 , further including a wire-bonding ball disposed on the curvilinear wire-bond pad, wherein the curvilinear wire-bond pad includes a first surface area, wherein the wire-bonding ball projects a second area onto the curvilinear wire-bond pad, and wherein the second area is about 67% of the first surface area.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/775,326 US20080014436A1 (en) | 2004-06-30 | 2007-07-10 | Circular wire-bond pad, package made therewith, and method of assembling same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/881,741 US7250684B2 (en) | 2004-06-30 | 2004-06-30 | Circular wire-bond pad, package made therewith, and method of assembling same |
US11/775,326 US20080014436A1 (en) | 2004-06-30 | 2007-07-10 | Circular wire-bond pad, package made therewith, and method of assembling same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/881,741 Division US7250684B2 (en) | 2004-06-30 | 2004-06-30 | Circular wire-bond pad, package made therewith, and method of assembling same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080014436A1 true US20080014436A1 (en) | 2008-01-17 |
Family
ID=35512866
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/881,741 Expired - Fee Related US7250684B2 (en) | 2004-06-30 | 2004-06-30 | Circular wire-bond pad, package made therewith, and method of assembling same |
US11/775,326 Abandoned US20080014436A1 (en) | 2004-06-30 | 2007-07-10 | Circular wire-bond pad, package made therewith, and method of assembling same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/881,741 Expired - Fee Related US7250684B2 (en) | 2004-06-30 | 2004-06-30 | Circular wire-bond pad, package made therewith, and method of assembling same |
Country Status (1)
Country | Link |
---|---|
US (2) | US7250684B2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120139640A1 (en) * | 2010-12-03 | 2012-06-07 | Nxp B.V. | Bond wire transformer |
US8618664B2 (en) | 2009-08-25 | 2013-12-31 | Advanced Semiconductor Engineering, Inc. | Semiconductor package and method for packaging the same |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7250684B2 (en) * | 2004-06-30 | 2007-07-31 | Intel Corporation | Circular wire-bond pad, package made therewith, and method of assembling same |
JP2007103423A (en) * | 2005-09-30 | 2007-04-19 | Renesas Technology Corp | Semiconductor device and its manufacturing method |
US20080182120A1 (en) * | 2007-01-28 | 2008-07-31 | Lan Chu Tan | Bond pad for semiconductor device |
JP5137179B2 (en) * | 2007-03-30 | 2013-02-06 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
ES2312284B1 (en) | 2007-10-26 | 2010-01-08 | Universidad Complutense De Madrid | SAFETY AND PREVENTION GLASSES WITH SURFACE TREATED FOR THE PROTECTION AND THERAPY OF EYES IN OFFICES AND SPORTS. |
CN102270619B (en) * | 2010-06-04 | 2014-03-19 | 马维尔国际贸易有限公司 | Pad configurations for an electronic package assembly |
US8242613B2 (en) | 2010-09-01 | 2012-08-14 | Freescale Semiconductor, Inc. | Bond pad for semiconductor die |
US9184151B2 (en) * | 2011-03-11 | 2015-11-10 | Cypress Semiconductor Corporation | Mixed wire bonding profile and pad-layout configurations in IC packaging processes for high-speed electronic devices |
CN105826285B (en) * | 2015-01-04 | 2018-07-03 | 华为技术有限公司 | Chip and electronic equipment |
CN105428508B (en) * | 2015-12-02 | 2018-08-24 | 开发晶照明(厦门)有限公司 | Package substrate and LED flip-chip packaged structures |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5804004A (en) * | 1992-05-11 | 1998-09-08 | Nchip, Inc. | Stacked devices for multichip modules |
US5889324A (en) * | 1998-03-30 | 1999-03-30 | Nec Corporation | Package for a semiconductor device |
US6181002B1 (en) * | 1998-12-22 | 2001-01-30 | Sharp Kabushiki Kaisha | Semiconductor device having a plurality of semiconductor chips |
US6239496B1 (en) * | 1999-01-18 | 2001-05-29 | Kabushiki Kaisha Toshiba | Package having very thin semiconductor chip, multichip module assembled by the package, and method for manufacturing the same |
US6333562B1 (en) * | 2000-07-13 | 2001-12-25 | Advanced Semiconductor Engineering, Inc. | Multichip module having stacked chip arrangement |
US6340846B1 (en) * | 2000-12-06 | 2002-01-22 | Amkor Technology, Inc. | Making semiconductor packages with stacked dies and reinforced wire bonds |
US20020121680A1 (en) * | 2001-03-05 | 2002-09-05 | Samsung Electronics Co., Ltd. | Ultra-thin semiconductor package device and method for manufacturing the same |
US6476506B1 (en) * | 2001-09-28 | 2002-11-05 | Motorola, Inc. | Packaged semiconductor with multiple rows of bond pads and method therefor |
US20030047813A1 (en) * | 2001-08-30 | 2003-03-13 | Bernd Goller | Electronic component with at least two stacked semiconductor chips and method for fabricating the electronic component |
US6570249B1 (en) * | 2001-12-24 | 2003-05-27 | Siliconware Precision Industries Co., Ltd. | Semiconductor package |
US20040201088A1 (en) * | 2003-04-08 | 2004-10-14 | Samsung Electronics Co., Ltd. | Semiconductor multi-chip package and fabrication method |
US20050073038A1 (en) * | 2003-10-02 | 2005-04-07 | Siliconware Precision Industries Co., Ltd. | Conductive trace structure and semiconductor package having the conductive trace structure |
US20060000876A1 (en) * | 2004-06-30 | 2006-01-05 | Robert Nickerson | Circular wire-bond pad, package made therewith, and method of assembling same |
-
2004
- 2004-06-30 US US10/881,741 patent/US7250684B2/en not_active Expired - Fee Related
-
2007
- 2007-07-10 US US11/775,326 patent/US20080014436A1/en not_active Abandoned
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5804004A (en) * | 1992-05-11 | 1998-09-08 | Nchip, Inc. | Stacked devices for multichip modules |
US5889324A (en) * | 1998-03-30 | 1999-03-30 | Nec Corporation | Package for a semiconductor device |
US6181002B1 (en) * | 1998-12-22 | 2001-01-30 | Sharp Kabushiki Kaisha | Semiconductor device having a plurality of semiconductor chips |
US6239496B1 (en) * | 1999-01-18 | 2001-05-29 | Kabushiki Kaisha Toshiba | Package having very thin semiconductor chip, multichip module assembled by the package, and method for manufacturing the same |
US6333562B1 (en) * | 2000-07-13 | 2001-12-25 | Advanced Semiconductor Engineering, Inc. | Multichip module having stacked chip arrangement |
US6340846B1 (en) * | 2000-12-06 | 2002-01-22 | Amkor Technology, Inc. | Making semiconductor packages with stacked dies and reinforced wire bonds |
US20020121680A1 (en) * | 2001-03-05 | 2002-09-05 | Samsung Electronics Co., Ltd. | Ultra-thin semiconductor package device and method for manufacturing the same |
US20030047813A1 (en) * | 2001-08-30 | 2003-03-13 | Bernd Goller | Electronic component with at least two stacked semiconductor chips and method for fabricating the electronic component |
US6710455B2 (en) * | 2001-08-30 | 2004-03-23 | Infineon Technologies Ag | Electronic component with at least two stacked semiconductor chips and method for fabricating the electronic component |
US6476506B1 (en) * | 2001-09-28 | 2002-11-05 | Motorola, Inc. | Packaged semiconductor with multiple rows of bond pads and method therefor |
US6570249B1 (en) * | 2001-12-24 | 2003-05-27 | Siliconware Precision Industries Co., Ltd. | Semiconductor package |
US20040201088A1 (en) * | 2003-04-08 | 2004-10-14 | Samsung Electronics Co., Ltd. | Semiconductor multi-chip package and fabrication method |
US20050073038A1 (en) * | 2003-10-02 | 2005-04-07 | Siliconware Precision Industries Co., Ltd. | Conductive trace structure and semiconductor package having the conductive trace structure |
US20060000876A1 (en) * | 2004-06-30 | 2006-01-05 | Robert Nickerson | Circular wire-bond pad, package made therewith, and method of assembling same |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8618664B2 (en) | 2009-08-25 | 2013-12-31 | Advanced Semiconductor Engineering, Inc. | Semiconductor package and method for packaging the same |
US20120139640A1 (en) * | 2010-12-03 | 2012-06-07 | Nxp B.V. | Bond wire transformer |
US9048020B2 (en) * | 2010-12-03 | 2015-06-02 | Nxp, B.V. | Bond wire transformer |
Also Published As
Publication number | Publication date |
---|---|
US20060000876A1 (en) | 2006-01-05 |
US7250684B2 (en) | 2007-07-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20080014436A1 (en) | Circular wire-bond pad, package made therewith, and method of assembling same | |
US7969009B2 (en) | Through silicon via bridge interconnect | |
US6448661B1 (en) | Three-dimensional multi-chip package having chip selection pads and manufacturing method thereof | |
JP5856103B2 (en) | Semiconductor multi-package module having wire bond interconnections between stacked packages | |
US7939924B2 (en) | Stack type ball grid array package and method for manufacturing the same | |
US7888185B2 (en) | Semiconductor device assemblies and systems including at least one conductive pathway extending around a side of at least one semiconductor device | |
US7446420B1 (en) | Through silicon via chip stack package capable of facilitating chip selection during device operation | |
US8097940B2 (en) | Stack package | |
US20160148913A1 (en) | Semiconductor package and method of forming the same | |
US6100113A (en) | Very thin multi-chip-package and method of mass producing the same | |
US6611434B1 (en) | Stacked multi-chip package structure with on-chip integration of passive component | |
US20070222050A1 (en) | Stack package utilizing through vias and re-distribution lines | |
US20080023820A1 (en) | Bond finger on via substrate, process of making same, package made thereby, and method of assembling same | |
US20030020171A1 (en) | Semiconductor package | |
US7821132B2 (en) | Contact pad and method of forming a contact pad for an integrated circuit | |
JP2009038391A (en) | Super-thin high speed flip chip package | |
US20150108604A1 (en) | Semiconductor module carrying the same | |
JP2009252893A (en) | Semiconductor device | |
US20030057540A1 (en) | Combination-type 3D stacked IC package | |
JP2006134912A (en) | Semiconductor module and its manufacturing method, and film interposer | |
JP2009111062A (en) | Semiconductor device and its manufacturing method | |
US8378507B2 (en) | Semiconductor device and method of bonding wires between semiconductor chip and wiring substrate | |
JPH08264712A (en) | Semiconductor device | |
CN100392849C (en) | Package body and package body module | |
US20070284717A1 (en) | Device embedded with semiconductor chip and stack structure of the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |