US20100065840A1 - Display device - Google Patents

Display device Download PDF

Info

Publication number
US20100065840A1
US20100065840A1 US12/553,168 US55316809A US2010065840A1 US 20100065840 A1 US20100065840 A1 US 20100065840A1 US 55316809 A US55316809 A US 55316809A US 2010065840 A1 US2010065840 A1 US 2010065840A1
Authority
US
United States
Prior art keywords
oxide semiconductor
layer
semiconductor layer
wiring
display device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/553,168
Inventor
Shunpei Yamazaki
Kengo Akimoto
Shigeki Komori
Hideki Uochi
Tomoya Futamura
Takahiro KASAHARA
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Semiconductor Energy Laboratory Co Ltd
Original Assignee
Semiconductor Energy Laboratory Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Semiconductor Energy Laboratory Co Ltd filed Critical Semiconductor Energy Laboratory Co Ltd
Assigned to SEMICONDUCTOR ENERGY LABORATORY CO., LTD. reassignment SEMICONDUCTOR ENERGY LABORATORY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AKIMOTO, KENGO, FUTAMURA, TOMOYA, KASAHARA, TAKAHIRO, KOMORI, SHIGEKI, UOCHI, HIDEKI, YAMAZAKI, SHUNPEI
Publication of US20100065840A1 publication Critical patent/US20100065840A1/en
Priority to US15/150,744 priority Critical patent/US10074646B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0248Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection
    • H01L27/0251Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices
    • H01L27/0266Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices using field effect transistors as protective elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/133305Flexible substrates, e.g. plastics, organic film
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1339Gaskets; Spacers; Sealing of cells
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1339Gaskets; Spacers; Sealing of cells
    • G02F1/13394Gaskets; Spacers; Sealing of cells spacers regularly patterned on the cell subtrate, e.g. walls, pillars
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1343Electrodes
    • G02F1/134309Electrodes characterised by their geometrical arrangement
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/1368Active matrix addressed cells in which the switching element is a three-electrode device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1222Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
    • H01L27/1225Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer with semiconductor materials not belonging to the group IV of the periodic table, e.g. InGaZnO
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/124Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1255Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs integrated with passive devices, e.g. auxiliary capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/24Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only semiconductor materials not provided for in groups H01L29/16, H01L29/18, H01L29/20, H01L29/22
    • H01L29/247Amorphous materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/7869Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising an oxide semiconductor material, e.g. zinc oxide, copper aluminium oxide, cadmium stannate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/7869Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising an oxide semiconductor material, e.g. zinc oxide, copper aluminium oxide, cadmium stannate
    • H01L29/78693Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising an oxide semiconductor material, e.g. zinc oxide, copper aluminium oxide, cadmium stannate the semiconducting oxide being amorphous
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78696Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/13624Active matrix addressed cells having more than one switching element per pixel

Definitions

  • the present invention relates to a display device including an oxide semiconductor.
  • a thin film transistor formed over a flat plate such as a glass substrate is manufactured using amorphous silicon or polycrystalline silicon, as typically seen in a liquid crystal display device.
  • a thin film transistor manufactured using amorphous silicon has low field effect mobility, but such a transistor can be formed over a glass substrate with a larger area.
  • a thin film transistor manufactured using polycrystalline silicon has high field effect mobility, but a crystallization step such as laser annealing is necessary and such a transistor is not always suitable for a larger glass substrate.
  • Patent Document 1 and Patent Document 2 disclose a technique by which a thin film transistor is manufactured using zinc oxide (ZnO) or an In—Ga—Zn—O based oxide semiconductor as an oxide semiconductor film and such a transistor is used as a switching element or the like of an image display device.
  • a thin film transistor in which a channel formation region is formed using an oxide semiconductor has characteristics as follows: the operation speed is higher than that of a thin film transistor including amorphous silicon and the manufacturing process is simpler than that of a thin film transistor including polycrystalline silicon. That is, the use of an oxide semiconductor makes it possible to manufacture a thin film transistor with high field effect mobility even at low temperatures of 300° C. or lower.
  • a protective circuit and the like including appropriate structures are necessary. Moreover, it is important to ensure the reliability of the display device including an oxide semiconductor.
  • An object of an embodiment of the present invention is to provide a structure which is suitable as a protective circuit.
  • an object of an embodiment of the present invention is to enhance the function of a protective circuit and stabilize the operation.
  • An embodiment of the present invention is a display device in which a protective circuit is formed using a non-linear element including an oxide semiconductor.
  • This non-linear element includes a combination of oxide semiconductors with different oxygen contents.
  • An illustrative embodiment of the present invention is a display device which includes scan lines and signal lines provided over a substrate having an insulating surface so as to intersect with each other, a pixel portion in which pixel electrodes are arranged in matrix, and a non-linear element formed from an oxide semiconductor in a region outside the pixel portion.
  • the pixel portion includes a thin film transistor in which a channel formation region is formed in a first oxide semiconductor layer.
  • the thin film transistor in the pixel portion includes a gate electrode connected to the scan line, a first wiring layer which is connected to the signal line and which is in contact with the first oxide semiconductor layer, and a second wiring layer which is connected to the pixel electrode and which is in contact with the first oxide semiconductor layer.
  • the non-linear element is provided between the pixel portion and a signal input terminal disposed at the periphery of the substrate.
  • the non-linear element includes a gate electrode and a gate insulating layer covering the gate electrode; a pair of a first wiring layer and a second wiring layer which is formed by stacking a conductive layer and a second oxide semiconductor layer and whose end portion overlaps with the gate electrode over the gate insulating layer; and a first oxide semiconductor layer which overlaps with at least the gate electrode and which is in contact with side face portions of the gate insulating layer and the conductive layer in the first wiring layer and the second wiring layer and a side face portion and a top face portion of the second oxide semiconductor layer.
  • the gate electrode of the non-linear element is connected to the scan line or the signal line and the first wiring layer or the second wiring layer of the non-linear element is connected to the gate electrode via a third wiring layer so that the potential of the gate electrode is applied to the first wiring layer or the second wiring layer.
  • An illustrative embodiment of the present invention is a display device which includes scan lines and signal lines provided over a substrate having an insulating surface so as to intersect with each other, a pixel portion including pixel electrodes arranged in matrix, and a protective circuit in a region outside the pixel portion.
  • the pixel portion includes a thin film transistor in which a channel formation region is formed in a first oxide semiconductor.
  • the thin film transistor in the pixel portion includes a gate electrode connected to the scan line, a first wiring layer which is connected to the signal line and which is in contact with the first oxide semiconductor layer, and a second wiring layer which is connected to the pixel electrode and which is in contact with the first oxide semiconductor layer.
  • the protective circuit includes a gate electrode; a gate insulating layer covering the gate electrode; a pair of a first wiring layer and a second wiring layer which is formed by stacking a conductive layer and a second oxide semiconductor layer and whose end portion overlaps with the gate electrode over the gate insulating layer; and a first oxide semiconductor layer which overlaps with at least the gate electrode and which is in contact with side face portions of the gate insulating layer and the conductive layer in the first wiring layer and the second wiring layer and a side face portion and a top face portion of the second oxide semiconductor layer.
  • the gate electrode of the non-linear element is connected to the first wiring layer or the second wiring layer via a third wiring layer.
  • the first oxide semiconductor layer includes oxygen at higher concentration than the second oxide semiconductor layer. That is, the first oxide semiconductor layer is oxygen-excess type, while the second oxide semiconductor layer is oxygen-deficiency type.
  • the first oxide semiconductor layer has lower electrical conductivity than the second oxide semiconductor layer.
  • the first oxide semiconductor layer has an amorphous structure, and the second oxide semiconductor layer includes a nanocrystal in an amorphous structure in some cases.
  • an IGZO semiconductor film a semiconductor film formed from an oxide semiconductor including In, Ga, and Zn
  • a semiconductor layer formed from such an oxide semiconductor is also referred to as “an IGZO semiconductor layer.”
  • a display device having a structure suitable as a protective circuit can be provided by forming the protective circuit with use of a non-linear element including an oxide semiconductor.
  • a non-linear element including an oxide semiconductor In the connection structure between the first oxide semiconductor layer of the non-linear element and the wiring layers, the provision of the region which is bonded with the second oxide semiconductor layer, which has higher electrical conductivity than the first oxide semiconductor layer, allows stable operation as compared with the case of using only metal wirings. Accordingly, the function of the protective circuit is enhanced and the operation can be made stable.
  • FIG. 1 illustrates a positional relationship among signal input terminals, scan lines, signal lines, protective circuits including non-linear elements, and a pixel portion in a display device.
  • FIG. 2 illustrates an example of a protective circuit.
  • FIG. 3 illustrates an example of a protective circuit.
  • FIGS. 4A and 4B are plan views illustrating an example of a protective circuit.
  • FIG. 5 is a cross-sectional view illustrating an example of a protective circuit.
  • FIGS. 6A to 6C are cross-sectional views illustrating a process for manufacturing a protective circuit.
  • FIGS. 7A to 7C are cross-sectional views illustrating a process for manufacturing a protective circuit.
  • FIGS. 8A to 8C are cross-sectional views illustrating a process for manufacturing a protective circuit.
  • FIGS. 9A to 9C are cross-sectional views illustrating a process for manufacturing a protective circuit.
  • FIG. 10 is a cross-sectional view of electronic paper.
  • FIGS. 11A and 11B are each a block diagram of a semiconductor device.
  • FIG. 12 illustrates a structure of a signal line driver circuit.
  • FIG. 13 is a timing chart of operation of a signal line driver circuit.
  • FIG. 14 is a timing chart of operation of a signal line driver circuit.
  • FIG. 15 is a diagram illustrating a structure of a shift register.
  • FIG. 16 illustrates a connection structure of a flip-flop of FIG. 14 .
  • FIGS. 17A and 17B are top views and FIG. 17C is a cross-sectional view, each illustrating a semiconductor device of Embodiment 6.
  • FIG. 18 is a cross-sectional view illustrating a semiconductor device of Embodiment 6.
  • FIG. 19 illustrates an equivalent circuit of a pixel in a semiconductor device of Embodiment 7.
  • FIGS. 20A to 20C each illustrate a semiconductor device of Embodiment 7.
  • FIG. 21A is a top view and FIG. 21B is a cross-sectional view, both describing a semiconductor device of Embodiment 7.
  • FIGS. 22A and 22B illustrate examples of applications of electronic paper.
  • FIG. 23 is an external view illustrating an example of an electronic book device.
  • FIG. 24A is an external view of an example of a television device and FIG. 24B is an external view of an example of a digital photo frame.
  • FIGS. 25A and 25B are external views illustrating examples of game machines.
  • FIG. 26 is an external view illustrating an example of a cellular phone.
  • FIGS. 27A and 27B are plan views illustrating an example of a protective circuit.
  • FIGS. 28A and 28B are plan views illustrating an example of a protective circuit.
  • Embodiment 1 an example of a display device including a pixel portion and a protective circuit including a non-linear element provided around the pixel portion is described with reference to drawings.
  • FIG. 1 illustrates a positional relationship signal input terminals, scan lines, signal lines, protective circuits including non-linear elements, and a pixel portion in a display device.
  • scan lines 13 and signal lines 14 intersect with each other to form a pixel portion 17 .
  • the pixel portion 17 includes a plurality of pixels 18 arranged in matrix.
  • the pixel 18 includes a pixel transistor 19 connected to the scan line 13 and the signal line 14 , a storage capacitor portion 20 , and a pixel electrode 21 .
  • one electrode of the storage capacitor portion 20 is connected to the pixel transistor 19 and the other electrode is connected to a capacitor line 22 .
  • the pixel electrode 21 forms one electrode which drives a display element (such as a liquid crystal element, a light-emitting element, or a contrast medium (electronic ink)).
  • the other electrode of such a display element is connected to a common terminal 23 .
  • a protective circuit is provided between the pixel portion 17 , and a scan line input terminal 11 and a signal line input terminal 12 .
  • a plurality of protective circuits is provided. Therefore, even though surge voltage due to static electricity and the like is applied to the scan line 13 , the signal line 14 , and a capacitor bus line 27 , the pixel transistor 19 and the like are not broken. Accordingly, the protective circuit has a structure for releasing charge to a common wiring 29 or a common wiring 28 when surge voltage is applied to the protective circuit.
  • a protective circuit 24 is provided on the scan line 13 side, a protective circuit 25 is provided on the signal line 14 side, and a protective circuit 26 is provided on the capacitor bus line 27 side.
  • the structures of the protective circuits are not limited to those above.
  • FIG. 2 illustrates an example of the protective circuit.
  • This protective circuit includes a non-linear element 30 and a non-linear element 31 which are arranged in parallel to each other with the scan line 13 interposed therebetween.
  • Each of the non-linear element 30 and the non-linear element 31 includes a two-terminal element such as a diode or a three-terminal element such as a transistor.
  • the non-linear element can be formed through the same steps as the pixel transistor of the pixel portion. For example, characteristics similar to those of a diode can be achieved by connecting a gate terminal to a drain terminal of the non-linear element.
  • a first terminal (gate) and a third terminal (drain) of the non-linear element 30 are connected to the scan line 13 , and a second terminal (source) thereof is connected to the common wiring 29 .
  • a first terminal (gate) and a third terminal (drain) of the non-linear element 31 are connected to the common wiring 29 , and a second terminal (source) thereof is connected to the scan line 13 .
  • the protective circuit illustrated in FIG. 2 includes two transistors whose rectifying directions are opposite to each other with respect to the scan line 13 and which connect the scan line 13 and the common wiring 29 to each other. In other words, between the scan line 13 and the common wiring 29 , there are a transistor whose rectifying direction is from the scan line 13 to the common wiring 29 and a transistor whose rectifying direction is from the common wiring 29 to the scan line 13 .
  • the protective circuit illustrated in FIG. 2 in the case where the scan line is charged positively or negatively with respect to the common wiring 29 due to static electricity or the like, current flows in a direction that cancels the charge. For example, if the scan line 13 is positively charged, current flows in a direction in which the positive charge is released to the common wiring 29 . Owing to this operation, the electrostatic breakdown or the shift in threshold voltage of the pixel transistor 19 connected to the charged scan line 13 can be prevented. Moreover, it is possible to prevent dielectric breakdown of the insulating film between the charged scan line 13 and another wiring that intersects with the charged scan line 13 with an insulating layer interposed therebetween.
  • FIG. 2 a pair of the non-linear element 30 whose first terminal (gate) is connected to the scan line 13 and the non-linear element 31 whose first terminal (gate) is connected to the common wiring 29 is used; that is, the rectifying directions of the non-linear element 30 and the non-linear element 31 are opposite to each other.
  • the common wiring 29 and the scan line 13 are connected in parallel to each other via the second terminal (source) and the third terminal (drain) of each non-linear element.
  • a non-linear element may be further added in parallel connection, so that the operation stability of the protective circuit may be enhanced. For example, FIG.
  • FIG. 3 illustrates a protective circuit including a non-linear element 30 a and a non-linear element 30 b , and a non-linear element 31 a and a non-linear element 31 b , which is provided between the scan line 13 and the common wiring 29 .
  • This protective circuit includes four non-linear elements in total: two non-linear elements ( 30 b and 31 b ), a first terminal (gate) of each of which is connected to the common wiring 29 and two non-linear elements ( 30 a and 31 a ), a first terminal (gate) of each of which is connected to the scan line 13 .
  • two pairs of non-linear elements are connected between the common wiring 29 and the scan line 13 , each pair including two non-linear elements provided so that their rectifying directions are opposite to each other.
  • FIG. 28A illustrates an example in which four non-linear elements 740 a , 740 b , 740 c and 740 d are provided over a substrate and FIG. 28B is an equivalent circuit diagram thereof.
  • reference numerals 650 and 651 in FIGS. 28A and 29B denote a scan line and a common wiring, respectively.
  • FIG. 27A illustrates an example of providing a protective circuit which is formed using an odd number of non-linear elements over a substrate
  • FIG. 27B is an equivalent circuit diagram thereof.
  • a non-linear element 730 b and a non-linear element 730 a are connected to a non-linear element 730 c as switching elements.
  • instantaneous load applied to the non-linear elements of the protective circuit can be deconcentrated.
  • reference numerals 650 and 651 in FIGS. 27A and 27B denote a scan line and a common wiring, respectively.
  • FIG. 2 illustrates an example of the protective circuit which is provided on the scan line 13 side; however, a protective circuit with a similar structure can be provided on the signal line 14 side.
  • FIG. 4A is a plan view illustrating an example of a protective circuit and FIG. 4B is an equivalent circuit diagram thereof.
  • FIG. 5 is a cross-sectional view taken along line Q 1 -Q 2 of FIG. 4A .
  • a structure example of the protective circuit is described below with reference to FIGS. 4A and 4B and FIG. 5 .
  • the non-linear element 30 a and the non-linear element 30 b include a gate electrode 15 and a gate electrode 16 , respectively, which are formed using the same layer as the scan line 13 .
  • a gate insulating layer 37 is formed over the gate electrode 15 and the gate electrode 16 .
  • a first wiring layer 38 and a second wiring layer 39 are provided over the gate insulating film 37 so as to face with each other over the gate electrode 15 . Note that the non-linear element 30 a and the non-linear element 30 b have the same structure in the main portion.
  • a first oxide semiconductor layer 36 is provided so as to cover a region between the first wiring layer 38 and the second wiring layer 39 which face with each other. That is, the first oxide semiconductor layer 36 is provided so as to overlap with the gate electrode 15 and be in contact with the gate insulating layer 37 , side face portions of conductive layers 41 in the first wiring layer 38 and the second wiring layer 39 , and side face portions and part of top face portions of second oxide semiconductor layers 40 in the first wiring layer 38 and the second wiring layer 39 .
  • the first wiring layer 38 and the second wiring layer 39 each have a structure in which the conductive layer 41 and the second oxide semiconductor layer 40 are stacked in that order from the gate insulating layer 37 side.
  • the gate insulating layer 37 is formed from an oxide such as silicon oxide or aluminum oxide.
  • the first oxide semiconductor layer 36 has higher oxygen concentration than the second oxide semiconductor layer 40 .
  • the first oxide semiconductor layer 36 is oxygen-excess type, while the second oxide semiconductor layer 40 is oxygen-deficiency type. Since the donor-type defects can be reduced by increasing the oxygen concentration of the first oxide semiconductor layer 36 , there are advantageous effects of longer carrier lifetime and higher mobility.
  • the oxygen concentration of the second oxide semiconductor layer 40 is made lower than that of the first oxide semiconductor layer 36 , the carrier concentration can be increased and the second oxide semiconductor layer 40 can be utilized for forming a source region and a drain region.
  • the first oxide semiconductor layer 36 has an amorphous structure and the second oxide semiconductor layer 40 includes a nanocrystal in an amorphous structure in some cases. Then, the first oxide semiconductor layer 36 has a characteristic that the electrical conductivity thereof is lower than that of the second oxide semiconductor layer 40 . Therefore, the second oxide semiconductor layers 40 used as the components of the first wiring layer 38 and the second wiring layer 39 in the non-linear element 30 a and the non-linear element 30 b of Embodiment 1 can have functions similar to those of a source region and a drain region of a transistor.
  • the first oxide semiconductor layer 36 and the second oxide semiconductor layer 40 are formed from zinc oxide (ZnO) typically, or an oxide semiconductor including In, Ga, and Zn.
  • the first oxide semiconductor layer 36 is provided in contact with the gate insulating layer 37 . Moreover, the first oxide semiconductor layer 36 is provided in contact with the second oxide semiconductor layer 40 with higher electrical conductivity than the first oxide semiconductor layer 36 .
  • the non-linear element 30 a and the non-linear element 30 b each have the structure as above where the oxide semiconductor layers having different physical properties as above are bonded to each other, stable operation becomes possible as compared with Schottky junction formed in the case where the first wiring layer 38 and the second wiring layer 39 are formed using only metal layers. That is, as compared with the case of using only metal wirings, the thermal stability is increased, so that the stable operation becomes possible. Accordingly, the function of the protective circuit is enhanced and stable operation can be achieved. Moreover, the amount of junction leakage can be reduced and the characteristics of the non-linear element 30 a and the non-linear element 30 b can be improved.
  • first wiring layer 38 and the second wiring layer 39 each have a structure in which the second oxide semiconductor layer 40 is provided over the conductive layer 41 formed from a metal material and the first oxide semiconductor layer 36 is in contact with the top surface of the second oxide semiconductor layer 40 , the area at the junction portion is increased, so that current easily flows through the non-linear element 30 a . Therefore, in the case where the non-linear element 30 a is used for a protective circuit, even though surge voltage is applied to a signal line and the like, charge can be discharged to a common wiring rapidly.
  • An interlayer insulating layer 42 is provided over the first oxide semiconductor layer 36 .
  • the interlayer insulating layer 42 is formed from an oxide such as silicon oxide or aluminum oxide.
  • silicon nitride, aluminum nitride, silicon oxynitride, or aluminum oxynitride is stacked over silicon oxide or aluminum oxide, the function as the protective film can be enhanced.
  • the interlayer insulating layer 42 being in contact with the first oxide semiconductor layer 36 is an oxide
  • the structure where the first oxide semiconductor layer 36 is not in direct contact with an insulating layer including nitride it is possible to prevent hydrogen in the nitride from diffusing and causing defects in the first oxide semiconductor layer 36 due to a hydroxyl group or the like.
  • the interlayer insulating layer 42 is provided with a contact hole 43 where the scan line 13 formed using the same layer as the gate electrode 15 is connected to a third terminal (drain) of the non-linear element 30 a .
  • This connection is made by a third wiring layer 44 formed from the same material as the pixel electrode of the pixel portion.
  • the third wiring layer 44 is formed from a material which is used for forming a transparent electrode, for example, from indium tin oxide (ITO), zinc oxide (ZnO), tin oxide (SnO 2 ), or the like.
  • the third wiring layer 44 has higher resistance than a wiring formed from a metal material.
  • the protective circuit includes the wirings including such a resistance component, it is possible to prevent an excessive amount of current from flowing through the non-linear element 30 a and the non-linear element 30 a from being destroyed.
  • FIGS. 4A and 4B and FIG. 5 illustrate the example of the protective circuit provided at the scan line 13
  • a similar protective circuit can be applied to a signal line, a capacitor bus line, or the like.
  • Embodiment 1 by the provision of the protective circuit including the non-linear element including the oxide semiconductor in this manner, a display device having a structure which is suitable as a protective circuit can be provided. Then, the function of the protective circuit can be enhanced and the operation can be stabilized by the use of the non-linear element including an oxide semiconductor.
  • FIGS. 6A to 6C and FIGS. 7A to 7C are cross-sectional views taken along line Q 1 -Q 2 of FIG. 4A .
  • a glass substrate of barium borosilicate glass, aluminoborosilicate glass, aluminosilicate glass, or the like available in the market can be used as the substrate 100 having a light-transmitting property.
  • a glass substrate which includes more barium oxide (BaO) than boric acid (B 2 O 3 ) in composition ratio and whose strain point is 730° C. or higher is preferable. This is because the glass substrate is not strained even in the case where the oxide semiconductor layer is thermally processed at high temperatures of about 700° C.
  • a conductive layer is formed entirely over the substrate 100 .
  • a resist mask is formed by a first photolithography process, and an unnecessary portion is removed by etching to form wirings and an electrode (such as a gate wiring including a gate electrode 101 , a capacitor wiring, and a terminal).
  • the etching is performed so that at least an end portion of the gate electrode 101 is tapered.
  • the gate wiring including the gate electrode 101 , the capacitor wiring, and the terminal of a terminal portion are desirably formed from a low-resistance conductive material such as aluminum (Al) or copper (Cu); however, since aluminum alone has disadvantages such as low heat resistance and a tendency to be corroded, it is used in combination with a conductive material having heat resistance.
  • a low-resistance conductive material such as aluminum (Al) or copper (Cu)
  • an element selected from titanium (Ti), tantalum (Ta), tungsten (W), molybdenum (Mo), chromium (Cr), and neodymium (Nd), an alloy containing the above element as its component, an alloy film in which some of the above elements are combined, or a nitride containing the above element as its component may be used.
  • FIG. 6A is a cross-sectional view at this stage.
  • a gate insulating layer 102 is formed entirely over the gate electrode 101 .
  • the gate insulating layer 102 is formed by a sputtering method or the like to a thickness of 50 to 250 nm.
  • a silicon oxide film is formed by a sputtering method to a thickness of 100 nm as the gate insulating layer 102 .
  • the gate insulating layer 102 is not limited to such a silicon oxide film and may be a single layer or a stack of layers including another insulating film, such as a silicon oxynitride film, a silicon nitride film, an aluminum oxide film, or a tantalum oxide film.
  • a conductive film is formed from a metal material over the gate insulating layer 102 by a sputtering method or a vacuum evaporation method.
  • the material of the conductive layer there are an element selected from Al, Cr, Ta, Ti, Mo, and W, an alloy including the above element, an alloy film in which some of the above elements are combined, and the like.
  • the conductive film has a three-layer structure in which a Ti film is formed, an aluminum (Al) film is stacked over the Ti film, and another Ti film is stacked over the Al film.
  • the conductive film may have a two-layer structure in which a Ti film is stacked over an Al film.
  • the conductive film may have a single-layer structure of an aluminum film including silicon or a titanium film.
  • a second oxide semiconductor film is formed over the gate insulating layer 102 by a sputtering method.
  • a semiconductor film including In, Ga, Zn, and oxygen is formed as the second oxide semiconductor film.
  • the deposition condition of reactive sputtering such as the target composition ratio, the deposition pressure (0.1 Pa to 2.0 Pa), the electric power (250 W to 3000 W: 8 inches ⁇ ), the temperature (room temperature to 100° C.), and the like.
  • the thickness of the second oxide semiconductor film is set to 5 nm to 20 nm. Needless to say, in the case where the film includes crystal grains, the size of the crystal grain does not exceed the film thickness. In Embodiment 2, the second oxide semiconductor film has a thickness of 5 nm.
  • the gate insulating layer, the conductive film, and the second oxide semiconductor film can be formed by a sputtering method successively without exposure to the air by changing the gas introduced to the chamber and the target set in the chamber as appropriate.
  • the successive deposition without exposure to the air can prevent impurity mixture.
  • a manufacturing apparatus of multichamber type is preferable.
  • a second photolithography process is performed to form a resist mask, and the second oxide semiconductor film is etched.
  • wet etching is performed using ITO07N (product of Kanto Chemical Co., Inc.) to remove an unnecessary portion; thus, second oxide semiconductor layers 111 a and 111 b are formed.
  • the etching here is not limited to wet etching and may be dry etching.
  • the resist mask used in the step of etching the second oxide semiconductor film is used to remove an unnecessary portion of the conductive film over the gate insulating layer by etching, whereby a source electrode layer 105 a and a drain electrode layer 105 b are formed.
  • the etching may be wet etching or dry etching.
  • dry etching is employed using a mixed gas of SiCl 4 , Cl 2 , and BCl 3 to etch the conductive film in which the Ti film, the Al film, and the Ti film are stacked.
  • the source electrode layer 105 a and the drain electrode layer 105 b are formed. Note that a cross-sectional view after the resist mask is removed is shown in FIG. 6B .
  • plasma treatment is performed.
  • reverse sputtering where plasma is generated after introduction of an oxygen gas and an argon gas into a deposition chamber is performed, so that the exposed gate insulating layer is irradiated with oxygen radicals or oxygen.
  • dust adhering to the surface is removed and moreover the surface of the gate insulating layer is modified into an oxygen-excess region.
  • a cross-sectional view when this step is completed is shown in FIG. 6C .
  • an oxide film (not shown) is formed at exposed side surfaces of the source electrode layer 105 a and the drain electrode layer 105 b depending on the condition of the plasma treatment; however, this does not lead to a problem because the source electrode layer 105 a and the drain electrode layer 105 b are in direct contact with a channel formation region in this structure of Embodiment 2. Rather, by the formation of this oxide film, the source electrode layer 105 a and the drain electrode layer 105 b are electrically connected to the channel formation region with a source region and a drain region, each of which is formed using the second oxide semiconductor layer, interposed therebetween.
  • the plasma treatment is performed after the source region and the drain region, each of which includes the second oxide semiconductor layer, are formed over the source electrode layer and the drain electrode layer, only the exposed end portions of the source electrode layer and the drain electrode layer are oxidized. Since the other regions are not oxidized, the source electrode layer and the drain electrode layer can be kept low-resistant. Moreover, since the area where the first semiconductor layer is in contact with the source region and the drain region, each of which includes the second oxide semiconductor layer, is large, the source region or the drain region can be electrically connected to the semiconductor layer favorably.
  • the first oxide semiconductor film is formed in such a manner that the substrate on which the plasma treatment has been performed is not exposed to the air.
  • the first oxide semiconductor film formed in such a manner that the substrate on which the plasma treatment has been performed is not exposed to the air can avoid the trouble that dust or moisture adheres to the interface between the gate insulating layer and the semiconductor film.
  • the thickness of the first oxide semiconductor layer is set to 5 nm to 200 nm.
  • the thickness of the first oxide semiconductor film in Embodiment 2 is 100 nm.
  • the first oxide semiconductor film When the first oxide semiconductor film is formed under the different condition from the second oxide semiconductor film, the first oxide semiconductor film has different composition from the second oxide semiconductor film; for example, the first oxide semiconductor film includes more oxygen than the second oxide semiconductor film.
  • the ratio of the oxygen gas flow rate to the argon gas flow rate in the deposition condition of the first oxide semiconductor film is set higher than that of the second oxide semiconductor film.
  • the second oxide semiconductor film is formed in a rare gas (such as argon or helium) atmosphere (or a gas including oxygen at 10% or less and argon at 90% or more), while the first oxide semiconductor film is formed in an oxygen atmosphere (or a mixed gas of oxygen and argon with the flow rate of oxygen being more than that of argon).
  • the first oxide semiconductor film When the first oxide semiconductor film includes more oxygen than the second oxide semiconductor film, the first oxide semiconductor film can have lower electrical conductivity than the second oxide semiconductor film. Moreover, when the first oxide semiconductor film includes a large amount of oxygen, the amount of off current can be reduced; therefore, a thin film transistor with a high on/off ratio can be provided.
  • the first oxide semiconductor film may be formed in the same chamber as the chamber where the reverse sputtering is performed previously, or may be formed in a different chamber from the chamber where the reverse sputtering is performed previously as long as the deposition can be performed without exposure to the air.
  • thermal treatment at 200° C. to 600° C., typically 300° C. to 500° C. is preferably performed.
  • thermal treatment is performed in a furnace at 350° C. for an hour in a nitrogen atmosphere.
  • This thermal treatment allows atoms of the IGZO semiconductor films to be rearranged. Since the distortion that interrupts carrier movement is released by this thermal treatment, the thermal treatment here (including photo-annealing) is important.
  • the thermal treatment is no particular limitation on when to perform the thermal treatment as long as it is performed after the formation of the first oxide semiconductor film; for example, it is performed after the formation of the pixel electrode.
  • a third photolithography process is performed to form a resist mask, and an unnecessary part is removed by etching.
  • a first oxide semiconductor layer 103 is formed.
  • wet etching is performed using ITO07N (product of Kanto Chemical Co., Inc.); thus, the first oxide semiconductor layer 103 is formed. Note that since the first oxide semiconductor film and the second oxide semiconductor film are dissolved in the same etchant, the etching performed here remove part of the second oxide semiconductor film.
  • part of the second oxide semiconductor film (IGZO semiconductor film) which is covered with the resist mask and the first oxide semiconductor film is protected; however, the exposed part of the second oxide semiconductor film is etched, thereby forming a source region 104 a and a drain region 104 b .
  • the etching of the first oxide semiconductor layer 103 is not limited to wet etching and may be dry etching.
  • the resist mask is removed. Through these steps, the non-linear element 30 a in which the first oxide semiconductor layer 103 is a channel formation region is completed. A cross-sectional view at this point is shown in FIG. 7A .
  • the protective insulating film 107 can be formed using a silicon nitride film, a silicon oxide film, a silicon oxynitride film, an aluminum oxide film, a tantalum oxide film, or the like by a sputtering method or the like.
  • a fourth photolithography process is performed to form a resist mask, and the protective insulating film 107 is etched.
  • a contact hole 125 that reaches the drain electrode layer 105 b is formed.
  • the resist mask is removed, and a cross-sectional view at this point is shown in FIG. 7B .
  • a third wiring layer 128 is formed.
  • the pixel electrode can be formed together with the third wiring layer 128 .
  • indium oxide (In 2 O 3 ), indium oxide-tin oxide alloy (In 2 O 3 —SnO 2 , abbreviated to ITO), or the like can be given, and it can be formed by a sputtering method, a vacuum evaporation method, or the like. Etching treatment of such materials is performed using a chlorinated acid based solution.
  • the transparent conductive film is etched in this manner to form the third wiring layer 128 .
  • a fifth photolithography process is performed to form a resist mask, and an unnecessary portion of the transparent conductive film is removed.
  • a pixel electrode is formed in a pixel portion which is not illustrated.
  • a capacitor wiring and the pixel electrode together form a storage capacitor in a capacitor portion, which is not illustrated, by using the gate insulating layer 102 and the protective insulating film 107 as dielectrics.
  • the resist mask covers a terminal portion, so that the transparent conductive film formed in the terminal portion is left.
  • the transparent conductive film serves as an electrode or a wiring used for connection with an FPC, a terminal electrode for connection which functions as an input terminal of a source wiring, or the like.
  • the drain electrode layer 105 b of the non-linear element 30 a is connected to the scan line 108 in the contact holes 125 and 126 via the third wiring layer 128 formed using the transparent conductive film.
  • FIG. 7C A cross-sectional view at this point is shown in FIG. 7C .
  • the protective circuit having the plurality of non-linear elements (in Embodiment 2, the two non-linear elements 30 a and 30 b ) can be completed by using the five photomasks.
  • a plurality of TFTs can be completed by a similar method together with the non-linear elements. Therefore, a pixel portion including bottom-gate n-channel TFTs and a protective circuit can be manufactured at the same time.
  • a board for an active matrix display device, on which a protective diode is mounted can be manufactured in accordance with the steps described in Embodiment 2.
  • the protective circuit illustrated in FIG. 4A in Embodiment 1 is formed using a non-linear element with a different structure from that described in Embodiment 2. That is, in a non-linear element of this example, source regions and drain regions are provided above and below a source electrode layer and a drain electrode layer.
  • a thin film transistor having a different structure from that of Embodiment 2 and its manufacturing method are described with reference to FIGS. 8A to 8C and FIGS. 9A to 9C .
  • Embodiment 3 the same portions as those of FIGS. 6A to 6C and FIGS. 7A to 7C are denoted with the same reference numerals and the description of the same steps is not made because Embodiment 3 is only partly different from Embodiment 1.
  • a conductive layer is formed over the substrate 100 and then a first photolithography process is performed to form a resist mask, and an unnecessary portion is removed by etching.
  • wirings and an electrode are formed.
  • a cross-sectional view at this point is shown in FIG. 8A .
  • the gate insulating layer 102 is formed entirely over the gate electrode 101 .
  • the gate insulating layer 102 is formed by a sputtering method to a thickness of 50 nm to 250 nm.
  • a silicon oxide film is formed as the gate insulating layer 102 by a sputtering method to a thickness of 110 nm.
  • a third oxide semiconductor film is formed over the gate insulating layer 102 by a sputtering method.
  • the pressure is set at 0.4 Pa
  • the electric power is set at 500 W
  • the deposition temperature is set to room temperature
  • the argon gas flow rate is set at 40
  • an IGZO semiconductor film including a crystal grain which has a size of 1 nm to 10 nm just after the deposition is often obtained. It can be said that the presence or absence of crystal grains and the density of crystal grains can be controlled and the diameter of the crystal grain can be adjusted within 1 nm to 10 nm, all by adjusting as appropriate, the deposition condition of reactive sputtering, such as target composition ratio, the deposition pressure (0.1 Pa to 2.0 Pa), the electric power (250 W to 3000 W: 8 inches ⁇ ), the temperature (room temperature to 100° C.), and the like.
  • the thickness of the third oxide semiconductor film is set to 5 nm to 20 nm. Needless to say, in the case where the film includes crystal grains, the size of the crystal grain does not exceed the film thickness. In Embodiment 3, the third oxide semiconductor film has a thickness of 5 nm.
  • a conductive film is formed from a metal material over the third oxide semiconductor film by a sputtering method or a vacuum evaporation method.
  • the material of the conductive film there are an element selected from Al, Cr, Ta, Ti, Mo, and W, an alloy including the above element, an alloy film in which some of the above elements are combined, and the like.
  • the conductive film has a single-layer structure of an aluminum film including silicon.
  • the conductive film may have a stacked structure in which a titanium film is stacked over an aluminum film.
  • the conductive film may have a three-layer structure in which a Ti film is formed, an aluminum (Al) film is stacked over the Ti film, and another Ti film is stacked over the Al film.
  • a second oxide semiconductor film is formed over the conductive film by a sputtering method.
  • This second oxide semiconductor film can be formed under the same deposition condition as that of the third oxide semiconductor film.
  • an IGZO semiconductor film including a crystal grain with a size of 1 nm to 10 nm is formed in some cases just after the deposition.
  • the thickness of the second oxide semiconductor film is set to 5 nm to 20 nm. In Embodiment 3, the thickness of the second oxide semiconductor film is 5 nm.
  • the gate insulating layer, the third oxide semiconductor film, the conductive film, and the second oxide semiconductor film can be formed by a sputtering method successively without exposure to the air by changing the gas introduced to the chamber and the target set in the chamber as appropriate.
  • the successive deposition without exposure to the air can prevent impurity mixture.
  • a manufacturing apparatus of multichamber type is preferable.
  • a second photolithography process is performed to form a resist mask over the second oxide semiconductor film, and unnecessary portions of the third oxide semiconductor layer, the conductive film, and the second oxide semiconductor film are removed by etching.
  • the etching may be wet etching or dry etching.
  • wet etching is performed using ITO07N (product of Kanto Chemical Co., Inc.) to form the second oxide semiconductor layers 111 a and 111 b , and then dry etching is performed using as a reactive gas, a mixed gas of SiCl 4 , Cl 2 , and BCl 3 to etch the conductive film including the aluminum film including silicon.
  • the source electrode layer 105 a and the drain electrode layer 105 b are formed.
  • the same resist mask is used to perform wet etching using ITO07N (product of Kanto Chemical Co., Inc.), whereby the first source region 106 a and the first drain region 106 b are formed.
  • a cross-sectional view after the resist mask is removed is shown in FIG. 8B .
  • plasma treatment is performed.
  • reverse sputtering where plasma is generated by introduction of an oxygen gas and an argon gas into a deposition chamber is performed, so that the exposed gate insulating layer is irradiated with oxygen radicals or oxygen.
  • dust adhering to the surface is removed and moreover the surface of the gate insulating layer is modified into an oxygen-excess region.
  • a cross-sectional view when this step is completed is shown in FIG. 8C .
  • the plasma damage on the first source region 106 a and the first drain region 106 b can be reduced.
  • the second oxide semiconductor layers 111 a and 111 b are provided over the source electrode layer 105 a and the drain electrode layer 105 b . Therefore, the increase in wiring resistance due to the oxidization of the source electrode layer 105 a and the drain electrode layer 105 b can be suppressed.
  • an oxide film (not shown) is formed at exposed side surfaces of the source electrode layer 105 a and the drain electrode layer 105 b depending on the condition of the plasma treatment; however, this does not lead to a problem because the source electrode layer 105 a and the drain electrode layer 105 b are not in direct contact with a channel formation region in this structure of Embodiment 3. Rather, by the formation of this oxide film, the source electrode layer 105 a and the drain electrode layer 105 b are electrically connected to the channel formation region with the source region and the drain region interposed therebetween.
  • the first oxide semiconductor film is formed in such a manner that the substrate on which the plasma treatment has been performed is not exposed to the air.
  • the first oxide semiconductor film formed in such a manner that the substrate on which the plasma treatment has been performed is not exposed to the air can avoid the trouble that dust or moisture adheres to the interface between the gate insulating layer and the semiconductor film.
  • the thickness of the first oxide semiconductor film is set to 5 nm to 200 nm.
  • the thickness of the first oxide semiconductor film in Embodiment 3 is 100 nm.
  • the first oxide semiconductor film When the first oxide semiconductor film is formed under a condition different from those of the second and third oxide semiconductor films, the first oxide semiconductor film has a different composition from those of the second and third oxide semiconductor films; for example, the first oxide semiconductor film can have higher oxygen concentration than the second and third oxide semiconductor films. In this case, for example, the first oxide semiconductor film is formed under the condition where the proportion of oxygen gas in the atmosphere is higher than that of the second and third oxide semiconductor films.
  • the second and third oxide semiconductor films are formed in a rare gas (such as argon or helium) atmosphere (or a gas including oxygen at 10% or less and argon at 90% or more), while the first oxide semiconductor film is formed in an oxygen atmosphere (or a mixed gas of oxygen and argon with the flow rate of oxygen being more than that of argon and the ratio therebetween being 1:1 or more).
  • a rare gas such as argon or helium
  • oxygen atmosphere or a mixed gas of oxygen and argon with the flow rate of oxygen being more than that of argon and the ratio therebetween being 1:1 or more
  • the IGZO semiconductor film serving as the first oxide semiconductor film includes more oxygen than the IGZO semiconductor films serving as the second and third oxide semiconductor films
  • the IGZO semiconductor film serving as the first oxide semiconductor film can have lower electrical conductivity than the IGZO semiconductor films serving as the second and third oxide semiconductor films.
  • the first oxide semiconductor film includes a large amount of oxygen, the amount of off current can be reduced; therefore, a thin film transistor with a high on/off ratio can be provided.
  • the first oxide semiconductor film may be formed in the same chamber as the chamber where the reverse sputtering is performed previously, or may be formed in a different chamber from the chamber where the reverse sputtering is performed previously as long as the deposition can be performed without exposure to the air.
  • thermal treatment at 200° C. to 600° C., typically 300° C. to 500° C. is preferably performed.
  • thermal treatment is performed in a furnace at 350° C. for an hour in a nitrogen atmosphere.
  • This thermal treatment allows atoms of the IGZO semiconductor films to be rearranged. Since the distortion that interrupts carrier movement is released by this thermal treatment, the thermal treatment here (including photo-annealing) is important.
  • the thermal treatment is no particular limitation on when to perform the thermal treatment as long as it is performed after the formation of the first oxide semiconductor film; for example, it is performed after the formation of the pixel electrode.
  • a third photolithography process is performed to form a resist mask, and an unnecessary portion is removed by etching.
  • the first oxide semiconductor layer 103 is formed.
  • wet etching is performed using ITO07N (product of Kanto Chemical Co., Inc.) to remove an unnecessary portion of the first oxide semiconductor film; thus, the first oxide semiconductor layer 103 is formed.
  • ITO07N product of Kanto Chemical Co., Inc.
  • One side surface of the third oxide semiconductor film, which is covered with the first oxide semiconductor film, is protected; however, as illustrated in FIG. 9A , the other side surface of the third oxide semiconductor film is exposed. Therefore, the other side surface is slightly etched, so that the shape of the end face changes.
  • the etching of the first oxide semiconductor layer 103 is not limited to wet etching and may be dry etching. Through these steps, the non-linear element 30 a in which the first oxide semiconductor layer 103 is a channel formation region is completed. A cross-sectional view at this point is shown in FIG. 9A .
  • the protective insulating film 107 covering the non-linear element 30 a is formed. Since the steps after this are the same as those of Embodiment 2, the description is made simply.
  • FIG. 9B A cross-sectional view after the resist mask is removed is shown in FIG. 9B .
  • a fifth photolithography process is performed to form a resist mask. An unnecessary portion of the transparent conductive film is removed by etching, so that a pixel electrode which is not shown is formed.
  • the drain electrode layer 105 b of the non-linear element 30 a is connected to the scan line 108 in the contact holes 125 and 126 by the third wiring layer 128 formed using the transparent conductive film.
  • a cross-sectional view at this point is shown in FIG. 9C .
  • the protective circuit having the plurality of non-linear elements (in Embodiment 3, the two non-linear elements 30 a and 30 b ) can be completed by using the five photomasks.
  • a plurality of TFTs can be completed by a similar method together with the non-linear elements. Therefore, a pixel portion including bottom-gate n-channel TFTs and a protective circuit can be manufactured at the same time.
  • a board for an active matrix display device, on which a protective diode is mounted can be manufactured in accordance with the steps described in Embodiment 3.
  • the adhesion between the gate insulating layer 102 , and the source region 106 a and the drain region 106 b which are formed using the third oxide semiconductor layer is favorable and the thin films do not easily peel off. In other words, it is possible to prevent defects of the protective circuit due to the peeling of the thin films because the adhesion with the source electrode layer 105 a and the drain electrode layer 105 b is increased as compared with the case where a metal wiring of aluminum or the like is formed in direct contact with the gate insulating layer 102 .
  • Embodiment 4 illustrates an example of electronic paper in which a protective circuit and a TFT in a pixel portion are provided over one substrate, as a display device to which an embodiment of the present invention is applied.
  • FIG. 10 illustrates active matrix type electronic paper as an example of a display device to which an embodiment of the present invention is applied.
  • a thin film transistor 581 used for a display device can be manufactured in a manner similar to the non-linear element described in Embodiment 2.
  • the thin film transistor 581 has high electrical characteristics and includes a gate insulating layer on which plasma treatment has been performed, a source region and a drain region which are formed using an IGZO semiconductor film of oxygen-deficiency type, a source electrode layer and a drain electrode layer which are in contact with the source region and the drain region, respectively, and an IGZO semiconductor layer of oxygen-excess type which is in contact with the source region and the drain region.
  • the electronic paper in FIG. 10 is an example of a display device in which a twisting ball display system is employed.
  • the twisting ball display system refers to a method in which spherical particles each colored in black and white are arranged between a first electrode layer and a second electrode layer which are electrode layers used for a display element, and a potential difference is generated between the first electrode layer and the second electrode layer to control orientation of the spherical particles, so that display is performed.
  • the thin film transistor 581 has a bottom-gate structure in which the source electrode layer or the drain electrode layer is electrically connected to a first electrode layer 587 in an opening formed in an insulating layer 585 .
  • spherical particles 589 are provided between the first electrode layer 587 and a second electrode layer 588 .
  • Each spherical particle 589 includes a black region 590 a , a white region 590 b , and a cavity 594 filled with liquid around the black region 590 a and the white region 590 b .
  • the circumference of the spherical particle 589 is filled with filler 595 such as a resin or the like (see FIG. 10 ).
  • reference numerals 580 , 583 , 584 and 596 in FIG. 10 denote a substrate, interlayer insulating layer, a protective film, and a substrate, respectively.
  • an electrophoretic element can be used instead of the twisting ball.
  • the white microparticles and the black microparticles move to opposite sides to each other, so that white or black can be displayed.
  • a display element using this principle is an electrophoretic display element, and is called electronic paper in general.
  • the electrophoretic display element has higher reflectance than a liquid crystal display element, and thus, an assistant light is unnecessary.
  • a display portion can be recognized in a dusky place. Furthermore, an image which is displayed once can be retained even when power is not supplied to the display portion. Accordingly, a displayed image can be stored even though a semiconductor device having a display function (which is also referred to simply as a display device or a semiconductor device provided with a display device) is distanced from an electric wave source which serves as a power supply.
  • a semiconductor device having a display function which is also referred to simply as a display device or a semiconductor device provided with a display device
  • a display device having a structure suitable as a protective circuit can be provided by forming the protective circuit with use of the non-linear element including the oxide semiconductor.
  • the connection structure between the first oxide semiconductor layer of the non-linear element and the wiring layers the provision of the region which is bonded with the second oxide semiconductor layer, which has higher electrical conductivity than the first oxide semiconductor layer, allows stable operation as compared with the case of using only metal wirings. Accordingly, the function of the protective circuit is enhanced and the operation can be made stable.
  • electronic paper with high reliability as a display device can be completed.
  • Embodiment 4 can be implemented in combination with the structure described in Embodiment 1 as appropriate.
  • Embodiment 5 describes an example of manufacturing at least a protective circuit, part of a driver circuit, and a thin film transistor of a pixel portion over one substrate in a display device which is an example of a semiconductor device according to an embodiment of the present invention.
  • the thin film transistor in the pixel portion is formed in a manner similar to the non-linear element described in Embodiment 2 or 3.
  • the thin film transistor is formed to be an n-channel TFT; therefore, part of a driver circuit which can be formed using an n-channel TFT is formed over the same substrate as the thin film transistor in the pixel portion.
  • FIG. 11A illustrates an example of a block diagram of an active matrix liquid crystal display device which is an example of a semiconductor device according to an embodiment of the present invention.
  • the display device illustrated in FIG. 11A includes over a substrate 5300 , a pixel portion 5301 including a plurality of pixels each provided with a display element; a scan line driver circuit 5302 that selects each pixel; and a signal line driver circuit 5303 that controls a video signal input to a selected pixel.
  • the pixel portion 5301 is connected to the signal line driver circuit 5303 with a plurality of signal lines S 1 to Sm (not shown) extending in a column direction from the signal line driver circuit 5303 and connected to the scan line driver circuit 5302 with a plurality of scan lines G 1 to Gn (not shown) extending in a row direction from the scan line driver circuit 5302 .
  • the pixel portion 5301 includes a plurality of pixels (not shown) arranged in matrix corresponding to the signal lines S 1 to Sm and the scan lines G 1 to Gn.
  • each of the pixels is connected to a signal line Sj (any one of the signal lines S 1 to Sm) and a scan line Gi (any one of the scan lines G 1 to Gn).
  • the thin film transistor can be formed as an n-channel TFT by a method similar to that of the non-linear element described in Embodiment 2 or 3, and a signal line driver circuit including an n-channel TFT is described with reference to FIG. 12 .
  • the signal line driver circuit in FIG. 12 includes a driver IC 5601 , switch groups 5602 _ 1 to 5602 _M, a first wiring 5611 , a second wiring 5612 , a third wiring 5613 , and wirings 5621 _ 1 to 5621 _M.
  • Each of the switch groups 5602 _ 1 to 5602 _M includes a first thin film transistor 5603 a , a second thin film transistor 5603 b , and a third thin film transistor 5603 c.
  • the driver IC 5601 is connected to the first wiring 5611 , the second wiring 5612 , the third wiring 5613 , and the wirings 5621 _ 1 to 5621 _M.
  • Each of the switch groups 5602 _ 1 to 5602 _M is connected to the first wiring 5611 , the second wiring 5612 , the third wiring 5613 , and one of the wirings 5621 _ 1 to 5621 _M corresponding to the switch groups 5602 _ 1 to 5602 _M, respectively.
  • Each of the wirings 5621 _ 1 to 5621 _M is connected to three signal lines through the first thin film transistor 5603 a , the second thin film transistor 5603 b , and the third thin film transistor 5603 c .
  • the wiring 5621 _J of the J-th column (one of the wirings 5621 _ 1 to 5621 _M) is connected to a signal line Sj ⁇ 1, a signal line Sj, and a signal line Sj+1 through the first thin film transistor 5603 a , the second thin film transistor 5603 b , and the third thin film transistor 5603 c of the switch group 5602 _J.
  • the driver IC 5601 is preferably formed on a single-crystal substrate.
  • the switch groups 5602 _ 1 to 5602 _M are preferably formed over the same substrate as the pixel portion. Therefore, the driver IC 5601 is preferably connected to the switch groups 5602 _ 1 to 5602 _M through an FPC or the like.
  • FIG. 13 illustrates the timing chart where a scan line Gi in the i-th row is selected.
  • a selection period of the scan line Gi in the i-th row is divided into a first sub-selection period T 1 , a second sub-selection period T 2 , and a third sub-selection period T 3 .
  • the signal line driver circuit in FIG. 12 operates similarly to FIG. 13 even when a scan line of another row is selected.
  • the timing chart in FIG. 13 shows the case where the wiring 5621 _J in the J-th column is connected to the signal line Sj ⁇ 1, the signal line Sj, and the signal line Sj+1 through the first thin film transistor 5603 a , the second thin film transistor 5603 b , and the third thin film transistor 5603 c.
  • the timing chart of FIG. 13 shows timing when the scan line Gi in the i-th row is selected, timing 5703 a when the first thin film transistor 5603 a is turned on/off, timing 5703 b when the second thin film transistor 5603 b is turned on/off, timing 5703 c when the third thin film transistor 5603 c is turned on/off, and a signal 5721 _J input to the wiring 5621 _J in the J-th column.
  • different video signals are input to the wirings 5621 _ 1 to 5621 _M.
  • a video signal input to the wiring 5621 _J in the first sub-selection period Ti is input to the signal line Sj ⁇ 1
  • a video signal input to the wiring 5621 _J in the second sub-selection period T 2 is input to the signal line Sj
  • a video signal input to the wiring 5621 _J in the third sub-selection period T 3 is input to the signal line Sj+1.
  • the video signals input to the wiring 5621 _J in the first sub-selection period T 1 , the second sub-selection period T 2 , and the third sub-selection period T 3 are denoted by Data_j ⁇ 1, Data_j, and Data_j+1, respectively.
  • the first thin film transistor 5603 a is on, and the second thin film transistor 5603 b and the third thin film transistor 5603 c are off.
  • Data_j ⁇ 1 input to the wiring 5621 _J is input to the signal line Sj ⁇ 1 through the first thin film transistor 5603 a .
  • the second thin film transistor 5603 b is on, and the first thin film transistor 5603 a and the third thin film transistor 5603 c are off.
  • Data_j input to the wiring 5621 _J is input to the signal line Sj through the second thin film transistor 5603 b .
  • the third thin film transistor 5603 c is on, and the first thin film transistor 5603 a and the second thin film transistor 5603 b are off.
  • Data_j+1 input to the wiring 5621 _J is input to the signal line Sj+1 through the third thin film transistor 5603 c.
  • one gate selection period is divided into three; thus, video signals can be input to three signal lines from one wiring 5621 in one gate selection period. Therefore, in the signal line driver circuit of FIG. 12 , the number of connections between the substrate provided with the driver IC 5601 and the substrate provided with the pixel portion can be reduced to approximately one third of the number of signal lines. When the number of connections is reduced to approximately one third of the number of signal lines, the reliability, yield, and the like of the signal line driver circuit in FIG. 12 can be improved.
  • a thin film transistor and a wiring for controlling the thin film transistor may be added. Note that when one gate selection period is divided into four or more sub-selection periods, one sub-selection period becomes short. Therefore, one gate selection period is preferably divided into two or three sub-selection periods.
  • one selection period may be divided into a precharge period Tp, the first sub-selection period T 1 , the second sub-selection period T 2 , and the third sub-selection period T 3 .
  • the timing chart of FIG. 14 shows timing when the scan line Gi in the i-th row is selected, timing 5803 a when the first thin film transistor 5603 a is turned on/off, timing 5803 b when the second thin film transistor 5603 b is turned on/off, timing 5803 c when the third thin film transistor 5603 c is turned on/off, and a signal 5821 _J input to the wiring 5621 _J in the J-th column. As shown in FIG.
  • the first thin film transistor 5603 a , the second thin film transistor 5603 b , and the third thin film transistor 5603 c are on in the precharge period Tp.
  • precharge voltage Vp input to the wiring 5621 _J is input to the signal line Sj ⁇ 1, the signal line Sj, and the signal line Sj+1 through the first thin film transistor 5603 a , the second thin film transistor 5603 b , and the third thin film transistor 5603 c , respectively.
  • the first thin film transistor 5603 a is on, and the second thin film transistor 5603 b and the third thin film transistor 5603 c are off.
  • Data_j ⁇ 1 input to the wiring 5621 _J is input to the signal line Sj ⁇ 1 through the first thin film transistor 5603 a .
  • the second thin film transistor 5603 b is on, and the first thin film transistor 5603 a and the third thin film transistor 5603 c are off.
  • Data_j input to the wiring 5621 _J is input to the signal line Sj through the second thin film transistor 5603 b .
  • the third thin film transistor 5603 c is on, and the first thin film transistor 5603 a and the second thin film transistor 5603 b are off.
  • Data_j+1 input to the wiring 5621 _J is input to the signal line Sj+1 through the third thin film transistor 5603 c.
  • the signal line driver circuit of FIG. 12 to which the timing chart of FIG. 14 is applied, the signal line can be precharged by providing the precharge period before the sub-selection periods.
  • a video signal can be written to a pixel with high speed.
  • the scan line driver circuit includes a shift register and a buffer. Also, a level shifter may be included in some cases.
  • a clock signal (CLK) and a start pulse signal (SP) are input to the shift register, a selection signal is produced.
  • the generated selection signal is buffered and amplified by the buffer, and the resulting signal is supplied to a corresponding scan line.
  • Gate electrodes of transistors in pixels corresponding to one line are connected to the scan line. Further, since the transistors in the pixels of one line have to be turned on at the same time, a buffer which can feed a large amount of current is used.
  • FIG. 15 illustrates a circuit configuration of the shift register.
  • the shift register shown in FIG. 15 includes a plurality of flip-flops (flip-flops 5701 _ 1 to 5701 — n ). Further, the shift register is operated by inputting a first clock signal, a second clock signal, a start pulse signal, and a reset signal.
  • a first wiring 5501 shown in FIG. 16 is connected to a seventh wiring 5717 — i ⁇ 1; a second wiring 5502 shown in FIG. 16 is connected to a seventh wiring 5717 — i+ 1; a third wiring 5503 shown in FIG. 16 is connected to a seventh wiring 5717 — i ; and a sixth wiring 5506 shown in FIG. 16 is connected to a fifth wiring 5715 .
  • a fourth wiring 5504 shown in FIG. 16 is connected to a second wiring 5712 in flip-flops of odd-numbered stages, and is connected to a third wiring 5713 in flip-flops of even-numbered stages.
  • a fifth wiring 5505 shown in FIG. 16 is connected to a fourth wiring 5714 .
  • first wiring 5501 shown in FIG. 16 of the flip-flop 5701 _ 1 of a first stage is connected to a first wiring 5711
  • second wiring 5502 shown in FIG. 16 of the flip-flop 5701 — n of an n-th stage is connected to a sixth wiring 5716 .
  • the first wiring 5711 , the second wiring 5712 , the third wiring 5713 , and the sixth wiring 5716 may be referred to as a first signal line, a second signal line, a third signal line, and a fourth signal line, respectively.
  • the fourth wiring 5714 and the fifth wiring 5715 may be referred to as a first power supply line and a second power supply line, respectively.
  • FIG. 16 illustrates the detail of the flip-flop shown in FIG. 15 .
  • a flip-flop shown in FIG. 16 includes a first thin film transistor 5571 , a second thin film transistor 5572 , a third thin film transistor 5573 , a fourth thin film transistor 5574 , a fifth thin film transistor 5575 , a sixth thin film transistor 5576 , a seventh thin film transistor 5577 , and an eighth thin film transistor 5578 .
  • the first thin film transistor 5571 , the second thin film transistor 5572 , the third thin film transistor 5573 , the fourth thin film transistor 5574 , the fifth thin film transistor 5575 , the sixth thin film transistor 5576 , the seventh thin film transistor 5577 , and the eighth thin film transistor 5578 are n-channel transistors, and are brought into conduction when a voltage (V gs ) between a gate and a source exceeds a threshold voltage (V th ).
  • a first electrode (one of a source electrode or a drain electrode) of the first thin film transistor 5571 is connected to the fourth wiring 5504 , and a second electrode (the other of the source electrode or the drain electrode) of the first thin film transistor 5571 is connected to the third wiring 5503 .
  • a first electrode of the second thin film transistor 5572 is connected to the sixth wiring 5506 .
  • a second electrode of the second thin film transistor 5572 is connected to the third wiring 5503 .
  • a first electrode of the third thin film transistor 5573 is connected to the fifth wiring 5505 .
  • a second electrode of the third thin film transistor 5573 is connected to a gate electrode of the second thin film transistor 5572 .
  • a gate electrode of the third thin film transistor 5573 is connected to the fifth wiring 5505 .
  • a first electrode of the fourth thin film transistor 5574 is connected to the sixth wiring 5506 .
  • a second electrode of the fourth thin film transistor 5574 is connected to the gate electrode of the second thin film transistor 5572 .
  • a gate electrode of the fourth thin film transistor 5574 is connected to a gate electrode of the first thin film transistor 5571 .
  • a first electrode of the fifth thin film transistor 5575 is connected to the fifth wiring 5505 .
  • a second electrode of the fifth thin film transistor 5575 is connected to the gate electrode of the first thin film transistor 5571 .
  • a gate electrode of the fifth thin film transistor 5575 is connected to the first wiring 5501 .
  • a first electrode of the sixth thin film transistor 5576 is connected to the sixth wiring 5506 .
  • a second electrode of the sixth thin film transistor 5576 is connected to the gate electrode of the first thin film transistor 5571 .
  • a gate electrode of the sixth thin film transistor 5576 is connected to the gate electrode of the second thin film transistor 5572 .
  • a first electrode of the seventh thin film transistor 5577 is connected to the sixth wiring 5506 .
  • a second electrode of the seventh thin film transistor 5577 is connected to the gate electrode of the first thin film transistor 5571 .
  • a gate electrode of the seventh thin film transistor 5577 is connected to the second wiring 5502 .
  • a first electrode of the eighth thin film transistor 5578 is connected to the sixth wiring 5506 .
  • a second electrode of the eighth thin film transistor 5578 is connected to the gate electrode of the second thin film transistor 5572 .
  • a gate electrode of the eighth thin film transistor 5578 is connected to the first wiring 5501 .
  • the point at which the gate electrode of the first thin film transistor 5571 , the gate electrode of the fourth thin film transistor 5574 , the second electrode of the fifth thin film transistor 5575 , the second electrode of the sixth thin film transistor 5576 , and the second electrode of the seventh thin film transistor 5577 are connected is referred to as a node 5543 .
  • the point at which the gate electrode of the second thin film transistor 5572 , the second electrode of the third thin film transistor 5573 , the second electrode of the fourth thin film transistor 5574 , the gate electrode of the sixth thin film transistor 5576 , and the second electrode of the eighth thin film transistor 5578 are connected is referred to as a node 5544 .
  • the first wiring 5501 , the second wiring 5502 , the third wiring 5503 , and the fourth wiring 5504 may be referred to as a first signal line, a second signal line, a third signal line, and a fourth signal line, respectively.
  • the fifth wiring 5505 and the sixth wiring 5506 may be referred to as a first power supply line and a second power supply line, respectively.
  • the signal line driver circuit and the scan line driver circuit can be manufactured using only n-channel TFTs, which can be manufactured by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3. Since the n-channel TFTs which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3 have high mobility, the driving frequency of the driver circuits can be increased. Further, the n-channel TFTs which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3 include source regions or drain regions which are formed using an oxygen-deficiency oxide semiconductor layer including indium, gallium, and zinc.
  • the parasitic capacitance is decreased and the frequency characteristic (called f-characteristic) is increased.
  • the scan line driver circuit including the n-channel TFTs which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3 can operate at high speed; therefore, it is possible to increase the frame frequency or to achieve insertion of a black screen, for example.
  • the channel width of the transistor in the scan line driver circuit is increased or a plurality of scan line driver circuits is provided, for example, higher frame frequency can be realized.
  • a scan line driver circuit for driving even-numbered scan lines is provided on one side and a scan line driver circuit for driving odd-numbered scan lines is provided on the opposite side; thus, increase in frame frequency can be realized.
  • a plurality of scan line driver circuits is preferably arranged because a plurality of thin film transistors is arranged in at least one pixel.
  • FIG. 11B An example of a block diagram of an active matrix light-emitting display device is illustrated in FIG. 11B .
  • the light-emitting display device illustrated in FIG. 11B includes, over a substrate 5400 , a pixel portion 5401 including a plurality of pixels each provided with a display element; a first scan line driver circuit 5402 and a second scan line driver circuit 5404 that select each pixel; and a signal line driver circuit 5403 that controls a video signal input to a selected pixel.
  • grayscale can be displayed using an area ratio grayscale method or a time ratio grayscale method.
  • An area ratio grayscale method refers to a driving method by which one pixel is divided into a plurality of subpixels and the respective subpixels are driven separately based on video signals so that grayscale is displayed.
  • a time ratio grayscale method refers to a driving method by which a period during which a pixel is in a light-emitting state is controlled so that grayscale is displayed.
  • the light-emitting elements are suitable for a time ratio grayscale method. Specifically, in the case of displaying by a time grayscale method, one frame period is divided into a plurality of subframe periods. Then, in accordance with video signals, the light-emitting element in the pixel is put in a light-emitting state or a non-light-emitting state in each subframe period. By dividing a frame into a plurality of subframes, the total length of time in which pixels actually emit light in one frame period can be controlled with video signals to display grayscales.
  • a signal which is input to a first scan line serving as a gate wiring of the switching TFT is generated from the first scan line driver circuit 5402 and a signal which is input to a second scan line serving as a gate wiring of the current control TFT is generated from the second scan line driver circuit 5404 .
  • the signal which is input to the first scan line and the signal which is input to the second scan line may be generated together from one scan line driver circuit.
  • the signals which are input to the first scan lines may be generated all from one scan line driver circuit or may be generated from a plurality of scan line driver circuits.
  • part of the driver circuit which can be formed using the n-channel TFTs can be provided over one substrate together with the thin film transistors of the pixel portion.
  • the signal line driver circuit and the scan line driver circuit can be manufactured using only the n-channel TFTs which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3.
  • the aforementioned driver circuit may be used for not only a liquid crystal display device or a light-emitting display device but also electronic paper in which electronic ink is driven by utilizing an element electrically connected to a switching element.
  • the electronic paper is also called an electrophoretic display device (electrophoretic display) and has advantages in that it has the same level of readability as regular paper, it has less power consumption than other display devices, and it can be set to have a thin and light form.
  • the electrophoretic display is a device in which a plurality of microcapsules each including first particles having positive charge and second particles having negative charge are dispersed in a solvent or a solute, and an electrical field is applied to the microcapsules so that the particles in the microcapsules move in opposite directions from each other, and only a color of the particles gathered on one side is displayed.
  • the first particles or the second particles include a colorant, and does not move when there is not electric field.
  • a color of the first particles is different from a color of the second particles (the particles may also be colorless).
  • the electrophoretic display utilizes a so-called dielectrophoretic effect, in which a substance with high dielectric constant moves to a region with high electric field.
  • the electrophoretic display does not require a polarizing plate and a counter substrate, which are necessary for a liquid crystal display device, so that the thickness and weight thereof are about half.
  • microcapsules that which the microcapsules are dispersed in a solvent is called electronic ink, and this electronic ink can be printed on a surface of glass, plastic, fabric, paper, or the like.
  • Color display is also possible with the use of a color filter or particles including a coloring matter.
  • an active matrix type display device can be completed by providing as appropriate, a plurality of the microcapsules over an active matrix substrate so as to be interposed between two electrodes, and can perform display by application of electric field to the microcapsules.
  • the active matrix substrate obtained using the thin film transistors which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3 can be used.
  • first particles and the second particles in the microcapsule may be formed from one of a conductive material, an insulating material, a semiconductor material, a magnetic material, a liquid crystal material, a ferroelectric material, an electroluminescent material, an electrochromic material, and a magnetophoretic material or a composite material thereof.
  • the protective circuit is formed using the non-linear element including an oxide semiconductor.
  • a display device having a structure suitable as a protective circuit can be provided.
  • the provision of the region which is bonded with the second oxide semiconductor layer, which has higher electrical conductivity than the first oxide semiconductor layer allows stable operation as compared with the case of using only metal wirings. Accordingly, the function of the protective circuit is enhanced and the operation can be made stable.
  • a display device with high reliability can be manufactured.
  • Embodiment 5 can be combined with the structure disclosed in another Embodiment as appropriate.
  • a thin film transistor can be manufactured together with a non-linear element according to an embodiment of the present invention, and the thin film transistor can be used for a pixel portion and further for a driver circuit, so that a semiconductor device having a display function (also called a display device) can be manufactured.
  • a thin film transistor and a non-linear element according to an embodiment of the present invention can be used for part of a driver circuit or an entire driver circuit formed over one substrate together with a pixel portion, so that a system-on-panel can be formed.
  • the display device includes a display element.
  • a liquid crystal element also referred to as a liquid crystal display element
  • a light-emitting element also referred to as a light-emitting display element
  • a light-emitting element includes, in its scope, an element whose luminance is controlled by current or voltage, and specifically includes an inorganic electroluminescent (EL) element, an organic EL element, and the like. Further, a display medium whose contrast is changed by an electric effect, such as electronic ink, can be used.
  • EL inorganic electroluminescent
  • the display device includes a panel in which a display element is sealed, and a module in which an IC and the like including a controller are mounted on the panel.
  • An embodiment of the present invention relates to one mode of an element substrate before the display element is completed in a process for manufacturing the display device, and the element substrate is provided with a means for supplying current to the display element in each of a plurality of pixels.
  • the element substrate may be in a state provided with only a pixel electrode of the display element, a state after a conductive film to be a pixel electrode is formed and before the conductive film is etched to form the pixel electrode, or any other states.
  • a display device in this specification refers to an image display device, a display device, or a light source (including a lighting device). Further, the display device includes any of the following modules in its category: a module including a connector such as an flexible printed circuit (FPC), a tape automated bonding (TAB) tape, or a tape carrier package (TCP); a module having a TAB tape or a TCP which is provided with a printed wiring board at the end thereof; and a module having an integrated circuit (IC) which is directly mounted on a display element by a chip-on-glass (COG) method.
  • FPC flexible printed circuit
  • TAB tape automated bonding
  • TCP tape carrier package
  • COG chip-on-glass
  • FIGS. 17A and 17B are top views of a panel in which thin film transistors 4010 and 4011 with high electrical characteristics which can be manufactured by a method similar to the method for manufacturing the non-linear element, and a liquid crystal element 4013 are sealed with a sealant 4005 between a first substrate 4001 and a second substrate 4006 .
  • FIG. 17C corresponds to a cross section thereof along M-N of FIGS. 17A and 17B .
  • the sealant 4005 is provided so as to surround a pixel portion 4002 and a scan line driver circuit 4004 which are provided over the first substrate 4001 .
  • the second substrate 4006 is provided over the pixel portion 4002 and the scan line driver circuit 4004 .
  • the pixel portion 4002 and the scan line driver circuit 4004 as well as a liquid crystal layer 4008 are sealed with the sealant 4005 between the first substrate 4001 and the second substrate 4006 .
  • a signal line driver circuit 4003 that is formed using a single crystal semiconductor film or a polycrystalline semiconductor film over a substrate which is prepared separately is mounted in a region that is different from the region surrounded by the sealant 4005 over the first substrate 4001 .
  • FIG. 17A illustrates an example in which the signal line driver circuit 4003 is mounted by a COG method
  • FIG. 17B illustrates an example in which signal line driver circuit 4003 is mounted by a TAB method.
  • Each of the pixel portion 4002 and the scan line driver circuit 4004 which are provided over the first substrate 4001 includes a plurality of thin film transistors.
  • FIG. 17B illustrates the thin film transistor 4010 included in the pixel portion 4002 and the thin film transistor 4011 included in the scan line driver circuit 4004 .
  • Insulating layers 4020 and 4021 are provided over the thin film transistors 4010 and 4011 .
  • Each of the thin film transistors 4010 and 4011 has high electrical characteristics and includes a gate insulating layer on which plasma treatment has been performed, a source region and a drain region which include an IGZO semiconductor film of oxygen-deficiency type, a source electrode layer and a drain electrode layer which are in contact with the source region and the drain region, and an IGZO semiconductor layer of oxygen-excess type which is in contact with the source region and the drain region.
  • the thin film transistors 4010 and 4011 can be manufactured by a method similar to the method for manufacturing the non-linear element described in Embodiment 2. In Embodiment 6, the thin film transistors 4010 and 4011 are n-channel thin film transistors.
  • a pixel electrode layer 4030 included in the liquid crystal element 4013 is electrically connected to the thin film transistor 4010 .
  • a counter electrode layer 4031 of the liquid crystal element 4013 is formed on the second substrate 4006 .
  • a portion where the pixel electrode layer 4030 , the counter electrode layer 4031 , and the liquid crystal layer 4008 overlap with each other corresponds to the liquid crystal element 4013 .
  • the pixel electrode layer 4030 and the counter electrode layer 4031 are provided with an insulating layer 4032 and an insulating layer 4033 serving as orientation films, respectively, and hold the liquid crystal layer 4008 with the insulating layers 4032 and 4033 interposed therebetween.
  • first substrate 4001 and the second substrate 4006 can be formed from glass, metal (typically, stainless steel), ceramic, or plastic.
  • plastic a fiberglass-reinforced plastics (FRP) plate, a polyvinyl fluoride (PVF) film, a polyester film, or an acrylic resin film can be used.
  • FRP fiberglass-reinforced plastics
  • PVF polyvinyl fluoride
  • polyester film a polyester film
  • acrylic resin film acrylic resin film
  • a sheet with a structure in which an aluminum foil is sandwiched between PVF films or polyester films can be used.
  • a columnar spacer 4035 which is formed by etching an insulating film selectively, is provided to control a distance (a cell gap) between the pixel electrode layer 4030 and the counter electrode layer 4031 .
  • a spherical spacer may be used.
  • a blue phase liquid crystal without an orientation film may be used.
  • a blue phase is a type of liquid crystal phase, which appears just before a cholesteric liquid crystal changes into an isotropic phase when the temperature of the cholesteric liquid crystal is increased.
  • a blue phase appears only within narrow temperature range; therefore, the liquid crystal layer 4008 is formed using a liquid crystal composition in which a chiral agent of 5 wt. % or more is mixed in order to expand the temperature range.
  • the liquid crystal composition including a blue phase liquid crystal and a chiral agent has a short response time of 10 ⁇ s to 100 ⁇ s, and is optically isotropic; therefore, orientation treatment is not necessary and viewing angle dependence is small.
  • Embodiment 6 describes an example of a transmissive liquid crystal display device; however, an embodiment of the present invention can be applied to a reflective liquid crystal display device or a semi-transmissive liquid crystal display device.
  • a liquid crystal display device of Embodiment 6 has a polarizer provided outer than the substrate (the viewer side) and a color layer and an electrode layer of a display element provided inner than the substrate, which are arranged in that order, the polarizer may be inner than the substrate.
  • the stacked structure of the polarizer and the color layer is not limited to that shown in Embodiment 6 and may be set as appropriate in accordance with the materials of the polarizer and the color layer and the condition of the manufacturing process. Further, a light-blocking film serving as a black matrix may be provided.
  • the non-linear element described in Embodiment 2 and the thin film transistors which can be formed by a method similar to the method for manufacturing the non-linear element are covered with protective films or insulating layers (the insulating layers 4020 and 4021 ) serving as planarizing insulating films.
  • the protective film is provided to prevent entry of a contaminant impurity such as an organic substance, a metal substance, or moisture floating in the atmosphere, and therefore a dense film is preferable.
  • the protective film may be formed using a single layer or a stack of layers of a silicon oxide film, a silicon nitride film, a silicon oxynitride film, a silicon nitride oxide film, an aluminum oxide film, an aluminum nitride film, an aluminum oxynitride film, or an aluminum nitride oxide film by a sputtering method.
  • a sputtering method the method is not limited to a particular method and may be selected from a variety of methods.
  • the insulating layer 4020 is formed to have a stacked structure as the protective film.
  • a silicon oxide film is formed by a sputtering method as a first layer of the insulating layer 4020 .
  • the use of a silicon oxide film for the protective film provides an advantageous effect of preventing hillock of an aluminum film used for a source electrode layer and a drain electrode layer.
  • a silicon nitride film is formed by a sputtering method as a second layer of the insulating layer 4020 .
  • a silicon nitride film is used for the protective film, it is possible to prevent movable ions such as sodium from entering a semiconductor region to vary the electrical characteristics of the TFT.
  • the IGZO semiconductor layer may be annealed (at 300° C. to 400° C.).
  • the insulating layer 4021 is formed as the planarizing insulating film.
  • the insulating layer 4021 can be formed from an organic material having heat resistance, such as polyimide, acrylic, benzocyclobutene, polyamide, or epoxy.
  • organic materials it is possible to use a low-dielectric constant material (a low-k material), a siloxane-based resin, PSG (phosphosilicate glass), BPSG (borophosphosilicate glass), or the like.
  • a siloxane-based resin may include as a substituent at least one of fluorine, an alkyl group, and an aryl group, as well as hydrogen.
  • the insulating layer 4021 may be formed by stacking a plurality of insulating films formed of these materials.
  • a siloxane-based resin is a resin formed from a siloxane-based material as a starting material and having the bond of Si—O—Si.
  • the siloxane-based resin may include as a substituent at least one of fluorine, an alkyl group, and aromatic hydrocarbon, as well as hydrogen.
  • the method for the formation of the insulating layer 4021 is not limited to a particular method and the following method can be used depending on the material of the insulating layer 4021 : a sputtering method, an SOG method, spin coating, dip coating, spray coating, a droplet discharge method (e.g., an inkjet method, screen printing, or offset printing), a doctor knife, a roll coater, a curtain coater, a knife coater, or the like.
  • annealing 300° C. to 400° C.
  • a semiconductor device can be manufactured efficiently.
  • the pixel electrode layer 4030 and the counter electrode layer 4031 can be formed from a light-transmitting conductive material such as indium oxide containing tungsten oxide, indium zinc oxide containing tungsten oxide, indium oxide containing titanium oxide, indium tin oxide containing titanium oxide, indium tin oxide (hereinafter referred to as ITO), indium zinc oxide, or indium tin oxide to which silicon oxide is added.
  • a light-transmitting conductive material such as indium oxide containing tungsten oxide, indium zinc oxide containing tungsten oxide, indium oxide containing titanium oxide, indium tin oxide containing titanium oxide, indium tin oxide (hereinafter referred to as ITO), indium zinc oxide, or indium tin oxide to which silicon oxide is added.
  • a conductive composition including a conductive high molecule can be used for the pixel electrode layer 4030 and the counter electrode layer 4031 .
  • the pixel electrode formed of the conductive composition has preferably a sheet resistance of 10000 ohm/square or less and a transmittance of 70% or more at a wavelength of 550 nm. Further, the resistivity of the conductive high molecule included in the conductive composition is preferably 0.1 ⁇ cm or less.
  • a so-called ⁇ -electron conjugated conductive polymer can be used.
  • polyaniline or a derivative thereof, polypyrrole or a derivative thereof, polythiophene or a derivative thereof, a copolymer of two or more kinds of them, and the like can be given.
  • signals and potentials are supplied from an FPC 4018 to the signal line driver circuit 4003 which is formed separately, the scan line driver circuit 4004 , and the pixel portion 4002 .
  • a connecting terminal electrode 4015 is formed using the same conductive film as the pixel electrode layer 4030 included in the liquid crystal element 4013 .
  • a terminal electrode 4016 is formed using the same conductive film as the source and drain electrode layers included in the thin film transistors 4010 and 4011 .
  • the connecting terminal electrode 4015 is electrically connected to a terminal of the FPC 4018 through an anisotropic conductive film 4019 .
  • FIGS. 17A , 17 B and 17 C show an example in which the signal line driver circuit 4003 is formed separately and mounted on the first substrate 4001 , Embodiment 6 is not limited to this structure.
  • the scan line driver circuit may be separately formed and then mounted, or only part of the signal line driver circuit or part of the scan line driver circuit may be separately formed and then mounted.
  • FIG. 18 illustrates an example in which a liquid crystal display module is formed as a semiconductor device using a TFT substrate 2600 manufactured according to an embodiment of the present invention.
  • FIG. 18 illustrates an example of a liquid crystal display module, in which the TFT substrate 2600 and a counter substrate 2601 are fixed to each other with a sealant 2602 , and a pixel portion 2603 including a TFT and the like, a display element 2604 including a liquid crystal layer, and a color layer 2605 are provided between the substrates to form a display region.
  • the color layer 2605 is necessary to perform color display. In the case of the RGB system, respective color layers corresponding to colors of red, green, and blue are provided for respective pixels.
  • Polarizing plates 2606 and 2607 and a diffuser plate 2613 are provided outside the TFT substrate 2600 and the counter substrate 2601 .
  • a light source includes a cold cathode tube 2610 and a reflective plate 2611 , and a circuit board 2612 is connected to a wiring circuit portion 2608 of the TFT substrate 2600 through a flexible wiring board 2609 and includes an external circuit such as a control circuit and a power source circuit.
  • the polarizing plate and the liquid crystal layer may be stacked with a retardation plate interposed therebetween.
  • a TN (Twisted Nematic) mode, an IPS (In-Plane-Switching) mode, an FFS (Fringe Field Switching) mode, an MVA (Multi-domain Vertical Alignment) mode, a PVA (Patterned Vertical Alignment) mode, an ASM (Axially Symmetric aligned Micro-cell) mode, an OCB (Optically Compensated Birefringence) mode, an FLC (Ferroelectric Liquid Crystal) mode, an AFLC (AntiFerroelectric Liquid Crystal) mode or the like can be used.
  • a protective circuit is formed using a non-linear element including an oxide semiconductor; thus, a display device having a structure suitable as a protective circuit can be provided.
  • the connection structure between the first oxide semiconductor layer of the non-linear element and the wiring layers the provision of the region which is bonded with the second oxide semiconductor layer, which has higher electrical conductivity than the first oxide semiconductor layer, allows stable operation as compared with the case of using only metal wirings. Accordingly, the function of the protective circuit can be enhanced and the operation can be made stable.
  • a liquid crystal display panel with high reliability as a display device can be manufactured.
  • Embodiment 6 can be combined with the structure disclosed in another Embodiment as appropriate.
  • Embodiment 7 describes an example of a light-emitting display device as a display device according to an embodiment of the present invention.
  • a display element of the display device here, a light-emitting element utilizing electroluminescence is used.
  • Light-emitting elements utilizing electroluminescence are classified according to whether a light emitting material is an organic compound or an inorganic compound. In general, the former is referred to as an organic EL element, the latter as an inorganic EL element.
  • an organic EL element by application of voltage to a light-emitting element, electrons and holes are separately injected from a pair of electrodes into a layer containing a light-emitting organic compound, and thus current flows. Then, those carriers (i.e., electrons and holes) are recombined, and thus, the light-emitting organic compound is excited. When the light-emitting organic compound returns to a ground state from the excited state, light is emitted. Owing to such a mechanism, such a light emitting element is referred to as a current-excitation light emitting element.
  • the inorganic EL elements are classified according to their element structures into a dispersion type inorganic EL element and a thin-film type inorganic EL element.
  • a dispersion type inorganic EL element has a light-emitting layer where particles of a light-emitting material are dispersed in a binder, and its light emission mechanism is donor-acceptor recombination type light emission that utilizes a donor level and an acceptor level.
  • a thin-film type inorganic EL element has a structure where a light-emitting layer is sandwiched between dielectric layers, which are further sandwiched between electrodes, and its light emission mechanism is localized type light emission that utilizes inner-shell electron transition of metal ions. Note that an organic EL element is used as a light-emitting element in this example.
  • FIG. 19 illustrates an example of a pixel structure to which digital time grayscale driving can be applied, as an example of a semiconductor device to which an embodiment of the present invention is applied.
  • one pixel includes two n-channel transistors in each of which a channel formation region includes an IGZO semiconductor layer and which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3.
  • a pixel 6400 includes a switching transistor 6401 , a driver transistor 6402 , a light-emitting element 6404 , and a capacitor 6403 .
  • a gate of the switching transistor 6401 is connected to a scan line 6406
  • a first electrode (one of a source electrode and a drain electrode) of the switching transistor 6401 is connected to a signal line 6405
  • a second electrode (the other of the source electrode and the drain electrode) of the switching transistor 6401 is connected to a gate of the driver transistor 6402 .
  • the gate of the driver transistor 6402 is connected to a power supply line 6407 through the capacitor 6403 , a first electrode of the driver transistor 6402 is connected to the power supply line 6407 , and a second electrode of the driver transistor 6402 is connected to a first electrode (pixel electrode) of the light-emitting element 6404 .
  • a second electrode of the light-emitting element 6404 corresponds to a common electrode 6408 .
  • the second electrode (common electrode 6408 ) of the light-emitting element 6404 is set to a low power supply potential.
  • the low power supply potential is a potential satisfying the low power supply potential ⁇ a high power supply potential when the high power supply potential set to the power supply line 6407 is a reference.
  • As the low power supply potential GND, 0 V, or the like may be employed, for example.
  • a potential difference between the high power supply potential and the low power supply potential is applied to the light-emitting element 6404 and current is supplied to the light-emitting element 6404 , so that the light-emitting element 6404 emits light.
  • each potential is set so that the potential difference between the high power supply potential and the low power supply potential is greater than or equal to forward threshold voltage.
  • Gate capacitance of the driver transistor 6402 may be used as a substitute for the capacitor 6403 , so that the capacitor 6403 can be omitted.
  • the gate capacitance of the driver transistor 6402 may be formed between the channel region and the gate electrode.
  • a video signal is input to the gate of the driver transistor 6402 so that the driver transistor 6402 is in either of two states of being sufficiently turned on and turned off. That is, the driver transistor 6402 operates in a linear region. Since the driver transistor 6402 operates in a linear region, a voltage higher than the voltage of the power supply line 6407 is applied to the gate of the driver transistor 6402 . Note that a voltage higher than or equal to (voltage of the power supply line +Vth of the driver transistor 6402 ) is applied to the signal line 6405 .
  • the same pixel structure as that in FIG. 19 can be used by changing signal input.
  • a voltage higher than or equal to (forward voltage of the light-emitting element 6404 +Vth of the driver transistor 6402 ) is applied to the gate of the driver transistor 6402 .
  • the forward voltage of the light-emitting element 6404 indicates a voltage at which a desired luminance is obtained, and includes at least forward threshold voltage.
  • the video signal by which the driver transistor 6402 operates in a saturation region is input, so that current can be supplied to the light-emitting element 6404 .
  • the potential of the power supply line 6407 is set higher than the gate potential of the driver transistor 6402 .
  • the pixel structure shown in FIG. 19 is not limited thereto.
  • a switch, a resistor, a capacitor, a transistor, a logic circuit, or the like may be added to the pixel shown in FIG. 19 .
  • TFTs 7001 , 7011 , and 7021 serving as driver TFTs used for a semiconductor device which are illustrated in FIGS. 20A , 20 B, and 20 C, can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2.
  • the TFTs 7001 , 7011 , and 7021 have high electrical characteristics and each include a gate insulating layer on which plasma treatment has been performed, a source region and a drain region which include an IGZO semiconductor film of oxygen-deficiency type, a source electrode layer and a drain electrode layer which are in contact with the source region and the drain region, and an IGZO semiconductor layer of oxygen-excess type which is in contact with the source region and the drain region.
  • a thin film transistor and a light-emitting element are formed over a substrate.
  • a light-emitting element can have a top-emission structure in which light emission is extracted through the surface opposite to the substrate; a bottom-emission structure in which light emission is extracted through the surface on the substrate side; or a dual-emission structure in which light emission is extracted through the surface opposite to the substrate and the surface on the substrate side.
  • the pixel structure according to an embodiment of the present invention can be applied to a light-emitting element having any of these emission structures.
  • a light-emitting element with a top-emission structure is described with reference to FIG. 20A .
  • FIG. 20A is a cross-sectional view of a pixel in a case where the driver TFT 7001 is an n-channel TFT and light generated in a light-emitting element 7002 is emitted to an anode 7005 side with respect to a light-emitting layer 7004 (the side opposite to the substrate side).
  • a cathode 7003 of the light-emitting element 7002 is electrically connected to the driver TFT 7001 , and the light-emitting layer 7004 and the anode 7005 are stacked in this order over the cathode 7003 .
  • the cathode 7003 can be formed using any of a variety of conductive materials as long as it has a low work function and reflects light.
  • the light-emitting layer 7004 may be formed using a single layer or by stacking a plurality of layers. When the light-emitting layer 7004 is formed using a plurality of layers, the light-emitting layer 7004 is formed by stacking an electron-injecting layer, an electron-transporting layer, a light-emitting layer, a hole-transporting layer, and a hole-injecting layer in this order over the cathode 7003 . It is not necessary to form all of these layers.
  • the anode 7005 is formed using a light-transmitting conductive film such as a film of indium oxide including tungsten oxide, indium zinc oxide including tungsten oxide, indium oxide including titanium oxide, indium tin oxide including titanium oxide, indium tin oxide (hereinafter, referred to as ITO), indium zinc oxide, or indium tin oxide to which silicon oxide is added.
  • a light-transmitting conductive film such as a film of indium oxide including tungsten oxide, indium zinc oxide including tungsten oxide, indium oxide including titanium oxide, indium tin oxide including titanium oxide, indium tin oxide (hereinafter, referred to as ITO), indium zinc oxide, or indium tin oxide to which silicon oxide is added.
  • the light-emitting element 7002 corresponds to a region where the cathode 7003 and the anode 7005 sandwich the light-emitting layer 7004 .
  • light is emitted from the light-emitting element 7002 to the anode 7005 side as indicated by an arrow.
  • FIG. 20B is a cross-sectional view of a pixel in the case where a driver TFT 7011 is n-channel, and light is emitted from a light-emitting element 7012 to a cathode 7013 side with respect to a light-emitting layer 7014 (the substrate side).
  • a driver TFT 7011 is n-channel
  • FIG. 20B is a cross-sectional view of a pixel in the case where a driver TFT 7011 is n-channel, and light is emitted from a light-emitting element 7012 to a cathode 7013 side with respect to a light-emitting layer 7014 (the substrate side).
  • the cathode 7013 of the light-emitting element 7012 is formed over a light-transmitting conductive film 7017 which is electrically connected to the driver TFT 7011 , and the light-emitting layer 7014 and an anode 7015 are stacked in this order over the cathode 7013 .
  • a light-blocking film 7016 for reflecting or blocking light may be formed so as to cover the anode 7015 when the anode 7015 has a light-transmitting property.
  • the cathode 7013 a variety of materials can be used as in the case of FIG. 20A as long as the cathode 7013 is a conductive film having a low work function.
  • the cathode 7013 is formed to have a thickness that can transmit light (preferably, approximately from 5 nm to 30 nm).
  • a thickness that can transmit light preferably, approximately from 5 nm to 30 nm.
  • an aluminum film with a thickness of 20 nm can be used as the cathode 7013 .
  • the light-emitting layer 7014 may be formed of a single layer or by stacking a plurality of layers as in the case of FIG. 20A .
  • the anode 7015 is not required to transmit light, but can be formed using a light-transmitting conductive material as in the case of FIG. 20A .
  • metal or the like that reflects light can be used; however, it is not limited to a metal film.
  • a resin or the like to which black pigment is added can be used.
  • the light-emitting element 7012 corresponds to a region where the cathode 7013 and the anode 7015 sandwich the light-emitting layer 7014 .
  • light is emitted from the light-emitting element 7012 to the cathode 7013 side as indicated by an arrow.
  • a light-emitting element having a dual-emission structure is described with reference to FIG. 20C .
  • a cathode 7023 of a light-emitting element 7022 is formed over a light-transmitting conductive film 7027 which is electrically connected to the driver TFT 7021 , and a light-emitting layer 7024 and an anode 7025 are stacked in this order over the cathode 7023 .
  • the cathode 7023 can be formed of any of a variety of conductive materials as long as it is conductive and has low work function. Note that the cathode 7023 is formed to have a thickness that can transmit light.
  • an Al film having a thickness of 20 nm can be used as the cathode 7023 .
  • the light-emitting layer 7024 may be formed using a single layer or by stacking a plurality of layers as in the case of FIG. 20A .
  • the anode 7025 can be formed using a light-transmitting conductive material.
  • the light-emitting element 7022 corresponds to a region where the cathode 7023 , the light-emitting layer 7024 , and the anode 7025 overlap with each other.
  • the light-emitting element 7022 is emitted from the light-emitting element 7022 to both the anode 7025 side and the cathode 7013 side as denoted by arrows.
  • an organic EL element is described here as a light-emitting element, an inorganic EL element can be alternatively provided as a light-emitting element.
  • Embodiment 7 describes the example in which a thin film transistor (driver TFT) which controls the driving of a light-emitting element is electrically connected to the light-emitting element, but a structure may be employed in which a current control TFT is connected between the driver TFT and the light-emitting element.
  • driver TFT thin film transistor
  • Embodiment 7 is not limited to the structures illustrated in FIGS. 20A to 20C , and can be modified in various ways based on the spirit of techniques according to the present invention.
  • FIG. 21A is a top view of a panel in which a light-emitting element and a thin film transistor having high electrical characteristics that can be manufactured over a first substrate by a method similar to the method for manufacturing a non-linear element according to an embodiment of the present invention is sealed between the first substrate and a second substrate with a sealant
  • FIG. 21B is a cross-sectional view along H—I of FIG. 21A .
  • a sealant 4505 is provided so as to surround a pixel portion 4502 , signal line driver circuits 4503 a and 4503 b , and scan line driver circuits 4504 a and 4504 b , which are provided over a first substrate 4501 .
  • a second substrate 4506 is formed over the pixel portion 4502 , the signal line driver circuits 4503 a and 4503 b , and the scan line driver circuits 4504 a and 4504 b .
  • the pixel portion 4502 , the signal line driver circuits 4503 a and 4503 b , and the scan line driver circuits 4504 a and 4504 b are sealed, together with filler 4507 , with the first substrate 4501 , the sealant 4505 , and the second substrate 4506 .
  • the pixel portion 4502 , the signal line driver circuits 4503 a and 4503 b , and the scan line driver circuits 4504 a and 4504 b be packaged (sealed) with a protective film (such as an attachment film or an ultraviolet curable resin film) or a cover material with high air-tightness and little degasification so that the pixel portion 4502 , the signal line driver circuits 4503 a and 4503 b , and the scan line driver circuits 4504 a and 4504 b are not exposed to external air.
  • a protective film such as an attachment film or an ultraviolet curable resin film
  • the pixel portion 4502 , the signal line driver circuits 4503 a and 4503 b , and the scan line driver circuits 4504 a and 4504 b formed over the first substrate 4501 each include a plurality of thin film transistors, and the thin film transistor 4510 included in the pixel portion 4502 and the thin film transistor 4509 included in the signal line driver circuit 4503 a are illustrated as an example in FIG. 21B .
  • Each of the thin film transistors 4509 and 4510 has high electrical characteristics and includes a gate insulating layer on which plasma treatment has been performed, a source region and a drain region which are formed using an IGZO semiconductor film of oxygen-deficiency type, a source electrode layer and a drain electrode layer which are in contact with the source region and the drain region, and an IGZO semiconductor layer of oxygen-excess type which is in contact with the source region and the drain region.
  • the thin film transistors 4509 and 4510 can be manufactured in a manner similar to the method for manufacturing the non-linear element described in Embodiment 2. In Embodiment 7, the thin film transistors 4509 and 4510 are n-channel thin film transistors.
  • reference numeral 4511 denotes a light-emitting element.
  • a first electrode layer 4517 which is a pixel electrode included in the light-emitting element 4511 is electrically connected to source and drain electrode layers of the thin film transistor 4510 .
  • the structure of the light-emitting element 4511 is not limited to the structure shown in Embodiment 7.
  • the structure of the light-emitting element 4511 can be changed as appropriate depending on a direction in which light is extracted from the light-emitting element 4511 , or the like.
  • a partition wall 4520 is formed using an organic resin film, an inorganic insulating film, or organic polysiloxane. It is particularly preferable that the partition wall 4520 be formed using a photosensitive material to have an opening portion on the first electrode layer 4517 so that a sidewall of the opening portion is formed as a tilted surface with continuous curvature.
  • the electroluminescent light-emitting layer 4512 may be formed using a single layer or a plurality of layers stacked.
  • a protective film may be formed over the second electrode layer 4513 and the partition wall 4520 .
  • a silicon nitride film, a silicon nitride oxide film, a DLC (diamond like carbon) film, or the like can be formed.
  • FPCs 4518 a and 4518 b are supplied from FPCs 4518 a and 4518 b to the signal line driver circuits 4503 a and 4503 b , the scan line driver circuits 4504 a and 4504 b , or the pixel portion 4502 .
  • a connecting terminal electrode 4515 is formed using the same conductive film as the first electrode layer 4517 included in the light-emitting element 4511 .
  • a terminal electrode 4516 is formed using the same conductive film as the source and drain electrode layers included in the thin film transistors 4509 and 4510 .
  • the connecting terminal electrode 4515 is electrically connected to a terminal included in the FPC 4518 a through an anisotropic conductive film 4519 .
  • the second substrate 4506 located in the direction in which light is extracted from the light-emitting element 4511 needs to have a light-transmitting property.
  • a light-transmitting material such as a glass plate, a plastic plate, a polyester film, or an acrylic film is used.
  • an ultraviolet curable resin or a thermosetting resin as well as inert gas such as nitrogen or argon can be used.
  • inert gas such as nitrogen or argon
  • PVC polyvinyl chloride
  • acrylic acrylic
  • polyimide an epoxy resin
  • silicone resin polyvinyl butyral
  • EVA ethylene vinyl acetate
  • nitrogen is used for the filler 4507 .
  • optical films such as a polarizing plate, a circularly polarizing plate (including an elliptically polarizing plate), a retarder plate (a quarter-wave plate, a half-wave plate), and a color filter may be provided on an emission surface of the light-emitting element, as appropriate.
  • the polarizing plate or the circularly polarizing plate may be provided with an anti-reflection film.
  • anti-glare treatment can be performed by which reflected light is diffused in the depression/projection of the surface and glare can be reduced.
  • driver circuits 4503 a and 4503 b and the scan line driver circuits 4504 a and 4504 b driver circuits formed by using a single crystal semiconductor film or polycrystalline semiconductor film over a substrate separately prepared may be mounted. In addition, only the signal line driver circuit or only part thereof, or only the scan line driver circuit or only part thereof may be separately formed to be mounted. Embodiment 7 is not limited to the structure shown in FIGS. 21A and 21B .
  • a protective circuit is formed using a non-linear element including an oxide semiconductor; thus, a display device having a structure suitable as a protective circuit can be provided.
  • the connection structure between the first oxide semiconductor layer of the non-linear element and the wiring layers the provision of the region which is bonded with the second oxide semiconductor layer, which has higher electrical conductivity than the first oxide semiconductor layer, allows stable operation as compared with the case of using only metal wirings. Accordingly, the function of the protective circuit is enhanced and the operation can be made stable. In this manner, according to Embodiment 7, a light-emitting display device (display panel) with high reliability as a display device can be manufactured.
  • Embodiment 7 can be combined with the structure disclosed in another Embodiment as appropriate.
  • a display device can be applied as electronic paper.
  • Electronic paper can be used for electronic appliances of every field for displaying information.
  • electronic paper can be used for electronic book (e-book), posters, advertisement in vehicles such as trains, display in a variety of cards such as credit cards, and so on. Examples of such electronic appliances are illustrated in FIGS. 22A and 22B and FIG. 23 .
  • FIG. 22A illustrates a poster 2631 formed using electronic paper. If the advertizing medium is printed paper, the advertisement is replaced by manpower; however, when electronic paper to which an embodiment of the present invention is applied is used, the advertisement display can be changed in a short time. Moreover, a stable image can be obtained without display deterioration. Further, the poster may send and receive information wirelessly.
  • FIG. 22B illustrates an advertisement 2632 in a vehicle such as a train.
  • the advertisement is replaced by manpower; however, when electronic paper to which an embodiment of the present invention is applied is used, the advertisement display can be changed in a short time without much manpower. Moreover, a stable image can be obtained without display deterioration. Further, the advertisement in vehicles may send and receive information wirelessly.
  • FIG. 23 illustrates an example of an electronic book device 2700 .
  • the electronic book device 2700 includes two housings 2701 and 2703 .
  • the housings 2701 and 2703 are bound with each other by an axis portion 2711 , along which the electronic book device 2700 is opened and closed. With such a structure, operation as a paper book is achieved.
  • a display portion 2705 is incorporated in the housing 2701 and a display portion 2707 is incorporated in the housing 2703 .
  • the display portion 2705 and the display portion 2707 may display a series of images, or may display different images.
  • the right display portion can display text
  • the left display portion can display images.
  • FIG. 23 illustrates an example in which the housing 2701 is provided with an operation portion and the like.
  • the housing 2701 is provided with a power supply 2721 , an operation key 2723 , a speaker 2725 , and the like.
  • the page can be turned with the operation key 2723 .
  • a keyboard, a pointing device, and the like may be provided on the same plane as the display portion of the housing.
  • a rear surface or a side surface of the housing may be provided with an external connection terminal (an earphone terminal, a USB terminal, a terminal which can be connected with a variety of cables such as an AC adopter or a USB cable, and the like), a storage medium inserting portion, or the like.
  • the electronic book device 2700 may have a function of an electronic dictionary.
  • the electronic book device 2700 may send and receive information wirelessly. Desired book data or the like can be purchased and downloaded from an electronic book server wirelessly.
  • an electronic appliance with high reliability can be provided when a display device having a protective circuit whose function has been enhanced by the use of a non-linear element including an oxide semiconductor and whose operation has been made stable is mounted on the electronic appliance.
  • a structure similar to that of Embodiment 3 it is possible to manufacture an electronic appliance including a display device with high reliability, on which a protective circuit including a non-linear element in which a defect due to peeling of a thin film does not easily occur is mounted.
  • Embodiment 8 can be combined with the structure disclosed in another Embodiment as appropriate.
  • a semiconductor device can be applied to a variety of electronic appliances (including game machines).
  • the electronic appliances for example, there are a television device (also called TV or a television receiver), a monitor for a computer or the like, a digital camera, a digital video camera, a digital photo frame, a cellular phone (also called a mobile phone or a portable telephone device), a portable game machine, a portable information terminal, an audio playback device, and a large game machine such as a pachinko machine.
  • FIG. 24A illustrates an example of a television device 9600 .
  • a display portion 9603 is incorporated in a housing 9601 of the television device 9600 .
  • the display portion 9603 can display images.
  • the housing 9601 is supported on a stand 9605 .
  • the television device 9600 can be operated by an operation switch of the housing 9601 or a separate remote controller 9610 .
  • the channel and volume can be controlled with operation keys 9609 of the remote controller 9610 and the images displayed in the display portion 9603 can be controlled.
  • the remote controller 9610 may have a display portion 9607 in which the information outgoing from the remote controller 9610 is displayed.
  • the television device 9600 is provided with a receiver, a modem, and the like. With the use of the receiver, general television broadcasting can be received. Moreover, when the display device is connected to a communication network with or without wires via the modem, one-way (from a sender to a receiver) or two-way (between a sender and a receiver or between receivers) information communication can be performed.
  • FIG. 24B illustrates an example of a digital photo frame 9700 .
  • a display portion 9703 is incorporated in a housing 9701 of the digital photo frame 9700 .
  • the display portion 9703 can display a variety of images, for example, displays image data taken with a digital camera or the like, so that the digital photo frame can function in a manner similar to a general picture frame.
  • the digital photo frame 9700 is provided with an operation portion, an external connection terminal (such as a USB terminal or a terminal which can be connected to a variety of cables including a USB cable), a storage medium inserting portion, and the like.
  • an external connection terminal such as a USB terminal or a terminal which can be connected to a variety of cables including a USB cable
  • storage medium inserting portion and the like.
  • These structures may be incorporated on the same plane as the display portion; however, they are preferably provided on the side surface or rear surface of the display portion because the design is improved.
  • a memory including image data taken with a digital camera is inserted into the storage medium inserting portion of the digital photo frame and the image data is imported. Then, the imported image data can be displayed in the display portion 9703 .
  • the digital photo frame 9700 may send and receive information wirelessly.
  • desired image data can be wirelessly imported into the digital photo frame 9700 and can be displayed therein.
  • FIG. 25A illustrates a portable game machine including a housing 9881 and a housing 9891 which are jointed with a connector 9893 so as to be able to open and close.
  • a display portion 9882 and a display portion 9883 are incorporated in the housing 9881 and the housing 9891 , respectively.
  • 25A additionally includes a speaker portion 9884 , a storage medium inserting portion 9886 , an LED lamp 9890 , an input means (operation keys 9885 , a connection terminal 9887 , a sensor 9888 (including a function of measuring force, displacement, position, speed, acceleration, angular speed, the number of rotations, distance, light, liquid, magnetism, temperature, chemical substance, sound, time, hardness, electric field, current, voltage, electric power, radiation, flow rate, humidity, tilt angle, vibration, smell, or infrared ray), a microphone 9889 , and the like).
  • a speaker portion 9884 additionally includes a speaker portion 9884 , a storage medium inserting portion 9886 , an LED lamp 9890 , an input means (operation keys 9885 , a connection terminal 9887 , a sensor 9888 (including a function of measuring force, displacement, position, speed, acceleration, angular speed, the number of rotations, distance, light, liquid, magnetism
  • the structure of the portable game machine is not limited to the above, and may be any structure as long as a semiconductor device according to an embodiment of the present invention is provided. Moreover, another accessory may be provided as appropriate.
  • the portable game machine shown in FIG. 25A has a function of reading out a program or data stored in a storage medium to display it on the display portion, and a function of sharing information with another portable game machine by wireless communication.
  • the portable game machine in FIG. 25A can have a variety of functions other than those above.
  • FIG. 25B illustrates an example of a slot machine 9900 , which is a large game machine.
  • a display portion 9903 is incorporated in a housing 9901 of the slot machine 9900 .
  • the slot machine 9900 additionally includes an operation means such as a start lever or a stop switch, a coin slot, a speaker, and the like.
  • the structure of the slot machine 9900 is not limited to the above, and may be any structure as long as at least a semiconductor device according to an embodiment of the present invention is provided. Moreover, another accessory may be provided as appropriate.
  • FIG. 26 illustrates an example of a cellular phone 1000 .
  • the cellular phone 1000 includes a housing 1001 in which a display portion 1002 is incorporated, and moreover includes an operation button 1003 , an external connection port 1004 , a speaker 1005 , a microphone 1006 , and the like.
  • Information can be input to the cellular phone 1000 illustrated in FIG. 26 by touching the display portion 1002 with a finger or the like. Moreover, making a call or text messaging can be performed by touching the display portion 1002 with a finger or the like.
  • the first mode is a display mode mainly for displaying an image.
  • the second mode is an input mode mainly for inputting information such as text.
  • the third mode is a display-and-input mode in which two modes of the display mode and the input mode are mixed.
  • the display portion 1002 is set to a text input mode where text input is mainly performed, and text input operation can be performed on a screen.
  • a detection device including a sensor for detecting inclination, such as a gyroscope or an acceleration sensor, is provided inside the cellular phone 1000 , display in the screen of the display portion 1002 can be automatically switched by judging the direction of the cellular phone 1000 (whether the cellular phone 1000 is placed horizontally or vertically for a landscape mode or a portrait mode).
  • the screen modes are switched by touching the display portion 1002 or operating the operation button 1003 of the housing 1001 .
  • the screen modes can be switched depending on kinds of images displayed in the display portion 1002 . For example, when a signal for an image displayed in the display portion is data of moving images, the screen mode is switched to the display mode. When the signal is text data, the screen mode is switched to the input mode.
  • the screen mode when input by touching the display portion 1002 is not performed within a specified period while a signal detected by an optical sensor in the display portion 1002 is detected, the screen mode may be controlled so as to be switched from the input mode to the display mode.
  • the display portion 1002 can also function as an image sensor. For example, an image of a palm print, a fingerprint, or the like is taken by touching the display portion 1002 with the palm or the finger, whereby personal authentication can be performed. Moreover, when a backlight which emits near-infrared light or a sensing light source which emits near-infrared light is provided in the display portion, a finger vein, a palm vein, or the like can be taken.
  • an electronic appliance with high reliability can be provided when a display device having a protective circuit whose function has been improved by the use of a non-linear element including an oxide semiconductor and whose operation has been made stable is mounted on the electronic appliance.
  • a structure similar to that of Embodiment 3 it is possible to manufacture an electronic appliance including a display device with high reliability, on which a protective circuit including a non-linear element in which a defect due to peeling of a thin film does not easily occur is mounted.
  • Embodiment 9 can be combined with the structure disclosed in another Embodiment as appropriate.

Abstract

A protective circuit includes a non-linear element, which further includes a gate electrode, a gate insulating layer covering the gate electrode, a pair of first and second wiring layers whose end portions overlap with the gate electrode over the gate insulating layer and in which a conductive layer and a second oxide semiconductor layer are stacked, and a first oxide semiconductor layer which overlaps with at least the gate electrode and which is in contact with side face portions of the gate insulating layer and the conductive layer of the first wiring layer and the second wiring layer and a side face portion and a top face portion of the second oxide semiconductor layer. Over the gate insulating layer, oxide semiconductor layers with different properties are bonded to each other, whereby stable operation can be performed as compared with Schottky junction. Thus, the junction leakage can be decreased and the characteristics of the non-linear element can be improved.

Description

    TECHNICAL FIELD
  • The present invention relates to a display device including an oxide semiconductor.
  • BACKGROUND ART
  • A thin film transistor formed over a flat plate such as a glass substrate is manufactured using amorphous silicon or polycrystalline silicon, as typically seen in a liquid crystal display device. A thin film transistor manufactured using amorphous silicon has low field effect mobility, but such a transistor can be formed over a glass substrate with a larger area. On the other hand, a thin film transistor manufactured using polycrystalline silicon has high field effect mobility, but a crystallization step such as laser annealing is necessary and such a transistor is not always suitable for a larger glass substrate.
  • In view of the foregoing, attention has been drawn to a technique by which a thin film transistor is manufactured using an oxide semiconductor, and such a transistor is applied to an electronic device or an optical device. For example, Patent Document 1 and Patent Document 2 disclose a technique by which a thin film transistor is manufactured using zinc oxide (ZnO) or an In—Ga—Zn—O based oxide semiconductor as an oxide semiconductor film and such a transistor is used as a switching element or the like of an image display device.
    • [Patent Document 1] Japanese Published Paten Application No. 2007-123861
    • [Patent Document 2] Japanese Published Paten Application No. 2007-96055
    DISCLOSURE OF INVENTION
  • A thin film transistor in which a channel formation region is formed using an oxide semiconductor has characteristics as follows: the operation speed is higher than that of a thin film transistor including amorphous silicon and the manufacturing process is simpler than that of a thin film transistor including polycrystalline silicon. That is, the use of an oxide semiconductor makes it possible to manufacture a thin film transistor with high field effect mobility even at low temperatures of 300° C. or lower.
  • In order to take advantage of the features of a display device including an oxide semiconductor, which is superior in operating characteristics and capable of manufacture at low temperatures, a protective circuit and the like including appropriate structures are necessary. Moreover, it is important to ensure the reliability of the display device including an oxide semiconductor.
  • An object of an embodiment of the present invention is to provide a structure which is suitable as a protective circuit.
  • In a display device intended for a variety of purposes manufactured by stacking, in addition to an oxide semiconductor, an insulating film and a conductive film, an object of an embodiment of the present invention is to enhance the function of a protective circuit and stabilize the operation.
  • An embodiment of the present invention is a display device in which a protective circuit is formed using a non-linear element including an oxide semiconductor. This non-linear element includes a combination of oxide semiconductors with different oxygen contents.
  • An illustrative embodiment of the present invention is a display device which includes scan lines and signal lines provided over a substrate having an insulating surface so as to intersect with each other, a pixel portion in which pixel electrodes are arranged in matrix, and a non-linear element formed from an oxide semiconductor in a region outside the pixel portion. The pixel portion includes a thin film transistor in which a channel formation region is formed in a first oxide semiconductor layer. The thin film transistor in the pixel portion includes a gate electrode connected to the scan line, a first wiring layer which is connected to the signal line and which is in contact with the first oxide semiconductor layer, and a second wiring layer which is connected to the pixel electrode and which is in contact with the first oxide semiconductor layer. Moreover, the non-linear element is provided between the pixel portion and a signal input terminal disposed at the periphery of the substrate. The non-linear element includes a gate electrode and a gate insulating layer covering the gate electrode; a pair of a first wiring layer and a second wiring layer which is formed by stacking a conductive layer and a second oxide semiconductor layer and whose end portion overlaps with the gate electrode over the gate insulating layer; and a first oxide semiconductor layer which overlaps with at least the gate electrode and which is in contact with side face portions of the gate insulating layer and the conductive layer in the first wiring layer and the second wiring layer and a side face portion and a top face portion of the second oxide semiconductor layer. The gate electrode of the non-linear element is connected to the scan line or the signal line and the first wiring layer or the second wiring layer of the non-linear element is connected to the gate electrode via a third wiring layer so that the potential of the gate electrode is applied to the first wiring layer or the second wiring layer.
  • An illustrative embodiment of the present invention is a display device which includes scan lines and signal lines provided over a substrate having an insulating surface so as to intersect with each other, a pixel portion including pixel electrodes arranged in matrix, and a protective circuit in a region outside the pixel portion. The pixel portion includes a thin film transistor in which a channel formation region is formed in a first oxide semiconductor. The thin film transistor in the pixel portion includes a gate electrode connected to the scan line, a first wiring layer which is connected to the signal line and which is in contact with the first oxide semiconductor layer, and a second wiring layer which is connected to the pixel electrode and which is in contact with the first oxide semiconductor layer. In the region outside the pixel portion, a protective circuit for connecting the scan line and a common wiring to each other and a protective circuit for connecting the signal line and a common wiring to each other are provided. The protective circuit includes a gate electrode; a gate insulating layer covering the gate electrode; a pair of a first wiring layer and a second wiring layer which is formed by stacking a conductive layer and a second oxide semiconductor layer and whose end portion overlaps with the gate electrode over the gate insulating layer; and a first oxide semiconductor layer which overlaps with at least the gate electrode and which is in contact with side face portions of the gate insulating layer and the conductive layer in the first wiring layer and the second wiring layer and a side face portion and a top face portion of the second oxide semiconductor layer. Moreover, the gate electrode of the non-linear element is connected to the first wiring layer or the second wiring layer via a third wiring layer.
  • Here, the first oxide semiconductor layer includes oxygen at higher concentration than the second oxide semiconductor layer. That is, the first oxide semiconductor layer is oxygen-excess type, while the second oxide semiconductor layer is oxygen-deficiency type. The first oxide semiconductor layer has lower electrical conductivity than the second oxide semiconductor layer. The first oxide semiconductor layer has an amorphous structure, and the second oxide semiconductor layer includes a nanocrystal in an amorphous structure in some cases.
  • Note that the ordinal numbers such as “first” and “second” in this specification are used for convenience and do not denote the order of steps and the stacking order of layers. In addition, the ordinal numbers in this specification do not denote particular names which specify the invention.
  • In this specification, a semiconductor film formed from an oxide semiconductor including In, Ga, and Zn is also referred to as “an IGZO semiconductor film” and a semiconductor layer formed from such an oxide semiconductor is also referred to as “an IGZO semiconductor layer.”
  • According to an embodiment of the present invention, a display device having a structure suitable as a protective circuit can be provided by forming the protective circuit with use of a non-linear element including an oxide semiconductor. In the connection structure between the first oxide semiconductor layer of the non-linear element and the wiring layers, the provision of the region which is bonded with the second oxide semiconductor layer, which has higher electrical conductivity than the first oxide semiconductor layer, allows stable operation as compared with the case of using only metal wirings. Accordingly, the function of the protective circuit is enhanced and the operation can be made stable.
  • BRIEF DESCRIPTION OF DRAWINGS
  • FIG. 1 illustrates a positional relationship among signal input terminals, scan lines, signal lines, protective circuits including non-linear elements, and a pixel portion in a display device.
  • FIG. 2 illustrates an example of a protective circuit.
  • FIG. 3 illustrates an example of a protective circuit.
  • FIGS. 4A and 4B are plan views illustrating an example of a protective circuit.
  • FIG. 5 is a cross-sectional view illustrating an example of a protective circuit.
  • FIGS. 6A to 6C are cross-sectional views illustrating a process for manufacturing a protective circuit.
  • FIGS. 7A to 7C are cross-sectional views illustrating a process for manufacturing a protective circuit.
  • FIGS. 8A to 8C are cross-sectional views illustrating a process for manufacturing a protective circuit.
  • FIGS. 9A to 9C are cross-sectional views illustrating a process for manufacturing a protective circuit.
  • FIG. 10 is a cross-sectional view of electronic paper.
  • FIGS. 11A and 11B are each a block diagram of a semiconductor device.
  • FIG. 12 illustrates a structure of a signal line driver circuit.
  • FIG. 13 is a timing chart of operation of a signal line driver circuit.
  • FIG. 14 is a timing chart of operation of a signal line driver circuit.
  • FIG. 15 is a diagram illustrating a structure of a shift register.
  • FIG. 16 illustrates a connection structure of a flip-flop of FIG. 14.
  • FIGS. 17A and 17B are top views and FIG. 17C is a cross-sectional view, each illustrating a semiconductor device of Embodiment 6.
  • FIG. 18 is a cross-sectional view illustrating a semiconductor device of Embodiment 6.
  • FIG. 19 illustrates an equivalent circuit of a pixel in a semiconductor device of Embodiment 7.
  • FIGS. 20A to 20C each illustrate a semiconductor device of Embodiment 7.
  • FIG. 21A is a top view and FIG. 21B is a cross-sectional view, both describing a semiconductor device of Embodiment 7.
  • FIGS. 22A and 22B illustrate examples of applications of electronic paper.
  • FIG. 23 is an external view illustrating an example of an electronic book device.
  • FIG. 24A is an external view of an example of a television device and FIG. 24B is an external view of an example of a digital photo frame.
  • FIGS. 25A and 25B are external views illustrating examples of game machines.
  • FIG. 26 is an external view illustrating an example of a cellular phone.
  • FIGS. 27A and 27B are plan views illustrating an example of a protective circuit.
  • FIGS. 28A and 28B are plan views illustrating an example of a protective circuit.
  • BEST MODE FOR CARRYING OUT THE INVENTION
  • Hereinafter, embodiments of the present invention are described below with reference to the drawings. The present invention is not limited to the description below and it is easily understood by those skilled in the art that the mode and details can be changed variously without departing from the scope and spirit of the present invention. Therefore, the present invention should not be interpreted as being limited to what is described in the embodiments described below. Note that a reference numeral denoting the same portion in all figures is used in common in the structures of the present invention which is explained below.
  • Embodiment 1
  • In Embodiment 1, an example of a display device including a pixel portion and a protective circuit including a non-linear element provided around the pixel portion is described with reference to drawings.
  • FIG. 1 illustrates a positional relationship signal input terminals, scan lines, signal lines, protective circuits including non-linear elements, and a pixel portion in a display device. Over a substrate 10 having an insulating surface, scan lines 13 and signal lines 14 intersect with each other to form a pixel portion 17.
  • The pixel portion 17 includes a plurality of pixels 18 arranged in matrix. The pixel 18 includes a pixel transistor 19 connected to the scan line 13 and the signal line 14, a storage capacitor portion 20, and a pixel electrode 21.
  • In the pixel structure illustrated here, one electrode of the storage capacitor portion 20 is connected to the pixel transistor 19 and the other electrode is connected to a capacitor line 22. Moreover, the pixel electrode 21 forms one electrode which drives a display element (such as a liquid crystal element, a light-emitting element, or a contrast medium (electronic ink)). The other electrode of such a display element is connected to a common terminal 23.
  • A protective circuit is provided between the pixel portion 17, and a scan line input terminal 11 and a signal line input terminal 12. In Embodiment 1, a plurality of protective circuits is provided. Therefore, even though surge voltage due to static electricity and the like is applied to the scan line 13, the signal line 14, and a capacitor bus line 27, the pixel transistor 19 and the like are not broken. Accordingly, the protective circuit has a structure for releasing charge to a common wiring 29 or a common wiring 28 when surge voltage is applied to the protective circuit.
  • In Embodiment 1, a protective circuit 24 is provided on the scan line 13 side, a protective circuit 25 is provided on the signal line 14 side, and a protective circuit 26 is provided on the capacitor bus line 27 side. Needless to say, the structures of the protective circuits are not limited to those above.
  • FIG. 2 illustrates an example of the protective circuit. This protective circuit includes a non-linear element 30 and a non-linear element 31 which are arranged in parallel to each other with the scan line 13 interposed therebetween. Each of the non-linear element 30 and the non-linear element 31 includes a two-terminal element such as a diode or a three-terminal element such as a transistor. For example, the non-linear element can be formed through the same steps as the pixel transistor of the pixel portion. For example, characteristics similar to those of a diode can be achieved by connecting a gate terminal to a drain terminal of the non-linear element.
  • A first terminal (gate) and a third terminal (drain) of the non-linear element 30 are connected to the scan line 13, and a second terminal (source) thereof is connected to the common wiring 29. A first terminal (gate) and a third terminal (drain) of the non-linear element 31 are connected to the common wiring 29, and a second terminal (source) thereof is connected to the scan line 13. That is, the protective circuit illustrated in FIG. 2 includes two transistors whose rectifying directions are opposite to each other with respect to the scan line 13 and which connect the scan line 13 and the common wiring 29 to each other. In other words, between the scan line 13 and the common wiring 29, there are a transistor whose rectifying direction is from the scan line 13 to the common wiring 29 and a transistor whose rectifying direction is from the common wiring 29 to the scan line 13.
  • In the protective circuit illustrated in FIG. 2, in the case where the scan line is charged positively or negatively with respect to the common wiring 29 due to static electricity or the like, current flows in a direction that cancels the charge. For example, if the scan line 13 is positively charged, current flows in a direction in which the positive charge is released to the common wiring 29. Owing to this operation, the electrostatic breakdown or the shift in threshold voltage of the pixel transistor 19 connected to the charged scan line 13 can be prevented. Moreover, it is possible to prevent dielectric breakdown of the insulating film between the charged scan line 13 and another wiring that intersects with the charged scan line 13 with an insulating layer interposed therebetween.
  • Note that in FIG. 2, a pair of the non-linear element 30 whose first terminal (gate) is connected to the scan line 13 and the non-linear element 31 whose first terminal (gate) is connected to the common wiring 29 is used; that is, the rectifying directions of the non-linear element 30 and the non-linear element 31 are opposite to each other. The common wiring 29 and the scan line 13 are connected in parallel to each other via the second terminal (source) and the third terminal (drain) of each non-linear element. As another structure, a non-linear element may be further added in parallel connection, so that the operation stability of the protective circuit may be enhanced. For example, FIG. 3 illustrates a protective circuit including a non-linear element 30 a and a non-linear element 30 b, and a non-linear element 31 a and a non-linear element 31 b, which is provided between the scan line 13 and the common wiring 29. This protective circuit includes four non-linear elements in total: two non-linear elements (30 b and 31 b), a first terminal (gate) of each of which is connected to the common wiring 29 and two non-linear elements (30 a and 31 a), a first terminal (gate) of each of which is connected to the scan line 13. That is to say, two pairs of non-linear elements are connected between the common wiring 29 and the scan line 13, each pair including two non-linear elements provided so that their rectifying directions are opposite to each other. In other words, between the scan line 13 and the common wiring 29, there are two transistors the rectifying direction of each of which is from the scan line 13 to the common wiring 29 and two transistors the rectifying direction of each of which is from the common wiring 29 to the scan line 13. When the common wiring 29 and the scan line 13 are connected to each other with the four non-linear elements in this manner, it is possible to prevent, even if surge voltage is applied to the scan line 13 and moreover even if the common wiring 29 is charged by static electricity or the like, the charge from directly flowing through the scan line 13. Note that FIG. 28A illustrates an example in which four non-linear elements 740 a, 740 b, 740 c and 740 d are provided over a substrate and FIG. 28B is an equivalent circuit diagram thereof. Note that reference numerals 650 and 651 in FIGS. 28A and 29B denote a scan line and a common wiring, respectively.
  • FIG. 27A illustrates an example of providing a protective circuit which is formed using an odd number of non-linear elements over a substrate, and FIG. 27B is an equivalent circuit diagram thereof. In this circuit, a non-linear element 730 b and a non-linear element 730 a are connected to a non-linear element 730 c as switching elements. By the serial connection of the non-linear elements in this manner, instantaneous load applied to the non-linear elements of the protective circuit can be deconcentrated. Note that reference numerals 650 and 651 in FIGS. 27A and 27B denote a scan line and a common wiring, respectively.
  • FIG. 2 illustrates an example of the protective circuit which is provided on the scan line 13 side; however, a protective circuit with a similar structure can be provided on the signal line 14 side.
  • FIG. 4A is a plan view illustrating an example of a protective circuit and FIG. 4B is an equivalent circuit diagram thereof. FIG. 5 is a cross-sectional view taken along line Q1-Q2 of FIG. 4A. A structure example of the protective circuit is described below with reference to FIGS. 4A and 4B and FIG. 5.
  • The non-linear element 30 a and the non-linear element 30 b include a gate electrode 15 and a gate electrode 16, respectively, which are formed using the same layer as the scan line 13. A gate insulating layer 37 is formed over the gate electrode 15 and the gate electrode 16. A first wiring layer 38 and a second wiring layer 39 are provided over the gate insulating film 37 so as to face with each other over the gate electrode 15. Note that the non-linear element 30 a and the non-linear element 30 b have the same structure in the main portion.
  • A first oxide semiconductor layer 36 is provided so as to cover a region between the first wiring layer 38 and the second wiring layer 39 which face with each other. That is, the first oxide semiconductor layer 36 is provided so as to overlap with the gate electrode 15 and be in contact with the gate insulating layer 37, side face portions of conductive layers 41 in the first wiring layer 38 and the second wiring layer 39, and side face portions and part of top face portions of second oxide semiconductor layers 40 in the first wiring layer 38 and the second wiring layer 39. Here, the first wiring layer 38 and the second wiring layer 39 each have a structure in which the conductive layer 41 and the second oxide semiconductor layer 40 are stacked in that order from the gate insulating layer 37 side. The gate insulating layer 37 is formed from an oxide such as silicon oxide or aluminum oxide.
  • The first oxide semiconductor layer 36 has higher oxygen concentration than the second oxide semiconductor layer 40. In other words, the first oxide semiconductor layer 36 is oxygen-excess type, while the second oxide semiconductor layer 40 is oxygen-deficiency type. Since the donor-type defects can be reduced by increasing the oxygen concentration of the first oxide semiconductor layer 36, there are advantageous effects of longer carrier lifetime and higher mobility. On the other hand, when the oxygen concentration of the second oxide semiconductor layer 40 is made lower than that of the first oxide semiconductor layer 36, the carrier concentration can be increased and the second oxide semiconductor layer 40 can be utilized for forming a source region and a drain region.
  • As for the structure of the oxide semiconductor, the first oxide semiconductor layer 36 has an amorphous structure and the second oxide semiconductor layer 40 includes a nanocrystal in an amorphous structure in some cases. Then, the first oxide semiconductor layer 36 has a characteristic that the electrical conductivity thereof is lower than that of the second oxide semiconductor layer 40. Therefore, the second oxide semiconductor layers 40 used as the components of the first wiring layer 38 and the second wiring layer 39 in the non-linear element 30 a and the non-linear element 30 b of Embodiment 1 can have functions similar to those of a source region and a drain region of a transistor.
  • The first oxide semiconductor layer 36 and the second oxide semiconductor layer 40 are formed from zinc oxide (ZnO) typically, or an oxide semiconductor including In, Ga, and Zn.
  • The first oxide semiconductor layer 36 is provided in contact with the gate insulating layer 37. Moreover, the first oxide semiconductor layer 36 is provided in contact with the second oxide semiconductor layer 40 with higher electrical conductivity than the first oxide semiconductor layer 36. When the non-linear element 30 a and the non-linear element 30 b each have the structure as above where the oxide semiconductor layers having different physical properties as above are bonded to each other, stable operation becomes possible as compared with Schottky junction formed in the case where the first wiring layer 38 and the second wiring layer 39 are formed using only metal layers. That is, as compared with the case of using only metal wirings, the thermal stability is increased, so that the stable operation becomes possible. Accordingly, the function of the protective circuit is enhanced and stable operation can be achieved. Moreover, the amount of junction leakage can be reduced and the characteristics of the non-linear element 30 a and the non-linear element 30 b can be improved.
  • When first wiring layer 38 and the second wiring layer 39 each have a structure in which the second oxide semiconductor layer 40 is provided over the conductive layer 41 formed from a metal material and the first oxide semiconductor layer 36 is in contact with the top surface of the second oxide semiconductor layer 40, the area at the junction portion is increased, so that current easily flows through the non-linear element 30 a. Therefore, in the case where the non-linear element 30 a is used for a protective circuit, even though surge voltage is applied to a signal line and the like, charge can be discharged to a common wiring rapidly.
  • An interlayer insulating layer 42 is provided over the first oxide semiconductor layer 36. The interlayer insulating layer 42 is formed from an oxide such as silicon oxide or aluminum oxide. When silicon nitride, aluminum nitride, silicon oxynitride, or aluminum oxynitride is stacked over silicon oxide or aluminum oxide, the function as the protective film can be enhanced.
  • In any case, when the interlayer insulating layer 42 being in contact with the first oxide semiconductor layer 36 is an oxide, it is possible to prevent oxygen from being extracted from the first oxide semiconductor layer 36 and prevent the first oxide semiconductor layer 36 from changing into an oxygen-deficiency type. Moreover, by the structure where the first oxide semiconductor layer 36 is not in direct contact with an insulating layer including nitride, it is possible to prevent hydrogen in the nitride from diffusing and causing defects in the first oxide semiconductor layer 36 due to a hydroxyl group or the like.
  • The interlayer insulating layer 42 is provided with a contact hole 43 where the scan line 13 formed using the same layer as the gate electrode 15 is connected to a third terminal (drain) of the non-linear element 30 a. This connection is made by a third wiring layer 44 formed from the same material as the pixel electrode of the pixel portion. The third wiring layer 44 is formed from a material which is used for forming a transparent electrode, for example, from indium tin oxide (ITO), zinc oxide (ZnO), tin oxide (SnO2), or the like. Thus, the third wiring layer 44 has higher resistance than a wiring formed from a metal material. When the protective circuit includes the wirings including such a resistance component, it is possible to prevent an excessive amount of current from flowing through the non-linear element 30 a and the non-linear element 30 a from being destroyed.
  • Although FIGS. 4A and 4B and FIG. 5 illustrate the example of the protective circuit provided at the scan line 13, a similar protective circuit can be applied to a signal line, a capacitor bus line, or the like.
  • According to Embodiment 1, by the provision of the protective circuit including the non-linear element including the oxide semiconductor in this manner, a display device having a structure which is suitable as a protective circuit can be provided. Then, the function of the protective circuit can be enhanced and the operation can be stabilized by the use of the non-linear element including an oxide semiconductor.
  • Embodiment 2
  • In Embodiment 2, an embodiment of a process for manufacturing the protective circuit illustrated in FIG. 4A in Embodiment 1 is described with reference to FIGS. 6A to 6C and FIGS. 7A to 7C. FIGS. 6A to 6C and FIGS. 7A to 7C are cross-sectional views taken along line Q1-Q2 of FIG. 4A.
  • In FIG. 6A, a glass substrate of barium borosilicate glass, aluminoborosilicate glass, aluminosilicate glass, or the like available in the market can be used as the substrate 100 having a light-transmitting property. For example, a glass substrate which includes more barium oxide (BaO) than boric acid (B2O3) in composition ratio and whose strain point is 730° C. or higher is preferable. This is because the glass substrate is not strained even in the case where the oxide semiconductor layer is thermally processed at high temperatures of about 700° C.
  • Next, a conductive layer is formed entirely over the substrate 100. After that, a resist mask is formed by a first photolithography process, and an unnecessary portion is removed by etching to form wirings and an electrode (such as a gate wiring including a gate electrode 101, a capacitor wiring, and a terminal). At this time, the etching is performed so that at least an end portion of the gate electrode 101 is tapered.
  • The gate wiring including the gate electrode 101, the capacitor wiring, and the terminal of a terminal portion are desirably formed from a low-resistance conductive material such as aluminum (Al) or copper (Cu); however, since aluminum alone has disadvantages such as low heat resistance and a tendency to be corroded, it is used in combination with a conductive material having heat resistance. As the conductive material having heat resistance, an element selected from titanium (Ti), tantalum (Ta), tungsten (W), molybdenum (Mo), chromium (Cr), and neodymium (Nd), an alloy containing the above element as its component, an alloy film in which some of the above elements are combined, or a nitride containing the above element as its component may be used. FIG. 6A is a cross-sectional view at this stage.
  • Subsequently, a gate insulating layer 102 is formed entirely over the gate electrode 101. The gate insulating layer 102 is formed by a sputtering method or the like to a thickness of 50 to 250 nm.
  • For example, a silicon oxide film is formed by a sputtering method to a thickness of 100 nm as the gate insulating layer 102. Needless to say, the gate insulating layer 102 is not limited to such a silicon oxide film and may be a single layer or a stack of layers including another insulating film, such as a silicon oxynitride film, a silicon nitride film, an aluminum oxide film, or a tantalum oxide film.
  • Next, a conductive film is formed from a metal material over the gate insulating layer 102 by a sputtering method or a vacuum evaporation method. As the material of the conductive layer, there are an element selected from Al, Cr, Ta, Ti, Mo, and W, an alloy including the above element, an alloy film in which some of the above elements are combined, and the like. Here, the conductive film has a three-layer structure in which a Ti film is formed, an aluminum (Al) film is stacked over the Ti film, and another Ti film is stacked over the Al film. Alternatively, the conductive film may have a two-layer structure in which a Ti film is stacked over an Al film. Further alternatively, the conductive film may have a single-layer structure of an aluminum film including silicon or a titanium film.
  • Next, a second oxide semiconductor film is formed over the gate insulating layer 102 by a sputtering method. Here, sputtering deposition is performed under the condition where a target includes indium oxide (In2O3), gallium oxide (Ga2O3), and zinc oxide (ZnO) at a composition ratio of 1:1:1 (=In2O3:Ga2O3:ZnO), the pressure in a deposition chamber is set at 0.4 Pa, the electric power is set at 500 W, the deposition temperature is set to room temperature, and the argon gas flow rate is set at 40 sccm. Thus, a semiconductor film including In, Ga, Zn, and oxygen is formed as the second oxide semiconductor film. Although the target where the composition ratio is In2O3:Ga2O3:ZnO=1:1:1 is used intentionally, an oxide semiconductor film including a crystal grain which has a size of 1 nm to 10 nm just after the deposition is often obtained. It can be said that the presence or absence of crystal grains and the density of crystal grains can be controlled and the diameter of the crystal grain can be adjusted within 1 nm to 10 nm, all by adjusting as appropriate, the deposition condition of reactive sputtering, such as the target composition ratio, the deposition pressure (0.1 Pa to 2.0 Pa), the electric power (250 W to 3000 W: 8 inchesφ), the temperature (room temperature to 100° C.), and the like. The thickness of the second oxide semiconductor film is set to 5 nm to 20 nm. Needless to say, in the case where the film includes crystal grains, the size of the crystal grain does not exceed the film thickness. In Embodiment 2, the second oxide semiconductor film has a thickness of 5 nm.
  • The gate insulating layer, the conductive film, and the second oxide semiconductor film can be formed by a sputtering method successively without exposure to the air by changing the gas introduced to the chamber and the target set in the chamber as appropriate. The successive deposition without exposure to the air can prevent impurity mixture. In the case of successive deposition without exposure to the air, a manufacturing apparatus of multichamber type is preferable.
  • Next, a second photolithography process is performed to form a resist mask, and the second oxide semiconductor film is etched. Here, wet etching is performed using ITO07N (product of Kanto Chemical Co., Inc.) to remove an unnecessary portion; thus, second oxide semiconductor layers 111 a and 111 b are formed. Note that the etching here is not limited to wet etching and may be dry etching.
  • Next, the resist mask used in the step of etching the second oxide semiconductor film is used to remove an unnecessary portion of the conductive film over the gate insulating layer by etching, whereby a source electrode layer 105 a and a drain electrode layer 105 b are formed. The etching may be wet etching or dry etching. Here, dry etching is employed using a mixed gas of SiCl4, Cl2, and BCl3 to etch the conductive film in which the Ti film, the Al film, and the Ti film are stacked. Thus, the source electrode layer 105 a and the drain electrode layer 105 b are formed. Note that a cross-sectional view after the resist mask is removed is shown in FIG. 6B.
  • Next, plasma treatment is performed. Here, reverse sputtering where plasma is generated after introduction of an oxygen gas and an argon gas into a deposition chamber is performed, so that the exposed gate insulating layer is irradiated with oxygen radicals or oxygen. Thus, dust adhering to the surface is removed and moreover the surface of the gate insulating layer is modified into an oxygen-excess region. It is effective to perform the oxygen radical treatment on the surface of the gate insulating layer so that the surface is made into an oxygen-excess region, because an oxygen supply source for modifying the interface of the first oxide semiconductor layer is made in thermal treatment (200° C. to 600° C.) for increasing the reliability in a later step. A cross-sectional view when this step is completed is shown in FIG. 6C.
  • Note that an oxide film (not shown) is formed at exposed side surfaces of the source electrode layer 105 a and the drain electrode layer 105 b depending on the condition of the plasma treatment; however, this does not lead to a problem because the source electrode layer 105 a and the drain electrode layer 105 b are in direct contact with a channel formation region in this structure of Embodiment 2. Rather, by the formation of this oxide film, the source electrode layer 105 a and the drain electrode layer 105 b are electrically connected to the channel formation region with a source region and a drain region, each of which is formed using the second oxide semiconductor layer, interposed therebetween. Further, since the plasma treatment is performed after the source region and the drain region, each of which includes the second oxide semiconductor layer, are formed over the source electrode layer and the drain electrode layer, only the exposed end portions of the source electrode layer and the drain electrode layer are oxidized. Since the other regions are not oxidized, the source electrode layer and the drain electrode layer can be kept low-resistant. Moreover, since the area where the first semiconductor layer is in contact with the source region and the drain region, each of which includes the second oxide semiconductor layer, is large, the source region or the drain region can be electrically connected to the semiconductor layer favorably.
  • Next, the first oxide semiconductor film is formed in such a manner that the substrate on which the plasma treatment has been performed is not exposed to the air. The first oxide semiconductor film formed in such a manner that the substrate on which the plasma treatment has been performed is not exposed to the air can avoid the trouble that dust or moisture adheres to the interface between the gate insulating layer and the semiconductor film. Here, the first oxide semiconductor film is formed in an oxygen atmosphere under the condition where the target is an oxide semiconductor target including In, Ga, and Zn (composition ratio is In2O3:Ga2O3:ZnO=1:1:1) with a diameter of 8 inches, the distance between the substrate and the target is set at 170 mm, the pressure is set at 0.4 Pa, and the direct current (DC) power supply is set at 0.5 kW. Note that a pulse direct current (DC) power supply is preferable because dust can be reduced and the film thickness can be uniform. The thickness of the first oxide semiconductor layer is set to 5 nm to 200 nm. The thickness of the first oxide semiconductor film in Embodiment 2 is 100 nm.
  • When the first oxide semiconductor film is formed under the different condition from the second oxide semiconductor film, the first oxide semiconductor film has different composition from the second oxide semiconductor film; for example, the first oxide semiconductor film includes more oxygen than the second oxide semiconductor film. In this case, for example, the ratio of the oxygen gas flow rate to the argon gas flow rate in the deposition condition of the first oxide semiconductor film is set higher than that of the second oxide semiconductor film. Specifically, the second oxide semiconductor film is formed in a rare gas (such as argon or helium) atmosphere (or a gas including oxygen at 10% or less and argon at 90% or more), while the first oxide semiconductor film is formed in an oxygen atmosphere (or a mixed gas of oxygen and argon with the flow rate of oxygen being more than that of argon). When the first oxide semiconductor film includes more oxygen than the second oxide semiconductor film, the first oxide semiconductor film can have lower electrical conductivity than the second oxide semiconductor film. Moreover, when the first oxide semiconductor film includes a large amount of oxygen, the amount of off current can be reduced; therefore, a thin film transistor with a high on/off ratio can be provided.
  • The first oxide semiconductor film may be formed in the same chamber as the chamber where the reverse sputtering is performed previously, or may be formed in a different chamber from the chamber where the reverse sputtering is performed previously as long as the deposition can be performed without exposure to the air.
  • Next, thermal treatment at 200° C. to 600° C., typically 300° C. to 500° C., is preferably performed. Here, thermal treatment is performed in a furnace at 350° C. for an hour in a nitrogen atmosphere. This thermal treatment allows atoms of the IGZO semiconductor films to be rearranged. Since the distortion that interrupts carrier movement is released by this thermal treatment, the thermal treatment here (including photo-annealing) is important. There is no particular limitation on when to perform the thermal treatment as long as it is performed after the formation of the first oxide semiconductor film; for example, it is performed after the formation of the pixel electrode.
  • Next, a third photolithography process is performed to form a resist mask, and an unnecessary part is removed by etching. Thus, a first oxide semiconductor layer 103 is formed. Here, wet etching is performed using ITO07N (product of Kanto Chemical Co., Inc.); thus, the first oxide semiconductor layer 103 is formed. Note that since the first oxide semiconductor film and the second oxide semiconductor film are dissolved in the same etchant, the etching performed here remove part of the second oxide semiconductor film. That is to say, part of the second oxide semiconductor film (IGZO semiconductor film) which is covered with the resist mask and the first oxide semiconductor film is protected; however, the exposed part of the second oxide semiconductor film is etched, thereby forming a source region 104 a and a drain region 104 b. Note that the etching of the first oxide semiconductor layer 103 is not limited to wet etching and may be dry etching. Then, the resist mask is removed. Through these steps, the non-linear element 30 a in which the first oxide semiconductor layer 103 is a channel formation region is completed. A cross-sectional view at this point is shown in FIG. 7A.
  • Next, a protective insulating film 107 covering the non-linear element 30 a is formed. The protective insulating film 107 can be formed using a silicon nitride film, a silicon oxide film, a silicon oxynitride film, an aluminum oxide film, a tantalum oxide film, or the like by a sputtering method or the like.
  • Next, a fourth photolithography process is performed to form a resist mask, and the protective insulating film 107 is etched. Thus, a contact hole 125 that reaches the drain electrode layer 105 b is formed. Moreover, it is preferable to etch the gate insulating layer 102 by using the same resist mask so as to form a contact hole 126 that reaches the gate electrode because the number of photomasks can be reduced. The resist mask is removed, and a cross-sectional view at this point is shown in FIG. 7B.
  • Then, a third wiring layer 128 is formed. When a transparent conductive film is used, the pixel electrode can be formed together with the third wiring layer 128. As a material for the transparent conductive film, indium oxide (In2O3), indium oxide-tin oxide alloy (In2O3—SnO2, abbreviated to ITO), or the like can be given, and it can be formed by a sputtering method, a vacuum evaporation method, or the like. Etching treatment of such materials is performed using a chlorinated acid based solution. However, since etching of ITO particularly tends to leave residue, an alloy of indium oxide and zinc oxide (In2O3—ZnO) may be used in order to improve etching processability. Thus, the transparent conductive film is etched in this manner to form the third wiring layer 128.
  • Next, a fifth photolithography process is performed to form a resist mask, and an unnecessary portion of the transparent conductive film is removed. Thus, a pixel electrode is formed in a pixel portion which is not illustrated.
  • Moreover, in this fifth photolithography process, a capacitor wiring and the pixel electrode together form a storage capacitor in a capacitor portion, which is not illustrated, by using the gate insulating layer 102 and the protective insulating film 107 as dielectrics.
  • Moreover, in this fifth photolithography process, the resist mask covers a terminal portion, so that the transparent conductive film formed in the terminal portion is left. The transparent conductive film serves as an electrode or a wiring used for connection with an FPC, a terminal electrode for connection which functions as an input terminal of a source wiring, or the like.
  • Moreover, in Embodiment 2, the drain electrode layer 105 b of the non-linear element 30 a is connected to the scan line 108 in the contact holes 125 and 126 via the third wiring layer 128 formed using the transparent conductive film.
  • Then, the resist mask is removed. A cross-sectional view at this point is shown in FIG. 7C.
  • Through the five photolithography processes performed in the above manner, the protective circuit having the plurality of non-linear elements (in Embodiment 2, the two non-linear elements 30 a and 30 b) can be completed by using the five photomasks. According to Embodiment 2, a plurality of TFTs can be completed by a similar method together with the non-linear elements. Therefore, a pixel portion including bottom-gate n-channel TFTs and a protective circuit can be manufactured at the same time. In other words, a board for an active matrix display device, on which a protective diode is mounted, can be manufactured in accordance with the steps described in Embodiment 2.
  • Embodiment 3
  • In Embodiment 3, the protective circuit illustrated in FIG. 4A in Embodiment 1 is formed using a non-linear element with a different structure from that described in Embodiment 2. That is, in a non-linear element of this example, source regions and drain regions are provided above and below a source electrode layer and a drain electrode layer. A thin film transistor having a different structure from that of Embodiment 2 and its manufacturing method are described with reference to FIGS. 8A to 8C and FIGS. 9A to 9C.
  • In Embodiment 3, the same portions as those of FIGS. 6A to 6C and FIGS. 7A to 7C are denoted with the same reference numerals and the description of the same steps is not made because Embodiment 3 is only partly different from Embodiment 1.
  • First, in a manner similar to Embodiment 2, a conductive layer is formed over the substrate 100 and then a first photolithography process is performed to form a resist mask, and an unnecessary portion is removed by etching. Thus, wirings and an electrode (a gate wiring including the gate electrode 101, a capacitor wiring, and a first terminal) are formed. A cross-sectional view at this point is shown in FIG. 8A.
  • Next, in a manner similar to Embodiment 2, the gate insulating layer 102 is formed entirely over the gate electrode 101. The gate insulating layer 102 is formed by a sputtering method to a thickness of 50 nm to 250 nm. For example, a silicon oxide film is formed as the gate insulating layer 102 by a sputtering method to a thickness of 110 nm.
  • Next, a third oxide semiconductor film is formed over the gate insulating layer 102 by a sputtering method. Here, sputtering is performed under the condition where a target includes indium oxide (In2O3), gallium oxide (Ga2O3), and zinc oxide (ZnO) at a composition ratio of 1:1:1 (=In2O3:Ga2O3:ZnO), the pressure is set at 0.4 Pa, the electric power is set at 500 W, the deposition temperature is set to room temperature, and the argon gas flow rate is set at 40 sccm. Although the target where the composition ratio is In2O3:Ga2O3:ZnO=1:1:1 is used intentionally, an IGZO semiconductor film including a crystal grain which has a size of 1 nm to 10 nm just after the deposition is often obtained. It can be said that the presence or absence of crystal grains and the density of crystal grains can be controlled and the diameter of the crystal grain can be adjusted within 1 nm to 10 nm, all by adjusting as appropriate, the deposition condition of reactive sputtering, such as target composition ratio, the deposition pressure (0.1 Pa to 2.0 Pa), the electric power (250 W to 3000 W: 8 inchesφ), the temperature (room temperature to 100° C.), and the like. The thickness of the third oxide semiconductor film is set to 5 nm to 20 nm. Needless to say, in the case where the film includes crystal grains, the size of the crystal grain does not exceed the film thickness. In Embodiment 3, the third oxide semiconductor film has a thickness of 5 nm.
  • Next, a conductive film is formed from a metal material over the third oxide semiconductor film by a sputtering method or a vacuum evaporation method. As the material of the conductive film, there are an element selected from Al, Cr, Ta, Ti, Mo, and W, an alloy including the above element, an alloy film in which some of the above elements are combined, and the like. Here, the conductive film has a single-layer structure of an aluminum film including silicon. Alternatively, the conductive film may have a stacked structure in which a titanium film is stacked over an aluminum film. Further alternatively, the conductive film may have a three-layer structure in which a Ti film is formed, an aluminum (Al) film is stacked over the Ti film, and another Ti film is stacked over the Al film.
  • Next, a second oxide semiconductor film is formed over the conductive film by a sputtering method. This second oxide semiconductor film can be formed under the same deposition condition as that of the third oxide semiconductor film. In the second oxide semiconductor film formed under a condition similar to that of the third oxide semiconductor film, an IGZO semiconductor film including a crystal grain with a size of 1 nm to 10 nm is formed in some cases just after the deposition. The thickness of the second oxide semiconductor film is set to 5 nm to 20 nm. In Embodiment 3, the thickness of the second oxide semiconductor film is 5 nm.
  • The gate insulating layer, the third oxide semiconductor film, the conductive film, and the second oxide semiconductor film can be formed by a sputtering method successively without exposure to the air by changing the gas introduced to the chamber and the target set in the chamber as appropriate. The successive deposition without exposure to the air can prevent impurity mixture. In the case of successive deposition without exposure to the air, a manufacturing apparatus of multichamber type is preferable.
  • Next, a second photolithography process is performed to form a resist mask over the second oxide semiconductor film, and unnecessary portions of the third oxide semiconductor layer, the conductive film, and the second oxide semiconductor film are removed by etching. Thus, the first source region 106 a and the first drain region 106 b, the source electrode layer 105 a and the drain electrode layer 105 b, and the second oxide semiconductor layers 111 a and 111 b are formed. The etching may be wet etching or dry etching. Here, wet etching is performed using ITO07N (product of Kanto Chemical Co., Inc.) to form the second oxide semiconductor layers 111 a and 111 b, and then dry etching is performed using as a reactive gas, a mixed gas of SiCl4, Cl2, and BCl3 to etch the conductive film including the aluminum film including silicon. Thus, the source electrode layer 105 a and the drain electrode layer 105 b are formed. After that, the same resist mask is used to perform wet etching using ITO07N (product of Kanto Chemical Co., Inc.), whereby the first source region 106 a and the first drain region 106 b are formed. A cross-sectional view after the resist mask is removed is shown in FIG. 8B.
  • Moreover, although not shown, part of the IGZO semiconductor film which overlaps with the capacitor wiring in the capacitor portion is removed. In the terminal portion, the third oxide semiconductor layer remains.
  • Next, plasma treatment is performed. Here, reverse sputtering where plasma is generated by introduction of an oxygen gas and an argon gas into a deposition chamber is performed, so that the exposed gate insulating layer is irradiated with oxygen radicals or oxygen. Thus, dust adhering to the surface is removed and moreover the surface of the gate insulating layer is modified into an oxygen-excess region. It is effective to perform the plasma treatment on the surface of the gate insulating layer so that the surface is made into an oxygen-excess region, in point of that an oxygen source for modifying the interface of the first oxide semiconductor layer is made in thermal treatment (200° C. to 600° C.) for increasing the reliability in a later step. A cross-sectional view when this step is completed is shown in FIG. 8C.
  • Since the first source region 106 a and the first drain region 106 b are provided below the source electrode layer 105 a and the drain electrode layer 105 b, the plasma damage on the first source region 106 a and the first drain region 106 b can be reduced. Moreover, the second oxide semiconductor layers 111 a and 111 b are provided over the source electrode layer 105 a and the drain electrode layer 105 b. Therefore, the increase in wiring resistance due to the oxidization of the source electrode layer 105 a and the drain electrode layer 105 b can be suppressed.
  • Note that an oxide film (not shown) is formed at exposed side surfaces of the source electrode layer 105 a and the drain electrode layer 105 b depending on the condition of the plasma treatment; however, this does not lead to a problem because the source electrode layer 105 a and the drain electrode layer 105 b are not in direct contact with a channel formation region in this structure of Embodiment 3. Rather, by the formation of this oxide film, the source electrode layer 105 a and the drain electrode layer 105 b are electrically connected to the channel formation region with the source region and the drain region interposed therebetween.
  • Next, the first oxide semiconductor film is formed in such a manner that the substrate on which the plasma treatment has been performed is not exposed to the air. The first oxide semiconductor film formed in such a manner that the substrate on which the plasma treatment has been performed is not exposed to the air can avoid the trouble that dust or moisture adheres to the interface between the gate insulating layer and the semiconductor film. Here, the first oxide semiconductor film is formed in an oxygen atmosphere under the condition where the target is an oxide semiconductor target including In, Ga, and Zn (composition ratio is In2O3:Ga2O3:ZnO=1:1:1) with a diameter of 8 inches, the distance between the substrate and the target is set at 170 mm, the pressure is set at 0.4 Pa, and the direct current (DC) power supply is set at 0.5 kW. Note that a pulse direct current (DC) power supply is preferable because dust can be reduced and the film thickness can be uniform. The thickness of the first oxide semiconductor film is set to 5 nm to 200 nm. The thickness of the first oxide semiconductor film in Embodiment 3 is 100 nm.
  • When the first oxide semiconductor film is formed under a condition different from those of the second and third oxide semiconductor films, the first oxide semiconductor film has a different composition from those of the second and third oxide semiconductor films; for example, the first oxide semiconductor film can have higher oxygen concentration than the second and third oxide semiconductor films. In this case, for example, the first oxide semiconductor film is formed under the condition where the proportion of oxygen gas in the atmosphere is higher than that of the second and third oxide semiconductor films.
  • Specifically, the second and third oxide semiconductor films are formed in a rare gas (such as argon or helium) atmosphere (or a gas including oxygen at 10% or less and argon at 90% or more), while the first oxide semiconductor film is formed in an oxygen atmosphere (or a mixed gas of oxygen and argon with the flow rate of oxygen being more than that of argon and the ratio therebetween being 1:1 or more).
  • When the IGZO semiconductor film serving as the first oxide semiconductor film includes more oxygen than the IGZO semiconductor films serving as the second and third oxide semiconductor films, the IGZO semiconductor film serving as the first oxide semiconductor film can have lower electrical conductivity than the IGZO semiconductor films serving as the second and third oxide semiconductor films. Moreover, when the first oxide semiconductor film includes a large amount of oxygen, the amount of off current can be reduced; therefore, a thin film transistor with a high on/off ratio can be provided.
  • The first oxide semiconductor film may be formed in the same chamber as the chamber where the reverse sputtering is performed previously, or may be formed in a different chamber from the chamber where the reverse sputtering is performed previously as long as the deposition can be performed without exposure to the air.
  • Next, thermal treatment at 200° C. to 600° C., typically 300° C. to 500° C., is preferably performed. Here, thermal treatment is performed in a furnace at 350° C. for an hour in a nitrogen atmosphere. This thermal treatment allows atoms of the IGZO semiconductor films to be rearranged. Since the distortion that interrupts carrier movement is released by this thermal treatment, the thermal treatment here (including photo-annealing) is important. There is no particular limitation on when to perform the thermal treatment as long as it is performed after the formation of the first oxide semiconductor film; for example, it is performed after the formation of the pixel electrode.
  • Next, a third photolithography process is performed to form a resist mask, and an unnecessary portion is removed by etching. Thus, the first oxide semiconductor layer 103 is formed. Here, wet etching is performed using ITO07N (product of Kanto Chemical Co., Inc.) to remove an unnecessary portion of the first oxide semiconductor film; thus, the first oxide semiconductor layer 103 is formed. Note that since the first oxide semiconductor film, the second oxide semiconductor film, and the third oxide semiconductor film are dissolved in the same etchant, the etching performed here remove part of the second oxide semiconductor film and part of the third oxide semiconductor film. Parts of the second oxide semiconductor film, which are covered with the resist mask and the first oxide semiconductor film and are therefore left, serves as a second source region 104 a and a second drain region 104 b. One side surface of the third oxide semiconductor film, which is covered with the first oxide semiconductor film, is protected; however, as illustrated in FIG. 9A, the other side surface of the third oxide semiconductor film is exposed. Therefore, the other side surface is slightly etched, so that the shape of the end face changes. Note that the etching of the first oxide semiconductor layer 103 is not limited to wet etching and may be dry etching. Through these steps, the non-linear element 30 a in which the first oxide semiconductor layer 103 is a channel formation region is completed. A cross-sectional view at this point is shown in FIG. 9A.
  • Next, the protective insulating film 107 covering the non-linear element 30 a is formed. Since the steps after this are the same as those of Embodiment 2, the description is made simply.
  • After the protective insulating film 107 is formed, a fourth photolithography process is performed to form a resist mask, and the protective insulating film 107 is etched. Thus, the contact holes 125 and 126 are formed. A cross-sectional view after the resist mask is removed is shown in FIG. 9B.
  • Next, after a transparent conductive film is formed, a fifth photolithography process is performed to form a resist mask. An unnecessary portion of the transparent conductive film is removed by etching, so that a pixel electrode which is not shown is formed.
  • Moreover, in Embodiment 3, the drain electrode layer 105 b of the non-linear element 30 a is connected to the scan line 108 in the contact holes 125 and 126 by the third wiring layer 128 formed using the transparent conductive film. A cross-sectional view at this point is shown in FIG. 9C.
  • Through the five photolithography processes performed in the above manner, the protective circuit having the plurality of non-linear elements (in Embodiment 3, the two non-linear elements 30 a and 30 b) can be completed by using the five photomasks. According to Embodiment 3, a plurality of TFTs can be completed by a similar method together with the non-linear elements. Therefore, a pixel portion including bottom-gate n-channel TFTs and a protective circuit can be manufactured at the same time. In other words, a board for an active matrix display device, on which a protective diode is mounted, can be manufactured in accordance with the steps described in Embodiment 3.
  • The adhesion between the gate insulating layer 102, and the source region 106 a and the drain region 106 b which are formed using the third oxide semiconductor layer is favorable and the thin films do not easily peel off. In other words, it is possible to prevent defects of the protective circuit due to the peeling of the thin films because the adhesion with the source electrode layer 105 a and the drain electrode layer 105 b is increased as compared with the case where a metal wiring of aluminum or the like is formed in direct contact with the gate insulating layer 102.
  • Embodiment 4
  • Embodiment 4 illustrates an example of electronic paper in which a protective circuit and a TFT in a pixel portion are provided over one substrate, as a display device to which an embodiment of the present invention is applied.
  • FIG. 10 illustrates active matrix type electronic paper as an example of a display device to which an embodiment of the present invention is applied. A thin film transistor 581 used for a display device can be manufactured in a manner similar to the non-linear element described in Embodiment 2. The thin film transistor 581 has high electrical characteristics and includes a gate insulating layer on which plasma treatment has been performed, a source region and a drain region which are formed using an IGZO semiconductor film of oxygen-deficiency type, a source electrode layer and a drain electrode layer which are in contact with the source region and the drain region, respectively, and an IGZO semiconductor layer of oxygen-excess type which is in contact with the source region and the drain region.
  • The electronic paper in FIG. 10 is an example of a display device in which a twisting ball display system is employed. The twisting ball display system refers to a method in which spherical particles each colored in black and white are arranged between a first electrode layer and a second electrode layer which are electrode layers used for a display element, and a potential difference is generated between the first electrode layer and the second electrode layer to control orientation of the spherical particles, so that display is performed.
  • The thin film transistor 581 has a bottom-gate structure in which the source electrode layer or the drain electrode layer is electrically connected to a first electrode layer 587 in an opening formed in an insulating layer 585. Between the first electrode layer 587 and a second electrode layer 588, spherical particles 589 are provided. Each spherical particle 589 includes a black region 590 a, a white region 590 b, and a cavity 594 filled with liquid around the black region 590 a and the white region 590 b. The circumference of the spherical particle 589 is filled with filler 595 such as a resin or the like (see FIG. 10). Note that reference numerals 580, 583, 584 and 596 in FIG. 10 denote a substrate, interlayer insulating layer, a protective film, and a substrate, respectively.
  • Further, instead of the twisting ball, an electrophoretic element can be used. A microcapsule having a diameter of about 10 μm to 200 μm, which is filled with transparent liquid, positively-charged white microparticles and negatively-charged black microparticles, is used. In the microcapsule which is provided between the first electrode layer and the second electrode layer, when an electric field is applied by the first electrode layer and the second electrode layer, the white microparticles and the black microparticles move to opposite sides to each other, so that white or black can be displayed. A display element using this principle is an electrophoretic display element, and is called electronic paper in general. The electrophoretic display element has higher reflectance than a liquid crystal display element, and thus, an assistant light is unnecessary. Moreover, power consumption is low and a display portion can be recognized in a dusky place. Furthermore, an image which is displayed once can be retained even when power is not supplied to the display portion. Accordingly, a displayed image can be stored even though a semiconductor device having a display function (which is also referred to simply as a display device or a semiconductor device provided with a display device) is distanced from an electric wave source which serves as a power supply.
  • According to Embodiment 4, a display device having a structure suitable as a protective circuit can be provided by forming the protective circuit with use of the non-linear element including the oxide semiconductor. In the connection structure between the first oxide semiconductor layer of the non-linear element and the wiring layers, the provision of the region which is bonded with the second oxide semiconductor layer, which has higher electrical conductivity than the first oxide semiconductor layer, allows stable operation as compared with the case of using only metal wirings. Accordingly, the function of the protective circuit is enhanced and the operation can be made stable. In this manner, according to Embodiment 4, electronic paper with high reliability as a display device can be completed. Moreover, by the structure similar to that of Embodiment 3, it is possible to manufacture a highly-reliable display device incorporating a protective circuit including the non-linear elements in which defects due to the peeling of the thin films are not easily caused.
  • Embodiment 4 can be implemented in combination with the structure described in Embodiment 1 as appropriate.
  • Embodiment 5
  • Embodiment 5 describes an example of manufacturing at least a protective circuit, part of a driver circuit, and a thin film transistor of a pixel portion over one substrate in a display device which is an example of a semiconductor device according to an embodiment of the present invention.
  • The thin film transistor in the pixel portion is formed in a manner similar to the non-linear element described in Embodiment 2 or 3. The thin film transistor is formed to be an n-channel TFT; therefore, part of a driver circuit which can be formed using an n-channel TFT is formed over the same substrate as the thin film transistor in the pixel portion.
  • FIG. 11A illustrates an example of a block diagram of an active matrix liquid crystal display device which is an example of a semiconductor device according to an embodiment of the present invention. The display device illustrated in FIG. 11A includes over a substrate 5300, a pixel portion 5301 including a plurality of pixels each provided with a display element; a scan line driver circuit 5302 that selects each pixel; and a signal line driver circuit 5303 that controls a video signal input to a selected pixel.
  • The pixel portion 5301 is connected to the signal line driver circuit 5303 with a plurality of signal lines S1 to Sm (not shown) extending in a column direction from the signal line driver circuit 5303 and connected to the scan line driver circuit 5302 with a plurality of scan lines G1 to Gn (not shown) extending in a row direction from the scan line driver circuit 5302. The pixel portion 5301 includes a plurality of pixels (not shown) arranged in matrix corresponding to the signal lines S1 to Sm and the scan lines G1 to Gn. In addition, each of the pixels is connected to a signal line Sj (any one of the signal lines S1 to Sm) and a scan line Gi (any one of the scan lines G1 to Gn).
  • The thin film transistor can be formed as an n-channel TFT by a method similar to that of the non-linear element described in Embodiment 2 or 3, and a signal line driver circuit including an n-channel TFT is described with reference to FIG. 12.
  • The signal line driver circuit in FIG. 12 includes a driver IC 5601, switch groups 5602_1 to 5602_M, a first wiring 5611, a second wiring 5612, a third wiring 5613, and wirings 5621_1 to 5621_M. Each of the switch groups 5602_1 to 5602_M includes a first thin film transistor 5603 a, a second thin film transistor 5603 b, and a third thin film transistor 5603 c.
  • The driver IC 5601 is connected to the first wiring 5611, the second wiring 5612, the third wiring 5613, and the wirings 5621_1 to 5621_M. Each of the switch groups 5602_1 to 5602_M is connected to the first wiring 5611, the second wiring 5612, the third wiring 5613, and one of the wirings 5621_1 to 5621_M corresponding to the switch groups 5602_1 to 5602_M, respectively. Each of the wirings 5621_1 to 5621_M is connected to three signal lines through the first thin film transistor 5603 a, the second thin film transistor 5603 b, and the third thin film transistor 5603 c. For example, the wiring 5621_J of the J-th column (one of the wirings 5621_1 to 5621_M) is connected to a signal line Sj−1, a signal line Sj, and a signal line Sj+1 through the first thin film transistor 5603 a, the second thin film transistor 5603 b, and the third thin film transistor 5603 c of the switch group 5602_J.
  • Note that a signal is input to each of the first wiring 5611, the second wiring 5612, and the third wiring 5613.
  • Note that the driver IC 5601 is preferably formed on a single-crystal substrate. The switch groups 5602_1 to 5602_M are preferably formed over the same substrate as the pixel portion. Therefore, the driver IC 5601 is preferably connected to the switch groups 5602_1 to 5602_M through an FPC or the like.
  • Next, operation of the signal line driver circuit in FIG. 12 is described with reference to a timing chart of FIG. 13. FIG. 13 illustrates the timing chart where a scan line Gi in the i-th row is selected. A selection period of the scan line Gi in the i-th row is divided into a first sub-selection period T1, a second sub-selection period T2, and a third sub-selection period T3. In addition, the signal line driver circuit in FIG. 12 operates similarly to FIG. 13 even when a scan line of another row is selected.
  • Note that the timing chart in FIG. 13 shows the case where the wiring 5621_J in the J-th column is connected to the signal line Sj−1, the signal line Sj, and the signal line Sj+1 through the first thin film transistor 5603 a, the second thin film transistor 5603 b, and the third thin film transistor 5603 c.
  • The timing chart of FIG. 13 shows timing when the scan line Gi in the i-th row is selected, timing 5703 a when the first thin film transistor 5603 a is turned on/off, timing 5703 b when the second thin film transistor 5603 b is turned on/off, timing 5703 c when the third thin film transistor 5603 c is turned on/off, and a signal 5721_J input to the wiring 5621_J in the J-th column.
  • In the first sub-selection period T1, the second sub-selection period T2, and the third sub-selection period T3, different video signals are input to the wirings 5621_1 to 5621_M. For example, a video signal input to the wiring 5621_J in the first sub-selection period Ti is input to the signal line Sj−1, a video signal input to the wiring 5621_J in the second sub-selection period T2 is input to the signal line Sj, and a video signal input to the wiring 5621_J in the third sub-selection period T3 is input to the signal line Sj+1. The video signals input to the wiring 5621_J in the first sub-selection period T1, the second sub-selection period T2, and the third sub-selection period T3 are denoted by Data_j−1, Data_j, and Data_j+1, respectively.
  • As shown in FIG. 13, in the first sub-selection period T1, the first thin film transistor 5603 a is on, and the second thin film transistor 5603 b and the third thin film transistor 5603 c are off. At this time, Data_j−1 input to the wiring 5621_J is input to the signal line Sj−1 through the first thin film transistor 5603 a. In the second sub-selection period T2, the second thin film transistor 5603 b is on, and the first thin film transistor 5603 a and the third thin film transistor 5603 c are off. At this time, Data_j input to the wiring 5621_J is input to the signal line Sj through the second thin film transistor 5603 b. In the third sub-selection period T3, the third thin film transistor 5603 c is on, and the first thin film transistor 5603 a and the second thin film transistor 5603 b are off. At this time, Data_j+1 input to the wiring 5621_J is input to the signal line Sj+1 through the third thin film transistor 5603 c.
  • As described above, in the signal line driver circuit of FIG. 12, one gate selection period is divided into three; thus, video signals can be input to three signal lines from one wiring 5621 in one gate selection period. Therefore, in the signal line driver circuit of FIG. 12, the number of connections between the substrate provided with the driver IC 5601 and the substrate provided with the pixel portion can be reduced to approximately one third of the number of signal lines. When the number of connections is reduced to approximately one third of the number of signal lines, the reliability, yield, and the like of the signal line driver circuit in FIG. 12 can be improved.
  • Note that there is no particular limitation on the arrangement, number, driving method, and the like of the thin film transistors, as long as one gate selection period is divided into a plurality of sub-selection periods and video signals are input to a plurality of signal lines from one wiring in each of the plurality of sub-selection periods as shown in FIG. 12.
  • For example, when video signals are input to three or more signal lines from one wiring in each of three or more sub-selection periods, a thin film transistor and a wiring for controlling the thin film transistor may be added. Note that when one gate selection period is divided into four or more sub-selection periods, one sub-selection period becomes short. Therefore, one gate selection period is preferably divided into two or three sub-selection periods.
  • As another example, as shown in a timing chart of FIG. 14, one selection period may be divided into a precharge period Tp, the first sub-selection period T1, the second sub-selection period T2, and the third sub-selection period T3. The timing chart of FIG. 14 shows timing when the scan line Gi in the i-th row is selected, timing 5803 a when the first thin film transistor 5603 a is turned on/off, timing 5803 b when the second thin film transistor 5603 b is turned on/off, timing 5803 c when the third thin film transistor 5603 c is turned on/off, and a signal 5821_J input to the wiring 5621_J in the J-th column. As shown in FIG. 14, the first thin film transistor 5603 a, the second thin film transistor 5603 b, and the third thin film transistor 5603 c are on in the precharge period Tp. At this time, precharge voltage Vp input to the wiring 5621_J is input to the signal line Sj−1, the signal line Sj, and the signal line Sj+1 through the first thin film transistor 5603 a, the second thin film transistor 5603 b, and the third thin film transistor 5603 c, respectively. In the first sub-selection period T1, the first thin film transistor 5603 a is on, and the second thin film transistor 5603 b and the third thin film transistor 5603 c are off. At this time, Data_j−1 input to the wiring 5621_J is input to the signal line Sj−1 through the first thin film transistor 5603 a. In the second sub-selection period T2, the second thin film transistor 5603 b is on, and the first thin film transistor 5603 a and the third thin film transistor 5603 c are off. At this time, Data_j input to the wiring 5621_J is input to the signal line Sj through the second thin film transistor 5603 b. In the third sub-selection period T3, the third thin film transistor 5603 c is on, and the first thin film transistor 5603 a and the second thin film transistor 5603 b are off. At this time, Data_j+1 input to the wiring 5621_J is input to the signal line Sj+1 through the third thin film transistor 5603 c.
  • As described above, in the signal line driver circuit of FIG. 12, to which the timing chart of FIG. 14 is applied, the signal line can be precharged by providing the precharge period before the sub-selection periods. Thus, a video signal can be written to a pixel with high speed. Note that portions in FIG. 14 which are similar to those in FIG. 13 are denoted by the same reference numerals, and detailed description of the same portions or portions having similar functions is omitted.
  • Now, a constitution of the scan line driver circuit is described. The scan line driver circuit includes a shift register and a buffer. Also, a level shifter may be included in some cases. In the scan line driver circuit, when a clock signal (CLK) and a start pulse signal (SP) are input to the shift register, a selection signal is produced. The generated selection signal is buffered and amplified by the buffer, and the resulting signal is supplied to a corresponding scan line. Gate electrodes of transistors in pixels corresponding to one line are connected to the scan line. Further, since the transistors in the pixels of one line have to be turned on at the same time, a buffer which can feed a large amount of current is used.
  • An example of a shift register used as part of the scan line driver circuit is described with reference to FIG. 15 and FIG. 16.
  • FIG. 15 illustrates a circuit configuration of the shift register. The shift register shown in FIG. 15 includes a plurality of flip-flops (flip-flops 5701_1 to 5701 n). Further, the shift register is operated by inputting a first clock signal, a second clock signal, a start pulse signal, and a reset signal.
  • Connection relationships of the shift register in FIG. 15 are described. In the flip-flop 5701 i (one of the flip-flops 5701_1 to 5701 n) of the i-th stage in the shift register of FIG. 15, a first wiring 5501 shown in FIG. 16 is connected to a seventh wiring 5717 i−1; a second wiring 5502 shown in FIG. 16 is connected to a seventh wiring 5717 i+1; a third wiring 5503 shown in FIG. 16 is connected to a seventh wiring 5717 i; and a sixth wiring 5506 shown in FIG. 16 is connected to a fifth wiring 5715.
  • Further, a fourth wiring 5504 shown in FIG. 16 is connected to a second wiring 5712 in flip-flops of odd-numbered stages, and is connected to a third wiring 5713 in flip-flops of even-numbered stages. A fifth wiring 5505 shown in FIG. 16 is connected to a fourth wiring 5714.
  • Note that the first wiring 5501 shown in FIG. 16 of the flip-flop 5701_1 of a first stage is connected to a first wiring 5711, and the second wiring 5502 shown in FIG. 16 of the flip-flop 5701 n of an n-th stage is connected to a sixth wiring 5716.
  • The first wiring 5711, the second wiring 5712, the third wiring 5713, and the sixth wiring 5716 may be referred to as a first signal line, a second signal line, a third signal line, and a fourth signal line, respectively. The fourth wiring 5714 and the fifth wiring 5715 may be referred to as a first power supply line and a second power supply line, respectively.
  • FIG. 16 illustrates the detail of the flip-flop shown in FIG. 15. A flip-flop shown in FIG. 16 includes a first thin film transistor 5571, a second thin film transistor 5572, a third thin film transistor 5573, a fourth thin film transistor 5574, a fifth thin film transistor 5575, a sixth thin film transistor 5576, a seventh thin film transistor 5577, and an eighth thin film transistor 5578. Note that the first thin film transistor 5571, the second thin film transistor 5572, the third thin film transistor 5573, the fourth thin film transistor 5574, the fifth thin film transistor 5575, the sixth thin film transistor 5576, the seventh thin film transistor 5577, and the eighth thin film transistor 5578 are n-channel transistors, and are brought into conduction when a voltage (Vgs) between a gate and a source exceeds a threshold voltage (Vth).
  • Now, a connection structure of the flip-flop shown in FIG. 16 is described below.
  • A first electrode (one of a source electrode or a drain electrode) of the first thin film transistor 5571 is connected to the fourth wiring 5504, and a second electrode (the other of the source electrode or the drain electrode) of the first thin film transistor 5571 is connected to the third wiring 5503.
  • A first electrode of the second thin film transistor 5572 is connected to the sixth wiring 5506. A second electrode of the second thin film transistor 5572 is connected to the third wiring 5503.
  • A first electrode of the third thin film transistor 5573 is connected to the fifth wiring 5505. A second electrode of the third thin film transistor 5573 is connected to a gate electrode of the second thin film transistor 5572. A gate electrode of the third thin film transistor 5573 is connected to the fifth wiring 5505.
  • A first electrode of the fourth thin film transistor 5574 is connected to the sixth wiring 5506. A second electrode of the fourth thin film transistor 5574 is connected to the gate electrode of the second thin film transistor 5572. A gate electrode of the fourth thin film transistor 5574 is connected to a gate electrode of the first thin film transistor 5571.
  • A first electrode of the fifth thin film transistor 5575 is connected to the fifth wiring 5505. A second electrode of the fifth thin film transistor 5575 is connected to the gate electrode of the first thin film transistor 5571. A gate electrode of the fifth thin film transistor 5575 is connected to the first wiring 5501.
  • A first electrode of the sixth thin film transistor 5576 is connected to the sixth wiring 5506. A second electrode of the sixth thin film transistor 5576 is connected to the gate electrode of the first thin film transistor 5571. A gate electrode of the sixth thin film transistor 5576 is connected to the gate electrode of the second thin film transistor 5572.
  • A first electrode of the seventh thin film transistor 5577 is connected to the sixth wiring 5506. A second electrode of the seventh thin film transistor 5577 is connected to the gate electrode of the first thin film transistor 5571. A gate electrode of the seventh thin film transistor 5577 is connected to the second wiring 5502. A first electrode of the eighth thin film transistor 5578 is connected to the sixth wiring 5506. A second electrode of the eighth thin film transistor 5578 is connected to the gate electrode of the second thin film transistor 5572. A gate electrode of the eighth thin film transistor 5578 is connected to the first wiring 5501.
  • Note that the point at which the gate electrode of the first thin film transistor 5571, the gate electrode of the fourth thin film transistor 5574, the second electrode of the fifth thin film transistor 5575, the second electrode of the sixth thin film transistor 5576, and the second electrode of the seventh thin film transistor 5577 are connected is referred to as a node 5543. The point at which the gate electrode of the second thin film transistor 5572, the second electrode of the third thin film transistor 5573, the second electrode of the fourth thin film transistor 5574, the gate electrode of the sixth thin film transistor 5576, and the second electrode of the eighth thin film transistor 5578 are connected is referred to as a node 5544.
  • The first wiring 5501, the second wiring 5502, the third wiring 5503, and the fourth wiring 5504 may be referred to as a first signal line, a second signal line, a third signal line, and a fourth signal line, respectively. The fifth wiring 5505 and the sixth wiring 5506 may be referred to as a first power supply line and a second power supply line, respectively.
  • Alternatively, the signal line driver circuit and the scan line driver circuit can be manufactured using only n-channel TFTs, which can be manufactured by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3. Since the n-channel TFTs which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3 have high mobility, the driving frequency of the driver circuits can be increased. Further, the n-channel TFTs which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3 include source regions or drain regions which are formed using an oxygen-deficiency oxide semiconductor layer including indium, gallium, and zinc. Therefore, the parasitic capacitance is decreased and the frequency characteristic (called f-characteristic) is increased. For example, the scan line driver circuit including the n-channel TFTs which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3 can operate at high speed; therefore, it is possible to increase the frame frequency or to achieve insertion of a black screen, for example.
  • In addition, when the channel width of the transistor in the scan line driver circuit is increased or a plurality of scan line driver circuits is provided, for example, higher frame frequency can be realized. When a plurality of scan line driver circuits is provided, a scan line driver circuit for driving even-numbered scan lines is provided on one side and a scan line driver circuit for driving odd-numbered scan lines is provided on the opposite side; thus, increase in frame frequency can be realized.
  • In the case of manufacturing an active matrix type light-emitting display device, which is an example of a semiconductor device to which an embodiment of the present invention is applied, a plurality of scan line driver circuits is preferably arranged because a plurality of thin film transistors is arranged in at least one pixel. An example of a block diagram of an active matrix light-emitting display device is illustrated in FIG. 11B.
  • The light-emitting display device illustrated in FIG. 11B includes, over a substrate 5400, a pixel portion 5401 including a plurality of pixels each provided with a display element; a first scan line driver circuit 5402 and a second scan line driver circuit 5404 that select each pixel; and a signal line driver circuit 5403 that controls a video signal input to a selected pixel.
  • In the case of inputting a digital video signal to the pixel of the light-emitting display device of FIG. 11B, the pixel is put in a light-emitting state or non-light-emitting state by switching on/off of the transistor. Thus, grayscale can be displayed using an area ratio grayscale method or a time ratio grayscale method. An area ratio grayscale method refers to a driving method by which one pixel is divided into a plurality of subpixels and the respective subpixels are driven separately based on video signals so that grayscale is displayed. Further, a time ratio grayscale method refers to a driving method by which a period during which a pixel is in a light-emitting state is controlled so that grayscale is displayed.
  • Since the response time of light-emitting elements is shorter than that of liquid crystal elements or the like, the light-emitting elements are suitable for a time ratio grayscale method. Specifically, in the case of displaying by a time grayscale method, one frame period is divided into a plurality of subframe periods. Then, in accordance with video signals, the light-emitting element in the pixel is put in a light-emitting state or a non-light-emitting state in each subframe period. By dividing a frame into a plurality of subframes, the total length of time in which pixels actually emit light in one frame period can be controlled with video signals to display grayscales.
  • Note that in the light-emitting display device of FIG. 11B, in the case where one pixel includes a switching TFT and a current control TFT, a signal which is input to a first scan line serving as a gate wiring of the switching TFT is generated from the first scan line driver circuit 5402 and a signal which is input to a second scan line serving as a gate wiring of the current control TFT is generated from the second scan line driver circuit 5404. However, the signal which is input to the first scan line and the signal which is input to the second scan line may be generated together from one scan line driver circuit. In addition, for example, there is a possibility that a plurality of the first scan lines used for controlling the operation of the switching element be provided in each pixel depending on the number of transistors included in the switching element. In this case, the signals which are input to the first scan lines may be generated all from one scan line driver circuit or may be generated from a plurality of scan line driver circuits.
  • Even in the light-emitting display device, part of the driver circuit which can be formed using the n-channel TFTs can be provided over one substrate together with the thin film transistors of the pixel portion. Moreover, the signal line driver circuit and the scan line driver circuit can be manufactured using only the n-channel TFTs which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3.
  • The aforementioned driver circuit may be used for not only a liquid crystal display device or a light-emitting display device but also electronic paper in which electronic ink is driven by utilizing an element electrically connected to a switching element. The electronic paper is also called an electrophoretic display device (electrophoretic display) and has advantages in that it has the same level of readability as regular paper, it has less power consumption than other display devices, and it can be set to have a thin and light form.
  • There are a variety of modes of electrophoretic displays. The electrophoretic display is a device in which a plurality of microcapsules each including first particles having positive charge and second particles having negative charge are dispersed in a solvent or a solute, and an electrical field is applied to the microcapsules so that the particles in the microcapsules move in opposite directions from each other, and only a color of the particles gathered on one side is displayed. Note that the first particles or the second particles include a colorant, and does not move when there is not electric field. Also, a color of the first particles is different from a color of the second particles (the particles may also be colorless).
  • Thus, the electrophoretic display utilizes a so-called dielectrophoretic effect, in which a substance with high dielectric constant moves to a region with high electric field. The electrophoretic display does not require a polarizing plate and a counter substrate, which are necessary for a liquid crystal display device, so that the thickness and weight thereof are about half.
  • That which the microcapsules are dispersed in a solvent is called electronic ink, and this electronic ink can be printed on a surface of glass, plastic, fabric, paper, or the like. Color display is also possible with the use of a color filter or particles including a coloring matter.
  • In addition, an active matrix type display device can be completed by providing as appropriate, a plurality of the microcapsules over an active matrix substrate so as to be interposed between two electrodes, and can perform display by application of electric field to the microcapsules. For example, the active matrix substrate obtained using the thin film transistors which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3 can be used.
  • Note that the first particles and the second particles in the microcapsule may be formed from one of a conductive material, an insulating material, a semiconductor material, a magnetic material, a liquid crystal material, a ferroelectric material, an electroluminescent material, an electrochromic material, and a magnetophoretic material or a composite material thereof.
  • According to Embodiment 5, the protective circuit is formed using the non-linear element including an oxide semiconductor. Thus, a display device having a structure suitable as a protective circuit can be provided. In the connection structure between the first oxide semiconductor layer of the non-linear element and the wiring layers, the provision of the region which is bonded with the second oxide semiconductor layer, which has higher electrical conductivity than the first oxide semiconductor layer, allows stable operation as compared with the case of using only metal wirings. Accordingly, the function of the protective circuit is enhanced and the operation can be made stable. In this manner, according to Embodiment 5, a display device with high reliability can be manufactured. Further, by the structure similar to that of Embodiment 3, it is possible to manufacture a highly-reliable display device including a protective circuit including a non-linear element in which defects due to the peeling of the thin films are not easily caused.
  • Embodiment 5 can be combined with the structure disclosed in another Embodiment as appropriate.
  • Embodiment 6
  • A thin film transistor can be manufactured together with a non-linear element according to an embodiment of the present invention, and the thin film transistor can be used for a pixel portion and further for a driver circuit, so that a semiconductor device having a display function (also called a display device) can be manufactured. Moreover, a thin film transistor and a non-linear element according to an embodiment of the present invention can be used for part of a driver circuit or an entire driver circuit formed over one substrate together with a pixel portion, so that a system-on-panel can be formed.
  • The display device includes a display element. As the display element, a liquid crystal element (also referred to as a liquid crystal display element) or a light-emitting element (also referred to as a light-emitting display element) can be used. A light-emitting element includes, in its scope, an element whose luminance is controlled by current or voltage, and specifically includes an inorganic electroluminescent (EL) element, an organic EL element, and the like. Further, a display medium whose contrast is changed by an electric effect, such as electronic ink, can be used.
  • In addition, the display device includes a panel in which a display element is sealed, and a module in which an IC and the like including a controller are mounted on the panel. An embodiment of the present invention relates to one mode of an element substrate before the display element is completed in a process for manufacturing the display device, and the element substrate is provided with a means for supplying current to the display element in each of a plurality of pixels. Specifically, the element substrate may be in a state provided with only a pixel electrode of the display element, a state after a conductive film to be a pixel electrode is formed and before the conductive film is etched to form the pixel electrode, or any other states.
  • A display device in this specification refers to an image display device, a display device, or a light source (including a lighting device). Further, the display device includes any of the following modules in its category: a module including a connector such as an flexible printed circuit (FPC), a tape automated bonding (TAB) tape, or a tape carrier package (TCP); a module having a TAB tape or a TCP which is provided with a printed wiring board at the end thereof; and a module having an integrated circuit (IC) which is directly mounted on a display element by a chip-on-glass (COG) method.
  • The appearance and a cross section of a liquid crystal display panel, which is one mode of a display device according to an embodiment of the present invention, will be described in Embodiment 6 with reference to FIGS. 17A, 17B and 17C. FIGS. 17A and 17B are top views of a panel in which thin film transistors 4010 and 4011 with high electrical characteristics which can be manufactured by a method similar to the method for manufacturing the non-linear element, and a liquid crystal element 4013 are sealed with a sealant 4005 between a first substrate 4001 and a second substrate 4006. FIG. 17C corresponds to a cross section thereof along M-N of FIGS. 17A and 17B.
  • The sealant 4005 is provided so as to surround a pixel portion 4002 and a scan line driver circuit 4004 which are provided over the first substrate 4001. The second substrate 4006 is provided over the pixel portion 4002 and the scan line driver circuit 4004. Thus, the pixel portion 4002 and the scan line driver circuit 4004 as well as a liquid crystal layer 4008 are sealed with the sealant 4005 between the first substrate 4001 and the second substrate 4006. A signal line driver circuit 4003 that is formed using a single crystal semiconductor film or a polycrystalline semiconductor film over a substrate which is prepared separately is mounted in a region that is different from the region surrounded by the sealant 4005 over the first substrate 4001.
  • Note that there is no particular limitation on a connection method of the driver circuit which is separately formed, and a known COG method, wire bonding method, TAB method, or the like can be used. FIG. 17A illustrates an example in which the signal line driver circuit 4003 is mounted by a COG method and FIG. 17B illustrates an example in which signal line driver circuit 4003 is mounted by a TAB method.
  • Each of the pixel portion 4002 and the scan line driver circuit 4004 which are provided over the first substrate 4001 includes a plurality of thin film transistors. FIG. 17B illustrates the thin film transistor 4010 included in the pixel portion 4002 and the thin film transistor 4011 included in the scan line driver circuit 4004. Insulating layers 4020 and 4021 are provided over the thin film transistors 4010 and 4011.
  • Each of the thin film transistors 4010 and 4011 has high electrical characteristics and includes a gate insulating layer on which plasma treatment has been performed, a source region and a drain region which include an IGZO semiconductor film of oxygen-deficiency type, a source electrode layer and a drain electrode layer which are in contact with the source region and the drain region, and an IGZO semiconductor layer of oxygen-excess type which is in contact with the source region and the drain region. The thin film transistors 4010 and 4011 can be manufactured by a method similar to the method for manufacturing the non-linear element described in Embodiment 2. In Embodiment 6, the thin film transistors 4010 and 4011 are n-channel thin film transistors.
  • A pixel electrode layer 4030 included in the liquid crystal element 4013 is electrically connected to the thin film transistor 4010. A counter electrode layer 4031 of the liquid crystal element 4013 is formed on the second substrate 4006. A portion where the pixel electrode layer 4030, the counter electrode layer 4031, and the liquid crystal layer 4008 overlap with each other corresponds to the liquid crystal element 4013. Note that the pixel electrode layer 4030 and the counter electrode layer 4031 are provided with an insulating layer 4032 and an insulating layer 4033 serving as orientation films, respectively, and hold the liquid crystal layer 4008 with the insulating layers 4032 and 4033 interposed therebetween.
  • Note that the first substrate 4001 and the second substrate 4006 can be formed from glass, metal (typically, stainless steel), ceramic, or plastic. As plastic, a fiberglass-reinforced plastics (FRP) plate, a polyvinyl fluoride (PVF) film, a polyester film, or an acrylic resin film can be used. In addition, a sheet with a structure in which an aluminum foil is sandwiched between PVF films or polyester films can be used.
  • A columnar spacer 4035, which is formed by etching an insulating film selectively, is provided to control a distance (a cell gap) between the pixel electrode layer 4030 and the counter electrode layer 4031. Alternatively, a spherical spacer may be used.
  • Alternatively, a blue phase liquid crystal without an orientation film may be used. A blue phase is a type of liquid crystal phase, which appears just before a cholesteric liquid crystal changes into an isotropic phase when the temperature of the cholesteric liquid crystal is increased. A blue phase appears only within narrow temperature range; therefore, the liquid crystal layer 4008 is formed using a liquid crystal composition in which a chiral agent of 5 wt. % or more is mixed in order to expand the temperature range. The liquid crystal composition including a blue phase liquid crystal and a chiral agent has a short response time of 10 μs to 100 μs, and is optically isotropic; therefore, orientation treatment is not necessary and viewing angle dependence is small.
  • Note that Embodiment 6 describes an example of a transmissive liquid crystal display device; however, an embodiment of the present invention can be applied to a reflective liquid crystal display device or a semi-transmissive liquid crystal display device.
  • Although a liquid crystal display device of Embodiment 6 has a polarizer provided outer than the substrate (the viewer side) and a color layer and an electrode layer of a display element provided inner than the substrate, which are arranged in that order, the polarizer may be inner than the substrate. The stacked structure of the polarizer and the color layer is not limited to that shown in Embodiment 6 and may be set as appropriate in accordance with the materials of the polarizer and the color layer and the condition of the manufacturing process. Further, a light-blocking film serving as a black matrix may be provided.
  • In Embodiment 6, in order to reduce the unevenness of the surface of the thin film transistors and to improve the reliability of the thin film transistors, the non-linear element described in Embodiment 2 and the thin film transistors which can be formed by a method similar to the method for manufacturing the non-linear element are covered with protective films or insulating layers (the insulating layers 4020 and 4021) serving as planarizing insulating films. Note that the protective film is provided to prevent entry of a contaminant impurity such as an organic substance, a metal substance, or moisture floating in the atmosphere, and therefore a dense film is preferable. The protective film may be formed using a single layer or a stack of layers of a silicon oxide film, a silicon nitride film, a silicon oxynitride film, a silicon nitride oxide film, an aluminum oxide film, an aluminum nitride film, an aluminum oxynitride film, or an aluminum nitride oxide film by a sputtering method. Although the protective film is formed by a sputtering method in Embodiment 6, the method is not limited to a particular method and may be selected from a variety of methods.
  • Here, the insulating layer 4020 is formed to have a stacked structure as the protective film. Here, a silicon oxide film is formed by a sputtering method as a first layer of the insulating layer 4020. The use of a silicon oxide film for the protective film provides an advantageous effect of preventing hillock of an aluminum film used for a source electrode layer and a drain electrode layer.
  • Moreover, a silicon nitride film is formed by a sputtering method as a second layer of the insulating layer 4020. When a silicon nitride film is used for the protective film, it is possible to prevent movable ions such as sodium from entering a semiconductor region to vary the electrical characteristics of the TFT.
  • Further, after the protective film is formed, the IGZO semiconductor layer may be annealed (at 300° C. to 400° C.).
  • Further, the insulating layer 4021 is formed as the planarizing insulating film. The insulating layer 4021 can be formed from an organic material having heat resistance, such as polyimide, acrylic, benzocyclobutene, polyamide, or epoxy. As an alternative to such organic materials, it is possible to use a low-dielectric constant material (a low-k material), a siloxane-based resin, PSG (phosphosilicate glass), BPSG (borophosphosilicate glass), or the like. A siloxane-based resin may include as a substituent at least one of fluorine, an alkyl group, and an aryl group, as well as hydrogen. Note that the insulating layer 4021 may be formed by stacking a plurality of insulating films formed of these materials.
  • Note that a siloxane-based resin is a resin formed from a siloxane-based material as a starting material and having the bond of Si—O—Si. The siloxane-based resin may include as a substituent at least one of fluorine, an alkyl group, and aromatic hydrocarbon, as well as hydrogen.
  • The method for the formation of the insulating layer 4021 is not limited to a particular method and the following method can be used depending on the material of the insulating layer 4021: a sputtering method, an SOG method, spin coating, dip coating, spray coating, a droplet discharge method (e.g., an inkjet method, screen printing, or offset printing), a doctor knife, a roll coater, a curtain coater, a knife coater, or the like. In the case of forming the insulating layer 4021 with the use of a material solution, annealing (300° C. to 400° C.) may be performed on the IGZO semiconductor layer at the same time as a baking step. When the baking of the insulating layer 4021 and the annealing of the IGZO semiconductor layer are performed at the same time, a semiconductor device can be manufactured efficiently.
  • The pixel electrode layer 4030 and the counter electrode layer 4031 can be formed from a light-transmitting conductive material such as indium oxide containing tungsten oxide, indium zinc oxide containing tungsten oxide, indium oxide containing titanium oxide, indium tin oxide containing titanium oxide, indium tin oxide (hereinafter referred to as ITO), indium zinc oxide, or indium tin oxide to which silicon oxide is added.
  • A conductive composition including a conductive high molecule (also referred to as a conductive polymer) can be used for the pixel electrode layer 4030 and the counter electrode layer 4031. The pixel electrode formed of the conductive composition has preferably a sheet resistance of 10000 ohm/square or less and a transmittance of 70% or more at a wavelength of 550 nm. Further, the resistivity of the conductive high molecule included in the conductive composition is preferably 0.1 Ω·cm or less.
  • As the conductive high molecule, a so-called π-electron conjugated conductive polymer can be used. As examples thereof, polyaniline or a derivative thereof, polypyrrole or a derivative thereof, polythiophene or a derivative thereof, a copolymer of two or more kinds of them, and the like can be given.
  • Further, a variety of signals and potentials are supplied from an FPC 4018 to the signal line driver circuit 4003 which is formed separately, the scan line driver circuit 4004, and the pixel portion 4002.
  • In Embodiment 6, a connecting terminal electrode 4015 is formed using the same conductive film as the pixel electrode layer 4030 included in the liquid crystal element 4013. A terminal electrode 4016 is formed using the same conductive film as the source and drain electrode layers included in the thin film transistors 4010 and 4011.
  • The connecting terminal electrode 4015 is electrically connected to a terminal of the FPC 4018 through an anisotropic conductive film 4019.
  • Although FIGS. 17A, 17B and 17C show an example in which the signal line driver circuit 4003 is formed separately and mounted on the first substrate 4001, Embodiment 6 is not limited to this structure. The scan line driver circuit may be separately formed and then mounted, or only part of the signal line driver circuit or part of the scan line driver circuit may be separately formed and then mounted.
  • FIG. 18 illustrates an example in which a liquid crystal display module is formed as a semiconductor device using a TFT substrate 2600 manufactured according to an embodiment of the present invention.
  • FIG. 18 illustrates an example of a liquid crystal display module, in which the TFT substrate 2600 and a counter substrate 2601 are fixed to each other with a sealant 2602, and a pixel portion 2603 including a TFT and the like, a display element 2604 including a liquid crystal layer, and a color layer 2605 are provided between the substrates to form a display region. The color layer 2605 is necessary to perform color display. In the case of the RGB system, respective color layers corresponding to colors of red, green, and blue are provided for respective pixels. Polarizing plates 2606 and 2607 and a diffuser plate 2613 are provided outside the TFT substrate 2600 and the counter substrate 2601. A light source includes a cold cathode tube 2610 and a reflective plate 2611, and a circuit board 2612 is connected to a wiring circuit portion 2608 of the TFT substrate 2600 through a flexible wiring board 2609 and includes an external circuit such as a control circuit and a power source circuit. The polarizing plate and the liquid crystal layer may be stacked with a retardation plate interposed therebetween.
  • For the liquid crystal display module, a TN (Twisted Nematic) mode, an IPS (In-Plane-Switching) mode, an FFS (Fringe Field Switching) mode, an MVA (Multi-domain Vertical Alignment) mode, a PVA (Patterned Vertical Alignment) mode, an ASM (Axially Symmetric aligned Micro-cell) mode, an OCB (Optically Compensated Birefringence) mode, an FLC (Ferroelectric Liquid Crystal) mode, an AFLC (AntiFerroelectric Liquid Crystal) mode or the like can be used.
  • According to Embodiment 6, a protective circuit is formed using a non-linear element including an oxide semiconductor; thus, a display device having a structure suitable as a protective circuit can be provided. In the connection structure between the first oxide semiconductor layer of the non-linear element and the wiring layers, the provision of the region which is bonded with the second oxide semiconductor layer, which has higher electrical conductivity than the first oxide semiconductor layer, allows stable operation as compared with the case of using only metal wirings. Accordingly, the function of the protective circuit can be enhanced and the operation can be made stable. In this manner, according to Embodiment 6, a liquid crystal display panel with high reliability as a display device can be manufactured. Further, by the structure similar to that of Embodiment 3, it is possible to manufacture a highly-reliable liquid crystal display panel incorporating a protective circuit including a non-linear element in which defects due to the peeling of the thin films are not easily caused.
  • Embodiment 6 can be combined with the structure disclosed in another Embodiment as appropriate.
  • Embodiment 7
  • Embodiment 7 describes an example of a light-emitting display device as a display device according to an embodiment of the present invention. As an example of a display element of the display device, here, a light-emitting element utilizing electroluminescence is used. Light-emitting elements utilizing electroluminescence are classified according to whether a light emitting material is an organic compound or an inorganic compound. In general, the former is referred to as an organic EL element, the latter as an inorganic EL element.
  • In an organic EL element, by application of voltage to a light-emitting element, electrons and holes are separately injected from a pair of electrodes into a layer containing a light-emitting organic compound, and thus current flows. Then, those carriers (i.e., electrons and holes) are recombined, and thus, the light-emitting organic compound is excited. When the light-emitting organic compound returns to a ground state from the excited state, light is emitted. Owing to such a mechanism, such a light emitting element is referred to as a current-excitation light emitting element.
  • The inorganic EL elements are classified according to their element structures into a dispersion type inorganic EL element and a thin-film type inorganic EL element. A dispersion type inorganic EL element has a light-emitting layer where particles of a light-emitting material are dispersed in a binder, and its light emission mechanism is donor-acceptor recombination type light emission that utilizes a donor level and an acceptor level. A thin-film type inorganic EL element has a structure where a light-emitting layer is sandwiched between dielectric layers, which are further sandwiched between electrodes, and its light emission mechanism is localized type light emission that utilizes inner-shell electron transition of metal ions. Note that an organic EL element is used as a light-emitting element in this example.
  • FIG. 19 illustrates an example of a pixel structure to which digital time grayscale driving can be applied, as an example of a semiconductor device to which an embodiment of the present invention is applied.
  • A structure and operation of a pixel to which digital time grayscale driving can be applied are described. In this example, one pixel includes two n-channel transistors in each of which a channel formation region includes an IGZO semiconductor layer and which can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2 or 3.
  • A pixel 6400 includes a switching transistor 6401, a driver transistor 6402, a light-emitting element 6404, and a capacitor 6403. A gate of the switching transistor 6401 is connected to a scan line 6406, a first electrode (one of a source electrode and a drain electrode) of the switching transistor 6401 is connected to a signal line 6405, and a second electrode (the other of the source electrode and the drain electrode) of the switching transistor 6401 is connected to a gate of the driver transistor 6402. The gate of the driver transistor 6402 is connected to a power supply line 6407 through the capacitor 6403, a first electrode of the driver transistor 6402 is connected to the power supply line 6407, and a second electrode of the driver transistor 6402 is connected to a first electrode (pixel electrode) of the light-emitting element 6404. A second electrode of the light-emitting element 6404 corresponds to a common electrode 6408.
  • The second electrode (common electrode 6408) of the light-emitting element 6404 is set to a low power supply potential. The low power supply potential is a potential satisfying the low power supply potential < a high power supply potential when the high power supply potential set to the power supply line 6407 is a reference. As the low power supply potential, GND, 0 V, or the like may be employed, for example. A potential difference between the high power supply potential and the low power supply potential is applied to the light-emitting element 6404 and current is supplied to the light-emitting element 6404, so that the light-emitting element 6404 emits light. Here, in order to make the light-emitting element 6404 emit light, each potential is set so that the potential difference between the high power supply potential and the low power supply potential is greater than or equal to forward threshold voltage.
  • Gate capacitance of the driver transistor 6402 may be used as a substitute for the capacitor 6403, so that the capacitor 6403 can be omitted. The gate capacitance of the driver transistor 6402 may be formed between the channel region and the gate electrode.
  • In the case of a voltage-input voltage driving method, a video signal is input to the gate of the driver transistor 6402 so that the driver transistor 6402 is in either of two states of being sufficiently turned on and turned off. That is, the driver transistor 6402 operates in a linear region. Since the driver transistor 6402 operates in a linear region, a voltage higher than the voltage of the power supply line 6407 is applied to the gate of the driver transistor 6402. Note that a voltage higher than or equal to (voltage of the power supply line +Vth of the driver transistor 6402) is applied to the signal line 6405.
  • In the case of performing analog grayscale driving instead of digital time grayscale driving, the same pixel structure as that in FIG. 19 can be used by changing signal input.
  • In the case of performing analog grayscale driving, a voltage higher than or equal to (forward voltage of the light-emitting element 6404+Vth of the driver transistor 6402) is applied to the gate of the driver transistor 6402. The forward voltage of the light-emitting element 6404 indicates a voltage at which a desired luminance is obtained, and includes at least forward threshold voltage. The video signal by which the driver transistor 6402 operates in a saturation region is input, so that current can be supplied to the light-emitting element 6404. In order for the driver transistor 6402 to operate in a saturation region, the potential of the power supply line 6407 is set higher than the gate potential of the driver transistor 6402. When an analog video signal is used, it is possible to feed current to the light-emitting element 6404 in accordance with the video signal and perform analog grayscale driving.
  • The pixel structure shown in FIG. 19 is not limited thereto. For example, a switch, a resistor, a capacitor, a transistor, a logic circuit, or the like may be added to the pixel shown in FIG. 19.
  • Next, structures of a light-emitting element are described with reference to FIGS. 20A to 20C. A cross-sectional structure of a pixel is described here by taking an n-channel driver TFT as an example. TFTs 7001, 7011, and 7021 serving as driver TFTs used for a semiconductor device, which are illustrated in FIGS. 20A, 20B, and 20C, can be formed by a method similar to the method for manufacturing the non-linear element described in Embodiment 2. The TFTs 7001, 7011, and 7021 have high electrical characteristics and each include a gate insulating layer on which plasma treatment has been performed, a source region and a drain region which include an IGZO semiconductor film of oxygen-deficiency type, a source electrode layer and a drain electrode layer which are in contact with the source region and the drain region, and an IGZO semiconductor layer of oxygen-excess type which is in contact with the source region and the drain region.
  • In addition, in order to extract light emitted from the light-emitting element, at least one of an anode and a cathode is required to transmit light. A thin film transistor and a light-emitting element are formed over a substrate. A light-emitting element can have a top-emission structure in which light emission is extracted through the surface opposite to the substrate; a bottom-emission structure in which light emission is extracted through the surface on the substrate side; or a dual-emission structure in which light emission is extracted through the surface opposite to the substrate and the surface on the substrate side. The pixel structure according to an embodiment of the present invention can be applied to a light-emitting element having any of these emission structures.
  • A light-emitting element with a top-emission structure is described with reference to FIG. 20A.
  • FIG. 20A is a cross-sectional view of a pixel in a case where the driver TFT 7001 is an n-channel TFT and light generated in a light-emitting element 7002 is emitted to an anode 7005 side with respect to a light-emitting layer 7004 (the side opposite to the substrate side). In FIG. 20A, a cathode 7003 of the light-emitting element 7002 is electrically connected to the driver TFT 7001, and the light-emitting layer 7004 and the anode 7005 are stacked in this order over the cathode 7003. The cathode 7003 can be formed using any of a variety of conductive materials as long as it has a low work function and reflects light. For example, Ca, Al, CaF, MgAg, AlLi, or the like is preferably used. The light-emitting layer 7004 may be formed using a single layer or by stacking a plurality of layers. When the light-emitting layer 7004 is formed using a plurality of layers, the light-emitting layer 7004 is formed by stacking an electron-injecting layer, an electron-transporting layer, a light-emitting layer, a hole-transporting layer, and a hole-injecting layer in this order over the cathode 7003. It is not necessary to form all of these layers. The anode 7005 is formed using a light-transmitting conductive film such as a film of indium oxide including tungsten oxide, indium zinc oxide including tungsten oxide, indium oxide including titanium oxide, indium tin oxide including titanium oxide, indium tin oxide (hereinafter, referred to as ITO), indium zinc oxide, or indium tin oxide to which silicon oxide is added.
  • The light-emitting element 7002 corresponds to a region where the cathode 7003 and the anode 7005 sandwich the light-emitting layer 7004. In the case of the pixel shown in FIG. 20A, light is emitted from the light-emitting element 7002 to the anode 7005 side as indicated by an arrow.
  • Next, a light-emitting element having the bottom-emission structure is described with reference to FIG. 20B. FIG. 20B is a cross-sectional view of a pixel in the case where a driver TFT 7011 is n-channel, and light is emitted from a light-emitting element 7012 to a cathode 7013 side with respect to a light-emitting layer 7014 (the substrate side). In FIG. 20B, the cathode 7013 of the light-emitting element 7012 is formed over a light-transmitting conductive film 7017 which is electrically connected to the driver TFT 7011, and the light-emitting layer 7014 and an anode 7015 are stacked in this order over the cathode 7013. A light-blocking film 7016 for reflecting or blocking light may be formed so as to cover the anode 7015 when the anode 7015 has a light-transmitting property. For the cathode 7013, a variety of materials can be used as in the case of FIG. 20A as long as the cathode 7013 is a conductive film having a low work function. Note that the cathode 7013 is formed to have a thickness that can transmit light (preferably, approximately from 5 nm to 30 nm). For example, an aluminum film with a thickness of 20 nm can be used as the cathode 7013. The light-emitting layer 7014 may be formed of a single layer or by stacking a plurality of layers as in the case of FIG. 20A. The anode 7015 is not required to transmit light, but can be formed using a light-transmitting conductive material as in the case of FIG. 20A. For the light-blocking film 7016, metal or the like that reflects light can be used; however, it is not limited to a metal film. For example, a resin or the like to which black pigment is added can be used.
  • The light-emitting element 7012 corresponds to a region where the cathode 7013 and the anode 7015 sandwich the light-emitting layer 7014. In the case of the pixel shown in FIG. 20B, light is emitted from the light-emitting element 7012 to the cathode 7013 side as indicated by an arrow.
  • Next, a light-emitting element having a dual-emission structure is described with reference to FIG. 20C. In FIG. 20C, a cathode 7023 of a light-emitting element 7022 is formed over a light-transmitting conductive film 7027 which is electrically connected to the driver TFT 7021, and a light-emitting layer 7024 and an anode 7025 are stacked in this order over the cathode 7023. As in the case of FIG. 20A, the cathode 7023 can be formed of any of a variety of conductive materials as long as it is conductive and has low work function. Note that the cathode 7023 is formed to have a thickness that can transmit light. For example, an Al film having a thickness of 20 nm can be used as the cathode 7023. The light-emitting layer 7024 may be formed using a single layer or by stacking a plurality of layers as in the case of FIG. 20A. In a manner similar to FIG. 20A, the anode 7025 can be formed using a light-transmitting conductive material.
  • The light-emitting element 7022 corresponds to a region where the cathode 7023, the light-emitting layer 7024, and the anode 7025 overlap with each other. In the pixel illustrated in FIG. 20C, light is emitted from the light-emitting element 7022 to both the anode 7025 side and the cathode 7013 side as denoted by arrows.
  • Although an organic EL element is described here as a light-emitting element, an inorganic EL element can be alternatively provided as a light-emitting element.
  • Note that Embodiment 7 describes the example in which a thin film transistor (driver TFT) which controls the driving of a light-emitting element is electrically connected to the light-emitting element, but a structure may be employed in which a current control TFT is connected between the driver TFT and the light-emitting element.
  • The semiconductor device described in Embodiment 7 is not limited to the structures illustrated in FIGS. 20A to 20C, and can be modified in various ways based on the spirit of techniques according to the present invention.
  • Next, the appearance and cross section of a light-emitting display panel (also referred to as a light-emitting panel) which corresponds to one mode of a semiconductor device according to the present invention will be described with reference to FIGS. 21A and 21B. FIG. 21A is a top view of a panel in which a light-emitting element and a thin film transistor having high electrical characteristics that can be manufactured over a first substrate by a method similar to the method for manufacturing a non-linear element according to an embodiment of the present invention is sealed between the first substrate and a second substrate with a sealant, and FIG. 21B is a cross-sectional view along H—I of FIG. 21A.
  • A sealant 4505 is provided so as to surround a pixel portion 4502, signal line driver circuits 4503 a and 4503 b, and scan line driver circuits 4504 a and 4504 b, which are provided over a first substrate 4501. In addition, a second substrate 4506 is formed over the pixel portion 4502, the signal line driver circuits 4503 a and 4503 b, and the scan line driver circuits 4504 a and 4504 b. Accordingly, the pixel portion 4502, the signal line driver circuits 4503 a and 4503 b, and the scan line driver circuits 4504 a and 4504 b are sealed, together with filler 4507, with the first substrate 4501, the sealant 4505, and the second substrate 4506. In this manner, it is preferable that the pixel portion 4502, the signal line driver circuits 4503 a and 4503 b, and the scan line driver circuits 4504 a and 4504 b be packaged (sealed) with a protective film (such as an attachment film or an ultraviolet curable resin film) or a cover material with high air-tightness and little degasification so that the pixel portion 4502, the signal line driver circuits 4503 a and 4503 b, and the scan line driver circuits 4504 a and 4504 b are not exposed to external air.
  • The pixel portion 4502, the signal line driver circuits 4503 a and 4503 b, and the scan line driver circuits 4504 a and 4504 b formed over the first substrate 4501 each include a plurality of thin film transistors, and the thin film transistor 4510 included in the pixel portion 4502 and the thin film transistor 4509 included in the signal line driver circuit 4503 a are illustrated as an example in FIG. 21B.
  • Each of the thin film transistors 4509 and 4510 has high electrical characteristics and includes a gate insulating layer on which plasma treatment has been performed, a source region and a drain region which are formed using an IGZO semiconductor film of oxygen-deficiency type, a source electrode layer and a drain electrode layer which are in contact with the source region and the drain region, and an IGZO semiconductor layer of oxygen-excess type which is in contact with the source region and the drain region. The thin film transistors 4509 and 4510 can be manufactured in a manner similar to the method for manufacturing the non-linear element described in Embodiment 2. In Embodiment 7, the thin film transistors 4509 and 4510 are n-channel thin film transistors.
  • Moreover, reference numeral 4511 denotes a light-emitting element. A first electrode layer 4517 which is a pixel electrode included in the light-emitting element 4511 is electrically connected to source and drain electrode layers of the thin film transistor 4510. Note that although the light-emitting element 4511 has a stacked structure of the first electrode layer 4517, an electroluminescent light-emitting layer 4512, and a second electrode layer 4513, the structure of the light-emitting element 4511 is not limited to the structure shown in Embodiment 7. The structure of the light-emitting element 4511 can be changed as appropriate depending on a direction in which light is extracted from the light-emitting element 4511, or the like.
  • A partition wall 4520 is formed using an organic resin film, an inorganic insulating film, or organic polysiloxane. It is particularly preferable that the partition wall 4520 be formed using a photosensitive material to have an opening portion on the first electrode layer 4517 so that a sidewall of the opening portion is formed as a tilted surface with continuous curvature.
  • The electroluminescent light-emitting layer 4512 may be formed using a single layer or a plurality of layers stacked.
  • In order to prevent entry of oxygen, hydrogen, moisture, carbon dioxide, or the like into the light-emitting element 4511, a protective film may be formed over the second electrode layer 4513 and the partition wall 4520. As the protective film, a silicon nitride film, a silicon nitride oxide film, a DLC (diamond like carbon) film, or the like can be formed.
  • In addition, a variety of signals and potentials are supplied from FPCs 4518 a and 4518 b to the signal line driver circuits 4503 a and 4503 b, the scan line driver circuits 4504 a and 4504 b, or the pixel portion 4502.
  • In Embodiment 7, a connecting terminal electrode 4515 is formed using the same conductive film as the first electrode layer 4517 included in the light-emitting element 4511. A terminal electrode 4516 is formed using the same conductive film as the source and drain electrode layers included in the thin film transistors 4509 and 4510.
  • The connecting terminal electrode 4515 is electrically connected to a terminal included in the FPC 4518 a through an anisotropic conductive film 4519.
  • The second substrate 4506 located in the direction in which light is extracted from the light-emitting element 4511 needs to have a light-transmitting property. In that case, a light-transmitting material such as a glass plate, a plastic plate, a polyester film, or an acrylic film is used.
  • As the filler 4507, an ultraviolet curable resin or a thermosetting resin as well as inert gas such as nitrogen or argon can be used. For example, polyvinyl chloride (PVC), acrylic, polyimide, an epoxy resin, a silicone resin, polyvinyl butyral (PVB), or ethylene vinyl acetate (EVA) can be used. In Embodiment 7, nitrogen is used for the filler 4507.
  • In addition, if needed, optical films such as a polarizing plate, a circularly polarizing plate (including an elliptically polarizing plate), a retarder plate (a quarter-wave plate, a half-wave plate), and a color filter may be provided on an emission surface of the light-emitting element, as appropriate. Further, the polarizing plate or the circularly polarizing plate may be provided with an anti-reflection film. For example, anti-glare treatment can be performed by which reflected light is diffused in the depression/projection of the surface and glare can be reduced.
  • As the signal line driver circuits 4503 a and 4503 b and the scan line driver circuits 4504 a and 4504 b, driver circuits formed by using a single crystal semiconductor film or polycrystalline semiconductor film over a substrate separately prepared may be mounted. In addition, only the signal line driver circuit or only part thereof, or only the scan line driver circuit or only part thereof may be separately formed to be mounted. Embodiment 7 is not limited to the structure shown in FIGS. 21A and 21B.
  • According to Embodiment 7, a protective circuit is formed using a non-linear element including an oxide semiconductor; thus, a display device having a structure suitable as a protective circuit can be provided. In the connection structure between the first oxide semiconductor layer of the non-linear element and the wiring layers, the provision of the region which is bonded with the second oxide semiconductor layer, which has higher electrical conductivity than the first oxide semiconductor layer, allows stable operation as compared with the case of using only metal wirings. Accordingly, the function of the protective circuit is enhanced and the operation can be made stable. In this manner, according to Embodiment 7, a light-emitting display device (display panel) with high reliability as a display device can be manufactured. Further, by the structure similar to that of Embodiment 3, it is possible to manufacture a highly-reliable light-emitting display device (display panel) including a protective circuit including a non-linear element in which defects due to the peeling of the thin films are not easily caused.
  • Embodiment 7 can be combined with the structure disclosed in another Embodiment as appropriate.
  • Embodiment 8
  • A display device according to an embodiment of the present invention can be applied as electronic paper. Electronic paper can be used for electronic appliances of every field for displaying information. For example, electronic paper can be used for electronic book (e-book), posters, advertisement in vehicles such as trains, display in a variety of cards such as credit cards, and so on. Examples of such electronic appliances are illustrated in FIGS. 22A and 22B and FIG. 23.
  • FIG. 22A illustrates a poster 2631 formed using electronic paper. If the advertizing medium is printed paper, the advertisement is replaced by manpower; however, when electronic paper to which an embodiment of the present invention is applied is used, the advertisement display can be changed in a short time. Moreover, a stable image can be obtained without display deterioration. Further, the poster may send and receive information wirelessly.
  • FIG. 22B illustrates an advertisement 2632 in a vehicle such as a train. If the advertizing medium is printed paper, the advertisement is replaced by manpower; however, when electronic paper to which an embodiment of the present invention is applied is used, the advertisement display can be changed in a short time without much manpower. Moreover, a stable image can be obtained without display deterioration. Further, the advertisement in vehicles may send and receive information wirelessly.
  • FIG. 23 illustrates an example of an electronic book device 2700. For example, the electronic book device 2700 includes two housings 2701 and 2703. The housings 2701 and 2703 are bound with each other by an axis portion 2711, along which the electronic book device 2700 is opened and closed. With such a structure, operation as a paper book is achieved.
  • A display portion 2705 is incorporated in the housing 2701 and a display portion 2707 is incorporated in the housing 2703. The display portion 2705 and the display portion 2707 may display a series of images, or may display different images. In the structure where different images are displayed in different display portions, for example, the right display portion (the display portion 2705 in FIG. 23) can display text and the left display portion (the display portion 2707 in FIG. 23) can display images.
  • FIG. 23 illustrates an example in which the housing 2701 is provided with an operation portion and the like. For example, the housing 2701 is provided with a power supply 2721, an operation key 2723, a speaker 2725, and the like. The page can be turned with the operation key 2723. Note that a keyboard, a pointing device, and the like may be provided on the same plane as the display portion of the housing. Further, a rear surface or a side surface of the housing may be provided with an external connection terminal (an earphone terminal, a USB terminal, a terminal which can be connected with a variety of cables such as an AC adopter or a USB cable, and the like), a storage medium inserting portion, or the like. Moreover, the electronic book device 2700 may have a function of an electronic dictionary.
  • Further, the electronic book device 2700 may send and receive information wirelessly. Desired book data or the like can be purchased and downloaded from an electronic book server wirelessly.
  • As described in Embodiment 8, an electronic appliance with high reliability can be provided when a display device having a protective circuit whose function has been enhanced by the use of a non-linear element including an oxide semiconductor and whose operation has been made stable is mounted on the electronic appliance. By the use of a structure similar to that of Embodiment 3, it is possible to manufacture an electronic appliance including a display device with high reliability, on which a protective circuit including a non-linear element in which a defect due to peeling of a thin film does not easily occur is mounted.
  • Embodiment 8 can be combined with the structure disclosed in another Embodiment as appropriate.
  • Embodiment 9
  • A semiconductor device according to an embodiment of the present invention can be applied to a variety of electronic appliances (including game machines). As the electronic appliances, for example, there are a television device (also called TV or a television receiver), a monitor for a computer or the like, a digital camera, a digital video camera, a digital photo frame, a cellular phone (also called a mobile phone or a portable telephone device), a portable game machine, a portable information terminal, an audio playback device, and a large game machine such as a pachinko machine.
  • FIG. 24A illustrates an example of a television device 9600. A display portion 9603 is incorporated in a housing 9601 of the television device 9600. The display portion 9603 can display images. Here, the housing 9601 is supported on a stand 9605.
  • The television device 9600 can be operated by an operation switch of the housing 9601 or a separate remote controller 9610. The channel and volume can be controlled with operation keys 9609 of the remote controller 9610 and the images displayed in the display portion 9603 can be controlled. Moreover, the remote controller 9610 may have a display portion 9607 in which the information outgoing from the remote controller 9610 is displayed.
  • Note that the television device 9600 is provided with a receiver, a modem, and the like. With the use of the receiver, general television broadcasting can be received. Moreover, when the display device is connected to a communication network with or without wires via the modem, one-way (from a sender to a receiver) or two-way (between a sender and a receiver or between receivers) information communication can be performed.
  • FIG. 24B illustrates an example of a digital photo frame 9700. For example, a display portion 9703 is incorporated in a housing 9701 of the digital photo frame 9700. The display portion 9703 can display a variety of images, for example, displays image data taken with a digital camera or the like, so that the digital photo frame can function in a manner similar to a general picture frame.
  • Note that the digital photo frame 9700 is provided with an operation portion, an external connection terminal (such as a USB terminal or a terminal which can be connected to a variety of cables including a USB cable), a storage medium inserting portion, and the like. These structures may be incorporated on the same plane as the display portion; however, they are preferably provided on the side surface or rear surface of the display portion because the design is improved. For example, a memory including image data taken with a digital camera is inserted into the storage medium inserting portion of the digital photo frame and the image data is imported. Then, the imported image data can be displayed in the display portion 9703.
  • The digital photo frame 9700 may send and receive information wirelessly. In this case, desired image data can be wirelessly imported into the digital photo frame 9700 and can be displayed therein.
  • FIG. 25A illustrates a portable game machine including a housing 9881 and a housing 9891 which are jointed with a connector 9893 so as to be able to open and close. A display portion 9882 and a display portion 9883 are incorporated in the housing 9881 and the housing 9891, respectively. The portable game machine illustrated in FIG. 25A additionally includes a speaker portion 9884, a storage medium inserting portion 9886, an LED lamp 9890, an input means (operation keys 9885, a connection terminal 9887, a sensor 9888 (including a function of measuring force, displacement, position, speed, acceleration, angular speed, the number of rotations, distance, light, liquid, magnetism, temperature, chemical substance, sound, time, hardness, electric field, current, voltage, electric power, radiation, flow rate, humidity, tilt angle, vibration, smell, or infrared ray), a microphone 9889, and the like). Needless to say, the structure of the portable game machine is not limited to the above, and may be any structure as long as a semiconductor device according to an embodiment of the present invention is provided. Moreover, another accessory may be provided as appropriate. The portable game machine shown in FIG. 25A has a function of reading out a program or data stored in a storage medium to display it on the display portion, and a function of sharing information with another portable game machine by wireless communication. The portable game machine in FIG. 25A can have a variety of functions other than those above.
  • FIG. 25B illustrates an example of a slot machine 9900, which is a large game machine. A display portion 9903 is incorporated in a housing 9901 of the slot machine 9900. The slot machine 9900 additionally includes an operation means such as a start lever or a stop switch, a coin slot, a speaker, and the like. Needless to say, the structure of the slot machine 9900 is not limited to the above, and may be any structure as long as at least a semiconductor device according to an embodiment of the present invention is provided. Moreover, another accessory may be provided as appropriate.
  • FIG. 26 illustrates an example of a cellular phone 1000. The cellular phone 1000 includes a housing 1001 in which a display portion 1002 is incorporated, and moreover includes an operation button 1003, an external connection port 1004, a speaker 1005, a microphone 1006, and the like.
  • Information can be input to the cellular phone 1000 illustrated in FIG. 26 by touching the display portion 1002 with a finger or the like. Moreover, making a call or text messaging can be performed by touching the display portion 1002 with a finger or the like.
  • There are mainly three screen modes of the display portion 1002. The first mode is a display mode mainly for displaying an image. The second mode is an input mode mainly for inputting information such as text. The third mode is a display-and-input mode in which two modes of the display mode and the input mode are mixed.
  • For example, in the case of making a call or text messaging, the display portion 1002 is set to a text input mode where text input is mainly performed, and text input operation can be performed on a screen. In this case, it is preferable to display a keyboard or number buttons on almost the entire screen of the display portion 1002.
  • When a detection device including a sensor for detecting inclination, such as a gyroscope or an acceleration sensor, is provided inside the cellular phone 1000, display in the screen of the display portion 1002 can be automatically switched by judging the direction of the cellular phone 1000 (whether the cellular phone 1000 is placed horizontally or vertically for a landscape mode or a portrait mode).
  • Further, the screen modes are switched by touching the display portion 1002 or operating the operation button 1003 of the housing 1001. Alternatively, the screen modes can be switched depending on kinds of images displayed in the display portion 1002. For example, when a signal for an image displayed in the display portion is data of moving images, the screen mode is switched to the display mode. When the signal is text data, the screen mode is switched to the input mode.
  • Moreover, in the input mode, when input by touching the display portion 1002 is not performed within a specified period while a signal detected by an optical sensor in the display portion 1002 is detected, the screen mode may be controlled so as to be switched from the input mode to the display mode.
  • The display portion 1002 can also function as an image sensor. For example, an image of a palm print, a fingerprint, or the like is taken by touching the display portion 1002 with the palm or the finger, whereby personal authentication can be performed. Moreover, when a backlight which emits near-infrared light or a sensing light source which emits near-infrared light is provided in the display portion, a finger vein, a palm vein, or the like can be taken.
  • As described in Embodiment 9, an electronic appliance with high reliability can be provided when a display device having a protective circuit whose function has been improved by the use of a non-linear element including an oxide semiconductor and whose operation has been made stable is mounted on the electronic appliance. By the use of a structure similar to that of Embodiment 3, it is possible to manufacture an electronic appliance including a display device with high reliability, on which a protective circuit including a non-linear element in which a defect due to peeling of a thin film does not easily occur is mounted.
  • Embodiment 9 can be combined with the structure disclosed in another Embodiment as appropriate.
  • This application is based on Japanese Patent Application serial No. 2008-235581 filed with Japan Patent Office on Sep. 12, 2008, the entire contents of which are hereby incorporated by reference.
  • EXPLANATION OF REFERENCE
    • 10: substrate, 11: scan line input terminal, 12: signal line input terminal, 13: scan line, 14: signal line, 15: gate electrode, 16: gate electrode, 17: pixel portion, 18: pixel, 19: pixel transistor, 20: storage capacitor portion, 21: pixel electrode, 22: capacitor line, 23: common terminal, 24: protective circuit, 25: protective circuit, 26: protective circuit, 27: capacitor bus line, 28: common wiring, 29: common wiring, 30: non-linear element, 30 a: non-linear element, 30 b: non-linear element, 31: non-linear element, 31 a: non-linear element, 31 b: non-linear element, 36: oxide semiconductor layer, 37: gate insulating layer, 38: wiring layer, 39: wiring layer, 40: oxide semiconductor layer, 41: conductive layer, 42: interlayer insulating layer, 43: contact hole, 44: wiring layer, 100: substrate, 101: gate electrode, 102: gate insulating layer, 103: oxide semiconductor layer, 104 a: source region, 104 b: drain region, 105 a: source electrode layer, 105 b: drain electrode layer, 106 a: source region, 106 b: drain region, 107: protective insulating film, 108: scan line, 111 a: oxide semiconductor layer, 111 b: oxide semiconductor layer, 125: contact hole, 126: contact hole, 128: wiring layer, 580: substrate, 581: thin film transistor, 583: interlayer insulating layer, 584: protective film, 585: insulating layer, 587: electrode layer, 588: electrode layer, 589: spherical particle, 590 a: black region, 590 b: white region, 594: cavity, 595: filler, 596: substrate, 650: scan line, 651: common wiring, 730 a: non-linear element, 730 b: non-linear element, 730 c: non-linear element, 740 a: non-linear element, 740 b: non-linear element, 740 c: non-linear element, 740 d: non-linear element, 1000: cellular phone, 1001: housing, 1002: display portion, 1003: operation button, 1004: external connection port, 1005: speaker, 1006: microphone, 2600: TFT substrate, 2601: counter substrate, 2602: sealant, 2603: pixel portion, 2604: display element, 2605: color layer, 2606: polarizing plate, 2607: polarizing plate, 2608: wiring circuit portion, 2609: flexible wiring board, 2610: cold cathode tube, 2611: reflecting plate, 2612: circuit board, 2613: diffusion plate, 2631: poster, 2632: advertisement in vehicle, 2700: electronic book device, 2701: housing, 2703: housing, 2705: display portion, 2707: display portion, 2711: axis portion, 2721: power supply, 2723: operation key, 2725: speaker, 4001: substrate, 4002: pixel portion, 4003: signal line driver circuit, 4004: scan line driver circuit, 4005: sealant, 4006: substrate, 4008: liquid crystal layer, 4010: thin film transistor, 4011: thin film transistor, 4013: liquid crystal element, 4015: connecting terminal electrode, 4016: terminal electrode, 4018: FPC, 4019: anisotropic conductive film, 4020: insulating layer, 4021: insulating layer, 4030: pixel electrode layer, 4031: counter electrode layer, 4032: insulating layer, 4033: insulating layer, 4035: spacer, 4501: substrate, 4502: pixel portion, 4503 a: signal line driver circuit, 4503 b: signal line driver circuit, 4504 a: scan line driver circuit, 4504 b: scan line driver circuit, 4505: sealing material, 4506: substrate, 4507: filler, 4509: thin film transistor, 4510: thin film transistor, 4511: light-emitting element, 4512: electric field light-emitting layer, 4513: electrode layer, 4515: connecting terminal electrode, 4516: terminal electrode, 4517: electrode layer, 4518 a: FPC, 4518 b: FPC, 4519: anisotropic conductive film, 4520: partition wall, 5300: substrate, 5301: pixel portion, 5302: scan line driver circuit, 5303: signal line driver circuit, 5400: substrate, 5401: pixel portion, 5402: scan line driver circuit, 5403: signal line driver circuit, 5404: scan line driver circuit, 5501: wiring, 5502: wiring, 5503: wiring, 5504: wiring, 5505: wiring, 5506: wiring, 5543: node, 5544: node, 5571: thin film transistor, 5572: thin film transistor, 5573: thin film transistor, 5574: thin film transistor, 5575: thin film transistor, 5576: thin film transistor, 5577: thin film transistor, 5578: thin film transistor, 5601: driver IC, 5602: switch group, 5603 a: thin film transistor, 5603 b: thin film transistor, 5603 c: thin film transistor, 5611: wiring, 5612: wiring, 5613: wiring, 5621: wiring, 5701: flip-flop, 5703 a: timing, 5703 b: timing, 5703 c: timing, 5711: wiring, 5712: wiring, 5713: wiring, 5714: wiring, 5715: wiring, 5716: wiring, 5717: wiring, 5721: signal, 5803 a: timing, 5803 b: timing, 5803 c: timing, 5821: signal, 6400: pixel, 6401: switching transistor, 6402: driver transistor, 6403: capacitor, 6404: light-emitting element, 6405: signal line, 6406: scan line, 6407: power supply line, 6408: common electrode, 7001: driver TFT, 7002: light-emitting element, 7003: cathode, 7004: light-emitting layer, 7005: anode, 7011: driver TFT, 7012: light-emitting element, 7013: cathode, 7014: light-emitting layer, 7015: anode, 7016: light-blocking film, 7017: conductive film, 7021: driver TFT, 7022: light-emitting element, 7023: cathode, 7024: light-emitting layer, 7025: anode, 7027: conductive film, 9600: television device, 9601: housing, 9603: display portion, 9605: stand, 9607: display portion, 9609: operation key, 9610: remote controller, 9700: digital photo frame, 9701: housing, 9703: display portion, 9881: housing, 9882: display portion, 9883: display portion, 9884: speaker portion, 9885: operation key, 9886: storage medium inserting portion, 9887: connection terminal, 9888: sensor, 9889: microphone, 9890: LED lamp, 9891: housing, 9893: connector, 9900: slot machine, 9901: housing, and 9903: display portion.

Claims (16)

1. A display device comprising:
a scan line and a signal line intersecting with each other over a substrate having an insulating surface;
a pixel portion including a pixel electrode and a thin film transistor, wherein the thin film transistor comprises:
a gate electrode connected to the scan line;
a channel formation region including a first oxide semiconductor layer;
a first wiring layer connected to the signal line and the first oxide semiconductor layer; and
a second wiring layer connected to the pixel electrode and the first oxide semiconductor layer;
a non-linear element formed between the pixel portion and a signal input terminal disposed at a periphery of the substrate, wherein the non-linear element comprises:
a gate electrode connected to the scan line or the signal line;
a gate insulating layer covering the gate electrode;
a pair of first and second wiring layers over the gate insulating layer and overlap the gate electrode, wherein each of the pair of first and second wiring layers includes a conductive layer and a second oxide semiconductor layer over the conductive layer; and
a first oxide semiconductor layer in contact with a top surface and a side surface of the second oxide semiconductor layer, and in contact with a side surface of the conductive layer,
wherein the first wiring layer or the second wiring layer of the non-linear element is connected to the gate electrode via a third wiring layer.
2. A display device according to claim 1, wherein the first oxide semiconductor layer has higher oxygen concentration than the second oxide semiconductor layer.
3. A display device according to claim 1, wherein the first oxide semiconductor layer has lower electrical conductivity than the second oxide semiconductor layer.
4. A display device according to claim 1, wherein the first oxide semiconductor layer has an amorphous structure and the second oxide semiconductor layer includes a nanocrystal in an amorphous structure.
5. A display device according to claim 1, wherein the first oxide semiconductor layer is oxygen-excess type and the second oxide semiconductor layer is oxygen-deficiency type.
6. A display device according to claim 1, wherein the first oxide semiconductor layer and the second oxide semiconductor layer include indium, gallium, and zinc.
7. A display device according to claim 1, wherein the third wiring layer is formed from the same material as the pixel electrode.
8. A display device according to claim 1, wherein the display device is incorporated in one selected from the group consisting of a poster, an advertisement, an electronic book, a television device, a digital photo frame, a game machine and a phone.
9. A display device comprising:
a scan line and a signal line intersecting with each other over a substrate having an insulating surface;
a pixel portion including a pixel electrode and a thin film transistor, wherein the thin film transistor comprises:
a gate electrode connected to the scan line;
a channel formation region including a first oxide semiconductor layer;
a first wiring layer connected to the signal line and the first oxide semiconductor layer; and
a second wiring layer connected to the pixel electrode and the first oxide semiconductor layer;
a protective circuit including a non-linear element formed over the substrate and outside the pixel portion, wherein the protective circuit connects the scan line and a common wiring to each other or connects the signal line and a common wiring to each other, and wherein the non-linear element comprises:
a gate electrode;
a gate insulating layer covering the gate electrode;
a pair of first and second wiring layers over the gate insulating layer and overlap the gate electrode, wherein each of the pair of first and second wiring layers includes a conductive layer and a second oxide semiconductor layer over the conductive layer; and
a first oxide semiconductor layer in contact with a top surface and a side surface of the second oxide semiconductor layer, and in contact with a side surface of the conductive layer,
wherein the first wiring layer or the second wiring layer is connected to the gate electrode of the non-linear element via a third wiring layer.
10. A display device according to claim 9, wherein the first oxide semiconductor layer has higher oxygen concentration than the second oxide semiconductor layer.
11. A display device according to claim 9, wherein the first oxide semiconductor layer has lower electrical conductivity than the second oxide semiconductor layer.
12. A display device according to claim 9, wherein the first oxide semiconductor layer has an amorphous structure and the second oxide semiconductor layer includes a nanocrystal in an amorphous structure.
13. A display device according to claim 9, wherein the first oxide semiconductor layer is oxygen-excess type and the second oxide semiconductor layer is oxygen-deficiency type.
14. A display device according to claim 9, wherein the first oxide semiconductor layer and the second oxide semiconductor layer include indium, gallium, and zinc.
15. A display device according to claim 9, wherein the third wiring layer is formed from the same material as the pixel electrode.
16. A display device according to claim 9, wherein the display device is incorporated in one selected from the group consisting of a poster, an advertisement, an electronic book, a television device, a digital photo frame, a game machine and a phone.
US12/553,168 2008-09-12 2009-09-03 Display device Abandoned US20100065840A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/150,744 US10074646B2 (en) 2008-09-12 2016-05-10 Display device

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2008-235581 2008-09-12
JP2008235581 2008-09-12

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/150,744 Continuation US10074646B2 (en) 2008-09-12 2016-05-10 Display device

Publications (1)

Publication Number Publication Date
US20100065840A1 true US20100065840A1 (en) 2010-03-18

Family

ID=42005123

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/553,168 Abandoned US20100065840A1 (en) 2008-09-12 2009-09-03 Display device
US15/150,744 Active US10074646B2 (en) 2008-09-12 2016-05-10 Display device

Family Applications After (1)

Application Number Title Priority Date Filing Date
US15/150,744 Active US10074646B2 (en) 2008-09-12 2016-05-10 Display device

Country Status (7)

Country Link
US (2) US20100065840A1 (en)
EP (1) EP2327069A4 (en)
JP (13) JP5315180B2 (en)
KR (3) KR101657957B1 (en)
CN (1) CN102150191B (en)
TW (1) TWI475532B (en)
WO (1) WO2010029866A1 (en)

Cited By (82)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100065842A1 (en) * 2008-09-12 2010-03-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20100072470A1 (en) * 2008-09-19 2010-03-25 Semiconductor Energy Laboratory Co., Ltd. Display device
US20100072471A1 (en) * 2008-09-19 2010-03-25 Semiconductor Energy Laboratory Co., Ltd. Display device
US20100084652A1 (en) * 2008-10-03 2010-04-08 Semiconductor Energy Laboratory Co., Ltd. Display device
US20100105163A1 (en) * 2008-10-24 2010-04-29 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20100102312A1 (en) * 2008-10-24 2010-04-29 Shunpei Yamazaki Oxide semiconductor, thin film transistor, and display device
US20100301325A1 (en) * 2009-05-27 2010-12-02 Jong-Uk Bae Oxide thin film transistor and method of fabricating the same
US20110062433A1 (en) * 2009-09-16 2011-03-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20110062436A1 (en) * 2009-09-16 2011-03-17 Semiconductor Energy Laboratory Co., Ltd. Transistor and display device
US20110068335A1 (en) * 2009-09-24 2011-03-24 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and semiconductor device
US20110084270A1 (en) * 2009-10-09 2011-04-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the semiconductor device
US20110084263A1 (en) * 2009-10-09 2011-04-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20110109351A1 (en) * 2009-11-06 2011-05-12 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20110117698A1 (en) * 2008-10-22 2011-05-19 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20110284844A1 (en) * 2010-05-21 2011-11-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US20120280230A1 (en) * 2009-10-21 2012-11-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method the same
US8334540B2 (en) 2008-10-03 2012-12-18 Semiconductor Energy Laboratory Co., Ltd. Display device
US8441011B2 (en) * 2009-07-10 2013-05-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
CN103109314A (en) * 2010-04-28 2013-05-15 株式会社半导体能源研究所 Semiconductor display device and driving method the same
US20130175522A1 (en) * 2012-01-11 2013-07-11 Sony Corporation Thin film transistor, method of manufacturing thin film transistor, display, and electronic apparatus
US8552425B2 (en) 2010-06-18 2013-10-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US8570070B2 (en) 2009-10-30 2013-10-29 Semiconductor Energy Laboratory Co., Ltd. Logic circuit and semiconductor device
US8614910B2 (en) 2010-07-29 2013-12-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for driving the same
US20140001475A1 (en) * 2012-07-02 2014-01-02 Jun Wang Manufacturing method of array substrate, array substrate and lcd device
US8633480B2 (en) 2009-11-06 2014-01-21 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having an oxide semiconductor with a crystalline region and manufacturing method thereof
US8637863B2 (en) 2009-12-04 2014-01-28 Semiconductor Energy Laboratory Co., Ltd. Display device
US8643018B2 (en) 2009-07-18 2014-02-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device comprising a pixel portion and a driver circuit
US8669556B2 (en) 2010-12-03 2014-03-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US20140073085A1 (en) * 2009-06-30 2014-03-13 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US8686417B2 (en) 2008-10-24 2014-04-01 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor device formed by using multi-tone mask
US8729546B2 (en) 2008-10-24 2014-05-20 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US8742544B2 (en) 2009-11-13 2014-06-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8751261B2 (en) 2011-11-15 2014-06-10 Robert Bosch Gmbh Method and system for selection of patients to receive a medical device
US20140227809A1 (en) * 2013-02-08 2014-08-14 Myung-Soo Huh Method of forming nano crystals and method of manufacturing organic light-emitting display apparatus including thin film having the same
US8829512B2 (en) 2010-12-28 2014-09-09 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US8841163B2 (en) 2009-12-04 2014-09-23 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of semiconductor device comprising oxide semiconductor
US20140354933A1 (en) * 2013-06-04 2014-12-04 Innolux Corporation Display panel and display apparatus
US8941114B2 (en) 2008-09-12 2015-01-27 Semiconductor Energy Laboratory Co., Ltd. Display device including protective circuit
US9130367B2 (en) 2012-11-28 2015-09-08 Semiconductor Energy Laboratory Co., Ltd. Display device
US9130067B2 (en) 2008-10-08 2015-09-08 Semiconductor Energy Laboratory Co., Ltd. Display device
US9153650B2 (en) 2013-03-19 2015-10-06 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor
US9171517B2 (en) 2011-03-17 2015-10-27 Sharp Kabushiki Kaisha Display device, driving device, and driving method
US20150333292A1 (en) * 2014-05-13 2015-11-19 Japan Display Inc. Organic electroluminescent device
US9218966B2 (en) 2011-10-14 2015-12-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing semiconductor device
US9287352B2 (en) 2013-06-19 2016-03-15 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and formation method thereof
US9293103B2 (en) 2011-04-07 2016-03-22 Sharp Kabushiki Kaisha Display device, and method for driving same
US9306072B2 (en) 2009-10-08 2016-04-05 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor layer and semiconductor device
US9324737B2 (en) 2012-11-28 2016-04-26 Semiconductor Energy Laboratory Co., Ltd. Display device and electronic device
US9366896B2 (en) 2012-10-12 2016-06-14 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and touch panel
US20160172508A1 (en) * 2014-12-10 2016-06-16 Samsung Display Co. Ltd. Thin film transistor with improved electrical characteristics
US20160218117A1 (en) * 2015-01-22 2016-07-28 Samsung Display Co., Ltd. Display device and method of manufacturing the same
US9406808B2 (en) 2009-10-08 2016-08-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device, display device, and electronic appliance
US9482919B2 (en) 2013-02-25 2016-11-01 Semiconductor Energy Laboratory Co., Ltd. Display device and electronic device with improved driver circuit
US20160349557A1 (en) * 2015-05-29 2016-12-01 Semiconductor Energy Laboratory Co., Ltd. Input/output device and electronic device
US20170005202A1 (en) * 2014-07-11 2017-01-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9553200B2 (en) 2012-02-29 2017-01-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US9583632B2 (en) 2013-07-19 2017-02-28 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film, method for forming oxide semiconductor film, and semiconductor device
US9653705B2 (en) 2014-10-23 2017-05-16 Semiconductor Energy Laboratory Co., Ltd. Light-emitting element
US9680028B2 (en) 2011-10-14 2017-06-13 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
JP2017108132A (en) * 2015-12-09 2017-06-15 株式会社リコー Semiconductor device, display element, display device, and system
US9704894B2 (en) 2013-05-10 2017-07-11 Semiconductor Energy Laboratory Co., Ltd. Display device including pixel electrode including oxide
US9741860B2 (en) 2011-09-29 2017-08-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9792844B2 (en) 2010-11-23 2017-10-17 Seminconductor Energy Laboratory Co., Ltd. Driving method of image display device in which the increase in luminance and the decrease in luminance compensate for each other
US9806201B2 (en) 2014-03-07 2017-10-31 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9831274B2 (en) 2012-11-08 2017-11-28 Semiconductor Energy Laboratory Co., Ltd. Metal oxide film and method for forming metal oxide film
US9911858B2 (en) 2010-12-28 2018-03-06 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US9911755B2 (en) 2012-12-25 2018-03-06 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device including transistor and capacitor
US9915848B2 (en) 2013-04-19 2018-03-13 Semiconductor Energy Laboratory Co., Ltd. Display device and electronic device
US9939696B2 (en) 2014-04-30 2018-04-10 Sharp Kabushiki Kaisha Active matrix substrate and display device including active matrix substrate
US10007133B2 (en) 2012-10-12 2018-06-26 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and touch panel
US10043913B2 (en) 2014-04-30 2018-08-07 Semiconductor Energy Laboratory Co., Ltd. Semiconductor film, semiconductor device, display device, module, and electronic device
US10229934B2 (en) 2012-12-25 2019-03-12 Semiconductor Energy Laboratory Co., Ltd. Resistor, display device, and electronic device
US10311783B2 (en) * 2016-01-15 2019-06-04 Boe Technology Group Co., Ltd. Pixel circuit, method for driving the same, display panel and display device
CN110010078A (en) * 2019-03-14 2019-07-12 合肥京东方卓印科技有限公司 Shift register cell, gate driving circuit and display device
US10353256B2 (en) 2016-02-19 2019-07-16 Mitsubishi Electric Corporation Array substrate and liquid crystal display
US10503018B2 (en) 2013-06-05 2019-12-10 Semiconductor Energy Laboratory Co., Ltd. Display device and electronic device
US10586811B2 (en) * 2009-02-20 2020-03-10 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor, method for manufacturing the same, and semiconductor device
US10680017B2 (en) 2014-11-07 2020-06-09 Semiconductor Energy Laboratory Co., Ltd. Light-emitting element including EL layer, electrode which has high reflectance and a high work function, display device, electronic device, and lighting device
US11287707B2 (en) 2018-11-15 2022-03-29 Sharp Kabushiki Kaisha Array substrate, array substrate body component, and display device
US11373610B2 (en) 2018-12-26 2022-06-28 Semiconductor Energy Laboratory Co., Ltd. Display apparatus including circuit and pixel
US11436993B2 (en) 2018-12-19 2022-09-06 Semiconductor Energy Laboratory Co., Ltd. Display apparatus and electronic device
US11791344B2 (en) 2015-12-28 2023-10-17 Semiconductor Energy Laboratory Co., Ltd. Display device, display module, and electronic device

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5484853B2 (en) * 2008-10-10 2014-05-07 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JP5832181B2 (en) * 2010-08-06 2015-12-16 株式会社半導体エネルギー研究所 Liquid crystal display
TWI467756B (en) * 2011-07-19 2015-01-01 Chimei Innolux Corp Organic light emitting display
US8937307B2 (en) * 2012-08-10 2015-01-20 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US20150001533A1 (en) * 2013-06-28 2015-01-01 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
WO2015156249A1 (en) * 2014-04-08 2015-10-15 シャープ株式会社 Display device
CN104183608B (en) * 2014-09-02 2017-05-03 深圳市华星光电技术有限公司 TFT backplane structure and manufacturing method thereof
KR102252147B1 (en) * 2014-09-23 2021-05-14 엘지디스플레이 주식회사 Electostatic discharge circuit
KR102284842B1 (en) * 2014-12-30 2021-08-03 엘지디스플레이 주식회사 Semiconductor Integrated Circuit and Driving Method of the Same
JP2017124383A (en) * 2016-01-15 2017-07-20 双葉電子工業株式会社 Drying agent, sealing structure, and organic EL element
JP2019197128A (en) * 2018-05-09 2019-11-14 三菱電機株式会社 Display device
CN109270761B (en) * 2018-09-14 2021-09-03 上海洞舟实业有限公司 Flexible hot melt adhesive type all-solid-state flexible electrochromic device
CN113744629B (en) * 2020-05-27 2023-01-31 群创光电股份有限公司 Display device
CN111900187B (en) * 2020-07-13 2022-04-12 淄博职业学院 Artwork display screen and manufacturing method thereof
TWI818591B (en) * 2022-06-16 2023-10-11 第一美卡事業股份有限公司 Electronic card with luminous display

Citations (87)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5459596A (en) * 1992-09-14 1995-10-17 Kabushiki Kaisha Toshiba Active matrix liquid crystal display with supplemental capacitor line which overlaps signal line
US5497146A (en) * 1992-06-03 1996-03-05 Frontec, Incorporated Matrix wiring substrates
US5606340A (en) * 1993-08-18 1997-02-25 Kabushiki Kaisha Toshiba Thin film transistor protection circuit
US5731856A (en) * 1995-12-30 1998-03-24 Samsung Electronics Co., Ltd. Methods for forming liquid crystal displays including thin film transistors and gate pads having a particular structure
US5825449A (en) * 1995-08-19 1998-10-20 Lg Electronics, Inc. Liquid crystal display device and method of manufacturing the same
US5909035A (en) * 1997-01-10 1999-06-01 Lg Electronics Thin film transistor array having a static electricity preventing circuit
US5930607A (en) * 1995-10-03 1999-07-27 Seiko Epson Corporation Method to prevent static destruction of an active element comprised in a liquid crystal display device
US6211534B1 (en) * 1998-05-14 2001-04-03 Nec Corporation Thin film transistor array and method for fabricating the same
US6294274B1 (en) * 1998-11-16 2001-09-25 Tdk Corporation Oxide thin film
US20020056838A1 (en) * 2000-11-15 2002-05-16 Matsushita Electric Industrial Co., Ltd. Thin film transistor array, method of producing the same, and display panel using the same
US20020132454A1 (en) * 2001-03-19 2002-09-19 Fuji Xerox Co., Ltd. Method of forming crystalline semiconductor thin film on base substrate, lamination formed with crystalline semiconductor thin film and color filter
US20040038446A1 (en) * 2002-03-15 2004-02-26 Sanyo Electric Co., Ltd.- Method for forming ZnO film, method for forming ZnO semiconductor layer, method for fabricating semiconductor device, and semiconductor device
US20040127038A1 (en) * 2002-10-11 2004-07-01 Carcia Peter Francis Transparent oxide semiconductor thin film transistors
US6791632B2 (en) * 2001-07-10 2004-09-14 Lg.Philips Lcd Co., Ltd. Protection circuit and method from electrostatic discharge of TFT-LCD
US6838308B2 (en) * 2000-08-18 2005-01-04 Tohoku Techno Arch Co., Ltd. Semiconductor polysilicon component and method of manufacture thereof
US20050012097A1 (en) * 2003-07-14 2005-01-20 Semiconductor Energy Laboratory Co., Ltd. Light-emitting device
US20050017302A1 (en) * 2003-07-25 2005-01-27 Randy Hoffman Transistor including a deposited channel region having a doped portion
US20050087741A1 (en) * 2003-10-28 2005-04-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor display device
US6914643B1 (en) * 1999-08-31 2005-07-05 Fujitsu Display Technologies Corporation Liquid crystal display
US20050199959A1 (en) * 2004-03-12 2005-09-15 Chiang Hai Q. Semiconductor device
US20060043377A1 (en) * 2004-03-12 2006-03-02 Hewlett-Packard Development Company, L.P. Semiconductor device
US20060091793A1 (en) * 2004-11-02 2006-05-04 3M Innovative Properties Company Methods and displays utilizing integrated zinc oxide row and column drivers in conjunction with organic light emitting diodes
US20060108636A1 (en) * 2004-11-10 2006-05-25 Canon Kabushiki Kaisha Amorphous oxide and field effect transistor
US20060108529A1 (en) * 2004-11-10 2006-05-25 Canon Kabushiki Kaisha Sensor and image pickup device
US20060110867A1 (en) * 2004-11-10 2006-05-25 Canon Kabushiki Kaisha Field effect transistor manufacturing method
US20060113549A1 (en) * 2004-11-10 2006-06-01 Canon Kabushiki Kaisha Light-emitting device
US20060113536A1 (en) * 2004-11-10 2006-06-01 Canon Kabushiki Kaisha Display
US20060113565A1 (en) * 2004-11-10 2006-06-01 Canon Kabushiki Kaisha Electric elements and circuits utilizing amorphous oxides
US20060113539A1 (en) * 2004-11-10 2006-06-01 Canon Kabushiki Kaisha Field effect transistor
US7064346B2 (en) * 1998-11-17 2006-06-20 Japan Science And Technology Agency Transistor and semiconductor device
US7067887B2 (en) * 2004-06-25 2006-06-27 Novatek Microelectronics Corp. High voltage device and high voltage device for electrostatic discharge protection circuit
US20060145951A1 (en) * 2003-02-14 2006-07-06 Koninklijke Philips Electronics, N.V. Display device with electrostatic discharge protection circuitry
US20060169973A1 (en) * 2005-01-28 2006-08-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device, electronic device, and method of manufacturing semiconductor device
US20060197092A1 (en) * 2005-03-03 2006-09-07 Randy Hoffman System and method for forming conductive material on a substrate
US7105868B2 (en) * 2002-06-24 2006-09-12 Cermet, Inc. High-electron mobility transistor with zinc oxide
US20060208977A1 (en) * 2005-03-18 2006-09-21 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device, and display device, driving method and electronic apparatus thereof
US20070024187A1 (en) * 2005-07-28 2007-02-01 Shin Hyun S Organic light emitting display (OLED) and its method of fabrication
US20070030434A1 (en) * 2005-08-02 2007-02-08 Sanyo Epson Imaging Devices Corporation Electro-optical device and electronic apparatus
US20070046191A1 (en) * 2005-08-23 2007-03-01 Canon Kabushiki Kaisha Organic electroluminescent display device and manufacturing method thereof
US20070054507A1 (en) * 2005-09-06 2007-03-08 Canon Kabushiki Kaisha Method of fabricating oxide semiconductor device
US20070052025A1 (en) * 2005-09-06 2007-03-08 Canon Kabushiki Kaisha Oxide semiconductor thin film transistor and method of manufacturing the same
US20070072439A1 (en) * 2005-09-29 2007-03-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7205640B2 (en) * 2002-05-22 2007-04-17 Masashi Kawasaki Semiconductor device and display comprising same
US7208718B2 (en) * 2003-12-26 2007-04-24 Samsung Electronics Co. Ltd. Light sensing panel, and liquid crystal display apparatus having the same
US20070090365A1 (en) * 2005-10-20 2007-04-26 Canon Kabushiki Kaisha Field-effect transistor including transparent oxide and light-shielding member, and display utilizing the transistor
US7211825B2 (en) * 2004-06-14 2007-05-01 Yi-Chi Shih Indium oxide-based thin film transistors and circuits
US20070108446A1 (en) * 2005-11-15 2007-05-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20070152217A1 (en) * 2005-12-29 2007-07-05 Chih-Ming Lai Pixel structure of active matrix organic light-emitting diode and method for fabricating the same
US20070187678A1 (en) * 2006-02-15 2007-08-16 Kochi Industrial Promotion Center Semiconductor device including active layer made of zinc oxide with controlled orientations and manufacturing method thereof
US20070194379A1 (en) * 2004-03-12 2007-08-23 Japan Science And Technology Agency Amorphous Oxide And Thin Film Transistor
US20080006877A1 (en) * 2004-09-17 2008-01-10 Peter Mardilovich Method of Forming a Solution Processed Device
US7323356B2 (en) * 2002-02-21 2008-01-29 Japan Science And Technology Agency LnCuO(S,Se,Te)monocrystalline thin film, its manufacturing method, and optical device or electronic device using the monocrystalline thin film
US20080038882A1 (en) * 2006-08-09 2008-02-14 Kazushige Takechi Thin-film device and method of fabricating the same
US20080038929A1 (en) * 2006-08-09 2008-02-14 Canon Kabushiki Kaisha Method of dry etching oxide semiconductor film
US20080050595A1 (en) * 2006-01-11 2008-02-28 Murata Manufacturing Co., Ltd. Transparent conductive film and method for manufacturing the same
US20080073653A1 (en) * 2006-09-27 2008-03-27 Canon Kabushiki Kaisha Semiconductor apparatus and method of manufacturing the same
US20080083950A1 (en) * 2006-10-10 2008-04-10 Alfred I-Tsung Pan Fused nanocrystal thin film semiconductor and method
US20080083927A1 (en) * 2006-10-04 2008-04-10 Mitsubishi Electric Corporation Display device and method of manufacturing the same
US20080106191A1 (en) * 2006-09-27 2008-05-08 Seiko Epson Corporation Electronic device, organic electroluminescence device, and organic thin film semiconductor device
US20080129195A1 (en) * 2006-12-04 2008-06-05 Toppan Printing Co., Ltd. Color el display and method for producing the same
US7385224B2 (en) * 2004-09-02 2008-06-10 Casio Computer Co., Ltd. Thin film transistor having an etching protection film and manufacturing method thereof
US20080166834A1 (en) * 2007-01-05 2008-07-10 Samsung Electronics Co., Ltd. Thin film etching method
US20080170111A1 (en) * 2007-01-12 2008-07-17 Seiko Epson Corporation Ink jet printer
US7402506B2 (en) * 2005-06-16 2008-07-22 Eastman Kodak Company Methods of making thin film transistors comprising zinc-oxide-based semiconductor materials and transistors made thereby
US20080182358A1 (en) * 2007-01-26 2008-07-31 Cowdery-Corvan Peter J Process for atomic layer deposition
US7411209B2 (en) * 2006-09-15 2008-08-12 Canon Kabushiki Kaisha Field-effect transistor and method for manufacturing the same
US7423723B2 (en) * 2002-07-01 2008-09-09 Obayashiseikou Co., Ltd. Transverse electric-field type liquid crystal display device, process of manufacturing the same, and scan-exposing device
US20080224133A1 (en) * 2007-03-14 2008-09-18 Jin-Seong Park Thin film transistor and organic light-emitting display device having the thin film transistor
US7501293B2 (en) * 2002-06-13 2009-03-10 Murata Manufacturing Co., Ltd. Semiconductor device in which zinc oxide is used as a semiconductor material and method for manufacturing the semiconductor device
US20090068733A1 (en) * 1999-09-10 2009-03-12 The Regents Of The University Of California T2R, a novel family of taste receptors
US20090073325A1 (en) * 2005-01-21 2009-03-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same, and electric device
US20090114910A1 (en) * 2005-09-06 2009-05-07 Canon Kabushiki Kaisha Semiconductor device
US20090134399A1 (en) * 2005-02-18 2009-05-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Method for Manufacturing the Same
US20090152541A1 (en) * 2005-02-03 2009-06-18 Semiconductor Energy Laboratory Co., Ltd. Electronic device, semiconductor device and manufacturing method thereof
US7576394B2 (en) * 2006-02-02 2009-08-18 Kochi Industrial Promotion Center Thin film transistor including low resistance conductive thin films and manufacturing method thereof
US20100065844A1 (en) * 2008-09-18 2010-03-18 Sony Corporation Thin film transistor and method of manufacturing thin film transistor
US20100065839A1 (en) * 2008-09-12 2010-03-18 Semiconductor Energy Laboratory Co., Ltd. Display device
US20100065842A1 (en) * 2008-09-12 2010-03-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20100072471A1 (en) * 2008-09-19 2010-03-25 Semiconductor Energy Laboratory Co., Ltd. Display device
US20100073268A1 (en) * 2007-04-05 2010-03-25 Atsushi Matsunaga Organic electroluminescent display device and patterning method
US20100093800A1 (en) * 1998-06-03 2010-04-15 Scott Laboratories, Inc. Apparatus, method and drug products for providing a conscious patient relief from pain and anxiety associated with medical or surgical procedures
US20100092800A1 (en) * 2008-10-09 2010-04-15 Canon Kabushiki Kaisha Substrate for growing wurtzite type crystal and method for manufacturing the same and semiconductor device
US20100109002A1 (en) * 2007-04-25 2010-05-06 Canon Kabushiki Kaisha Oxynitride semiconductor
US7994500B2 (en) * 2008-06-30 2011-08-09 Samsung Mobile Display Co., Ltd. Thin film transistor, method of manufacturing the same and flat panel display device having the same
US8148779B2 (en) * 2008-06-30 2012-04-03 Samsung Mobile Display Co., Ltd. Thin film transistor, method of manufacturing the same and flat panel display device having the same
US8188480B2 (en) * 2008-03-24 2012-05-29 Fujifilm Corporation Thin film field effect transistor and display
US8203143B2 (en) * 2008-08-14 2012-06-19 Fujifilm Corporation Thin film field effect transistor

Family Cites Families (87)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60198861A (en) 1984-03-23 1985-10-08 Fujitsu Ltd Thin film transistor
JPH0244256B2 (en) 1987-01-28 1990-10-03 Kagaku Gijutsucho Mukizaishitsu Kenkyushocho INGAZN2O5DESHIMESARERUROTSUHOSHOKEINOSOJOKOZOOJUSURUKAGOBUTSUOYOBISONOSEIZOHO
JPH0244260B2 (en) 1987-02-24 1990-10-03 Kagaku Gijutsucho Mukizaishitsu Kenkyushocho INGAZN5O8DESHIMESARERUROTSUHOSHOKEINOSOJOKOZOOJUSURUKAGOBUTSUOYOBISONOSEIZOHO
JPH0244258B2 (en) 1987-02-24 1990-10-03 Kagaku Gijutsucho Mukizaishitsu Kenkyushocho INGAZN3O6DESHIMESARERUROTSUHOSHOKEINOSOJOKOZOOJUSURUKAGOBUTSUOYOBISONOSEIZOHO
JPS63210023A (en) 1987-02-24 1988-08-31 Natl Inst For Res In Inorg Mater Compound having laminar structure of hexagonal crystal system expressed by ingazn4o7 and its production
JPH0244262B2 (en) 1987-02-27 1990-10-03 Kagaku Gijutsucho Mukizaishitsu Kenkyushocho INGAZN6O9DESHIMESARERUROTSUHOSHOKEINOSOJOKOZOOJUSURUKAGOBUTSUOYOBISONOSEIZOHO
JPH0244263B2 (en) 1987-04-22 1990-10-03 Kagaku Gijutsucho Mukizaishitsu Kenkyushocho INGAZN7O10DESHIMESARERUROTSUHOSHOKEINOSOJOKOZOOJUSURUKAGOBUTSUOYOBISONOSEIZOHO
EP0445535B1 (en) 1990-02-06 1995-02-01 Sel Semiconductor Energy Laboratory Co., Ltd. Method of forming an oxide film
JP2585118B2 (en) 1990-02-06 1997-02-26 株式会社半導体エネルギー研究所 Method for manufacturing thin film transistor
JP3071851B2 (en) 1991-03-25 2000-07-31 株式会社半導体エネルギー研究所 Electro-optical device
US5373377A (en) 1992-02-21 1994-12-13 Kabushiki Kaisha Toshiba Liquid crystal device with shorting ring and transistors for electrostatic discharge protection
JP3357699B2 (en) 1992-02-21 2002-12-16 株式会社東芝 Liquid crystal display
JPH05251705A (en) 1992-03-04 1993-09-28 Fuji Xerox Co Ltd Thin-film transistor
JP2758533B2 (en) 1992-07-10 1998-05-28 株式会社フロンテック Matrix wiring board
JPH08262485A (en) * 1995-03-20 1996-10-11 Nec Corp Liquid crystal display device
JP3479375B2 (en) 1995-03-27 2003-12-15 科学技術振興事業団 Metal oxide semiconductor device in which a pn junction is formed with a thin film transistor made of a metal oxide semiconductor such as cuprous oxide, and methods for manufacturing the same
WO1997006554A2 (en) 1995-08-03 1997-02-20 Philips Electronics N.V. Semiconductor device provided with transparent switching element
US5847410A (en) 1995-11-24 1998-12-08 Semiconductor Energy Laboratory Co. Semiconductor electro-optical device
JPH09171167A (en) 1995-12-20 1997-06-30 Advanced Display:Kk Liquid crystal display device
JPH09281525A (en) * 1996-02-15 1997-10-31 Hitachi Ltd Liquid crystal display substrate and its production
JP3629798B2 (en) * 1996-02-20 2005-03-16 カシオ計算機株式会社 Wiring pattern
JPH09297321A (en) * 1996-04-30 1997-11-18 Hitachi Ltd Liquid crystal display substrate and liquid crystal display device
JPH1010493A (en) * 1996-06-24 1998-01-16 Hitachi Ltd Liquid crystal display device and liquid crystal display substrate
JPH10161155A (en) * 1996-12-04 1998-06-19 Hitachi Ltd Liquid crystal display device
JP3031300B2 (en) * 1997-06-20 2000-04-10 日本電気株式会社 Manufacturing method of liquid crystal display device
JPH1115016A (en) * 1997-06-20 1999-01-22 Hitachi Ltd Liquid crystal display device
JP3111944B2 (en) * 1997-10-20 2000-11-27 日本電気株式会社 Active matrix liquid crystal display
JPH11183876A (en) * 1997-12-24 1999-07-09 Casio Comput Co Ltd Liquid crystal display device and its driving method
JP4170454B2 (en) 1998-07-24 2008-10-22 Hoya株式会社 Article having transparent conductive oxide thin film and method for producing the same
JP4264675B2 (en) * 1998-08-17 2009-05-20 栄 田中 Liquid crystal display device and manufacturing method thereof
JP4390991B2 (en) * 1999-08-31 2009-12-24 シャープ株式会社 Liquid crystal display
TW460731B (en) 1999-09-03 2001-10-21 Ind Tech Res Inst Electrode structure and production method of wide viewing angle LCD
KR100598735B1 (en) * 1999-09-21 2006-07-10 엘지.필립스 엘시디 주식회사 Stactic Electricity Prevention Circuit of Liquid Crystal Display
KR100696258B1 (en) * 1999-11-06 2007-03-16 엘지.필립스 엘시디 주식회사 Apparatus For Protecting Electrostatic Damage in Liquid Crystal Display and Method of Fabricating the same
JP4089858B2 (en) 2000-09-01 2008-05-28 国立大学法人東北大学 Semiconductor device
JP4632522B2 (en) * 2000-11-30 2011-02-16 Nec液晶テクノロジー株式会社 Method for manufacturing reflective liquid crystal display device
JP2002289859A (en) 2001-03-23 2002-10-04 Minolta Co Ltd Thin-film transistor
JP4090716B2 (en) 2001-09-10 2008-05-28 雅司 川崎 Thin film transistor and matrix display device
JP3925839B2 (en) 2001-09-10 2007-06-06 シャープ株式会社 Semiconductor memory device and test method thereof
US7061014B2 (en) 2001-11-05 2006-06-13 Japan Science And Technology Agency Natural-superlattice homologous single crystal thin film, method for preparation thereof, and device using said single crystal thin film
JP4164562B2 (en) 2002-09-11 2008-10-15 独立行政法人科学技術振興機構 Transparent thin film field effect transistor using homologous thin film as active layer
JP3714243B2 (en) * 2001-12-11 2005-11-09 セイコーエプソン株式会社 Semiconductor device, electro-optical device, and electronic apparatus
JP3933591B2 (en) 2002-03-26 2007-06-20 淳二 城戸 Organic electroluminescent device
KR20050011743A (en) * 2002-04-12 2005-01-29 시티즌 도케이 가부시키가이샤 Loquid crystal display panel
US7339187B2 (en) 2002-05-21 2008-03-04 State Of Oregon Acting By And Through The Oregon State Board Of Higher Education On Behalf Of Oregon State University Transistor structures
KR100926434B1 (en) * 2002-11-27 2009-11-12 엘지디스플레이 주식회사 LCD and repair method of LCD
JP4166105B2 (en) 2003-03-06 2008-10-15 シャープ株式会社 Semiconductor device and manufacturing method thereof
JP2004273732A (en) 2003-03-07 2004-09-30 Sharp Corp Active matrix substrate and its producing process
JP2004311702A (en) * 2003-04-07 2004-11-04 Sumitomo Heavy Ind Ltd Thin film transistor and manufacturing method thereof
JP4360128B2 (en) * 2003-06-03 2009-11-11 セイコーエプソン株式会社 Electro-optical device and electronic apparatus
JP4108633B2 (en) 2003-06-20 2008-06-25 シャープ株式会社 THIN FILM TRANSISTOR, MANUFACTURING METHOD THEREOF, AND ELECTRONIC DEVICE
KR101133751B1 (en) * 2003-09-05 2012-04-09 삼성전자주식회사 Thin film transistor substrate
JP4385691B2 (en) * 2003-09-12 2009-12-16 カシオ計算機株式会社 Display panel electrostatic protection structure and liquid crystal display panel
US7297977B2 (en) 2004-03-12 2007-11-20 Hewlett-Packard Development Company, L.P. Semiconductor device
TWI562380B (en) * 2005-01-28 2016-12-11 Semiconductor Energy Lab Co Ltd Semiconductor device, electronic device, and method of manufacturing semiconductor device
JP2006245093A (en) * 2005-03-01 2006-09-14 Renei Kagi Kofun Yugenkoshi High-voltage device and high-voltage device for electrostatic protection circuit
WO2006105077A2 (en) 2005-03-28 2006-10-05 Massachusetts Institute Of Technology Low voltage thin film transistor with high-k dielectric material
US7645478B2 (en) 2005-03-31 2010-01-12 3M Innovative Properties Company Methods of making displays
US8300031B2 (en) 2005-04-20 2012-10-30 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device comprising transistor having gate and drain connected through a current-voltage conversion element
JP2006344849A (en) 2005-06-10 2006-12-21 Casio Comput Co Ltd Thin film transistor
US7691666B2 (en) 2005-06-16 2010-04-06 Eastman Kodak Company Methods of making thin film transistors comprising zinc-oxide-based semiconductor materials and transistors made thereby
US7507618B2 (en) 2005-06-27 2009-03-24 3M Innovative Properties Company Method for making electronic devices using metal oxide nanoparticles
JP2007041096A (en) 2005-08-01 2007-02-15 Sanyo Epson Imaging Devices Corp Electrooptical device, its manufacturing method, and electronic equipment
JP4850457B2 (en) 2005-09-06 2012-01-11 キヤノン株式会社 Thin film transistor and thin film diode
JP5064747B2 (en) 2005-09-29 2012-10-31 株式会社半導体エネルギー研究所 Semiconductor device, electrophoretic display device, display module, electronic device, and method for manufacturing semiconductor device
JP5078246B2 (en) * 2005-09-29 2012-11-21 株式会社半導体エネルギー研究所 Semiconductor device and manufacturing method of semiconductor device
JP5089139B2 (en) 2005-11-15 2012-12-05 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JP4977478B2 (en) 2006-01-21 2012-07-18 三星電子株式会社 ZnO film and method of manufacturing TFT using the same
JP5110803B2 (en) 2006-03-17 2012-12-26 キヤノン株式会社 FIELD EFFECT TRANSISTOR USING OXIDE FILM FOR CHANNEL AND METHOD FOR MANUFACTURING THE SAME
KR20070101595A (en) 2006-04-11 2007-10-17 삼성전자주식회사 Zno thin film transistor
US20070252928A1 (en) 2006-04-28 2007-11-01 Toppan Printing Co., Ltd. Structure, transmission type liquid crystal display, reflection type display and manufacturing method thereof
JP5028033B2 (en) 2006-06-13 2012-09-19 キヤノン株式会社 Oxide semiconductor film dry etching method
JP2008020772A (en) * 2006-07-14 2008-01-31 Epson Imaging Devices Corp Liquid crystal display panel
US7651896B2 (en) 2006-08-30 2010-01-26 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
JP5216276B2 (en) * 2006-08-30 2013-06-19 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JP2008076823A (en) * 2006-09-22 2008-04-03 Toppan Printing Co Ltd Display device
US7772021B2 (en) 2006-11-29 2010-08-10 Samsung Electronics Co., Ltd. Flat panel displays comprising a thin-film transistor having a semiconductive oxide in its channel and methods of fabricating the same for use in flat panel displays
KR101410926B1 (en) * 2007-02-16 2014-06-24 삼성전자주식회사 Thin film transistor and method for forming the same
KR100858088B1 (en) 2007-02-28 2008-09-10 삼성전자주식회사 Thin Film Transistor and method of manufacturing the same
JP4727684B2 (en) 2007-03-27 2011-07-20 富士フイルム株式会社 Thin film field effect transistor and display device using the same
US7795613B2 (en) 2007-04-17 2010-09-14 Toppan Printing Co., Ltd. Structure with transistor
KR101325053B1 (en) 2007-04-18 2013-11-05 삼성디스플레이 주식회사 Thin film transistor substrate and manufacturing method thereof
KR20080094300A (en) 2007-04-19 2008-10-23 삼성전자주식회사 Thin film transistor and method of manufacturing the same and flat panel display comprising the same
KR101334181B1 (en) 2007-04-20 2013-11-28 삼성전자주식회사 Thin Film Transistor having selectively crystallized channel layer and method of manufacturing the same
KR101345376B1 (en) 2007-05-29 2013-12-24 삼성전자주식회사 Fabrication method of ZnO family Thin film transistor
JP5215158B2 (en) 2007-12-17 2013-06-19 富士フイルム株式会社 Inorganic crystalline alignment film, method for manufacturing the same, and semiconductor device
TWI626744B (en) 2008-07-31 2018-06-11 半導體能源研究所股份有限公司 Semiconductor device and method of manufacturing semiconductor device

Patent Citations (101)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5497146A (en) * 1992-06-03 1996-03-05 Frontec, Incorporated Matrix wiring substrates
US5459596A (en) * 1992-09-14 1995-10-17 Kabushiki Kaisha Toshiba Active matrix liquid crystal display with supplemental capacitor line which overlaps signal line
US5606340A (en) * 1993-08-18 1997-02-25 Kabushiki Kaisha Toshiba Thin film transistor protection circuit
US5828433A (en) * 1995-08-19 1998-10-27 Lg Electronics Inc. Liquid crystal display device and a method of manufacturing the same
US5825449A (en) * 1995-08-19 1998-10-20 Lg Electronics, Inc. Liquid crystal display device and method of manufacturing the same
US20050084999A1 (en) * 1995-10-03 2005-04-21 Seiko Epson Corporation Method to prevent static destruction of an active element comprised in a liquid crystal display device
US5930607A (en) * 1995-10-03 1999-07-27 Seiko Epson Corporation Method to prevent static destruction of an active element comprised in a liquid crystal display device
USRE44267E1 (en) * 1995-10-03 2013-06-04 Seiko Epson Corporation Method to prevent static destruction of an active element comprised in a liquid crystal display device
USRE38292E1 (en) * 1995-10-03 2003-10-28 Seiko Epson Corporation Method to prevent static destruction of an active element comprised in a liquid crystal display device
US20050104071A1 (en) * 1995-10-03 2005-05-19 Seiko Epson Corporation Method to prevent static destruction of an active element comprised in a liquid crystal display device
US20050082541A1 (en) * 1995-10-03 2005-04-21 Seiko Epson Corporation Method to prevent static destruction of an active element comprised in a liquid crystal display device
US5731856A (en) * 1995-12-30 1998-03-24 Samsung Electronics Co., Ltd. Methods for forming liquid crystal displays including thin film transistors and gate pads having a particular structure
US5909035A (en) * 1997-01-10 1999-06-01 Lg Electronics Thin film transistor array having a static electricity preventing circuit
US6211534B1 (en) * 1998-05-14 2001-04-03 Nec Corporation Thin film transistor array and method for fabricating the same
US6569725B1 (en) * 1998-05-14 2003-05-27 Nec Corporation Thin film transistor array and method for fabricating the same
US20100093800A1 (en) * 1998-06-03 2010-04-15 Scott Laboratories, Inc. Apparatus, method and drug products for providing a conscious patient relief from pain and anxiety associated with medical or surgical procedures
US6294274B1 (en) * 1998-11-16 2001-09-25 Tdk Corporation Oxide thin film
US7064346B2 (en) * 1998-11-17 2006-06-20 Japan Science And Technology Agency Transistor and semiconductor device
US7342617B2 (en) * 1999-08-31 2008-03-11 Sharp Kabushiki Kaisha Liquid crystal display comprising an electrostatic protection element formed between adjacent bus lines
US6914643B1 (en) * 1999-08-31 2005-07-05 Fujitsu Display Technologies Corporation Liquid crystal display
US20090068733A1 (en) * 1999-09-10 2009-03-12 The Regents Of The University Of California T2R, a novel family of taste receptors
US6838308B2 (en) * 2000-08-18 2005-01-04 Tohoku Techno Arch Co., Ltd. Semiconductor polysilicon component and method of manufacture thereof
US20020056838A1 (en) * 2000-11-15 2002-05-16 Matsushita Electric Industrial Co., Ltd. Thin film transistor array, method of producing the same, and display panel using the same
US20020132454A1 (en) * 2001-03-19 2002-09-19 Fuji Xerox Co., Ltd. Method of forming crystalline semiconductor thin film on base substrate, lamination formed with crystalline semiconductor thin film and color filter
US6791632B2 (en) * 2001-07-10 2004-09-14 Lg.Philips Lcd Co., Ltd. Protection circuit and method from electrostatic discharge of TFT-LCD
US7323356B2 (en) * 2002-02-21 2008-01-29 Japan Science And Technology Agency LnCuO(S,Se,Te)monocrystalline thin film, its manufacturing method, and optical device or electronic device using the monocrystalline thin film
US20040038446A1 (en) * 2002-03-15 2004-02-26 Sanyo Electric Co., Ltd.- Method for forming ZnO film, method for forming ZnO semiconductor layer, method for fabricating semiconductor device, and semiconductor device
US7049190B2 (en) * 2002-03-15 2006-05-23 Sanyo Electric Co., Ltd. Method for forming ZnO film, method for forming ZnO semiconductor layer, method for fabricating semiconductor device, and semiconductor device
US7205640B2 (en) * 2002-05-22 2007-04-17 Masashi Kawasaki Semiconductor device and display comprising same
US7501293B2 (en) * 2002-06-13 2009-03-10 Murata Manufacturing Co., Ltd. Semiconductor device in which zinc oxide is used as a semiconductor material and method for manufacturing the semiconductor device
US7105868B2 (en) * 2002-06-24 2006-09-12 Cermet, Inc. High-electron mobility transistor with zinc oxide
US7749688B2 (en) * 2002-07-01 2010-07-06 Obayashiseikou Co., Ltd. Transverse electric-field type liquid crystal display device, process of manufacturing the same, and scan-exposing device
US7423723B2 (en) * 2002-07-01 2008-09-09 Obayashiseikou Co., Ltd. Transverse electric-field type liquid crystal display device, process of manufacturing the same, and scan-exposing device
US20060035452A1 (en) * 2002-10-11 2006-02-16 Carcia Peter F Transparent oxide semiconductor thin film transistor
US20040127038A1 (en) * 2002-10-11 2004-07-01 Carcia Peter Francis Transparent oxide semiconductor thin film transistors
US20060145951A1 (en) * 2003-02-14 2006-07-06 Koninklijke Philips Electronics, N.V. Display device with electrostatic discharge protection circuitry
US20050012097A1 (en) * 2003-07-14 2005-01-20 Semiconductor Energy Laboratory Co., Ltd. Light-emitting device
US20050017302A1 (en) * 2003-07-25 2005-01-27 Randy Hoffman Transistor including a deposited channel region having a doped portion
US20050087741A1 (en) * 2003-10-28 2005-04-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor display device
US7208718B2 (en) * 2003-12-26 2007-04-24 Samsung Electronics Co. Ltd. Light sensing panel, and liquid crystal display apparatus having the same
US20060043377A1 (en) * 2004-03-12 2006-03-02 Hewlett-Packard Development Company, L.P. Semiconductor device
US20050199959A1 (en) * 2004-03-12 2005-09-15 Chiang Hai Q. Semiconductor device
US20070194379A1 (en) * 2004-03-12 2007-08-23 Japan Science And Technology Agency Amorphous Oxide And Thin Film Transistor
US7211825B2 (en) * 2004-06-14 2007-05-01 Yi-Chi Shih Indium oxide-based thin film transistors and circuits
US7067887B2 (en) * 2004-06-25 2006-06-27 Novatek Microelectronics Corp. High voltage device and high voltage device for electrostatic discharge protection circuit
US7385224B2 (en) * 2004-09-02 2008-06-10 Casio Computer Co., Ltd. Thin film transistor having an etching protection film and manufacturing method thereof
US20080006877A1 (en) * 2004-09-17 2008-01-10 Peter Mardilovich Method of Forming a Solution Processed Device
US20060091793A1 (en) * 2004-11-02 2006-05-04 3M Innovative Properties Company Methods and displays utilizing integrated zinc oxide row and column drivers in conjunction with organic light emitting diodes
US20060113536A1 (en) * 2004-11-10 2006-06-01 Canon Kabushiki Kaisha Display
US20060108636A1 (en) * 2004-11-10 2006-05-25 Canon Kabushiki Kaisha Amorphous oxide and field effect transistor
US20060113539A1 (en) * 2004-11-10 2006-06-01 Canon Kabushiki Kaisha Field effect transistor
US20060113565A1 (en) * 2004-11-10 2006-06-01 Canon Kabushiki Kaisha Electric elements and circuits utilizing amorphous oxides
US20060113549A1 (en) * 2004-11-10 2006-06-01 Canon Kabushiki Kaisha Light-emitting device
US20060110867A1 (en) * 2004-11-10 2006-05-25 Canon Kabushiki Kaisha Field effect transistor manufacturing method
US20060108529A1 (en) * 2004-11-10 2006-05-25 Canon Kabushiki Kaisha Sensor and image pickup device
US20090073325A1 (en) * 2005-01-21 2009-03-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same, and electric device
US20060169973A1 (en) * 2005-01-28 2006-08-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device, electronic device, and method of manufacturing semiconductor device
US20090152541A1 (en) * 2005-02-03 2009-06-18 Semiconductor Energy Laboratory Co., Ltd. Electronic device, semiconductor device and manufacturing method thereof
US20090134399A1 (en) * 2005-02-18 2009-05-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Method for Manufacturing the Same
US20060197092A1 (en) * 2005-03-03 2006-09-07 Randy Hoffman System and method for forming conductive material on a substrate
US20060208977A1 (en) * 2005-03-18 2006-09-21 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device, and display device, driving method and electronic apparatus thereof
US7402506B2 (en) * 2005-06-16 2008-07-22 Eastman Kodak Company Methods of making thin film transistors comprising zinc-oxide-based semiconductor materials and transistors made thereby
US20070024187A1 (en) * 2005-07-28 2007-02-01 Shin Hyun S Organic light emitting display (OLED) and its method of fabrication
US20070030434A1 (en) * 2005-08-02 2007-02-08 Sanyo Epson Imaging Devices Corporation Electro-optical device and electronic apparatus
US20070046191A1 (en) * 2005-08-23 2007-03-01 Canon Kabushiki Kaisha Organic electroluminescent display device and manufacturing method thereof
US20090114910A1 (en) * 2005-09-06 2009-05-07 Canon Kabushiki Kaisha Semiconductor device
US20070052025A1 (en) * 2005-09-06 2007-03-08 Canon Kabushiki Kaisha Oxide semiconductor thin film transistor and method of manufacturing the same
US20070054507A1 (en) * 2005-09-06 2007-03-08 Canon Kabushiki Kaisha Method of fabricating oxide semiconductor device
US7732819B2 (en) * 2005-09-29 2010-06-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20090008639A1 (en) * 2005-09-29 2009-01-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20070072439A1 (en) * 2005-09-29 2007-03-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20070090365A1 (en) * 2005-10-20 2007-04-26 Canon Kabushiki Kaisha Field-effect transistor including transparent oxide and light-shielding member, and display utilizing the transistor
US20070108446A1 (en) * 2005-11-15 2007-05-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20070152217A1 (en) * 2005-12-29 2007-07-05 Chih-Ming Lai Pixel structure of active matrix organic light-emitting diode and method for fabricating the same
US20080050595A1 (en) * 2006-01-11 2008-02-28 Murata Manufacturing Co., Ltd. Transparent conductive film and method for manufacturing the same
US7981734B2 (en) * 2006-02-02 2011-07-19 Kochi Industrial Promotion Center Manufacturing method of thin film transistor including low resistance conductive thin films
US7576394B2 (en) * 2006-02-02 2009-08-18 Kochi Industrial Promotion Center Thin film transistor including low resistance conductive thin films and manufacturing method thereof
US20070187678A1 (en) * 2006-02-15 2007-08-16 Kochi Industrial Promotion Center Semiconductor device including active layer made of zinc oxide with controlled orientations and manufacturing method thereof
US20080038929A1 (en) * 2006-08-09 2008-02-14 Canon Kabushiki Kaisha Method of dry etching oxide semiconductor film
US20080038882A1 (en) * 2006-08-09 2008-02-14 Kazushige Takechi Thin-film device and method of fabricating the same
US7411209B2 (en) * 2006-09-15 2008-08-12 Canon Kabushiki Kaisha Field-effect transistor and method for manufacturing the same
US20080106191A1 (en) * 2006-09-27 2008-05-08 Seiko Epson Corporation Electronic device, organic electroluminescence device, and organic thin film semiconductor device
US20080073653A1 (en) * 2006-09-27 2008-03-27 Canon Kabushiki Kaisha Semiconductor apparatus and method of manufacturing the same
US20080083927A1 (en) * 2006-10-04 2008-04-10 Mitsubishi Electric Corporation Display device and method of manufacturing the same
US20080083950A1 (en) * 2006-10-10 2008-04-10 Alfred I-Tsung Pan Fused nanocrystal thin film semiconductor and method
US20080129195A1 (en) * 2006-12-04 2008-06-05 Toppan Printing Co., Ltd. Color el display and method for producing the same
US20080166834A1 (en) * 2007-01-05 2008-07-10 Samsung Electronics Co., Ltd. Thin film etching method
US20080170111A1 (en) * 2007-01-12 2008-07-17 Seiko Epson Corporation Ink jet printer
US20080182358A1 (en) * 2007-01-26 2008-07-31 Cowdery-Corvan Peter J Process for atomic layer deposition
US20080224133A1 (en) * 2007-03-14 2008-09-18 Jin-Seong Park Thin film transistor and organic light-emitting display device having the thin film transistor
US20100073268A1 (en) * 2007-04-05 2010-03-25 Atsushi Matsunaga Organic electroluminescent display device and patterning method
US20100109002A1 (en) * 2007-04-25 2010-05-06 Canon Kabushiki Kaisha Oxynitride semiconductor
US8188480B2 (en) * 2008-03-24 2012-05-29 Fujifilm Corporation Thin film field effect transistor and display
US7994500B2 (en) * 2008-06-30 2011-08-09 Samsung Mobile Display Co., Ltd. Thin film transistor, method of manufacturing the same and flat panel display device having the same
US8148779B2 (en) * 2008-06-30 2012-04-03 Samsung Mobile Display Co., Ltd. Thin film transistor, method of manufacturing the same and flat panel display device having the same
US8203143B2 (en) * 2008-08-14 2012-06-19 Fujifilm Corporation Thin film field effect transistor
US20100065839A1 (en) * 2008-09-12 2010-03-18 Semiconductor Energy Laboratory Co., Ltd. Display device
US20100065842A1 (en) * 2008-09-12 2010-03-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20100065844A1 (en) * 2008-09-18 2010-03-18 Sony Corporation Thin film transistor and method of manufacturing thin film transistor
US20100072471A1 (en) * 2008-09-19 2010-03-25 Semiconductor Energy Laboratory Co., Ltd. Display device
US20100092800A1 (en) * 2008-10-09 2010-04-15 Canon Kabushiki Kaisha Substrate for growing wurtzite type crystal and method for manufacturing the same and semiconductor device

Cited By (211)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8501555B2 (en) * 2008-09-12 2013-08-06 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8941114B2 (en) 2008-09-12 2015-01-27 Semiconductor Energy Laboratory Co., Ltd. Display device including protective circuit
US10236303B2 (en) 2008-09-12 2019-03-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having oxide semiconductor layer
US20100065842A1 (en) * 2008-09-12 2010-03-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US11152397B2 (en) 2008-09-19 2021-10-19 Semiconductor Energy Laboratory Co., Ltd. Display device
US20100072471A1 (en) * 2008-09-19 2010-03-25 Semiconductor Energy Laboratory Co., Ltd. Display device
US10229904B2 (en) 2008-09-19 2019-03-12 Semiconductor Energy Laboratory Co., Ltd. Display device including oxide semiconductor layer
US11646321B2 (en) 2008-09-19 2023-05-09 Semiconductor Energy Laboratory Co., Ltd. Display device
US20100072470A1 (en) * 2008-09-19 2010-03-25 Semiconductor Energy Laboratory Co., Ltd. Display device
US10559598B2 (en) 2008-09-19 2020-02-11 Semiconductor Energy Laboratory Co., Ltd. Display device
US10756080B2 (en) 2008-09-19 2020-08-25 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device including protection circuit
US9048320B2 (en) 2008-09-19 2015-06-02 Semiconductor Energy Laboratory Co., Ltd. Display device including oxide semiconductor layer
US9196633B2 (en) 2008-09-19 2015-11-24 Semiconductor Energy Laboratory Co., Ltd. Display device
US8674371B2 (en) 2008-10-03 2014-03-18 Semiconductor Energy Laboratory Co., Ltd. Display device
US10367006B2 (en) 2008-10-03 2019-07-30 Semiconductor Energy Laboratory Co., Ltd. Display Device
US8334540B2 (en) 2008-10-03 2012-12-18 Semiconductor Energy Laboratory Co., Ltd. Display device
US9570470B2 (en) 2008-10-03 2017-02-14 Semiconductor Energy Laboratory Co., Ltd. Display device
US9082688B2 (en) 2008-10-03 2015-07-14 Semiconductor Energy Laboratory Co., Ltd. Display device
US8368066B2 (en) 2008-10-03 2013-02-05 Semiconductor Energy Laboratory Co., Ltd. Display device
US20100084652A1 (en) * 2008-10-03 2010-04-08 Semiconductor Energy Laboratory Co., Ltd. Display device
US9130067B2 (en) 2008-10-08 2015-09-08 Semiconductor Energy Laboratory Co., Ltd. Display device
US10254607B2 (en) 2008-10-08 2019-04-09 Semiconductor Energy Laboratory Co., Ltd. Display device
US9915843B2 (en) 2008-10-08 2018-03-13 Semiconductor Energy Laboratory Co., Ltd. Display device with pixel including capacitor
US9703157B2 (en) 2008-10-08 2017-07-11 Semiconductor Energy Laboratory Co., Ltd. Display device
US9853069B2 (en) 2008-10-22 2017-12-26 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US10211240B2 (en) 2008-10-22 2019-02-19 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US8912040B2 (en) 2008-10-22 2014-12-16 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US9373525B2 (en) 2008-10-22 2016-06-21 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20110117698A1 (en) * 2008-10-22 2011-05-19 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US9691789B2 (en) 2008-10-22 2017-06-27 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US8980685B2 (en) 2008-10-24 2015-03-17 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing thin film transistor using multi-tone mask
US9123751B2 (en) 2008-10-24 2015-09-01 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US8741702B2 (en) 2008-10-24 2014-06-03 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US9136389B2 (en) 2008-10-24 2015-09-15 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor, thin film transistor, and display device
US20100102312A1 (en) * 2008-10-24 2010-04-29 Shunpei Yamazaki Oxide semiconductor, thin film transistor, and display device
US20100105163A1 (en) * 2008-10-24 2010-04-29 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US8686417B2 (en) 2008-10-24 2014-04-01 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor device formed by using multi-tone mask
US8729546B2 (en) 2008-10-24 2014-05-20 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US10586811B2 (en) * 2009-02-20 2020-03-10 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor, method for manufacturing the same, and semiconductor device
US11824062B2 (en) 2009-02-20 2023-11-21 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor, method for manufacturing the same, and semiconductor device
US11011549B2 (en) * 2009-02-20 2021-05-18 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor, method for manufacturing the same, and semiconductor device
US8558225B2 (en) 2009-05-27 2013-10-15 Lg Display Co., Ltd. Oxide thin film transistor having source and drain electrodes being formed between a primary and a secondary active layers
US8058116B2 (en) * 2009-05-27 2011-11-15 Lg Display Co., Ltd. Method of fabricating an amorphous zinc-oxide based thin film transistor (TFT) including source/drain electrodes formed between two oxide semiconductor layers
US20100301325A1 (en) * 2009-05-27 2010-12-02 Jong-Uk Bae Oxide thin film transistor and method of fabricating the same
US20140073085A1 (en) * 2009-06-30 2014-03-13 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US9852906B2 (en) * 2009-06-30 2017-12-26 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US10332743B2 (en) 2009-06-30 2019-06-25 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US9754974B2 (en) 2009-07-10 2017-09-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US10157936B2 (en) 2009-07-10 2018-12-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US9490277B2 (en) 2009-07-10 2016-11-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US9054138B2 (en) 2009-07-10 2015-06-09 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US10916566B2 (en) 2009-07-10 2021-02-09 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US8441011B2 (en) * 2009-07-10 2013-05-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US11374029B2 (en) 2009-07-10 2022-06-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US10522568B2 (en) 2009-07-10 2019-12-31 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US8835920B2 (en) 2009-07-10 2014-09-16 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US8643018B2 (en) 2009-07-18 2014-02-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device comprising a pixel portion and a driver circuit
US20110062436A1 (en) * 2009-09-16 2011-03-17 Semiconductor Energy Laboratory Co., Ltd. Transistor and display device
US11211499B2 (en) 2009-09-16 2021-12-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US9935202B2 (en) 2009-09-16 2018-04-03 Semiconductor Energy Laboratory Co., Ltd. Transistor and display device comprising oxide semiconductor layer
US11183597B2 (en) 2009-09-16 2021-11-23 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US11791417B2 (en) 2009-09-16 2023-10-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20110062433A1 (en) * 2009-09-16 2011-03-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US9318617B2 (en) 2009-09-24 2016-04-19 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing a semiconductor device
US10418491B2 (en) 2009-09-24 2019-09-17 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and semiconductor device
US8492758B2 (en) 2009-09-24 2013-07-23 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and semiconductor device
US9853167B2 (en) 2009-09-24 2017-12-26 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and semiconductor device
US20110068335A1 (en) * 2009-09-24 2011-03-24 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and semiconductor device
US9214563B2 (en) 2009-09-24 2015-12-15 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and semiconductor device
US9306072B2 (en) 2009-10-08 2016-04-05 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor layer and semiconductor device
US10115831B2 (en) 2009-10-08 2018-10-30 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having an oxide semiconductor layer comprising a nanocrystal
US9406808B2 (en) 2009-10-08 2016-08-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device, display device, and electronic appliance
US9006728B2 (en) 2009-10-09 2015-04-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having oxide semiconductor transistor
US9209310B2 (en) 2009-10-09 2015-12-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the semiconductor device
US20110084270A1 (en) * 2009-10-09 2011-04-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the semiconductor device
US20110084263A1 (en) * 2009-10-09 2011-04-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US9941413B2 (en) 2009-10-09 2018-04-10 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having different types of thin film transistors
US8999751B2 (en) 2009-10-09 2015-04-07 Semiconductor Energy Laboratory Co., Ltd. Method for making oxide semiconductor device
US9349791B2 (en) 2009-10-09 2016-05-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having oxide semiconductor channel
US20120280230A1 (en) * 2009-10-21 2012-11-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method the same
US10079307B2 (en) 2009-10-21 2018-09-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method for the same
US8946700B2 (en) * 2009-10-21 2015-02-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method for the same
US8570070B2 (en) 2009-10-30 2013-10-29 Semiconductor Energy Laboratory Co., Ltd. Logic circuit and semiconductor device
US9722086B2 (en) 2009-10-30 2017-08-01 Semiconductor Energy Laboratory Co., Ltd. Logic circuit and semiconductor device
US9093328B2 (en) 2009-11-06 2015-07-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having an oxide semiconductor with a crystalline region and manufacturing method thereof
US20110109351A1 (en) * 2009-11-06 2011-05-12 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US9093544B2 (en) 2009-11-06 2015-07-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US10079251B2 (en) 2009-11-06 2018-09-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20210288079A1 (en) 2009-11-06 2021-09-16 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US11107838B2 (en) 2009-11-06 2021-08-31 Semiconductor Energy Laboratory Co., Ltd. Transistor comprising an oxide semiconductor
US11776968B2 (en) 2009-11-06 2023-10-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device comprising oxide semiconductor layer
US11107840B2 (en) 2009-11-06 2021-08-31 Semiconductor Energy Laboratory Co., Ltd. Method for fabricating a semiconductor device comprising an oxide semiconductor
US11710745B2 (en) 2009-11-06 2023-07-25 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US10868046B2 (en) 2009-11-06 2020-12-15 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device applying an oxide semiconductor
US9853066B2 (en) 2009-11-06 2017-12-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8633480B2 (en) 2009-11-06 2014-01-21 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having an oxide semiconductor with a crystalline region and manufacturing method thereof
US10249647B2 (en) 2009-11-06 2019-04-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and display device comprising oxide semiconductor layer
US11315954B2 (en) 2009-11-06 2022-04-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US9219162B2 (en) 2009-11-13 2015-12-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US10944010B2 (en) 2009-11-13 2021-03-09 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US11456385B2 (en) 2009-11-13 2022-09-27 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US10056494B2 (en) 2009-11-13 2018-08-21 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8742544B2 (en) 2009-11-13 2014-06-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US10516055B2 (en) 2009-11-13 2019-12-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8957414B2 (en) 2009-12-04 2015-02-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device comprising both amorphous and crystalline semiconductor oxide
US8637863B2 (en) 2009-12-04 2014-01-28 Semiconductor Energy Laboratory Co., Ltd. Display device
US10109500B2 (en) 2009-12-04 2018-10-23 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8841163B2 (en) 2009-12-04 2014-09-23 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of semiconductor device comprising oxide semiconductor
US9240467B2 (en) 2009-12-04 2016-01-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US10714358B2 (en) 2009-12-04 2020-07-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US10490420B2 (en) 2009-12-04 2019-11-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US9411208B2 (en) 2009-12-04 2016-08-09 Semiconductor Energy Laboratory Co., Ltd. Display device
US11456187B2 (en) 2009-12-04 2022-09-27 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor-device
US9070596B2 (en) 2009-12-04 2015-06-30 Semiconductor Energy Laboratory Co., Ltd. Display device
US9721811B2 (en) 2009-12-04 2017-08-01 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing a semiconductor device having an oxide semiconductor layer
US11923204B2 (en) 2009-12-04 2024-03-05 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of semiconductor device comprising oxide semiconductor
US10013087B2 (en) 2010-04-28 2018-07-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor display device and driving method the same
US10871841B2 (en) 2010-04-28 2020-12-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor display device and driving method the same
US9218081B2 (en) 2010-04-28 2015-12-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor display device and driving method the same
US11392232B2 (en) 2010-04-28 2022-07-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor display device and driving method the same
CN103109314A (en) * 2010-04-28 2013-05-15 株式会社半导体能源研究所 Semiconductor display device and driving method the same
US9263589B2 (en) * 2010-05-21 2016-02-16 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US20110284844A1 (en) * 2010-05-21 2011-11-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9076876B2 (en) 2010-06-18 2015-07-07 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US8552425B2 (en) 2010-06-18 2013-10-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9349820B2 (en) 2010-06-18 2016-05-24 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US9685561B2 (en) 2010-06-18 2017-06-20 Semiconductor Energy Laboratories Co., Ltd. Method for manufacturing a semiconductor device
US8614910B2 (en) 2010-07-29 2013-12-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for driving the same
US9792844B2 (en) 2010-11-23 2017-10-17 Seminconductor Energy Laboratory Co., Ltd. Driving method of image display device in which the increase in luminance and the decrease in luminance compensate for each other
US10916663B2 (en) 2010-12-03 2021-02-09 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and semiconductor device
US8680522B2 (en) 2010-12-03 2014-03-25 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and semiconductor device
US8669556B2 (en) 2010-12-03 2014-03-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9331208B2 (en) 2010-12-03 2016-05-03 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and semiconductor device
US10103277B2 (en) 2010-12-03 2018-10-16 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing oxide semiconductor film
US9711655B2 (en) 2010-12-03 2017-07-18 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and semiconductor device
US8994021B2 (en) 2010-12-03 2015-03-31 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and semiconductor device
US9911858B2 (en) 2010-12-28 2018-03-06 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US8829512B2 (en) 2010-12-28 2014-09-09 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US9129997B2 (en) 2010-12-28 2015-09-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US9171517B2 (en) 2011-03-17 2015-10-27 Sharp Kabushiki Kaisha Display device, driving device, and driving method
US9293103B2 (en) 2011-04-07 2016-03-22 Sharp Kabushiki Kaisha Display device, and method for driving same
US10290744B2 (en) 2011-09-29 2019-05-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US10622485B2 (en) 2011-09-29 2020-04-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US11217701B2 (en) 2011-09-29 2022-01-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US11791415B2 (en) 2011-09-29 2023-10-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9741860B2 (en) 2011-09-29 2017-08-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9680028B2 (en) 2011-10-14 2017-06-13 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9218966B2 (en) 2011-10-14 2015-12-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing semiconductor device
US8751261B2 (en) 2011-11-15 2014-06-10 Robert Bosch Gmbh Method and system for selection of patients to receive a medical device
US8981368B2 (en) * 2012-01-11 2015-03-17 Sony Corporation Thin film transistor, method of manufacturing thin film transistor, display, and electronic apparatus
US20130175522A1 (en) * 2012-01-11 2013-07-11 Sony Corporation Thin film transistor, method of manufacturing thin film transistor, display, and electronic apparatus
US9553200B2 (en) 2012-02-29 2017-01-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US8900938B2 (en) * 2012-07-02 2014-12-02 Shenzhen China Star Optoelectronics Technology Co., Ltd. Manufacturing method of array substrate, array substrate and LCD device
US20140001475A1 (en) * 2012-07-02 2014-01-02 Jun Wang Manufacturing method of array substrate, array substrate and lcd device
US10401662B2 (en) 2012-10-12 2019-09-03 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and touch panel
US9366896B2 (en) 2012-10-12 2016-06-14 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and touch panel
US10007133B2 (en) 2012-10-12 2018-06-26 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and touch panel
US9881939B2 (en) 2012-11-08 2018-01-30 Semiconductor Energy Laboratory Co., Ltd. Metal oxide film and method for forming metal oxide film
US11652110B2 (en) 2012-11-08 2023-05-16 Semiconductor Energy Laboratory Co., Ltd. Metal oxide film and method for forming metal oxide film
US9831274B2 (en) 2012-11-08 2017-11-28 Semiconductor Energy Laboratory Co., Ltd. Metal oxide film and method for forming metal oxide film
US10892282B2 (en) 2012-11-08 2021-01-12 Semiconductor Energy Laboratory Co., Ltd. Metal oxide film and method for forming metal oxide film
US9871058B2 (en) 2012-11-08 2018-01-16 Semiconductor Energy Laboratory Co., Ltd. Metal oxide film and method for forming metal oxide film
US10461099B2 (en) 2012-11-08 2019-10-29 Semiconductor Energy Laboratory Co., Ltd. Metal oxide film and method for forming metal oxide film
US9324737B2 (en) 2012-11-28 2016-04-26 Semiconductor Energy Laboratory Co., Ltd. Display device and electronic device
US9130367B2 (en) 2012-11-28 2015-09-08 Semiconductor Energy Laboratory Co., Ltd. Display device
US9842863B2 (en) 2012-11-28 2017-12-12 Semiconductor Energy Laboratory Co., Ltd. Display device and electronic device
US20190273100A1 (en) * 2012-12-25 2019-09-05 Semiconductor Energy Laboratory Co., Ltd. Resistor, display device, and electronic device
US9911755B2 (en) 2012-12-25 2018-03-06 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device including transistor and capacitor
US10229934B2 (en) 2012-12-25 2019-03-12 Semiconductor Energy Laboratory Co., Ltd. Resistor, display device, and electronic device
US10629625B2 (en) * 2012-12-25 2020-04-21 Semiconductor Energy Laboratory Co., Ltd. Resistor, display device, and electronic device
US10978492B2 (en) 2012-12-25 2021-04-13 Semiconductor Energy Laboratory Co., Ltd. Resistor, display device, and electronic device
US20140227809A1 (en) * 2013-02-08 2014-08-14 Myung-Soo Huh Method of forming nano crystals and method of manufacturing organic light-emitting display apparatus including thin film having the same
KR102069192B1 (en) * 2013-02-08 2020-01-23 삼성디스플레이 주식회사 Method for forming nano crystalline and manufacturing of organic light emitting display device including the same
US9450199B2 (en) * 2013-02-08 2016-09-20 Samsung Display Co., Ltd. Method of forming nano crystals and method of manufacturing organic light-emitting display apparatus including thin film having the same
KR20140101227A (en) * 2013-02-08 2014-08-19 삼성디스플레이 주식회사 Method for forming nano crystalline and manufacturing of organic light emitting display device including the same
US9482919B2 (en) 2013-02-25 2016-11-01 Semiconductor Energy Laboratory Co., Ltd. Display device and electronic device with improved driver circuit
US9153650B2 (en) 2013-03-19 2015-10-06 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor
US9391146B2 (en) 2013-03-19 2016-07-12 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor
US9771272B2 (en) 2013-03-19 2017-09-26 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor
US9915848B2 (en) 2013-04-19 2018-03-13 Semiconductor Energy Laboratory Co., Ltd. Display device and electronic device
US9704894B2 (en) 2013-05-10 2017-07-11 Semiconductor Energy Laboratory Co., Ltd. Display device including pixel electrode including oxide
US10373980B2 (en) 2013-05-10 2019-08-06 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing semiconductor device including pixel electrode containing indium, zinc, and metal element
US10068924B2 (en) * 2013-06-04 2018-09-04 Innolux Corporation Display panel and display apparatus
US20140354933A1 (en) * 2013-06-04 2014-12-04 Innolux Corporation Display panel and display apparatus
US10503018B2 (en) 2013-06-05 2019-12-10 Semiconductor Energy Laboratory Co., Ltd. Display device and electronic device
US9287352B2 (en) 2013-06-19 2016-03-15 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film and formation method thereof
US9793414B2 (en) 2013-06-19 2017-10-17 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film
US9583632B2 (en) 2013-07-19 2017-02-28 Semiconductor Energy Laboratory Co., Ltd. Oxide semiconductor film, method for forming oxide semiconductor film, and semiconductor device
US9806201B2 (en) 2014-03-07 2017-10-31 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9939696B2 (en) 2014-04-30 2018-04-10 Sharp Kabushiki Kaisha Active matrix substrate and display device including active matrix substrate
US10043913B2 (en) 2014-04-30 2018-08-07 Semiconductor Energy Laboratory Co., Ltd. Semiconductor film, semiconductor device, display device, module, and electronic device
US9704933B2 (en) * 2014-05-13 2017-07-11 Japan Display Inc. Organic electroluminescent device
US20150333292A1 (en) * 2014-05-13 2015-11-19 Japan Display Inc. Organic electroluminescent device
US20170005202A1 (en) * 2014-07-11 2017-01-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9799775B2 (en) * 2014-07-11 2017-10-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US9653705B2 (en) 2014-10-23 2017-05-16 Semiconductor Energy Laboratory Co., Ltd. Light-emitting element
US10680017B2 (en) 2014-11-07 2020-06-09 Semiconductor Energy Laboratory Co., Ltd. Light-emitting element including EL layer, electrode which has high reflectance and a high work function, display device, electronic device, and lighting device
US20160172508A1 (en) * 2014-12-10 2016-06-16 Samsung Display Co. Ltd. Thin film transistor with improved electrical characteristics
US9634035B2 (en) * 2015-01-22 2017-04-25 Samsung Display Co., Ltd. Display device and method of manufacturing the same
US20160218117A1 (en) * 2015-01-22 2016-07-28 Samsung Display Co., Ltd. Display device and method of manufacturing the same
US20160349557A1 (en) * 2015-05-29 2016-12-01 Semiconductor Energy Laboratory Co., Ltd. Input/output device and electronic device
US10139663B2 (en) * 2015-05-29 2018-11-27 Semiconductor Energy Laboratory Co., Ltd. Input/output device and electronic device
JP2017108132A (en) * 2015-12-09 2017-06-15 株式会社リコー Semiconductor device, display element, display device, and system
US11791344B2 (en) 2015-12-28 2023-10-17 Semiconductor Energy Laboratory Co., Ltd. Display device, display module, and electronic device
US10311783B2 (en) * 2016-01-15 2019-06-04 Boe Technology Group Co., Ltd. Pixel circuit, method for driving the same, display panel and display device
US10353256B2 (en) 2016-02-19 2019-07-16 Mitsubishi Electric Corporation Array substrate and liquid crystal display
US11287707B2 (en) 2018-11-15 2022-03-29 Sharp Kabushiki Kaisha Array substrate, array substrate body component, and display device
US11436993B2 (en) 2018-12-19 2022-09-06 Semiconductor Energy Laboratory Co., Ltd. Display apparatus and electronic device
US11373610B2 (en) 2018-12-26 2022-06-28 Semiconductor Energy Laboratory Co., Ltd. Display apparatus including circuit and pixel
US11842705B2 (en) 2018-12-26 2023-12-12 Semiconductor Energy Laboratory Co., Ltd. Display apparatus and electronic device
CN110010078A (en) * 2019-03-14 2019-07-12 合肥京东方卓印科技有限公司 Shift register cell, gate driving circuit and display device

Also Published As

Publication number Publication date
KR20160110537A (en) 2016-09-21
JP5315180B2 (en) 2013-10-16
KR20110056542A (en) 2011-05-30
JP5657065B2 (en) 2015-01-21
CN102150191A (en) 2011-08-10
JP2014115658A (en) 2014-06-26
TWI475532B (en) 2015-03-01
KR101657957B1 (en) 2016-09-20
JP2020030412A (en) 2020-02-27
KR20160054028A (en) 2016-05-13
EP2327069A1 (en) 2011-06-01
JP6560403B2 (en) 2019-08-14
WO2010029866A1 (en) 2010-03-18
JP5917743B2 (en) 2016-05-18
JP2023130352A (en) 2023-09-20
KR101783193B1 (en) 2017-09-29
JP2018189967A (en) 2018-11-29
JP6775659B2 (en) 2020-10-28
JP2016177288A (en) 2016-10-06
CN102150191B (en) 2013-07-24
JP2013008037A (en) 2013-01-10
US20160254257A1 (en) 2016-09-01
JP5572774B1 (en) 2014-08-13
JP2020003799A (en) 2020-01-09
JP2013242580A (en) 2013-12-05
JP2010092036A (en) 2010-04-22
JP6600761B1 (en) 2019-10-30
JP2021044552A (en) 2021-03-18
EP2327069A4 (en) 2013-03-20
US10074646B2 (en) 2018-09-11
JP2014167624A (en) 2014-09-11
TW201028975A (en) 2010-08-01
JP2022115871A (en) 2022-08-09
JP2015200891A (en) 2015-11-12

Similar Documents

Publication Publication Date Title
US20220231056A1 (en) Display device
US11646321B2 (en) Display device
US20230170345A1 (en) Display device
US10074646B2 (en) Display device
US10254607B2 (en) Display device
US10367006B2 (en) Display Device
US8674371B2 (en) Display device

Legal Events

Date Code Title Description
AS Assignment

Owner name: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.,JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YAMAZAKI, SHUNPEI;AKIMOTO, KENGO;KOMORI, SHIGEKI;AND OTHERS;SIGNING DATES FROM 20090824 TO 20090826;REEL/FRAME:023187/0417

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION