US20110299316A1 - Memory module, method and memory system having the memory module - Google Patents
Memory module, method and memory system having the memory module Download PDFInfo
- Publication number
- US20110299316A1 US20110299316A1 US13/137,421 US201113137421A US2011299316A1 US 20110299316 A1 US20110299316 A1 US 20110299316A1 US 201113137421 A US201113137421 A US 201113137421A US 2011299316 A1 US2011299316 A1 US 2011299316A1
- Authority
- US
- United States
- Prior art keywords
- connector
- memory module
- memory
- memory devices
- speed signals
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4063—Device-to-bus coupling
- G06F13/409—Mechanical coupling
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4204—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
- G06F13/4234—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus
- G06F13/4243—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus with synchronous protocol
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/02—Disposition of storage elements, e.g. in the form of a matrix array
- G11C5/04—Supports for storage elements, e.g. memory modules; Mounting or fixing of storage elements on such supports
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
- G11C5/063—Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0274—Optical details, e.g. printed circuits comprising integral optical means
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/04—Assemblies of printed circuits
- H05K2201/044—Details of backplane or midplane for mounting orthogonal PCBs
Definitions
- the present invention relates to a memory module and a memory system having the memory module.
- FIG. 1 is a view of a prior art memory module.
- a memory module 10 includes a plurality of semiconductor memory devices 11 _i (where i is 1 through 9 ) and a first connector 13 having a plurality of connection terminals connected via a bus (not shown) with the memory devices 11 _i.
- FIG. 2 is a view of a prior art memory system including memory module of FIG. 1 .
- a memory system 20 includes a motherboard 21 , a chip set (or a controller) 23 mounted on a printed circuit board (PCB) of the motherboard 21 , and two memory modules 10 _ 1 and 10 _ 2 .
- the memory modules 10 _ 1 and 10 _ 2 are inserted into slots 25 _ 1 and 25 _ 2 , respectively.
- Data and command signals output from the chip set 23 are input to the plurality of semiconductor memory devices 11 via a bus on the PCB of the motherboard 21 , the respective slot 25 , the respective connector 13 and the bus of the respective memory module 10 .
- Data output from the plurality of semiconductor memory devices 11 of each of the memory modules 10 _ 1 and 10 _ 2 is output to the chip set 23 via the bus of each of the memory modules 10 _ 1 and 10 _ 2 , the respective first connector 13 , the respective slot 25 and the bus on the motherboard 21 .
- the difference ( 1 ) in the distance between the chip set 23 and the slot 25 _ 1 and (2) the distance between the chip set 23 and the slot 25 _ 2 causes skews of signals input/output between the chip set 23 and the memory module 10 _ 1 and between the chip set 23 and the memory module 10 _ 2 .
- the present invention provides a memory module providing separate paths for carrying high-speed and low speed signals.
- the memory system according to the present invention provides separate paths for carrying high-speed and low-speed signals to and/or from the memory module.
- the memory module includes a plurality of memory devices, a first connector and a second connector.
- the first connector is disposed at a first position on the memory module.
- the first connector is configured to carry low-speed signals for the memory devices.
- the second connector is disposed at a second position on the memory module, different from the first position.
- the second connector is configured to carry high-speed signals for at least one of the memory devices.
- the high-speed signals are a higher speed form of signaling than the low-speed signals.
- the low-speed signals include at least one of a power supply voltage, a ground voltage, and a clock signal.
- the low-speed signals may include low-speed data such as a chip select signal, a read enable signal, and/or a write enable signal.
- the high speed signals may include high-speed data.
- the memory module includes a converter receiving serial high-speed data from the second connector, converting the serial high-speed data to parallel data, and sending the parallel data to at least one of the memory devices.
- the memory module includes a converter receiving parallel data from at least one of the memory devices, converting the parallel data to serial high-speed data, and sending the serial high-speed data to the second connector.
- the method according to an embodiment of the present invention includes carrying low-speed signals for the memory devices using a first connector at a first position of the memory module; where the first connector is configured to carry low-speed signals for the memory devices.
- the method further includes carrying high-speed signals for at least one of the memory devices using a second connector at a second position of the memory module; where the second position is different from the first position.
- At least one slot is electrically connected to a chip set and at least one memory module is disposed in the slot.
- a transmission line such as a fiber optic cable electrically connects the second connector of the memory module and the chip set.
- the transmission lines connecting the chip set to the respective memory modules have a same length.
- FIG. 1 is a view of a prior art memory module
- FIG. 2 is a view of a prior art memory system including the memory module of FIG. 1 ;
- FIG. 3 is a view of a memory system having a memory module according to an embodiment of the present invention.
- FIG. 4 is a view of a memory module according to an embodiment of the present invention.
- FIG. 5 is a view of a memory module according to another embodiment of the present invention.
- FIG. 6 is a view of a memory module according to still another embodiment of the present invention.
- FIG. 7 is a view of a memory module according to still yet another embodiment of the present invention.
- FIG. 3 is a view of a memory system having a memory module according to an embodiment of the present invention.
- a memory system 30 may include a motherboard 31 , a chip set 40 (or a controller), slots 35 _ 1 and 35 _ 2 , memory modules 50 and 60 , and transmission lines 33 and 34 .
- Buses 37 and 39 connect the chip set 40 with the slots 35 _ 1 and 35 _ 2 .
- a terminal resistor Rtm may terminate each of the buses 37 and 39 on a PCB of the motherboard 31 .
- FIG. 3 For convenience, in FIG. 3 , only the slots 35 _ 1 and 35 _ 2 , the memory modules 50 and 60 , and the transmission lines 33 and 34 are shown. However, a memory system according to the present invention is not limited to these elements or number of elements.
- the chip set 40 may be mounted on the PCB of the motherboard 31 and control the operation of the memory system 30 .
- the chip set 40 may include connectors 41 _ 1 and 41 _ 2 and converters 43 _ 1 and 43 _ 2 .
- the converter 43 _ 1 receives parallel data generated by the chip set 40 , converts the parallel data to serial data, and outputs the serial data to the transmission line 33 via the connector 41 _ 1 .
- the converter 43 _ 1 receives serial data input via the transmission line 33 and the connector 41 _ 1 , converts the serial data to parallel data, and outputs the parallel data to the chip set 40 .
- the converter 43 _ 2 receives parallel data generated by the chip set 40 , converts the parallel data to serial data, and outputs the serial data to the transmission line 34 via the connector 41 _ 2 .
- the converter 43 _ 2 receives serial data input via the transmission line 34 and the connector 41 _ 2 , converts the serial data to parallel data, and outputs the parallel data to the chip set 40 .
- the memory module 50 may include a plurality of memory devices 55 _i (where i is 1 through n, n being greater than 1 ), a first connector 57 having a plurality of connection terminals, a second connector 51 , and a converter 53 .
- the memory module 60 may include a plurality of memory modules 65 _i (where i is 1 through n, n being greater than 1 ), a first connector 57 ′ having a plurality of connection terminals, a second connector 51 ′, and a converter 53 ′.
- the first connector 57 may include a plurality of connection terminals (also called module taps) installed at a first position on the memory module 50 .
- the first position refers to any position on the memory module 50 as well as the edge of the memory module 50 as shown.
- the first connector 57 is connected by a bus (not shown) to the plurality of memory devices 55 _i.
- the first connector 57 carries low-speed signals such as a power voltage, a ground voltage, a clock signal or the low-speed data received from the chip set 40 to the plurality of memory devices 55 _i.
- the second connector 51 to which the transmission line 33 for transmitting high-speed signals such as high-speed data is connected, may be installed in a second position different from (e.g., next to or opposite to) that of the first connector 57 .
- the low-speed signals and the high-speed signals may be classified according to established standards.
- the low-speed signals are a lower speed form of signaling (e.g., lower transmission rate) than the high speed signals.
- the converter 53 receives serial data input via the second connector 51 , converts the serial data to parallel data, and outputs the parallel data to the plurality of semiconductor memory devices 55 _i.
- the converter 53 receives parallel data output from the plurality of semiconductor memory devices 55 _i, converts the parallel data to serial data, and outputs the serial data to the second connector 51 .
- the converter 53 may include a receiver (not shown), and a first converter (not shown).
- the receiver receives the serial data input via the second connector 51 .
- the first converter which is connected to the receiver, receives the serial data, converts the serial data to parallel data, and outputs the parallel data to the plurality of semiconductor memory devices 55 _i.
- the first converter may include any type of data selector having a demultiplexer.
- the converter 53 may also include a second converter (not shown), which receives parallel data output from the plurality of semiconductor memory devices 55 _i, converts the parallel data to serial data, and outputs the serial data to the transmission line 33 .
- the second converter may include any type of data selector having a demultiplexer.
- the converter 53 may include a driver (not shown), which is connected to the second converter and transmits the serial data to the second connector 51 .
- the converter 53 for example, may be a modem chip.
- the memory module 60 may have the same structure as the memory module 50 , with the memory devices 65 _i, the connecter 57 ′, the converter 53 ′ and the connector 51 ′ corresponding to the memory devices 55 _i, the first connector 57 , the converter 53 and the second connector 51 of the memory module 50 .
- the memory modules 50 and 60 are inserted into the slots 35 _ 1 and 35 _ 2 , respectively.
- the transmission line 33 is connected between the connector 51 of the memory module 50 and the connector 41 _ 1 of the chip set 40 .
- the transmission line 34 is connected between the connector 51 ′ of the memory module 60 and the connector 41 _ 2 of the chip set 40 .
- the transmission lines 33 and 34 are optical fiber cables.
- the power supplies (e.g., the power voltage and the ground voltage) and the clock signal may be supplied to the plurality of semiconductor memory devices 55 _i (i is 1 through n) via the bus 37 on the PCB of the motherboard 31 , the slot 35 _ 1 , the first connector 57 , and a bus (not shown) on the PCB of the memory module 50 .
- the power supplies e.g., the power voltage and the ground voltage
- the clock signal may be supplied to the plurality of semiconductor memory devices 65 _i (i is 1 through n) via the bus 39 on the PCB of the motherboard 31 , the slot 35 _ 2 , the first connector 57 ′, and a bus (not shown) on the PCB of the memory module 60 .
- Low-speed data (or signals) including a chip select signal, a read enable signal, and a write enable signal output from the chip set 40 may be input to the plurality of semiconductor memory devices 55 _i (i is 1 through n) via the bus 37 on the PCB of the motherboard 31 , the slot 35 _ 1 , the first connector 57 , and the bus on the PCB of the memory module 50 .
- low-speed data including a chip select signal, a read enable signal, and a write enable signal output from the chip set 40 may be input to the plurality of semiconductor memory devices 65 _i (i is 1 through n) via the bus 39 on the PCB of the motherboard 31 , the slot 35 _ 2 , the first connector 57 ′, and the bus on the PCB of the memory module 60 .
- a high-speed command signal including high-speed data (or signals) and a data strobe signal output from the chip set 40 , may be input to the connector 51 installed on the memory module 50 via the converter 43 _ 1 , the connector 41 _ 1 , and the transmission line 33 .
- a high-speed command signal including the high-speed data (or signals) and the data strobe signal output from the chip set 40 may be input to the connector 51 ′ installed on the memory module 60 via the converter 43 _ 2 , the connector 41 _ 2 , and the transmission line 34 .
- the memory system 30 transmits high-speed data to the memory modules 50 and 60 via the transmission lines 33 and 34 .
- the attenuation of data and crosstalk between the buses 37 and 39 on the PCB is thus improved.
- the time required for transmitting data between the memory module 50 and the chip set 40 may be equal to the time required for transmitting data between the memory module 60 and the chip set 40 .
- data skews between the memory modules 50 and 60 and the chip set 40 decrease.
- buses transmitting high-speed data are not installed on a PCB. Instead, transmission lines or optical fibers are used to transmit high-speed data. Thus, data can be processed at a high speed.
- the memory module 50 is a single in line module (SIMM) or a dual in line module (DIMM).
- FIGS. 4 through 7 show other embodiments of memory modules that may be used (e.g., inserted into slot 35 _ 1 or 35 _ 2 ), but are by no means an exhaustive showing of examples.
- FIG. 4 is a view of a memory module according to another embodiment of the present invention.
- the memory module includes the first connector 57 , the plurality of semiconductor memory devices 55 _i (where i is 1 through 9 ), a plurality of converters 53 _i (where i is 1 through 9 ), and a plurality of second connectors 51 _i (where i is 1 through 9 ).
- each connector 51 _i and each converter 53 _i is associated with one of the memory devices 55 _i.
- the first connector 57 has a plurality of connection terminals, which are arranged along the edge of the memory module. If the memory module is inserted into, for example, the slot 35 _ 1 shown in FIG. 3 , the power voltage, the ground voltage, the clock signal and/or other low speed data output from the chip set 40 may be input to the plurality of semiconductor memory devices 55 _i via the bus 37 on the PCB of the motherboard 31 , the first connector 57 and the bus (not shown) of the memory module.
- the second connectors 51 _i are installed in a position opposite to the first connector 57 .
- the second connectors 51 _i may be installed in any position on the memory module.
- the converters 53 _i are respectively connected between the second connectors 51 _i and the semiconductor memory devices 55 _i.
- Each of the converters 53 _i receives n (where n is a natural number) bit serial data input via a respective one of the second connectors 51 _i, converts the n bit serial data to m bit parallel data, and outputs the m bit parallel data to its respective semiconductor memory devices 55 _i.
- Each of the converters 53 _i receives the m bit parallel data output from a respective one of the semiconductor memory devices 55 _i, converts the m bit parallel data to n bit serial data, and outputs the n bit serial data to a respective one of the second connectors 51 _i.
- the transmission line 33 transmits the n bit serial data to the connector 41 _ 1 shown in FIG. 3 .
- the transmission line 33 is a bundle of a plurality of optical fibers.
- the memory module shown in FIG. 4 is suitable, for example, for a parallel bus configuration.
- the memory module of FIG. 4 may be inserted into a different slot such as slot 35 _ 2 and connected to the respective transmission line, for example, transmission line 34 .
- FIG. 5 is a view of a memory module according to another embodiment of the present invention.
- the memory module shown in FIG. 5 includes the first connector 57 , the plurality of semiconductor memory devices 55 _i (i is 1 through 9 ), a converter 53 ′′, and the second connector 51 .
- the second connector 51 is installed in a position different from that of the first connector 57 , and serves to input and output data. Namely, the structure and function of the first connector 57 shown in FIG. 5 is the same as the first connector 57 shown in FIG. 3 or FIG. 4 .
- the converter 53 ′′ receives the m bit parallel data output from each of the semiconductor memory devices 55 _i, converts the i groups of m bit parallel data to n bit serial data, and outputs the n bit serial data to the second connector 51 .
- the transmission line 33 carries the n bit serial data to the connector 41 _ 1 shown in FIG. 3 .
- the memory module shown in FIG. 5 may be suitable, for example, for a serial bus configuration.
- FIG. 6 is a view of a memory module according to still another embodiment of the present invention.
- the memory module shown in FIG. 6 includes the first connector 57 , the plurality of semiconductor memory devices 55 _i (i is 1 through 8 ), the converter 53 , and the second connector 51 .
- the converter 53 and the second connector 51 are installed laterally outside the area of the memory module including the semiconductor memory device 55 _i.
- each of the semiconductor memory devices 55 _i may transmit high-speed data to the transmission line 33 via the converter 53 and the second connector 51 and receive data via second connector 51 , the converter 53 , and the transmission line 33 .
- FIG. 7 is a view of a memory module according to yet another embodiment of the present invention.
- the memory module shown in FIG. 7 includes the first connector 57 , the plurality of semiconductor memory devices 55 _i (i is 1 through 8 ), the converter 53 , and a second connector 51 .
- the semiconductor memory devices 55 _i (i is 1 through 8 ) are installed symmetrically on either side of the converter 53 and the second connector 51 . Namely, as shown, the memory devices 55 _ 1 to 55 _ 4 are disposed on one side of the converter 53 and the second converter 51 , and the memory devices 55 _ 5 to 55 _ 8 are disposed on the other side.
- each of the memory devices 55 _i may transmit high-speed data to the transmission line 33 via the converter 53 and the second connector 51 and receive data via the second connector 51 , the converter 53 , and the transmission line 33 .
- the memory module shown in FIG. 7 may be suitable, for example, for a serial bus configuration.
- the number of pins to be connected to a motherboard may be reduced.
- the degree of freedom with respect to the size of the memory module increases. Therefore, it is possible to design various types of memory modules
- a path for transmitting high-speed data and a path for transmitting low-speed data are separate, and interference and crosstalk among transmission lines for transmitting data may be reduced. Also, loss or attenuation of data being transmitted may be reduced. Thus, data can be transmitted at a high speed.
Abstract
The memory module includes a plurality of memory devices, a first connector and a second connector. The first connector is disposed at a first position on the memory module. The first connector is configured to carry low-speed signals for the memory devices. The second connector is disposed at a second position on the memory module, different from the first position. The second connector is configured to carry high-speed signals for at least one of the memory devices. The high-speed signals are a higher speed form of signaling than the low-speed signals. The memory system may include at least one slot electrically connected to a chip set and at least one memory module electrically connected to the slot via the first connector. A transmission line such as a fiber optic cable electrically connects the second connector and the chip set.
Description
- This application is a continuation of U.S. patent application Ser. No. 11/019,674, filed on Dec. 23, 2004, which is a continuation of, and claims priority under 35 U.S.C. §120 and/or 35 U.S.C. §365(c) from, PCT International Application No. PCT/KR2002/001197 which has an International filing date of Jun. 24, 2002, the entire contents of each of which are hereby incorporated herein by reference.
- 1. Field of the Invention
- The present invention relates to a memory module and a memory system having the memory module.
- 2. Description of the Related Art
-
FIG. 1 is a view of a prior art memory module. Referring toFIG. 1 , amemory module 10 includes a plurality of semiconductor memory devices 11_i (where i is 1 through 9) and afirst connector 13 having a plurality of connection terminals connected via a bus (not shown) with the memory devices 11_i. -
FIG. 2 is a view of a prior art memory system including memory module ofFIG. 1 . Referring toFIG. 2 , amemory system 20 includes amotherboard 21, a chip set (or a controller) 23 mounted on a printed circuit board (PCB) of themotherboard 21, and two memory modules 10_1 and 10_2. The memory modules 10_1 and 10_2 are inserted into slots 25_1 and 25_2, respectively. - Data and command signals output from the
chip set 23 are input to the plurality ofsemiconductor memory devices 11 via a bus on the PCB of themotherboard 21, the respective slot 25, therespective connector 13 and the bus of therespective memory module 10. - Data output from the plurality of
semiconductor memory devices 11 of each of the memory modules 10_1 and 10_2 is output to thechip set 23 via the bus of each of the memory modules 10_1 and 10_2, the respectivefirst connector 13, the respective slot 25 and the bus on themotherboard 21. - In a case where command signals, power supplies, and high-speed data are transmitted via the buses of the
motherboard 21, the attenuation of data transmitted via the buses and crosstalk among the buses increase with an increase in the operational speed of thememory system 20. Due to this, the number of memory modules, which may be used in thememory system 20, is reduced. - Also, the difference (1) in the distance between the chip set 23 and the slot 25_1 and (2) the distance between the
chip set 23 and the slot 25_2 causes skews of signals input/output between thechip set 23 and the memory module 10_1 and between thechip set 23 and the memory module 10_2. - The present invention provides a memory module providing separate paths for carrying high-speed and low speed signals. Similarly, the memory system according to the present invention provides separate paths for carrying high-speed and low-speed signals to and/or from the memory module.
- In one embodiment, the memory module includes a plurality of memory devices, a first connector and a second connector. The first connector is disposed at a first position on the memory module. The first connector is configured to carry low-speed signals for the memory devices. The second connector is disposed at a second position on the memory module, different from the first position. The second connector is configured to carry high-speed signals for at least one of the memory devices. The high-speed signals are a higher speed form of signaling than the low-speed signals.
- For example, the low-speed signals include at least one of a power supply voltage, a ground voltage, and a clock signal. As another example, the low-speed signals may include low-speed data such as a chip select signal, a read enable signal, and/or a write enable signal.
- The high speed signals may include high-speed data.
- In one embodiment, the memory module includes a converter receiving serial high-speed data from the second connector, converting the serial high-speed data to parallel data, and sending the parallel data to at least one of the memory devices.
- In another embodiment, the memory module includes a converter receiving parallel data from at least one of the memory devices, converting the parallel data to serial high-speed data, and sending the serial high-speed data to the second connector.
- The method according to an embodiment of the present invention includes carrying low-speed signals for the memory devices using a first connector at a first position of the memory module; where the first connector is configured to carry low-speed signals for the memory devices. The method further includes carrying high-speed signals for at least one of the memory devices using a second connector at a second position of the memory module; where the second position is different from the first position.
- In one embodiment of the memory system, at least one slot is electrically connected to a chip set and at least one memory module is disposed in the slot. In one embodiment, a transmission line such as a fiber optic cable electrically connects the second connector of the memory module and the chip set.
- As will be appreciated, more than one slot and therefore, more than one memory module may exist in the memory system. In one embodiment, in this situation, the transmission lines connecting the chip set to the respective memory modules have a same length.
- The above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
-
FIG. 1 is a view of a prior art memory module; -
FIG. 2 is a view of a prior art memory system including the memory module ofFIG. 1 ; -
FIG. 3 is a view of a memory system having a memory module according to an embodiment of the present invention; -
FIG. 4 is a view of a memory module according to an embodiment of the present invention; -
FIG. 5 is a view of a memory module according to another embodiment of the present invention; -
FIG. 6 is a view of a memory module according to still another embodiment of the present invention; and -
FIG. 7 is a view of a memory module according to still yet another embodiment of the present invention. - Hereinafter, the present invention will be described in detail by explaining example embodiments of the present invention with reference to the attached drawings. Like reference numerals in the drawings denote like elements.
-
FIG. 3 is a view of a memory system having a memory module according to an embodiment of the present invention. Referring toFIG. 3 , amemory system 30 may include amotherboard 31, a chip set 40 (or a controller), slots 35_1 and 35_2,memory modules transmission lines Buses buses motherboard 31. - For convenience, in
FIG. 3 , only the slots 35_1 and 35_2, thememory modules transmission lines - The
chip set 40 may be mounted on the PCB of themotherboard 31 and control the operation of thememory system 30. Thechip set 40 may include connectors 41_1 and 41_2 and converters 43_1 and 43_2. - The converter 43_1 receives parallel data generated by the
chip set 40, converts the parallel data to serial data, and outputs the serial data to thetransmission line 33 via the connector 41_1. The converter 43_1 receives serial data input via thetransmission line 33 and the connector 41_1, converts the serial data to parallel data, and outputs the parallel data to thechip set 40. - The converter 43_2 receives parallel data generated by the
chip set 40, converts the parallel data to serial data, and outputs the serial data to thetransmission line 34 via the connector 41_2. The converter 43_2 receives serial data input via thetransmission line 34 and the connector 41_2, converts the serial data to parallel data, and outputs the parallel data to thechip set 40. - The
memory module 50 may include a plurality of memory devices 55_i (where i is 1 through n, n being greater than 1), afirst connector 57 having a plurality of connection terminals, asecond connector 51, and aconverter 53. Thememory module 60 may include a plurality of memory modules 65_i (where i is 1 through n, n being greater than 1), afirst connector 57′ having a plurality of connection terminals, asecond connector 51′, and aconverter 53′. - The
first connector 57 may include a plurality of connection terminals (also called module taps) installed at a first position on thememory module 50. The first position refers to any position on thememory module 50 as well as the edge of thememory module 50 as shown. - The
first connector 57 is connected by a bus (not shown) to the plurality of memory devices 55_i. Thefirst connector 57 carries low-speed signals such as a power voltage, a ground voltage, a clock signal or the low-speed data received from the chip set 40 to the plurality of memory devices 55_i. Thesecond connector 51, to which thetransmission line 33 for transmitting high-speed signals such as high-speed data is connected, may be installed in a second position different from (e.g., next to or opposite to) that of thefirst connector 57. Here, the low-speed signals and the high-speed signals may be classified according to established standards. Notably, the low-speed signals are a lower speed form of signaling (e.g., lower transmission rate) than the high speed signals. - The
converter 53 receives serial data input via thesecond connector 51, converts the serial data to parallel data, and outputs the parallel data to the plurality of semiconductor memory devices 55_i. Alternatively, theconverter 53 receives parallel data output from the plurality of semiconductor memory devices 55_i, converts the parallel data to serial data, and outputs the serial data to thesecond connector 51. - Accordingly, the
converter 53 may include a receiver (not shown), and a first converter (not shown). The receiver receives the serial data input via thesecond connector 51. The first converter, which is connected to the receiver, receives the serial data, converts the serial data to parallel data, and outputs the parallel data to the plurality of semiconductor memory devices 55_i. Here, the first converter may include any type of data selector having a demultiplexer. - The
converter 53 may also include a second converter (not shown), which receives parallel data output from the plurality of semiconductor memory devices 55_i, converts the parallel data to serial data, and outputs the serial data to thetransmission line 33. The second converter may include any type of data selector having a demultiplexer. - The
converter 53 may include a driver (not shown), which is connected to the second converter and transmits the serial data to thesecond connector 51. Theconverter 53, for example, may be a modem chip. - The
memory module 60 may have the same structure as thememory module 50, with the memory devices 65_i, theconnecter 57′, theconverter 53′ and theconnector 51′ corresponding to the memory devices 55_i, thefirst connector 57, theconverter 53 and thesecond connector 51 of thememory module 50. - The
memory modules transmission line 33 is connected between theconnector 51 of thememory module 50 and the connector 41_1 of the chip set 40. Thetransmission line 34 is connected between theconnector 51′ of thememory module 60 and the connector 41_2 of the chip set 40. In one embodiment, thetransmission lines - The power supplies (e.g., the power voltage and the ground voltage) and the clock signal may be supplied to the plurality of semiconductor memory devices 55_i (i is 1 through n) via the
bus 37 on the PCB of themotherboard 31, the slot 35_1, thefirst connector 57, and a bus (not shown) on the PCB of thememory module 50. - Similarly, the power supplies (e.g., the power voltage and the ground voltage) and the clock signal may be supplied to the plurality of semiconductor memory devices 65_i (i is 1 through n) via the
bus 39 on the PCB of themotherboard 31, the slot 35_2, thefirst connector 57′, and a bus (not shown) on the PCB of thememory module 60. - Low-speed data (or signals) including a chip select signal, a read enable signal, and a write enable signal output from the chip set 40 may be input to the plurality of semiconductor memory devices 55_i (i is 1 through n) via the
bus 37 on the PCB of themotherboard 31, the slot 35_1, thefirst connector 57, and the bus on the PCB of thememory module 50. - Similarly, low-speed data (or signal) including a chip select signal, a read enable signal, and a write enable signal output from the chip set 40 may be input to the plurality of semiconductor memory devices 65_i (i is 1 through n) via the
bus 39 on the PCB of themotherboard 31, the slot 35_2, thefirst connector 57′, and the bus on the PCB of thememory module 60. - However, a high-speed command signal, including high-speed data (or signals) and a data strobe signal output from the chip set 40, may be input to the
connector 51 installed on thememory module 50 via the converter 43_1, the connector 41_1, and thetransmission line 33. - A high-speed command signal including the high-speed data (or signals) and the data strobe signal output from the chip set 40 may be input to the
connector 51′ installed on thememory module 60 via the converter 43_2, the connector 41_2, and thetransmission line 34. - Accordingly, the
memory system 30 according to an embodiment of the present invention transmits high-speed data to thememory modules transmission lines buses - If the lengths of the
transmission lines memory module 50 and the chip set 40 may be equal to the time required for transmitting data between thememory module 60 and the chip set 40. Thus, data skews between thememory modules - Accordingly, in the
memory system 30 according to the present invention, buses transmitting high-speed data are not installed on a PCB. Instead, transmission lines or optical fibers are used to transmit high-speed data. Thus, data can be processed at a high speed. - In one embodiment, the
memory module 50 is a single in line module (SIMM) or a dual in line module (DIMM). - While only two memory modules have been shown in the embodiment of
FIG. 3 , it will be understood that additional modules could be added to the system. - Also, other types of memory modules may be used in the present invention. For example,
FIGS. 4 through 7 show other embodiments of memory modules that may be used (e.g., inserted into slot 35_1 or 35_2), but are by no means an exhaustive showing of examples. -
FIG. 4 is a view of a memory module according to another embodiment of the present invention. Referring toFIG. 4 , the memory module includes thefirst connector 57, the plurality of semiconductor memory devices 55_i (where i is 1 through 9), a plurality of converters 53_i (where i is 1 through 9), and a plurality of second connectors 51_i (where i is 1 through 9). As shown, each connector 51_i and each converter 53_i is associated with one of the memory devices 55_i. - The
first connector 57 has a plurality of connection terminals, which are arranged along the edge of the memory module. If the memory module is inserted into, for example, the slot 35_1 shown inFIG. 3 , the power voltage, the ground voltage, the clock signal and/or other low speed data output from the chip set 40 may be input to the plurality of semiconductor memory devices 55_i via thebus 37 on the PCB of themotherboard 31, thefirst connector 57 and the bus (not shown) of the memory module. - In this embodiment, the second connectors 51_i are installed in a position opposite to the
first connector 57. However, the second connectors 51_i may be installed in any position on the memory module. - The converters 53_i are respectively connected between the second connectors 51_i and the semiconductor memory devices 55_i. Each of the converters 53_i receives n (where n is a natural number) bit serial data input via a respective one of the second connectors 51_i, converts the n bit serial data to m bit parallel data, and outputs the m bit parallel data to its respective semiconductor memory devices 55_i.
- Each of the converters 53_i receives the m bit parallel data output from a respective one of the semiconductor memory devices 55_i, converts the m bit parallel data to n bit serial data, and outputs the n bit serial data to a respective one of the second connectors 51_i. The
transmission line 33 transmits the n bit serial data to the connector 41_1 shown inFIG. 3 . Thetransmission line 33 is a bundle of a plurality of optical fibers. The memory module shown inFIG. 4 is suitable, for example, for a parallel bus configuration. - Instead of slot 35_1, the memory module of
FIG. 4 may be inserted into a different slot such as slot 35_2 and connected to the respective transmission line, for example,transmission line 34. -
FIG. 5 is a view of a memory module according to another embodiment of the present invention. The memory module shown inFIG. 5 includes thefirst connector 57, the plurality of semiconductor memory devices 55_i (i is 1 through 9), aconverter 53″, and thesecond connector 51. Thesecond connector 51 is installed in a position different from that of thefirst connector 57, and serves to input and output data. Namely, the structure and function of thefirst connector 57 shown inFIG. 5 is the same as thefirst connector 57 shown inFIG. 3 orFIG. 4 . - The
converter 53″ receives n (where n is a natural number) bit serial data input via thesecond connector 51, converts the n bit serial data to i (e.g., i=1-9 in this embodiment) groups of m bit parallel data, and outputs each m bit parallel data group to a respective one of the semiconductor memory devices 55_i. - Also, the
converter 53″ receives the m bit parallel data output from each of the semiconductor memory devices 55_i, converts the i groups of m bit parallel data to n bit serial data, and outputs the n bit serial data to thesecond connector 51. Thetransmission line 33 carries the n bit serial data to the connector 41_1 shown inFIG. 3 . The memory module shown inFIG. 5 may be suitable, for example, for a serial bus configuration. -
FIG. 6 is a view of a memory module according to still another embodiment of the present invention. The memory module shown inFIG. 6 includes thefirst connector 57, the plurality of semiconductor memory devices 55_i (i is 1 through 8), theconverter 53, and thesecond connector 51. In this embodiment, theconverter 53 and thesecond connector 51 are installed laterally outside the area of the memory module including the semiconductor memory device 55_i. - The structure and function of the
first connector 57 shown inFIG. 6 are the same as those of thefirst connector 57 shown inFIG. 3 orFIG. 4 . While for ease of illustration only the memory device 55_8 is shown connected to theconverter 53, each of the semiconductor memory devices 55_i may transmit high-speed data to thetransmission line 33 via theconverter 53 and thesecond connector 51 and receive data viasecond connector 51, theconverter 53, and thetransmission line 33. -
FIG. 7 is a view of a memory module according to yet another embodiment of the present invention. The memory module shown inFIG. 7 includes thefirst connector 57, the plurality of semiconductor memory devices 55_i (i is 1 through 8), theconverter 53, and asecond connector 51. In this embodiment, the semiconductor memory devices 55_i (i is 1 through 8) are installed symmetrically on either side of theconverter 53 and thesecond connector 51. Namely, as shown, the memory devices 55_1 to 55_4 are disposed on one side of theconverter 53 and thesecond converter 51, and the memory devices 55_5 to 55_8 are disposed on the other side. While for ease of illustration only the memory devices 55_4 and 55_5 are shown connected to theconverter 53, each of the memory devices 55_i may transmit high-speed data to thetransmission line 33 via theconverter 53 and thesecond connector 51 and receive data via thesecond connector 51, theconverter 53, and thetransmission line 33. The memory module shown inFIG. 7 may be suitable, for example, for a serial bus configuration. - As described above, in a memory module according to the present invention, the number of pins to be connected to a motherboard may be reduced. Thus, the degree of freedom with respect to the size of the memory module increases. Therefore, it is possible to design various types of memory modules
- In a memory module and memory system, according to embodiments of the present invention, a path for transmitting high-speed data and a path for transmitting low-speed data are separate, and interference and crosstalk among transmission lines for transmitting data may be reduced. Also, loss or attenuation of data being transmitted may be reduced. Thus, data can be transmitted at a high speed.
- Moreover, in a case where the lengths of transmission lines or optical fibers for connecting a chip set to the memory module are identical, skew of data between the chip set and the memory module can be reduced.
- While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention.
Claims (14)
1. A memory module, comprising:
a plurality of memory devices;
a first connector configured to carry low-speed signals for the memory devices;
a second connector configured to carry high-speed signals for the memory devices, wherein the second connector is configured to receive an optical fiber line for carrying the high-speed signals, and the second connector is disposed substantially in a center of the memory module in a longer axis direction such that the memory devices are arranged substantially symmetrically with respect to the second connector in the longer axis direction; and
a converter electrically connected between the second connector and the memory devices, wherein the converter is configured to receive n-bit serial data from the optical fiber line through the second connector, to convert the n-bit serial data into groups of m-bit parallel data, and to output each m-bit parallel data to respective memory devices.
2. The memory module of claim 1 , wherein n and m are natural numbers.
3. The memory module of claim 1 , wherein the high-speed signals and the low-speed signals are received from a controller.
4. The memory module of claim 1 , wherein the second connector is disposed between two neighboring memory devices.
5. The memory module of claim 1 , wherein
the low-speed signals comprise at least one of a power supply and a ground voltage.
6. The memory module of claim 1 , wherein the high-speed signals comprise high-speed data.
7. The memory module of claim 1 , wherein the first connector is disposed along a protrusion protruding from a side of the memory module.
8. A system, comprising:
a controller including a first connector and a second connector;
a first slot and a second slot electrically connected to the controller, wherein the first slot is configured to receive a first memory module therein, and the second slot is configured to receive a second memory module therein; and
a first fiber optical line and a second fiber optical line for carrying high-speed signals, wherein
each memory module includes,
a plurality of memory devices,
a third connector configured to carry low-speed signals
a fourth connector configured to carry high-speed signals,
wherein the fourth connector is disposed substantially in a center of the memory module in a longer axis direction such that the memory devices are arranged substantially symmetrically with respect to the fourth connector in the longer axis direction; and
a converter electrically connected between the fourth connector and the memory devices, wherein the converter is configured to receive n-bit serial data from the controller, to convert the n-bit serial data into groups of m-bit parallel data, and to output each m-bit parallel data to respective memory devices,
wherein the first connector of the controller is connected to the fourth connector of the first memory module through the first optical fiber line, the second connector of the controller is connected to the fourth connector of the second memory module through the second optical fiber line, and the first optical fiber line and the second fiber optical line have substantially a same length.
9. The system of claim 8 , wherein each third connector of the respective memory modules contacts electrical terminals disposed in the respective first and second slots.
10. The system of claim 8 , wherein n and m are natural numbers.
11. The system of claim 8 , wherein each fourth connector of respective memory modules is disposed between two neighboring memory devices.
12. The memory module of claim 8 , wherein the low-speed signals include at least one of a power supply voltage and a ground voltage.
13. The system of claim 8 , wherein the high-speed signals include high-speed data.
14. The system of claim 8 , wherein each third connector of the respective memory modules is disposed along a protrusion protruding from a side of the respective memory modules.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/137,421 US20110299316A1 (en) | 2002-06-24 | 2011-08-15 | Memory module, method and memory system having the memory module |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/KR2002/001197 WO2004001603A1 (en) | 2002-06-24 | 2002-06-24 | Memory module having a path for transmitting high-speed data and a path for transmitting low-speed data and memory system having the memory module |
US11/019,674 US8023304B2 (en) | 2002-06-24 | 2004-12-23 | Memory module, method and memory system having the memory module |
US13/137,421 US20110299316A1 (en) | 2002-06-24 | 2011-08-15 | Memory module, method and memory system having the memory module |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/019,674 Continuation US8023304B2 (en) | 2002-06-24 | 2004-12-23 | Memory module, method and memory system having the memory module |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110299316A1 true US20110299316A1 (en) | 2011-12-08 |
Family
ID=29997327
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/019,674 Expired - Fee Related US8023304B2 (en) | 2002-06-24 | 2004-12-23 | Memory module, method and memory system having the memory module |
US13/137,421 Abandoned US20110299316A1 (en) | 2002-06-24 | 2011-08-15 | Memory module, method and memory system having the memory module |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/019,674 Expired - Fee Related US8023304B2 (en) | 2002-06-24 | 2004-12-23 | Memory module, method and memory system having the memory module |
Country Status (7)
Country | Link |
---|---|
US (2) | US8023304B2 (en) |
JP (1) | JP4671688B2 (en) |
CN (1) | CN1316374C (en) |
AU (1) | AU2002345380A1 (en) |
DE (1) | DE10297754B4 (en) |
GB (1) | GB2405724B (en) |
WO (1) | WO2004001603A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8753138B2 (en) | 2012-10-09 | 2014-06-17 | International Business Machines Corporation | Memory module connector with auxiliary power |
US8856417B2 (en) | 2012-10-09 | 2014-10-07 | International Business Machines Corporation | Memory module connector with auxiliary power cable |
US20150026397A1 (en) * | 2013-07-20 | 2015-01-22 | Samsung Electronics, Ltd. | Method and system for providing memory module intercommunication |
Families Citing this family (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10335132B3 (en) * | 2003-07-31 | 2004-12-09 | Infineon Technologies Ag | Memory arrangement for computer system has semiconducting components on memory arrangement that can be tested and adjusted via interface in application-like and unit-specific manner |
KR100897601B1 (en) * | 2006-12-29 | 2009-05-14 | 삼성전자주식회사 | Memory module for preventing system failure and System including the same |
WO2009029335A1 (en) * | 2007-08-28 | 2009-03-05 | Rambus Inc. | Detachable interconnect for configurable width memory system |
JP5257710B2 (en) * | 2008-02-27 | 2013-08-07 | 日本電気株式会社 | Optical integrated circuit device |
US8594114B2 (en) * | 2008-05-29 | 2013-11-26 | Promos Technologies Pte. Ltd. | Shielding of datalines with physical placement based on time staggered access |
US8018753B2 (en) * | 2008-10-30 | 2011-09-13 | Hewlett-Packard Development Company, L.P. | Memory module including voltage sense monitoring interface |
CN102024322B (en) * | 2009-09-18 | 2014-04-30 | 鸿富锦精密工业(深圳)有限公司 | Data processing equipment and method for testing serial signals |
JP5937778B2 (en) * | 2010-09-29 | 2016-06-22 | 株式会社小糸製作所 | Electronic components and connection structures for electronic components |
KR101356472B1 (en) * | 2011-07-01 | 2014-02-03 | 샘텍, 인코포레이티드 | Transceiver and interface for ic package |
USD733145S1 (en) * | 2014-03-14 | 2015-06-30 | Kingston Digital, Inc. | Memory module |
USD735201S1 (en) * | 2014-07-30 | 2015-07-28 | Kingston Digital, Inc. | Memory module |
US20160179733A1 (en) * | 2014-12-23 | 2016-06-23 | Intel Corporation | Two-part electrical connector |
KR20160102770A (en) | 2015-02-23 | 2016-08-31 | 삼성전자주식회사 | Memory module, memory system including the smae, and data storage system including the memory module |
US9548551B1 (en) | 2015-08-24 | 2017-01-17 | International Business Machines Corporation | DIMM connector region vias and routing |
KR20170077605A (en) * | 2015-12-28 | 2017-07-06 | 에스케이하이닉스 주식회사 | Memory module and memory system including the same |
US11054992B2 (en) | 2015-12-28 | 2021-07-06 | SK Hynix Inc. | Memory module and memory system including the memory module |
USD868069S1 (en) * | 2017-06-29 | 2019-11-26 | V-Color Technology Inc. | Memory device |
USD897345S1 (en) * | 2018-12-07 | 2020-09-29 | Sung-Yu Chen | Double-data-rate SDRAM card |
USD954061S1 (en) * | 2018-12-07 | 2022-06-07 | Sung-Yu Chen | Double-data-rate SDRAM card |
CN111694788A (en) * | 2020-04-21 | 2020-09-22 | 恒信大友(北京)科技有限公司 | Motherboard circuit |
CN116156749A (en) * | 2021-11-23 | 2023-05-23 | 华为技术有限公司 | Orthogonal system architecture and network equipment |
Citations (59)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3812297A (en) * | 1972-10-06 | 1974-05-21 | Gte Automatic Electric Lab Inc | Bus control arrangement for a communication switching system |
US4196450A (en) * | 1977-01-18 | 1980-04-01 | Datacopy Corporation | Selective copying apparatus |
US4232199A (en) * | 1978-10-18 | 1980-11-04 | Summa Four, Inc. | Special services add-on for dial pulse activated telephone switching office |
US4276656A (en) * | 1979-03-19 | 1981-06-30 | Honeywell Information Systems Inc. | Apparatus and method for replacement of a parallel, computer-to-peripheral wire link with a serial optical link |
US4675861A (en) * | 1984-11-28 | 1987-06-23 | Adc Telecommunications, Inc. | Fiber optic multiplexer |
US4707823A (en) * | 1986-07-21 | 1987-11-17 | Chrysler Motors Corporation | Fiber optic multiplexed data acquisition system |
US5018142A (en) * | 1988-03-04 | 1991-05-21 | Digital Equipment Corporation | Technique for organizing and coding serial binary data from a plurality of data lines for transmission over a single transmission line |
US5119451A (en) * | 1990-12-31 | 1992-06-02 | Texas Instruments Incorporated | Optical waveguides as interconnects from integrated circuit to integrated circuit and packaging method using same |
US5170252A (en) * | 1990-04-09 | 1992-12-08 | Interactive Media Technologies, Inc. | System and method for interconnecting and mixing multiple audio and video data streams associated with multiple media devices |
US5189598A (en) * | 1990-08-14 | 1993-02-23 | Dallas Semiconductor Corporation | Dual function microboard with a row of connectors on two edges |
US5245322A (en) * | 1990-12-11 | 1993-09-14 | International Business Machines Corporation | Bus architecture for a multimedia system |
US5391917A (en) * | 1993-05-10 | 1995-02-21 | International Business Machines Corporation | Multiprocessor module packaging |
US5420593A (en) * | 1993-04-09 | 1995-05-30 | Trimble Navigation Limited | Method and apparatus for accelerating code correlation searches in initial acquisition and doppler and code phase in re-acquisition of GPS satellite signals |
US5424573A (en) * | 1992-03-04 | 1995-06-13 | Hitachi, Ltd. | Semiconductor package having optical interconnection access |
US5426644A (en) * | 1991-09-12 | 1995-06-20 | Fujitsu Limited | Parallel code transmission method and apparatus of the same |
US5500810A (en) * | 1993-04-28 | 1996-03-19 | Yozan Inc. | Filter device with memory test circuit |
US5539846A (en) * | 1994-03-25 | 1996-07-23 | Matsushita Electric Industrial Co., Ltd. | System and method for transmitting parallel signals via an optical transmission path |
US5544319A (en) * | 1992-03-25 | 1996-08-06 | Encore Computer U.S., Inc. | Fiber optic memory coupling system with converter transmitting and receiving bus data in parallel fashion and diagnostic data in serial fashion |
US5545584A (en) * | 1995-07-03 | 1996-08-13 | Taiwan Semiconductor Manufacturing Company | Unified contact plug process for static random access memory (SRAM) having thin film transistors |
US5621755A (en) * | 1993-12-16 | 1997-04-15 | Cselt - Centro Studi E Laboratori Telecomunicazioni S.P.A. | CMOS technology high speed digital signal transceiver |
US5721545A (en) * | 1995-10-23 | 1998-02-24 | Poplevine; Pavel B. | Methods and apparatus for serial-to-parallel and parallel-to-serial conversion |
US5784592A (en) * | 1995-09-11 | 1998-07-21 | Advanced Micro Devices, Inc. | Computer system which includes a local expansion bus and a dedicated real-time bus for increased multimedia performance |
US6019502A (en) * | 1995-09-29 | 2000-02-01 | Samsung Electronics Co., Ltd. | Test circuits and methods for built-in testing integrated devices |
US6038355A (en) * | 1997-07-17 | 2000-03-14 | Natural Microsystems Corporation | Optical bus |
US6067325A (en) * | 1997-04-03 | 2000-05-23 | Lucent Technologies, Inc. | Modem designs, and systems using the modem designs for communicating information between a number of remote locations and one or more central locations |
US6067593A (en) * | 1997-07-18 | 2000-05-23 | Avido Systems, Inc. | Universal memory bus and card |
US6088755A (en) * | 1997-06-04 | 2000-07-11 | Sony Corporation | External storage apparatus which can be connected to a plurality of electronic devices having different types of built-in interface without using a conversion adapter |
US6108228A (en) * | 1997-12-02 | 2000-08-22 | Micron Technology, Inc. | Quad in-line memory module |
US6111757A (en) * | 1998-01-16 | 2000-08-29 | International Business Machines Corp. | SIMM/DIMM memory module |
US6215555B1 (en) * | 1999-01-07 | 2001-04-10 | Direct Optical Research Company | Method and apparatus for measuring endface surface topography of multi-fiber fiberoptic connectors |
US6314050B1 (en) * | 1999-06-30 | 2001-11-06 | Hyundai Electronics Industries Co., Ltd. | Data strobe buffer in SDRAM |
US6333915B1 (en) * | 1997-07-03 | 2001-12-25 | Nec Corparation | On-line line monitor system |
US6341023B1 (en) * | 1999-07-23 | 2002-01-22 | Tycom (Us) Inc. | Multiple level modulation in a wavelength-division multiplexing (WDM) systems |
US6347039B1 (en) * | 1998-09-03 | 2002-02-12 | Samsung Electronics Co., Ltd. | Memory module and memory module socket |
US6453377B1 (en) * | 1998-06-16 | 2002-09-17 | Micron Technology, Inc. | Computer including optical interconnect, memory unit, and method of assembling a computer |
US6477614B1 (en) * | 1998-09-30 | 2002-11-05 | Intel Corporation | Method for implementing multiple memory buses on a memory module |
US6493493B1 (en) * | 2001-06-13 | 2002-12-10 | Intel Corporation | Eccentricity detect and alignment for fiberoptic bundle |
US6526462B1 (en) * | 1999-11-19 | 2003-02-25 | Hammam Elabd | Programmable multi-tasking memory management system |
US6580538B1 (en) * | 1998-09-22 | 2003-06-17 | Lucent Technologies Inc. | Reduction of optical impairments in wavelength division multiplexed systems employing a wavelength bus architecture |
US6585525B2 (en) * | 2000-04-29 | 2003-07-01 | Samsung Electronics Co., Ltd. | Memory modules having conductors at edges thereof and configured to conduct signals to or from the memory modules via the respective edges |
US6650808B1 (en) * | 1999-10-14 | 2003-11-18 | Raytheon Company | Optical high speed bus for a modular computer network |
US6754117B2 (en) * | 2002-08-16 | 2004-06-22 | Micron Technology, Inc. | System and method for self-testing and repair of memory modules |
US20040126115A1 (en) * | 2002-12-31 | 2004-07-01 | Levy Paul S. | System having multiple agents on optical and electrical bus |
US6766410B1 (en) * | 2002-01-08 | 2004-07-20 | 3Dlabs, Inc., Ltd. | System and method for reordering fragment data based upon rasterization direction |
US6771845B2 (en) * | 2001-03-29 | 2004-08-03 | Intel Corporation | Open air optical channel |
US6793408B2 (en) * | 2002-12-31 | 2004-09-21 | Intel Corporation | Module interface with optical and electrical interconnects |
US6883132B1 (en) * | 2000-09-29 | 2005-04-19 | Rockwell Automation Technologies, Inc. | Programmable error checking value circuit and method |
US6950350B1 (en) * | 2002-01-08 | 2005-09-27 | #Dlabs, Inc., Ltd. | Configurable pipe delay with window overlap for DDR receive data |
US6961269B2 (en) * | 2003-06-24 | 2005-11-01 | Micron Technology, Inc. | Memory device having data paths with multiple speeds |
US7016606B2 (en) * | 2000-02-28 | 2006-03-21 | University Of Maryland Baltimore County | Error mitigation system using line coding for optical WDM communications |
US7031215B2 (en) * | 2001-03-21 | 2006-04-18 | Micron Technology, Inc. | Memory device and method having data path with multiple prefetch I/O configurations |
US7085802B1 (en) * | 2000-10-06 | 2006-08-01 | International Business Machines Corporation | Device for connecting two workstations with several links |
US7102907B2 (en) * | 2002-09-09 | 2006-09-05 | Micron Technology, Inc. | Wavelength division multiplexed memory module, memory system and method |
US7127622B2 (en) * | 2003-03-04 | 2006-10-24 | Micron Technology, Inc. | Memory subsystem voltage control and method |
US7200024B2 (en) * | 2002-08-02 | 2007-04-03 | Micron Technology, Inc. | System and method for optically interconnecting memory devices |
US7313332B2 (en) * | 2003-05-07 | 2007-12-25 | Stmicroelectronics S.R.L. | Method of transmitting data streams on optical links and system and computer program product therefor |
US20080077731A1 (en) * | 2006-09-22 | 2008-03-27 | Forrest Craig S | Memory module with optical interconnect that enables scalable high-bandwidth memory access |
US7602739B2 (en) * | 2005-02-04 | 2009-10-13 | Avago Technologies Fiber Ip (Singapore) Pte. Ltd. | Communication arrangement and method for bidirectionally transmitting data between a first communication unit and a second communication unit |
US7941056B2 (en) * | 2001-08-30 | 2011-05-10 | Micron Technology, Inc. | Optical interconnect in high-speed memory systems |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5430859A (en) * | 1991-07-26 | 1995-07-04 | Sundisk Corporation | Solid state memory system including plural memory chips and a serialized bus |
US5272664A (en) * | 1993-04-21 | 1993-12-21 | Silicon Graphics, Inc. | High memory capacity DRAM SIMM |
US5430589A (en) * | 1994-05-02 | 1995-07-04 | Seagate Technology, Inc. | Computer disk drive unit having vibration absorbing isolator disposed between the housing cover and the memory storage unit |
US5566318A (en) * | 1994-08-02 | 1996-10-15 | Ramtron International Corporation | Circuit with a single address register that augments a memory controller by enabling cache reads and page-mode writes |
US5809328A (en) * | 1995-12-21 | 1998-09-15 | Unisys Corp. | Apparatus for fibre channel transmission having interface logic, buffer memory, multiplexor/control device, fibre channel controller, gigabit link module, microprocessor, and bus control device |
US6125419A (en) * | 1996-06-13 | 2000-09-26 | Hitachi, Ltd. | Bus system, printed circuit board, signal transmission line, series circuit and memory module |
US5758100A (en) * | 1996-07-01 | 1998-05-26 | Sun Microsystems, Inc. | Dual voltage module interconnect |
JP3705873B2 (en) * | 1996-10-17 | 2005-10-12 | 株式会社アドバンテスト | Optical / electric mixed wiring board |
JPH1139251A (en) * | 1997-07-15 | 1999-02-12 | Fuji Xerox Co Ltd | Arithmetic unit |
JP2000058882A (en) * | 1998-07-31 | 2000-02-25 | Yoshifumi Ando | Optical transmission of semiconductor memory |
JP2001257018A (en) * | 2000-03-13 | 2001-09-21 | Nec Corp | Circuit module |
KR100351053B1 (en) * | 2000-05-19 | 2002-09-05 | 삼성전자 주식회사 | Memory Module having termination resistors and system board having multi-channel structure including the same |
-
2002
- 2002-06-24 WO PCT/KR2002/001197 patent/WO2004001603A1/en not_active Application Discontinuation
- 2002-06-24 AU AU2002345380A patent/AU2002345380A1/en not_active Abandoned
- 2002-06-24 CN CNB028292022A patent/CN1316374C/en not_active Expired - Lifetime
- 2002-06-24 DE DE10297754T patent/DE10297754B4/en not_active Expired - Lifetime
- 2002-06-24 GB GB0427959A patent/GB2405724B/en not_active Expired - Lifetime
- 2002-06-24 JP JP2004515188A patent/JP4671688B2/en not_active Expired - Fee Related
-
2004
- 2004-12-23 US US11/019,674 patent/US8023304B2/en not_active Expired - Fee Related
-
2011
- 2011-08-15 US US13/137,421 patent/US20110299316A1/en not_active Abandoned
Patent Citations (64)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3812297A (en) * | 1972-10-06 | 1974-05-21 | Gte Automatic Electric Lab Inc | Bus control arrangement for a communication switching system |
US4196450A (en) * | 1977-01-18 | 1980-04-01 | Datacopy Corporation | Selective copying apparatus |
US4232199A (en) * | 1978-10-18 | 1980-11-04 | Summa Four, Inc. | Special services add-on for dial pulse activated telephone switching office |
US4276656A (en) * | 1979-03-19 | 1981-06-30 | Honeywell Information Systems Inc. | Apparatus and method for replacement of a parallel, computer-to-peripheral wire link with a serial optical link |
US4675861A (en) * | 1984-11-28 | 1987-06-23 | Adc Telecommunications, Inc. | Fiber optic multiplexer |
US4707823A (en) * | 1986-07-21 | 1987-11-17 | Chrysler Motors Corporation | Fiber optic multiplexed data acquisition system |
US5018142A (en) * | 1988-03-04 | 1991-05-21 | Digital Equipment Corporation | Technique for organizing and coding serial binary data from a plurality of data lines for transmission over a single transmission line |
US5170252A (en) * | 1990-04-09 | 1992-12-08 | Interactive Media Technologies, Inc. | System and method for interconnecting and mixing multiple audio and video data streams associated with multiple media devices |
US5189598A (en) * | 1990-08-14 | 1993-02-23 | Dallas Semiconductor Corporation | Dual function microboard with a row of connectors on two edges |
US5245322A (en) * | 1990-12-11 | 1993-09-14 | International Business Machines Corporation | Bus architecture for a multimedia system |
US5119451A (en) * | 1990-12-31 | 1992-06-02 | Texas Instruments Incorporated | Optical waveguides as interconnects from integrated circuit to integrated circuit and packaging method using same |
US5426644A (en) * | 1991-09-12 | 1995-06-20 | Fujitsu Limited | Parallel code transmission method and apparatus of the same |
US5424573A (en) * | 1992-03-04 | 1995-06-13 | Hitachi, Ltd. | Semiconductor package having optical interconnection access |
US5544319A (en) * | 1992-03-25 | 1996-08-06 | Encore Computer U.S., Inc. | Fiber optic memory coupling system with converter transmitting and receiving bus data in parallel fashion and diagnostic data in serial fashion |
US5420593A (en) * | 1993-04-09 | 1995-05-30 | Trimble Navigation Limited | Method and apparatus for accelerating code correlation searches in initial acquisition and doppler and code phase in re-acquisition of GPS satellite signals |
US5500810A (en) * | 1993-04-28 | 1996-03-19 | Yozan Inc. | Filter device with memory test circuit |
US5391917A (en) * | 1993-05-10 | 1995-02-21 | International Business Machines Corporation | Multiprocessor module packaging |
US5621755A (en) * | 1993-12-16 | 1997-04-15 | Cselt - Centro Studi E Laboratori Telecomunicazioni S.P.A. | CMOS technology high speed digital signal transceiver |
US5539846A (en) * | 1994-03-25 | 1996-07-23 | Matsushita Electric Industrial Co., Ltd. | System and method for transmitting parallel signals via an optical transmission path |
US5545584A (en) * | 1995-07-03 | 1996-08-13 | Taiwan Semiconductor Manufacturing Company | Unified contact plug process for static random access memory (SRAM) having thin film transistors |
US5784592A (en) * | 1995-09-11 | 1998-07-21 | Advanced Micro Devices, Inc. | Computer system which includes a local expansion bus and a dedicated real-time bus for increased multimedia performance |
US6019502A (en) * | 1995-09-29 | 2000-02-01 | Samsung Electronics Co., Ltd. | Test circuits and methods for built-in testing integrated devices |
US5721545A (en) * | 1995-10-23 | 1998-02-24 | Poplevine; Pavel B. | Methods and apparatus for serial-to-parallel and parallel-to-serial conversion |
US6618784B1 (en) * | 1997-03-03 | 2003-09-09 | International Microsystems, Inc. | Universal memory bus and card |
US6067325A (en) * | 1997-04-03 | 2000-05-23 | Lucent Technologies, Inc. | Modem designs, and systems using the modem designs for communicating information between a number of remote locations and one or more central locations |
US6088755A (en) * | 1997-06-04 | 2000-07-11 | Sony Corporation | External storage apparatus which can be connected to a plurality of electronic devices having different types of built-in interface without using a conversion adapter |
US6333915B1 (en) * | 1997-07-03 | 2001-12-25 | Nec Corparation | On-line line monitor system |
US6038355A (en) * | 1997-07-17 | 2000-03-14 | Natural Microsystems Corporation | Optical bus |
US6067593A (en) * | 1997-07-18 | 2000-05-23 | Avido Systems, Inc. | Universal memory bus and card |
US6108228A (en) * | 1997-12-02 | 2000-08-22 | Micron Technology, Inc. | Quad in-line memory module |
US6414869B1 (en) * | 1997-12-02 | 2002-07-02 | Micron Technology, Inc. | Quad in-line memory module |
US6111757A (en) * | 1998-01-16 | 2000-08-29 | International Business Machines Corp. | SIMM/DIMM memory module |
US6519658B2 (en) * | 1998-06-16 | 2003-02-11 | Micron Technology, Inc. | Memory unit and method of assembling a computer |
US6453377B1 (en) * | 1998-06-16 | 2002-09-17 | Micron Technology, Inc. | Computer including optical interconnect, memory unit, and method of assembling a computer |
US6347039B1 (en) * | 1998-09-03 | 2002-02-12 | Samsung Electronics Co., Ltd. | Memory module and memory module socket |
US6580538B1 (en) * | 1998-09-22 | 2003-06-17 | Lucent Technologies Inc. | Reduction of optical impairments in wavelength division multiplexed systems employing a wavelength bus architecture |
US6477614B1 (en) * | 1998-09-30 | 2002-11-05 | Intel Corporation | Method for implementing multiple memory buses on a memory module |
US6215555B1 (en) * | 1999-01-07 | 2001-04-10 | Direct Optical Research Company | Method and apparatus for measuring endface surface topography of multi-fiber fiberoptic connectors |
US6314050B1 (en) * | 1999-06-30 | 2001-11-06 | Hyundai Electronics Industries Co., Ltd. | Data strobe buffer in SDRAM |
US6341023B1 (en) * | 1999-07-23 | 2002-01-22 | Tycom (Us) Inc. | Multiple level modulation in a wavelength-division multiplexing (WDM) systems |
US6650808B1 (en) * | 1999-10-14 | 2003-11-18 | Raytheon Company | Optical high speed bus for a modular computer network |
US6526462B1 (en) * | 1999-11-19 | 2003-02-25 | Hammam Elabd | Programmable multi-tasking memory management system |
US7016606B2 (en) * | 2000-02-28 | 2006-03-21 | University Of Maryland Baltimore County | Error mitigation system using line coding for optical WDM communications |
US6585525B2 (en) * | 2000-04-29 | 2003-07-01 | Samsung Electronics Co., Ltd. | Memory modules having conductors at edges thereof and configured to conduct signals to or from the memory modules via the respective edges |
US6883132B1 (en) * | 2000-09-29 | 2005-04-19 | Rockwell Automation Technologies, Inc. | Programmable error checking value circuit and method |
US7085802B1 (en) * | 2000-10-06 | 2006-08-01 | International Business Machines Corporation | Device for connecting two workstations with several links |
US7038966B2 (en) * | 2001-03-21 | 2006-05-02 | Micron Technology, Inc. | Memory device and method having data path with multiple prefetch I/O configurations |
US7031215B2 (en) * | 2001-03-21 | 2006-04-18 | Micron Technology, Inc. | Memory device and method having data path with multiple prefetch I/O configurations |
US6771845B2 (en) * | 2001-03-29 | 2004-08-03 | Intel Corporation | Open air optical channel |
US6493493B1 (en) * | 2001-06-13 | 2002-12-10 | Intel Corporation | Eccentricity detect and alignment for fiberoptic bundle |
US7941056B2 (en) * | 2001-08-30 | 2011-05-10 | Micron Technology, Inc. | Optical interconnect in high-speed memory systems |
US6766410B1 (en) * | 2002-01-08 | 2004-07-20 | 3Dlabs, Inc., Ltd. | System and method for reordering fragment data based upon rasterization direction |
US6950350B1 (en) * | 2002-01-08 | 2005-09-27 | #Dlabs, Inc., Ltd. | Configurable pipe delay with window overlap for DDR receive data |
US7200024B2 (en) * | 2002-08-02 | 2007-04-03 | Micron Technology, Inc. | System and method for optically interconnecting memory devices |
US6754117B2 (en) * | 2002-08-16 | 2004-06-22 | Micron Technology, Inc. | System and method for self-testing and repair of memory modules |
US7102907B2 (en) * | 2002-09-09 | 2006-09-05 | Micron Technology, Inc. | Wavelength division multiplexed memory module, memory system and method |
US20040126115A1 (en) * | 2002-12-31 | 2004-07-01 | Levy Paul S. | System having multiple agents on optical and electrical bus |
US7366423B2 (en) * | 2002-12-31 | 2008-04-29 | Intel Corporation | System having multiple agents on optical and electrical bus |
US6793408B2 (en) * | 2002-12-31 | 2004-09-21 | Intel Corporation | Module interface with optical and electrical interconnects |
US7127622B2 (en) * | 2003-03-04 | 2006-10-24 | Micron Technology, Inc. | Memory subsystem voltage control and method |
US7313332B2 (en) * | 2003-05-07 | 2007-12-25 | Stmicroelectronics S.R.L. | Method of transmitting data streams on optical links and system and computer program product therefor |
US6961269B2 (en) * | 2003-06-24 | 2005-11-01 | Micron Technology, Inc. | Memory device having data paths with multiple speeds |
US7602739B2 (en) * | 2005-02-04 | 2009-10-13 | Avago Technologies Fiber Ip (Singapore) Pte. Ltd. | Communication arrangement and method for bidirectionally transmitting data between a first communication unit and a second communication unit |
US20080077731A1 (en) * | 2006-09-22 | 2008-03-27 | Forrest Craig S | Memory module with optical interconnect that enables scalable high-bandwidth memory access |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8753138B2 (en) | 2012-10-09 | 2014-06-17 | International Business Machines Corporation | Memory module connector with auxiliary power |
US8856417B2 (en) | 2012-10-09 | 2014-10-07 | International Business Machines Corporation | Memory module connector with auxiliary power cable |
US20150026397A1 (en) * | 2013-07-20 | 2015-01-22 | Samsung Electronics, Ltd. | Method and system for providing memory module intercommunication |
Also Published As
Publication number | Publication date |
---|---|
DE10297754B4 (en) | 2008-07-24 |
US20050170673A1 (en) | 2005-08-04 |
GB2405724B (en) | 2006-02-08 |
JP4671688B2 (en) | 2011-04-20 |
JP2005531057A (en) | 2005-10-13 |
GB2405724A (en) | 2005-03-09 |
WO2004001603A1 (en) | 2003-12-31 |
AU2002345380A1 (en) | 2004-01-06 |
CN1316374C (en) | 2007-05-16 |
GB0427959D0 (en) | 2005-01-26 |
US8023304B2 (en) | 2011-09-20 |
DE10297754T5 (en) | 2005-07-21 |
CN1630855A (en) | 2005-06-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20110299316A1 (en) | Memory module, method and memory system having the memory module | |
US7366423B2 (en) | System having multiple agents on optical and electrical bus | |
US7095620B2 (en) | Optically connectable circuit board with optical component(s) mounted thereon | |
KR100585099B1 (en) | Stacked memory module and memoey system | |
US6793408B2 (en) | Module interface with optical and electrical interconnects | |
KR100332518B1 (en) | Circuit module | |
US20090216922A1 (en) | USB Driver Apparatus, USB External Apparatus, USB System Having the Same and USB Connect Apparatus Using Light Guide | |
US7224859B2 (en) | Opto-electronic integrated circuit device, opto-electronic integrated circuit system and transmission method | |
US9734113B2 (en) | Peripheral component interconnect express (PCI-E) signal transmission apparatus and image forming apparatus using the same | |
US7405949B2 (en) | Memory system having point-to-point (PTP) and point-to-two-point (PTTP) links between devices | |
US20020181058A1 (en) | System and method for establishing multiple optical links between transceiver arrays | |
US7657680B2 (en) | Multiple bus interface control using a single controller | |
CN112630903B (en) | Active optical cable based on Type-C interface | |
US20020022405A1 (en) | Memory modules having conductors at edges thereof and configured to conduct signals to and from the memory modules via the respective edges | |
US5202940A (en) | Modular electro-optic bus coupler system | |
KR100564570B1 (en) | Memory module having a path for transmitting high-speed data and a path for transmitting low-speed data and memory system having the Memory module | |
CN211124034U (en) | Multi-path acquisition card and server with same | |
KR100539237B1 (en) | Termination providing apparatus and memory system using the same | |
KR100370237B1 (en) | Memory module having connector pins and system board having the same | |
US8107245B1 (en) | Proximity active connector and cable | |
KR100976665B1 (en) | Usb driver apparatus, usb external apparatus, usb system having the same and usb connect apparatus using light guide | |
WO1999063631A1 (en) | Cable assembly | |
JP2000227825A (en) | High speed signal processor | |
CN114447722A (en) | USB module | |
JPH04249874A (en) | Connector for multi-output |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION |