US20120021697A1 - Radio frequency signal processing circuit and quadrature power amplifier - Google Patents

Radio frequency signal processing circuit and quadrature power amplifier Download PDF

Info

Publication number
US20120021697A1
US20120021697A1 US13/188,987 US201113188987A US2012021697A1 US 20120021697 A1 US20120021697 A1 US 20120021697A1 US 201113188987 A US201113188987 A US 201113188987A US 2012021697 A1 US2012021697 A1 US 2012021697A1
Authority
US
United States
Prior art keywords
signal
power amplifier
output
quadrature
amplified
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/188,987
Inventor
Wen-Wei Yang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
MediaTek Inc
Original Assignee
MediaTek Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by MediaTek Inc filed Critical MediaTek Inc
Priority to US13/188,987 priority Critical patent/US20120021697A1/en
Assigned to MEDIATEK INC. reassignment MEDIATEK INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: YANG, WEN-WEI
Priority to CN2011102105682A priority patent/CN102523008A/en
Publication of US20120021697A1 publication Critical patent/US20120021697A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04WWIRELESS COMMUNICATION NETWORKS
    • H04W52/00Power management, e.g. TPC [Transmission Power Control], power saving or power classes
    • H04W52/02Power saving arrangements
    • H04W52/0209Power saving arrangements in terminal devices
    • H04W52/0251Power saving arrangements in terminal devices using monitoring of local events, e.g. events related to user activity
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02DCLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
    • Y02D30/00Reducing energy consumption in communication networks
    • Y02D30/70Reducing energy consumption in communication networks in wireless communication networks

Definitions

  • the invention relates to a power amplifier, and more particularly to a power amplifier capable of operating in a single-output mode and a multiple-output mode.
  • a power amplifier capable of operating in a single-output mode and a multiple-output mode.
  • an extra 3 dB output power is gained as compared to the multiple-output mode.
  • Portable battery powered wireless communications devices such as mobile terminals, cell phones, personal digital assistant, tablet computer, and the like, often have requirements to efficiently transmit information at different output power levels.
  • RF transmitter power amplifiers need to transmit using a wide range of output power levels, while maintaining efficiency throughout operating ranges.
  • a power amplifier having larger gain is utilized in the single uplink path designs.
  • the power amplifier having larger gain requires larger chip area. There is a trade off between the chip area and the output power level required.
  • the signal power may be increased (for example, doubled) when using antenna diversity.
  • the benefits of using multiple power amplifiers cannot be gained.
  • a radio frequency signal processing circuit and a quadrature power amplifier are provided.
  • An embodiment of a quadrature power amplifier capable of operating in a single-output mode and a multiple-output mode comprises a first quadrature coupler, a first power amplifier, a second power amplifier and a second quadrature coupler.
  • the first quadrature coupler receives a first input signal, and splits and phase-shifts the first input signal into two first split signals, which are phase-shifted substantially 90 degrees from each other.
  • the first power amplifier receives and amplifies one of the two first split signals to generate a first amplified signal.
  • the second power amplifier receives and amplifies the other one of the two first split signals to generate a second amplified signal.
  • the second quadrature coupler receives the first amplified signal and the second amplified signal, and phase-shifts and combines the first amplified signal and the second amplified signal into a first output signal.
  • An embodiment of a radio frequency (RF) signal processing circuit coupled between a transceiver module and at least a first antenna and a second antenna comprises a quadrature power amplifier.
  • the quadrature power amplifier is capable of operating in a single-output mode and a multiple-output mode, and comprises a first input terminal and a second input terminal coupled to the transceiver, and a first output terminal coupled to the first antenna and a second output terminal coupled to the second antenna.
  • the quadrature power amplifier When operating in the single-output mode, receives a first input signal from the transceiver module via the first input terminal, splits and phase-shifts the first input signal into two first split signals, and further amplifies and combines the two first split signals to generate a first output signal, which is an amplified version of the first input signal with a predetermined phase difference and is output to one of the first and the second antennas.
  • the quadrature power amplifier comprises a first input terminal and a second input terminal coupled to the transceiver, and a first output terminal coupled to the first antenna and a second output terminal coupled to the second antenna.
  • the quadrature power amplifier When the quadrature power amplifier receives a first input signal and a second input signal from the transceiver module respectively via the first input terminal and the second input terminal, the quadrature power amplifier splits, and phase-shifts the first input signal and the second input signal into two first split signals and two second split signals, respectively, and further amplifies and combines the two first split signals and the two second split signals to respectively generate a first output signal, which is an amplified version of the first input signal with a first predetermined phase difference, and a second output signal, which is an amplified version of the second input signal with a second predetermined phase difference, and outputs the first output signal to the second antenna and the second output signal to the first antenna.
  • a first output signal which is an amplified version of the first input signal with a first predetermined phase difference
  • a second output signal which is an amplified version of the second input signal with a second predetermined phase difference
  • FIG. 1 shows a simplified block diagram of a communications apparatus according to an embodiment of the invention
  • FIG. 2 shows a simplified block diagram of a quadrature power amplifier according to an embodiment of the invention
  • FIG. 3 a shows a simplified block diagram of a communications apparatus operating in TDD system with a quadrature power amplifier coupled therein according to an embodiment of the invention
  • FIG. 3 b shows a simplified block diagram of a communications apparatus operating in FDD system with a quadrature power amplifier coupled therein according to another embodiment of the invention
  • FIG. 4 a shows a simplified block diagram of a communications apparatus operating in TDD system with a quadrature power amplifier coupled therein according to another embodiment of the invention
  • FIG. 4 b shows a simplified block diagram of a communications apparatus operating in FDD system with a quadrature power amplifier coupled therein according to yet another embodiment of the invention
  • FIG. 5 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the single-output mode according to an embodiment of the invention
  • FIG. 6 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the single-output mode according to another embodiment of the invention.
  • FIG. 7 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the multiple-output mode according to another embodiment of the invention.
  • FIG. 8 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the multiple-output mode according to yet another embodiment of the invention.
  • FIG. 1 shows a simplified block diagram of a communications apparatus according to an embodiment of the invention.
  • the communications apparatus 100 may comprise a baseband module 101 , a transceiver module 102 , a radio frequency (RF) signal processing circuit 103 and multiple antennas 104 and 105 .
  • the baseband module 101 may comprise multiple hardware devices to perform baseband signal processing, including Analog to Digital Conversion (ADC)/Digital to Analog Conversion (DAC), gain adjusting, modulation/demodulation, encoding/decoding, and so on.
  • ADC Analog to Digital Conversion
  • DAC Digital to Analog Conversion
  • the transceiver module 102 may receive RF signals, convert the received RF signals to baseband signals, which are processed by the baseband module 101 , or receive baseband signals from the baseband module 101 and convert the received baseband signals to RF signals, which are later transmitted.
  • the transceiver module 102 may also comprise multiple hardware devices to perform radio frequency conversion.
  • the transceiver module 102 may comprise a mixer to multiply the baseband signals with a carrier oscillated in the radio frequency of the wireless communications system.
  • the RF signal processing circuit 103 may comprise one or more T/R (transmit/receive) switches for switching the downlink and uplink paths between the transceiver module 102 and the antennas 104 and 105 when operate in TDD system or may comprise one or more T/R (transmit/receive) duplexer to separate the downlink and uplink path signals between transceiver module 102 and the antennas 104 and 105 when operate in FDD system, and one or more power amplifiers for amplifying the RF signals to be later transmitted to the air interface or amplifying the RF signals that have been received from the antennas.
  • the RF signal processing circuit 103 may further comprise a quadrature power amplifier, which is capable of amplifying and outputting one or more signals to the antennas, depending on whether antenna diversity is required.
  • FIG. 2 shows a simplified block diagram of a quadrature power amplifier according to an embodiment of the invention.
  • the quadrature power amplifier 200 may comprise quadrature couplers 201 and 202 , and power amplifiers 203 and 204 .
  • the quadrature power amplifier 200 is capable of operating in a single-output mode and a multiple-output mode.
  • the quadrature power amplifier 200 receives a first input signal from the transceiver module via one of the input terminals TX 1 and TX 2 , and generates a first output signal, which is an amplified version of the first input signal with a predetermined phase difference, at one of the output terminals ANT 1 and ANT 2 .
  • the first output signal is then transmitted by one of the antennas 104 and 105 to the air interface.
  • the quadrature power amplifier 200 receives a first input signal and a second input signal from the transceiver module respectively via the input terminals TX 1 and TX 2 , and generates a first output signal at one of the output terminals ANT 1 and ANT 2 and a second output signal at the other one of the output terminals ANT 1 and ANT 2 .
  • the first output signal is an amplified version of the first input signal with a first predetermined phase difference
  • the second output signal is an amplified version of the second input signal with a second predetermined phase difference.
  • the first predetermined phase difference and the second predetermined phase difference may be the same or different, depending on the phases of the first and second input signals.
  • the first and second output signals are then transmitted by the antennas 104 and 105 , respectively.
  • FIG. 3 a shows a simplified block diagram of a communications apparatus operating in TDD (Time Division Duplex) system with a quadrature power amplifier coupled therein according to an embodiment of the invention.
  • the RF signal processing circuit 303 may comprise low noise amplifiers 333 and 334 in the downlink paths, a quadrature power amplifier 335 in the uplink paths and T/R switches 331 and 332 .
  • the T/R switches 331 and 332 are arranged to selectively connect the antennas 104 and 105 to the down link paths or the uplink paths when operate in TDD system.
  • the low noise amplifiers 333 and 334 in the downlink paths are arranged to amplify the RF signals that have been received from the antennas 104 and 105 , and the quadrature power amplifier 335 is arranged to amplify the RF signals to be later transmitted.
  • the nodes BBRX 1 and BBRX 2 of the transceiver module 102 are coupled to the baseband module 101 for transmitting the received downlink signals thereto, and the nodes BBTX 1 and BBTX 2 of the transceiver module 102 are coupled to the baseband module 101 for receiving the uplink signals to be later transmitted therefrom.
  • the quadrature power amplifier 335 is capable of operating in the single-output mode and the multiple-output mode (which will be discussed in detail in the following paragraphs).
  • the single-output mode When operating in the single-output mode, an extra 3 dB output power in the output signal is gained as compared to the multiple-output mode.
  • FIG. 3 b shows a simplified block diagram of a communications apparatus operating in FDD (Frequency Division Duplex) system with a quadrature power amplifier coupled therein according to an embodiment of the invention.
  • the RF signal processing circuit 303 may comprise low noise amplifiers 333 and 334 in the downlink paths, a quadrature power amplifier 335 in the uplink paths and duplexers 336 and 337 .
  • the duplexers 336 and 337 are arranged to connect the antennas 104 and 105 to the downlink paths or the uplink paths and separate the downlink signal and uplink signal when operate in FDD system.
  • the low noise amplifiers 333 and 334 in the downlink paths are arranged to amplify the RF signals that have been received from the antennas 104 and 105 , and the quadrature power amplifier 335 is arranged to amplify the RF signals to be later transmitted.
  • the quadrature power amplifier 335 is capable of operating in the single-output mode and the multiple-output mode (which will be discussed in detail in the following paragraphs). When operating in the single-output mode, an extra 3 dB output power in the output signal is gained as compared to the multiple-output mode.
  • FIG. 4 a shows a simplified block diagram of a communications apparatus operating in TDD system with a quadrature power amplifier coupled therein according to another embodiment of the invention.
  • the RF signal processing circuit 303 may further comprise a switch 436 coupled between the quadrature power amplifier 435 and the transceiver module 102 .
  • the quadrature power amplifier 435 is capable of operating in the single-output mode, and the switch 436 is arranged to selectively pass the signal received from the transceiver module 102 to one of the input terminals TX 1 and TX 2 in response to an antennal selection signal S SEL .
  • the nodes BBRX 1 and BBRX 2 of the transceiver module 102 are coupled to the baseband module 101 for transmitting the received downlink signals thereto, and the node BBTX of the transceiver module 102 is coupled to the baseband module 101 for receiving the uplink signals to be later transmitted therefrom.
  • the antennal selection signal S SEL may be generated by the baseband module 101 to indicate which antenna is selected to transmit the output signal. Thereafter, the amplified output signal is transmitted to one of the corresponding antennas 104 and 105 .
  • FIG. 4 b shows a simplified block diagram of a communications apparatus operating in FDD system with a quadrature power amplifier coupled therein according to another embodiment of the invention.
  • the RF signal processing circuit 303 may further comprise a switch 436 coupled between the quadrature power amplifier 435 and the transceiver module 102 .
  • One or more duplexer as shown to separate the downlink and uplink signal from and to antennas when operate in FDD system.
  • the quadrature power amplifier 435 is capable of operating in the single-output mode
  • the switch 436 is arranged to selectively pass the signal received from the transceiver module 102 to one of the input terminals TX 1 and TX 2 in response to an antennal selection signal S SEL .
  • the antennal selection signal S SEL may be generated by the baseband module 101 to indicate which antenna is selected to transmit the output signal. Thereafter, the amplified output signal is transmitted to one of the corresponding antennas 104 and 105 .
  • FIG. 5 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the single-output mode according to an embodiment of the invention.
  • the input terminal TX 2 is terminated (for example, terminated when the switch does not connect the input terminal TX 2 to the transceiver module 102 ). Therefore, the quadrature power amplifier can only receive signals from the transceiver module 102 via the input terminal TX 1 .
  • the quadrature power amplifier receives the input signal S 1 with ⁇ 5 dBm of power and a 0 degree phase (labeled by S 1 ( ⁇ 5 dBm, 0° as shown) from the input terminal TX 1 .
  • the quadrature coupler 201 splits and phase-shifts the input signal S 1 ( ⁇ 5 dBm, 0° into two split signals S 11 ( ⁇ 8 dBm, ⁇ 90° and S 12 ( ⁇ 8 dBm, ⁇ 180°. Because the input signal S 1 is split, a 3 dB power drop is presented in the split signals.
  • the power amplifier 203 having a predetermined gain receives and amplifies the split signal S 11 ( ⁇ 8 dBm, ⁇ 90°) to generate an amplified signal S′ 11 (27 dBm, ⁇ 90°).
  • the power amplifier 204 having a predetermined gain receives and amplifies another split signals S 12 ( ⁇ 8 dBm, ⁇ 180°) to generate another amplified signal S′ 12 (27 dBm, ⁇ 180°).
  • the quadrature coupler 202 receives and phase-shifts the amplified signals S′ 11 (27 dBm, ⁇ 90° and S′ 12 (27 dBm, ⁇ 180°), so as to generate the phase-shifted signals S′′ 11 (27 dBm, ⁇ 180°) and the S′′ 12 (27 dBm, 0°) at the output terminal ANT 1 , and generates the phase-shifted signals S′′ 11 (27 dBm, ⁇ 270°) and S′′ 12 (27 dBm, ⁇ 270°) at the output terminal ANT 2 , respectively.
  • an output signal S′ 1 (30 dBm, ⁇ 270°) is generated after the phase-shifted signals S′′ 11 (27 dBm, ⁇ 270°) and S′′ 12 (27 dBm, ⁇ 270°) are combined at the output terminal ANT 2 . Therefore, the output signal S′ 1 (30 dBm, ⁇ 270°), which is an amplified version of the input signal S 1 ( ⁇ 5 dBm, 0°) with a predetermined phase difference, is generated at the output terminal ANT 2 .
  • FIG. 6 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the single-output mode according to another embodiment of the invention.
  • the input terminal TX 1 is terminated (for example, terminated when the switch does not connect the input terminal TX 1 to the transceiver module 102 ). Therefore, the quadrature power amplifier can only receive signals from the transceiver module 102 via the input terminal TX 2 .
  • the quadrature power amplifier receives the input signal S 2 with ⁇ 5 dBm of power and a 0 degree phase (labeled by S 2 ( ⁇ 5 dBm, 0°) as shown) from the input terminal TX 2 .
  • the quadrature coupler 201 splits and phase-shifts the input signal S 2 ( ⁇ 5 dBm, 0°) into two split signals S 21 ( ⁇ 8 dBm, ⁇ 180°) and S 22 ( ⁇ 8 dBm, ⁇ 90°). Because the input signal S 2 is split, a 3 dB power drop is presented in the split signals.
  • the power amplifier 203 receives and amplifies the split signal S 21 ( ⁇ 8 dBm, ⁇ 180°) to generate an amplified signal S′ 21 (27 dBm, ⁇ 180°).
  • the power amplifier 204 receives and amplifies another split signals S 22 ( ⁇ 8 dBm, ⁇ 90°) to generate another amplified signal S′22(27 dBm, ⁇ 90°).
  • the quadrature coupler 202 receives and phase-shifts the amplified signals S′ 21 (27 dBm, ⁇ 180° and S′ 22 (27 dBm, ⁇ 90°), so as to generate the phase-shifted signals S′′ 21 (27 dBm, ⁇ 270°) and the S′′ 22 (27 dBm, ⁇ 270°) at the output terminal ANT 1 , and generates the phase-shifted signals S′′ 21 (27 dBm, 0°) and S′′ 22 (27 dBm, ⁇ 180°) at the output terminal ANT 2 , respectively.
  • the amplitude of the combined signal at the output terminal ANT 2 is zero after the phase-shifted signals S′′ 21 (27 dBm, 0°) and S′′ 22 (27 dBm, ⁇ 180°) are combined at the output terminal ANT 2 .
  • an output signal S′ 2 (30 dBm, ⁇ 270°) is generated after the phase-shifted signals S′′ 21 (27 dBm, ⁇ 270°) and the S′′ 22 (27 dBm, ⁇ 270°) are combined at the output terminal ANT 1 . Therefore, the output signal S′ 2 (30 dBm, ⁇ 270°), which is an amplified version of the input signal S 2 ( ⁇ 5 dBm, 0°) with a predetermined phase difference, is generated at the output terminal ANT 1 .
  • FIG. 7 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the multiple-output mode according to another embodiment of the invention.
  • the quadrature power amplifier receives the input signal S 1 ( ⁇ 8 dBm, 0°) from the input terminal TX 1 and the input signal S 2 ( ⁇ 8 dBm, 0°) from the input terminal TX 2 .
  • the quadrature coupler 201 splits and phase-shifts the input signal S 1 ( ⁇ 8 dBm, 0°) into two split signals S 11 ( ⁇ 11 dBm, ⁇ 90°) and S 12 ( ⁇ 11 dBm, ⁇ 180°), and splits and phase-shifts the input signal S 2 ( ⁇ 8 dBm, 0°) into two split signals S 21 ( ⁇ 11 dBm, ⁇ 180°) and S 22 ( ⁇ 11 dBm, ⁇ 90°), respectively.
  • the power amplifier 203 receives and amplifies the split signals S 11 ( ⁇ 11 dBm, ⁇ 90°) and S 21 ( ⁇ 11 dBm, ⁇ 180°) to generate the amplified signals S′ 11 (24 dBm, ⁇ 90°) and S′ 21 (24 dBm, ⁇ 180°).
  • the power amplifier 204 receives and amplifies the split signals S 12 ( ⁇ 11 dBm, ⁇ 180°) and S 22 ( ⁇ 11 dBm, ⁇ 90°) to generate the amplified signals S′ 12 (24 dBm, ⁇ 180°) and 5′ 22 (24 dBm, ⁇ 90°).
  • the quadrature coupler 202 receives and phase-shifts the amplified signals S′ 11 (24 dBm, ⁇ 90°) and S′ 21 (24 dBm, ⁇ 180°), so as to generate the phase-shifted signals S′′ 11 (24 dBm, ⁇ 180°) and the S′′ 21 (24 dBm, ⁇ 270°) at the output terminal ANT 1 and generates the phase-shifted signals S′′ 11 (24 dBm, ⁇ 270°) and the S′′ 21 (24 dBm, 0°) at the output terminal ANT 2 .
  • the quadrature coupler 202 further receives and phase-shifts the amplified signals S′12(24 dBm, ⁇ 180°) and S′ 22 (24 dBm, ⁇ 90°) and generates the phase-shifted signals S′′ 12 (24 dBm, 0°) and S′′ 22 (24 dBm, ⁇ 270°) at the output terminal ANT 1 , and generates the phase-shifted signals S′′ 12 (24 dBm, ⁇ 270°) and S′′ 22 (24 dBm, ⁇ 180°) at the output terminal ANT 2 .
  • phase-shifted signals S′′ 21 (24 dBm, ⁇ 270°) and the S′′ 22 (24 dBm, ⁇ 270°) at the output terminal ANT 1 have the same phase, they are combined as an output signal S′2(27 dBm, ⁇ 270°) at the output terminal ANT 1 .
  • phase-shifted signals S′′ 11 (24 dBm, ⁇ 270°) and S′′ 12 (24 dBm, ⁇ 270°) at the output terminal ANT 2 have the same phase, they are combined as an output signal S′ 1 (27 dBm, ⁇ 270°) at the output terminal ANT 2 . Note that the remaining phase-shifted signals at the output terminals ANT 1 and ANT 2 are cancelled due to being complementary phases.
  • the output signal S′ 1 (27 dBm, ⁇ 270°), which is an amplified version of the input signal S 1 ( ⁇ 8 dBm, 0°) with a predetermined phase difference
  • S′ 2 (27 dBm, ⁇ 270°), which is an amplified version of the input signal S 2 ( ⁇ 8 dBm, 0°) with a predetermined phase difference
  • the input signals S 1 and S 2 have substantially the same phase
  • the output signals S′ 1 and S′ 2 have substantially the same phase.
  • FIG. 8 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the multiple-output mode according to yet another embodiment of the invention.
  • the quadrature power amplifier receives the input signal S 1 ( ⁇ 8 dBm, 0°) from the input terminal TX 1 and the input signal S 2 ( ⁇ 8 dBm, ⁇ 180°) from the input terminal TX 2 . Note that the input signals S 1 and S 2 have different phases.
  • the quadrature coupler 201 splits and phase-shifts the input signal S 1 ( ⁇ 8 dBm, 0°) into two split signals S 11 ( ⁇ 11 dBm, ⁇ 90°) and S 12 ( ⁇ 11 dBm, ⁇ 180°), and splits and phase-shifts the input signal S 2 ( ⁇ 8 dBm, ⁇ 180°) into two split signals S 21 ( ⁇ 11 dBm, 0°) and S 22 ( ⁇ 11 dBm, ⁇ 270°), respectively.
  • the power amplifier 203 receives and amplifies the split signals S 11 ( ⁇ 11 dBm, ⁇ 90°) and S 21 ( ⁇ 11 dBm, 0°) to generate the amplified signals S′ 11 (24 dBm, ⁇ 90°) and S′ 21 (24 dBm, 0°).
  • the power amplifier 204 receives and amplifies the split signals S 12 ( ⁇ 11 dBm, ⁇ 180°) and S 22 ( ⁇ 11 dBm, ⁇ 270°) to generate the amplified signals S′ 12 (24 dBm, ⁇ 180°) and S′ 22 (24 dBm, ⁇ 270°).
  • the quadrature coupler 202 receives and phase-shifts the amplified signals S′ 11 (24 dBm, ⁇ 90°) and S′ 21 (24 dBm, 0°), so as to generate the phase-shifted signals S′′ 11 (24 dBm, ⁇ 180°) and the S′′ 21 (24 dBm, ⁇ 90°) at the output terminal ANT 1 and generates the phase-shifted signals S′′ 11 (24 dBm, ⁇ 270°) and the S′′ 21 (24 dBm, ⁇ 180°) at the output terminal ANT 2 .
  • the quadrature coupler 202 further receives and phase-shifts the amplified signals S′ 12 (24 dBm, ⁇ 180°) and S′ 22 (24 dBm, ⁇ 270°) and generates the phase-shifted signals S′′ 12 (24 dBm, 0°) and S′′ 22 (24 dBm, ⁇ 90°) at the output terminal ANT 1 , and generates the phase-shifted signals S′′ 12 (24 dBm, ⁇ 270°) and S′′ 22 (24 dBm, 0°) at the output terminal ANT 2 .
  • phase-shifted signals S′′ 21 (24 dBm, ⁇ 90°) and the S′′ 22 (24 dBm, ⁇ 90°) at the output terminal ANT 1 have the same phase, they are combined as an output signal S′ 2 (27 dBm, ⁇ 90°) at the output terminal ANT 1 .
  • phase-shifted signals S′′ 11 (24 dBm, ⁇ 270°) and S′′ 12 (24 dBm, ⁇ 270°) at the output terminal ANT 2 have the same phase, they are combined as an output signal S′ 1 (27 dBm, ⁇ 270°) at the output terminal ANT 2 . Note that the remaining phase-shifted signals at the output terminals ANT 1 and ANT 2 are cancelled due to being complementary phases.
  • the output signal S′ 1 (2′7 dBm, ⁇ 270°), which is an amplified version of the input signal S 1 ( ⁇ 8 dBm, 0°) with a first predetermined phase difference
  • S′ 2 (27 dBm, ⁇ 90°), which is an amplified version of the input signal S 2 ( ⁇ 8 dBm, ⁇ 180°) with a second predetermined phase difference
  • the input signals S 1 and S 2 have different phases
  • the output signals S′ 1 and S′ 2 have different phases.
  • the first predetermined phase difference is different from the second predetermined phase difference.
  • the output of two power amplifiers can be automatically combined and thus, higher power can be output.
  • an extra 3 dB output power in the output signal is gained as compared to the multiple-output mode.
  • the proposed quadrature power amplifier is capable of operating in a single-output mode and a multiple-output mode
  • the proposed architecture may be applied in either the single-input-single-output (SISO) system or the multiple-input-multiple-output (MIMO) system, such as the single antenna system, the intelligent transmit antenna selection (i-TAS) system, the MIMO matrix A system, the MIMO matrix B system, the cyclic delay diversity system (CCD), and the likes.
  • SISO single-input-single-output
  • MIMO multiple-input-multiple-output
  • the operation modes is activated according to the demand from the baseband to combat with the variation on the uplink channel conditions to achieve the performance target such as coverage, throughput, efficiency etc.

Abstract

A quadrature power amplifier capable of operating in a single-output mode and a multiple-output mode. When operating in the single-output mode, a first quadrature coupler receives a first input signal, and splits and phase-shifts the first input signal into two first split signals. A first power amplifier receives and amplifies one of the two first split signals to generate a first amplified signal. The second power amplifier receives and amplifies the other one of the two first split signals to generate a second amplified signal. The second quadrature coupler receives the first amplified signal and the second amplified signal, and phase-shifts and combines the first amplified signal and the second amplified signal into a first output signal.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application claims the benefit of U.S. Provisional Application No. 61/367,732 filed Jul. 26, 2010 and entitled “Transmit Antenna Diversity for MIMO System”. The entire contents of which are hereby incorporated by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The invention relates to a power amplifier, and more particularly to a power amplifier capable of operating in a single-output mode and a multiple-output mode. When operating in the single-output mode, an extra 3 dB output power is gained as compared to the multiple-output mode.
  • 2. Description of the Related Art
  • Portable battery powered wireless communications devices, such as mobile terminals, cell phones, personal digital assistant, tablet computer, and the like, often have requirements to efficiently transmit information at different output power levels. As a result, RF transmitter power amplifiers need to transmit using a wide range of output power levels, while maintaining efficiency throughout operating ranges. Conventionally, in the single uplink path designs, when higher output power is required, a power amplifier having larger gain is utilized. However, the power amplifier having larger gain requires larger chip area. There is a trade off between the chip area and the output power level required.
  • Meanwhile, for the multiple uplink path designs in a Multiple-Input-Multiple-Output (MIMO) system, the signal power may be increased (for example, doubled) when using antenna diversity. However, when signal loss in one signal path is serious, the benefits of using multiple power amplifiers cannot be gained.
  • Therefore, a novel power amplifier capable of supporting both single-output and multiple-output systems while maintaining amplifying efficiency is highly required.
  • BRIEF SUMMARY OF THE INVENTION
  • A radio frequency signal processing circuit and a quadrature power amplifier are provided. An embodiment of a quadrature power amplifier capable of operating in a single-output mode and a multiple-output mode comprises a first quadrature coupler, a first power amplifier, a second power amplifier and a second quadrature coupler. When operating in the single-output mode, the first quadrature coupler receives a first input signal, and splits and phase-shifts the first input signal into two first split signals, which are phase-shifted substantially 90 degrees from each other. The first power amplifier receives and amplifies one of the two first split signals to generate a first amplified signal. The second power amplifier receives and amplifies the other one of the two first split signals to generate a second amplified signal. The second quadrature coupler receives the first amplified signal and the second amplified signal, and phase-shifts and combines the first amplified signal and the second amplified signal into a first output signal.
  • An embodiment of a radio frequency (RF) signal processing circuit coupled between a transceiver module and at least a first antenna and a second antenna comprises a quadrature power amplifier. The quadrature power amplifier is capable of operating in a single-output mode and a multiple-output mode, and comprises a first input terminal and a second input terminal coupled to the transceiver, and a first output terminal coupled to the first antenna and a second output terminal coupled to the second antenna. When operating in the single-output mode, the quadrature power amplifier receives a first input signal from the transceiver module via the first input terminal, splits and phase-shifts the first input signal into two first split signals, and further amplifies and combines the two first split signals to generate a first output signal, which is an amplified version of the first input signal with a predetermined phase difference and is output to one of the first and the second antennas.
  • Another embodiment of a radio frequency (RF) signal processing circuit coupled between a transceiver module and at least a first antenna and a second antenna comprises a quadrature power amplifier. The quadrature power amplifier comprises a first input terminal and a second input terminal coupled to the transceiver, and a first output terminal coupled to the first antenna and a second output terminal coupled to the second antenna. When the quadrature power amplifier receives a first input signal and a second input signal from the transceiver module respectively via the first input terminal and the second input terminal, the quadrature power amplifier splits, and phase-shifts the first input signal and the second input signal into two first split signals and two second split signals, respectively, and further amplifies and combines the two first split signals and the two second split signals to respectively generate a first output signal, which is an amplified version of the first input signal with a first predetermined phase difference, and a second output signal, which is an amplified version of the second input signal with a second predetermined phase difference, and outputs the first output signal to the second antenna and the second output signal to the first antenna.
  • A detailed description is given in the following embodiments with reference to the accompanying drawings.
  • BRIEF DESCRIPTION OF DRAWINGS
  • The invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
  • FIG. 1 shows a simplified block diagram of a communications apparatus according to an embodiment of the invention;
  • FIG. 2 shows a simplified block diagram of a quadrature power amplifier according to an embodiment of the invention;
  • FIG. 3 a shows a simplified block diagram of a communications apparatus operating in TDD system with a quadrature power amplifier coupled therein according to an embodiment of the invention;
  • FIG. 3 b shows a simplified block diagram of a communications apparatus operating in FDD system with a quadrature power amplifier coupled therein according to another embodiment of the invention;
  • FIG. 4 a shows a simplified block diagram of a communications apparatus operating in TDD system with a quadrature power amplifier coupled therein according to another embodiment of the invention;
  • FIG. 4 b shows a simplified block diagram of a communications apparatus operating in FDD system with a quadrature power amplifier coupled therein according to yet another embodiment of the invention;
  • FIG. 5 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the single-output mode according to an embodiment of the invention;
  • FIG. 6 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the single-output mode according to another embodiment of the invention;
  • FIG. 7 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the multiple-output mode according to another embodiment of the invention; and
  • FIG. 8 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the multiple-output mode according to yet another embodiment of the invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • The following description is of the best-contemplated mode of carrying out the invention. This description is made for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is best determined by reference to the appended claims.
  • FIG. 1 shows a simplified block diagram of a communications apparatus according to an embodiment of the invention. The communications apparatus 100 may comprise a baseband module 101, a transceiver module 102, a radio frequency (RF) signal processing circuit 103 and multiple antennas 104 and 105. The baseband module 101 may comprise multiple hardware devices to perform baseband signal processing, including Analog to Digital Conversion (ADC)/Digital to Analog Conversion (DAC), gain adjusting, modulation/demodulation, encoding/decoding, and so on. The transceiver module 102 may receive RF signals, convert the received RF signals to baseband signals, which are processed by the baseband module 101, or receive baseband signals from the baseband module 101 and convert the received baseband signals to RF signals, which are later transmitted. The transceiver module 102 may also comprise multiple hardware devices to perform radio frequency conversion. For example, the transceiver module 102 may comprise a mixer to multiply the baseband signals with a carrier oscillated in the radio frequency of the wireless communications system.
  • The RF signal processing circuit 103 may comprise one or more T/R (transmit/receive) switches for switching the downlink and uplink paths between the transceiver module 102 and the antennas 104 and 105 when operate in TDD system or may comprise one or more T/R (transmit/receive) duplexer to separate the downlink and uplink path signals between transceiver module 102 and the antennas 104 and 105 when operate in FDD system, and one or more power amplifiers for amplifying the RF signals to be later transmitted to the air interface or amplifying the RF signals that have been received from the antennas. According to an embodiment of the invention, the RF signal processing circuit 103 may further comprise a quadrature power amplifier, which is capable of amplifying and outputting one or more signals to the antennas, depending on whether antenna diversity is required.
  • FIG. 2 shows a simplified block diagram of a quadrature power amplifier according to an embodiment of the invention. The quadrature power amplifier 200 may comprise quadrature couplers 201 and 202, and power amplifiers 203 and 204. According to an embodiment of the invention, the quadrature power amplifier 200 is capable of operating in a single-output mode and a multiple-output mode. When operating in the single-output mode, the quadrature power amplifier 200 receives a first input signal from the transceiver module via one of the input terminals TX1 and TX2, and generates a first output signal, which is an amplified version of the first input signal with a predetermined phase difference, at one of the output terminals ANT1 and ANT2. The first output signal is then transmitted by one of the antennas 104 and 105 to the air interface.
  • Meanwhile, when operating in the multiple-output mode, the quadrature power amplifier 200 receives a first input signal and a second input signal from the transceiver module respectively via the input terminals TX1 and TX2, and generates a first output signal at one of the output terminals ANT1 and ANT2 and a second output signal at the other one of the output terminals ANT1 and ANT2. The first output signal is an amplified version of the first input signal with a first predetermined phase difference, and the second output signal is an amplified version of the second input signal with a second predetermined phase difference. The first predetermined phase difference and the second predetermined phase difference may be the same or different, depending on the phases of the first and second input signals. The first and second output signals are then transmitted by the antennas 104 and 105, respectively.
  • FIG. 3 a shows a simplified block diagram of a communications apparatus operating in TDD (Time Division Duplex) system with a quadrature power amplifier coupled therein according to an embodiment of the invention. As shown in FIG. 3 a, the RF signal processing circuit 303 may comprise low noise amplifiers 333 and 334 in the downlink paths, a quadrature power amplifier 335 in the uplink paths and T/R switches 331 and 332. The T/R switches 331 and 332 are arranged to selectively connect the antennas 104 and 105 to the down link paths or the uplink paths when operate in TDD system. The low noise amplifiers 333 and 334 in the downlink paths are arranged to amplify the RF signals that have been received from the antennas 104 and 105, and the quadrature power amplifier 335 is arranged to amplify the RF signals to be later transmitted. The nodes BBRX1 and BBRX2 of the transceiver module 102 are coupled to the baseband module 101 for transmitting the received downlink signals thereto, and the nodes BBTX1 and BBTX2 of the transceiver module 102 are coupled to the baseband module 101 for receiving the uplink signals to be later transmitted therefrom. In the embodiment, the quadrature power amplifier 335 is capable of operating in the single-output mode and the multiple-output mode (which will be discussed in detail in the following paragraphs). When operating in the single-output mode, an extra 3 dB output power in the output signal is gained as compared to the multiple-output mode.
  • FIG. 3 b shows a simplified block diagram of a communications apparatus operating in FDD (Frequency Division Duplex) system with a quadrature power amplifier coupled therein according to an embodiment of the invention. As shown in FIG. 3 b, the RF signal processing circuit 303 may comprise low noise amplifiers 333 and 334 in the downlink paths, a quadrature power amplifier 335 in the uplink paths and duplexers 336 and 337. The duplexers 336 and 337 are arranged to connect the antennas 104 and 105 to the downlink paths or the uplink paths and separate the downlink signal and uplink signal when operate in FDD system. The low noise amplifiers 333 and 334 in the downlink paths are arranged to amplify the RF signals that have been received from the antennas 104 and 105, and the quadrature power amplifier 335 is arranged to amplify the RF signals to be later transmitted. In the embodiment, the quadrature power amplifier 335 is capable of operating in the single-output mode and the multiple-output mode (which will be discussed in detail in the following paragraphs). When operating in the single-output mode, an extra 3 dB output power in the output signal is gained as compared to the multiple-output mode.
  • FIG. 4 a shows a simplified block diagram of a communications apparatus operating in TDD system with a quadrature power amplifier coupled therein according to another embodiment of the invention. As shown in FIG. 4 a, the RF signal processing circuit 303 may further comprise a switch 436 coupled between the quadrature power amplifier 435 and the transceiver module 102. In the embodiment, the quadrature power amplifier 435 is capable of operating in the single-output mode, and the switch 436 is arranged to selectively pass the signal received from the transceiver module 102 to one of the input terminals TX1 and TX2 in response to an antennal selection signal SSEL. The nodes BBRX1 and BBRX2 of the transceiver module 102 are coupled to the baseband module 101 for transmitting the received downlink signals thereto, and the node BBTX of the transceiver module 102 is coupled to the baseband module 101 for receiving the uplink signals to be later transmitted therefrom. The antennal selection signal SSEL may be generated by the baseband module 101 to indicate which antenna is selected to transmit the output signal. Thereafter, the amplified output signal is transmitted to one of the corresponding antennas 104 and 105.
  • FIG. 4 b shows a simplified block diagram of a communications apparatus operating in FDD system with a quadrature power amplifier coupled therein according to another embodiment of the invention. As shown in FIG. 4 b, the RF signal processing circuit 303 may further comprise a switch 436 coupled between the quadrature power amplifier 435 and the transceiver module 102. One or more duplexer as shown to separate the downlink and uplink signal from and to antennas when operate in FDD system. In the embodiment, the quadrature power amplifier 435 is capable of operating in the single-output mode, and the switch 436 is arranged to selectively pass the signal received from the transceiver module 102 to one of the input terminals TX1 and TX2 in response to an antennal selection signal SSEL. The antennal selection signal SSEL may be generated by the baseband module 101 to indicate which antenna is selected to transmit the output signal. Thereafter, the amplified output signal is transmitted to one of the corresponding antennas 104 and 105.
  • FIG. 5 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the single-output mode according to an embodiment of the invention. In the embodiment, the input terminal TX2 is terminated (for example, terminated when the switch does not connect the input terminal TX2 to the transceiver module 102). Therefore, the quadrature power amplifier can only receive signals from the transceiver module 102 via the input terminal TX1. The quadrature power amplifier receives the input signal S1 with −5 dBm of power and a 0 degree phase (labeled by S1(−5 dBm, 0° as shown) from the input terminal TX1. The quadrature coupler 201 splits and phase-shifts the input signal S1(−5 dBm, 0° into two split signals S11(−8 dBm, −90° and S12(−8 dBm, −180°. Because the input signal S1 is split, a 3 dB power drop is presented in the split signals.
  • The power amplifier 203 having a predetermined gain (for example, 35 dB) receives and amplifies the split signal S11(−8 dBm, −90°) to generate an amplified signal S′11(27 dBm, −90°). The power amplifier 204 having a predetermined gain (for example, 35 dB) receives and amplifies another split signals S12(−8 dBm, −180°) to generate another amplified signal S′12(27 dBm, −180°). The quadrature coupler 202 receives and phase-shifts the amplified signals S′11(27 dBm, −90° and S′12(27 dBm, −180°), so as to generate the phase-shifted signals S″11(27 dBm, −180°) and the S″12(27 dBm, 0°) at the output terminal ANT1, and generates the phase-shifted signals S″11(27 dBm, −270°) and S″12(27 dBm, −270°) at the output terminal ANT2, respectively. Because −180° and 0° are complementary phases, after the phase-shifted signals S″11(27 dBm, −180°) and the S″12(27 dBm, 0°) are combined at the output terminal ANT1, the amplitude of the combined signal at the output terminal ANT1 is zero. Meanwhile, because the phase-shifted signals S″11(27 dBm, −270°) and S″12(27 dBm, −270°) at the output terminal ANT2 have the same phase, an output signal S′1(30 dBm, −270°) is generated after the phase-shifted signals S″11(27 dBm, −270°) and S″12(27 dBm, −270°) are combined at the output terminal ANT2. Therefore, the output signal S′1(30 dBm, −270°), which is an amplified version of the input signal S1(−5 dBm, 0°) with a predetermined phase difference, is generated at the output terminal ANT2.
  • FIG. 6 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the single-output mode according to another embodiment of the invention. In the embodiment, the input terminal TX1 is terminated (for example, terminated when the switch does not connect the input terminal TX1 to the transceiver module 102). Therefore, the quadrature power amplifier can only receive signals from the transceiver module 102 via the input terminal TX2. The quadrature power amplifier receives the input signal S2 with −5 dBm of power and a 0 degree phase (labeled by S2(−5 dBm, 0°) as shown) from the input terminal TX2. The quadrature coupler 201 splits and phase-shifts the input signal S2(−5 dBm, 0°) into two split signals S21(−8 dBm, −180°) and S22(−8 dBm, −90°). Because the input signal S2 is split, a 3 dB power drop is presented in the split signals.
  • The power amplifier 203 receives and amplifies the split signal S21(−8 dBm, −180°) to generate an amplified signal S′21(27 dBm, −180°). The power amplifier 204 receives and amplifies another split signals S22(−8 dBm, −90°) to generate another amplified signal S′22(27 dBm, −90°). The quadrature coupler 202 receives and phase-shifts the amplified signals S′21(27 dBm, −180° and S′22(27 dBm, −90°), so as to generate the phase-shifted signals S″21(27 dBm, −270°) and the S″22(27 dBm, −270°) at the output terminal ANT1, and generates the phase-shifted signals S″21(27 dBm, 0°) and S″22 (27 dBm, −180°) at the output terminal ANT2, respectively. Similarly, because −180° and 0° are complementary phases, the amplitude of the combined signal at the output terminal ANT2 is zero after the phase-shifted signals S″21(27 dBm, 0°) and S″22 (27 dBm, −180°) are combined at the output terminal ANT2. Meanwhile, because the phase-shifted signals S″21(27 dBm, −270°) and the S″22(27 dBm, −270°) at the output terminal ANT1 have the same phase, an output signal S′2(30 dBm, −270°) is generated after the phase-shifted signals S″21(27 dBm, −270°) and the S″22(27 dBm, −270°) are combined at the output terminal ANT1. Therefore, the output signal S′2(30 dBm, −270°), which is an amplified version of the input signal S2(−5 dBm, 0°) with a predetermined phase difference, is generated at the output terminal ANT1.
  • FIG. 7 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the multiple-output mode according to another embodiment of the invention. In the embodiment, the quadrature power amplifier receives the input signal S1(−8 dBm, 0°) from the input terminal TX1 and the input signal S2(−8 dBm, 0°) from the input terminal TX2. The quadrature coupler 201 splits and phase-shifts the input signal S1(−8 dBm, 0°) into two split signals S11(−11 dBm, −90°) and S12(−11 dBm, −180°), and splits and phase-shifts the input signal S2(−8 dBm, 0°) into two split signals S21(−11 dBm, −180°) and S22(−11 dBm, −90°), respectively.
  • The power amplifier 203 receives and amplifies the split signals S11(−11 dBm, −90°) and S21(−11 dBm, −180°) to generate the amplified signals S′11(24 dBm, −90°) and S′21(24 dBm, −180°). Similarly, the power amplifier 204 receives and amplifies the split signals S12(−11 dBm, −180°) and S22(−11 dBm, −90°) to generate the amplified signals S′12(24 dBm, −180°) and 5′22(24 dBm, −90°). The quadrature coupler 202 receives and phase-shifts the amplified signals S′11(24 dBm, −90°) and S′21(24 dBm, −180°), so as to generate the phase-shifted signals S″11(24 dBm, −180°) and the S″21(24 dBm, −270°) at the output terminal ANT1 and generates the phase-shifted signals S″11(24 dBm, −270°) and the S″21(24 dBm, 0°) at the output terminal ANT2.
  • The quadrature coupler 202 further receives and phase-shifts the amplified signals S′12(24 dBm, −180°) and S′22(24 dBm, −90°) and generates the phase-shifted signals S″12 (24 dBm, 0°) and S″22(24 dBm, −270°) at the output terminal ANT1, and generates the phase-shifted signals S″12 (24 dBm, −270°) and S″22(24 dBm, −180°) at the output terminal ANT2. Because the phase-shifted signals S″21(24 dBm, −270°) and the S″22(24 dBm, −270°) at the output terminal ANT1 have the same phase, they are combined as an output signal S′2(27 dBm, −270°) at the output terminal ANT1. Similarly, because the phase-shifted signals S″11 (24 dBm, −270°) and S″12(24 dBm, −270°) at the output terminal ANT2 have the same phase, they are combined as an output signal S′1(27 dBm, −270°) at the output terminal ANT2. Note that the remaining phase-shifted signals at the output terminals ANT1 and ANT2 are cancelled due to being complementary phases. Therefore, the output signal S′1(27 dBm, −270°), which is an amplified version of the input signal S1(−8 dBm, 0°) with a predetermined phase difference, and S′2(27 dBm, −270°), which is an amplified version of the input signal S2(−8 dBm, 0°) with a predetermined phase difference are finally generated at the output terminals. Note that in the embodiment, the input signals S1 and S2 have substantially the same phase, and the output signals S′1 and S′2 have substantially the same phase.
  • FIG. 8 is a schematic diagram showing the power and phases of the signals generated by the quadrature power amplifier when operating in the multiple-output mode according to yet another embodiment of the invention. In the embodiment, the quadrature power amplifier receives the input signal S1(−8 dBm, 0°) from the input terminal TX1 and the input signal S2(−8 dBm, −180°) from the input terminal TX2. Note that the input signals S1 and S2 have different phases. The quadrature coupler 201 splits and phase-shifts the input signal S1(−8 dBm, 0°) into two split signals S11(−11 dBm, −90°) and S12(−11 dBm, −180°), and splits and phase-shifts the input signal S2(−8 dBm, −180°) into two split signals S21(−11 dBm, 0°) and S22(−11 dBm, −270°), respectively.
  • The power amplifier 203 receives and amplifies the split signals S11(−11 dBm, −90°) and S21(−11 dBm, 0°) to generate the amplified signals S′11(24 dBm, −90°) and S′21(24 dBm, 0°). Similarly, the power amplifier 204 receives and amplifies the split signals S12(−11 dBm, −180°) and S22(−11 dBm, −270°) to generate the amplified signals S′12(24 dBm, −180°) and S′22(24 dBm, −270°). The quadrature coupler 202 receives and phase-shifts the amplified signals S′11(24 dBm, −90°) and S′21(24 dBm, 0°), so as to generate the phase-shifted signals S″11(24 dBm, −180°) and the S″21(24 dBm, −90°) at the output terminal ANT1 and generates the phase-shifted signals S″11(24 dBm, −270°) and the S″21(24 dBm, −180°) at the output terminal ANT2.
  • The quadrature coupler 202 further receives and phase-shifts the amplified signals S′12(24 dBm, −180°) and S′22(24 dBm, −270°) and generates the phase-shifted signals S″12 (24 dBm, 0°) and S″22(24 dBm, −90°) at the output terminal ANT1, and generates the phase-shifted signals S″12 (24 dBm, −270°) and S″22(24 dBm, 0°) at the output terminal ANT2. Because the phase-shifted signals S″21(24 dBm, −90°) and the S″22(24 dBm, −90°) at the output terminal ANT1 have the same phase, they are combined as an output signal S′2(27 dBm, −90°) at the output terminal ANT1. Similarly, because the phase-shifted signals S″11 (24 dBm, −270°) and S″12(24 dBm, −270°) at the output terminal ANT2 have the same phase, they are combined as an output signal S′1(27 dBm, −270°) at the output terminal ANT2. Note that the remaining phase-shifted signals at the output terminals ANT1 and ANT2 are cancelled due to being complementary phases. Therefore, the output signal S′1(2′7 dBm, −270°), which is an amplified version of the input signal S1(−8 dBm, 0°) with a first predetermined phase difference, and S′2(27 dBm, −90°), which is an amplified version of the input signal S2(−8 dBm, −180°) with a second predetermined phase difference are finally generated at the output terminals. Note that in the embodiment, the input signals S1 and S2 have different phases, and the output signals S′1 and S′2 have different phases. Note also that in the embodiment, the first predetermined phase difference is different from the second predetermined phase difference.
  • By using the quadrature couplers, the output of two power amplifiers can be automatically combined and thus, higher power can be output. When operating in the single-output mode, an extra 3 dB output power in the output signal is gained as compared to the multiple-output mode. In addition, because the proposed quadrature power amplifier is capable of operating in a single-output mode and a multiple-output mode, the proposed architecture may be applied in either the single-input-single-output (SISO) system or the multiple-input-multiple-output (MIMO) system, such as the single antenna system, the intelligent transmit antenna selection (i-TAS) system, the MIMO matrix A system, the MIMO matrix B system, the cyclic delay diversity system (CCD), and the likes. When operating in the multiple-output mode, benefits of using antenna diversity can be gained. The operation modes is activated according to the demand from the baseband to combat with the variation on the uplink channel conditions to achieve the performance target such as coverage, throughput, efficiency etc.
  • Use of ordinal terms such as “first”, “second”, “third”, etc., in the claims to modify a claim element does not by itself connote any priority, precedence, or order of one claim element over another or the temporal order in which acts of a method are performed, but are used merely as labels to distinguish one claim element having a certain name from another element having a same name (but for use of the ordinal term) to distinguish the claim elements.
  • While the invention has been described by way of example and in terms of preferred embodiment, it is to be understood that the invention is not limited thereto. Those who are skilled in this technology can still make various alterations and modifications without departing from the scope and spirit of this invention. Therefore, the scope of the present invention shall be defined and protected by the following claims and their equivalents.

Claims (17)

1. A quadrature power amplifier, capable of operating in a single-output mode and a multiple-output mode, comprising:
a first quadrature coupler, when operating in the single-output mode, receiving a first input signal, splitting and phase-shifting the first input signal into two first split signals, which are phase-shifted substantially 90 degrees from each other;
a first power amplifier, coupled to the first quadrature coupler for receiving and amplifying one of the two first split signals to generate a first amplified signal;
a second power amplifier, coupled to the first quadrature coupler for receiving and amplifying the other one of the two first split signals to generate a second amplified signal; and
a second quadrature coupler, receiving the first amplified signal and the second amplified signal, and phase-shifting and combining the first amplified signal and the second amplified signal into a first output signal.
2. The quadrature power amplifier as claimed in claim 1, wherein when operating in the multiple-output mode,
the first quadrature coupler further receives a second input signal, and splits and phase-shifts the second input signal into two second split signals, which are phase-shifted substantially 90 degrees from each other;
the first power amplifier further receives and amplifies one of the two second split signals to generate a third amplified signal;
the second power amplifier further receives and amplifies the other one of the two second split signals to generate a fourth amplified signal; and
the second quadrature coupler further receives the third amplified signal and the fourth amplified signal, and phase-shifts and combines the third amplified signal and the fourth amplified signal into a second output signal.
3. The quadrature power amplifier as claimed in claim 1, wherein the first output signal is an amplified version of the first input signal with a predetermined phase difference.
4. The quadrature power amplifier as claimed in claim 2, wherein the first output signal is an amplified version of the first input signal with a first predetermined phase difference, and the second output signal is an amplified version of the second input signal with a second predetermined phase difference.
5. The quadrature power amplifier as claimed in claim 4, wherein the first predetermined phase difference equals to the second predetermined phase difference.
6. The quadrature power amplifier as claimed in claim 2, wherein when the first input signal and the second input signal have substantially the same phase, the first output signal and the second output signal have substantially the same phase, and when the first input signal and the second input signal have different phases, the first output signal and the second output signal have different phases.
7. A radio frequency (RF) signal processing circuit, coupled between a transceiver module and at least a first antenna and a second antenna, comprising:
a quadrature power amplifier, capable of operating in a single-output mode and a multiple-output mode, and comprising a first input terminal and a second input terminal coupled to the transceiver, and a first output terminal coupled to the first antenna and a second output terminal coupled to the second antenna,
wherein when operating in the single-output mode, the quadrature power amplifier receives a first input signal from the transceiver module via the first input terminal, splits and phase-shifts the first input signal into two first split signals, and further amplifies and combines the two first split signals to generate a first output signal, which is an amplified version of the first input signal with a predetermined phase difference and is output to one of the first and the second antennas.
8. The RF signal processing circuit as claimed in claim 7, wherein when operating in the multiple-output mode, the quadrature power amplifier further receives a second input signal from the transceiver module via the second input terminal, splits and phase-shifts the second input signal into two second split signals, and further amplifies and combines the two second split signals to generate a second output signal, which is an amplified version of the second input signal with the predetermined phase difference, and outputs the second output signal to the other one of the first and the second antennas.
9. The RF signal processing circuit as claimed in claim 7, further comprising:
a switch device, coupled between the quadrature power amplifier and the transceiver module, for selectively passing the first input signal to the first input terminal or the second input terminal in response to an antennal selection signal indicating which antenna is selected when operating in the single-output mode.
10. The RF signal processing circuit as claimed in claim 8, wherein the quadrature power amplifier further comprises:
a first quadrature coupler, coupled to the first input terminal and the second input terminal;
a first power amplifier, coupled to the first quadrature coupler;
a second power amplifier, coupled to the first quadrature coupler; and
a second quadrature coupler, coupled between to the first power amplifier, second power amplifier, the first output terminal and the second output terminal.
11. The RF signal processing circuit as claimed in claim 10, wherein
when operating in the single-output mode, the first quadrature coupler receives the first input signal, and splits and phase-shifts the first input signal into the two first split signals, which are phase-shifted substantially 90 degrees from each other; and
when operating in the multiple-output mode, the first quadrature coupler further receives the second input signal, and splits and phase-shifts the second input signal into the two second split signals, which are phase-shifted substantially 90 degrees from each other.
12. The RF signal processing circuit as claimed in claim 11, wherein
when operating in the single-output mode, the first power amplifier receives and amplifies one of the two first split signals to generate a first amplified signal, and the second power amplifier receives and amplifies the other one of the two first split signals to generate a second amplified signal; and
when operating in the multiple-output mode, the first power amplifier further receives and amplifies one of the two second split signals to generate a third amplified signal, and the second power amplifier further receives and amplifies the other one of the two second split signals to generate a fourth amplified signal.
13. The RF signal processing circuit as claimed in claim 12, wherein
when operating in the single-output mode, the second quadrature coupler receives the first amplified signal and the second amplified signal, and phase-shifts and combines the first amplified signal and the second amplified signal into the first output signal; and
when operating in the multiple-output mode, the second quadrature coupler further receives the third amplified signal and the fourth amplified signal, and phase-shifts and combines the third amplified signal and the fourth amplified signal into the second output signal.
14. A radio frequency (RF) signal processing circuit, coupled between a transceiver module and at least a first antenna and a second antenna, comprising:
a quadrature power amplifier, comprising a first input terminal and a second input terminal coupled to the transceiver, and a first output terminal coupled to the first antenna and a second output terminal coupled to the second antenna,
wherein when the quadrature power amplifier receives a first input signal and a second input signal from the transceiver module respectively via the first input terminal and the second input terminal, the quadrature power amplifier splits, and phase-shifts the first input signal and the second input signal into two first split signals and two second split signals, respectively, and further amplifies and combines the two first split signals and the two second split signals to respectively generate a first output signal, which is an amplified version of the first input signal with a first predetermined phase difference, and a second output signal, which is an amplified version of the second input signal with a second predetermined phase difference, and outputs the first output signal to the second antenna and the second output signal to the first antenna.
15. The RF signal processing circuit as claimed in claim 14, wherein when the quadrature power amplifier receives only the first input signal from the transceiver module via one of the first input terminal and the second input terminal, the quadrature power amplifier outputs only the first output signal to one of the first and the second antennas.
16. The RF signal processing circuit as claimed in claim 15, further comprising:
a switch device, coupled between the quadrature power amplifier and the transceiver module, for selectively passing the first input signal to the first input terminal or the second input terminal in response to an antennal selection signal indicating which antenna is selected to transmit the first output signal.
17. The RF signal processing circuit as claimed in claim 14, wherein when the first input signal and the second input signal have substantially the same phase, the first output signal and the second output signal have substantially the same phase, and when the first input signal and the second input signal have different phases, the first output signal and the second output signal have different phases.
US13/188,987 2010-07-26 2011-07-22 Radio frequency signal processing circuit and quadrature power amplifier Abandoned US20120021697A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US13/188,987 US20120021697A1 (en) 2010-07-26 2011-07-22 Radio frequency signal processing circuit and quadrature power amplifier
CN2011102105682A CN102523008A (en) 2010-07-26 2011-07-26 Radio frequency signal processing circuit and quadrature power amplifier

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US36773210P 2010-07-26 2010-07-26
US13/188,987 US20120021697A1 (en) 2010-07-26 2011-07-22 Radio frequency signal processing circuit and quadrature power amplifier

Publications (1)

Publication Number Publication Date
US20120021697A1 true US20120021697A1 (en) 2012-01-26

Family

ID=45494026

Family Applications (2)

Application Number Title Priority Date Filing Date
US13/188,086 Active 2033-02-15 US8918057B2 (en) 2010-07-26 2011-07-21 Intelligent transmission antenna selection method and communications apparatus utilizing the same
US13/188,987 Abandoned US20120021697A1 (en) 2010-07-26 2011-07-22 Radio frequency signal processing circuit and quadrature power amplifier

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US13/188,086 Active 2033-02-15 US8918057B2 (en) 2010-07-26 2011-07-21 Intelligent transmission antenna selection method and communications apparatus utilizing the same

Country Status (2)

Country Link
US (2) US8918057B2 (en)
CN (2) CN102523008A (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130084915A1 (en) * 2011-10-04 2013-04-04 Qualcomm Incorporated Multi-antenna wireless device with power amplifiers having different characteristics
US20130260703A1 (en) * 2012-03-27 2013-10-03 Bae Systems Information And Electronic Systems Integration Inc. Ultra-wideband high power amplifier architecture
WO2014058925A1 (en) * 2012-10-08 2014-04-17 Qualcomm Incorporated Transmit diversity architecture with optimized power consumption and area for umts & lte systems
US9059665B2 (en) 2013-02-22 2015-06-16 Qualcomm Incorporated Amplifiers with multiple outputs and configurable degeneration inductor
CN111327351A (en) * 2018-12-14 2020-06-23 杭州海康威视数字技术股份有限公司 Radio frequency transceiver circuit, wireless communication device and wireless communication method
CN111914498A (en) * 2020-05-07 2020-11-10 电子科技大学 Time division multiplexing ADIO hardware implementation method of MCU external chip

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102571182B (en) * 2012-01-20 2014-08-13 杭州华三通信技术有限公司 Method for selecting receiving antenna in wireless local area network and device thereof
US8831532B2 (en) * 2012-02-27 2014-09-09 Apple Inc. Transmit antenna selection in a mobile wireless device
US9608689B2 (en) * 2013-05-14 2017-03-28 Qualcomm Incorporated Dynamic trigger algorithm for antenna switch diversity
US20160356137A1 (en) * 2014-08-13 2016-12-08 Geodynamics, Inc. Restriction plug element and method
KR102606781B1 (en) * 2016-09-02 2023-11-27 삼성전자 주식회사 Method and apparatuss for efficient transmission and reception a data in a wireless communication system
CN106533519B (en) * 2016-11-29 2020-01-31 河南工业大学 multi-hop cooperative transmission method based on dynamic antenna selection
CN111064481A (en) * 2019-12-23 2020-04-24 硕尼姆通信技术(深圳)有限公司 Signal processing device and equipment
CN111245379A (en) * 2020-03-05 2020-06-05 芯朴科技(上海)有限公司 Balanced or differential amplifier, power amplifying method and radio frequency circuit

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4656434A (en) * 1986-02-03 1987-04-07 Raytheon Company RF power amplifier with load mismatch compensation
US6262690B1 (en) * 2000-10-13 2001-07-17 Motorola, Inc. Method for efficiently generating selectable antenna polarization
US6268768B1 (en) * 1999-11-29 2001-07-31 Lucent Technologies Inc. Amplifier having linear characteristics
US6297696B1 (en) * 2000-06-15 2001-10-02 International Business Machines Corporation Optimized power amplifier
US20060030280A1 (en) * 2004-08-09 2006-02-09 Fred Anderson Transmit system employing an antenna and balanced amplifier architecture which provides power amplifier load balancing independent of single or dual signal operation of the transmitter
US7561854B2 (en) * 2006-12-01 2009-07-14 Harris Corporation Lossless transmit path antenna switch circuit
US7592881B2 (en) * 2006-11-08 2009-09-22 Eads Deutschland Gmbh Power broadband amplifier
US7598805B2 (en) * 2008-01-11 2009-10-06 Freescale Semiconductor, Inc. Load insensitive balanced power amplifier and related operating method
US7773959B1 (en) * 2007-04-25 2010-08-10 Rf Micro Devices, Inc. Quadrature radio frequency amplifier output network
US20110201283A1 (en) * 2010-01-18 2011-08-18 Robert Gustav Lorenz Method and system of beamforming a broadband signal through a multiport network

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20060132918A (en) * 2004-02-26 2006-12-22 마쓰시다 일렉트릭 인더스트리얼 컴패니 리미티드 Mobile station device and transmission antenna selection method in the mobile station device
US8824420B2 (en) * 2007-03-22 2014-09-02 Mitsubishi Electric Research Laboratories, Inc. Method and system for generating antenna selection signals in OFDM tranceivers with fewer RF chains than antennas in MIMO wireless networks
CN101291475A (en) * 2007-04-18 2008-10-22 展讯通信(上海)有限公司 Mobile station for time division duplex radio communication system and antenna selection method
US7756099B2 (en) * 2007-07-13 2010-07-13 Mitsubishi Electric Research Laboratories, Inc. Method and system for selecting antennas adaptively in OFDMA networks
US8374260B2 (en) * 2009-06-22 2013-02-12 Motorola Mobility Llc Method and apparatus for implementing uplink transmit diversity in a switched antenna orthogonal frequency division multiplexing communication system

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4656434A (en) * 1986-02-03 1987-04-07 Raytheon Company RF power amplifier with load mismatch compensation
US6268768B1 (en) * 1999-11-29 2001-07-31 Lucent Technologies Inc. Amplifier having linear characteristics
US6297696B1 (en) * 2000-06-15 2001-10-02 International Business Machines Corporation Optimized power amplifier
US6262690B1 (en) * 2000-10-13 2001-07-17 Motorola, Inc. Method for efficiently generating selectable antenna polarization
US20060030280A1 (en) * 2004-08-09 2006-02-09 Fred Anderson Transmit system employing an antenna and balanced amplifier architecture which provides power amplifier load balancing independent of single or dual signal operation of the transmitter
US7592881B2 (en) * 2006-11-08 2009-09-22 Eads Deutschland Gmbh Power broadband amplifier
US7561854B2 (en) * 2006-12-01 2009-07-14 Harris Corporation Lossless transmit path antenna switch circuit
US7773959B1 (en) * 2007-04-25 2010-08-10 Rf Micro Devices, Inc. Quadrature radio frequency amplifier output network
US7598805B2 (en) * 2008-01-11 2009-10-06 Freescale Semiconductor, Inc. Load insensitive balanced power amplifier and related operating method
US20110201283A1 (en) * 2010-01-18 2011-08-18 Robert Gustav Lorenz Method and system of beamforming a broadband signal through a multiport network

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130084915A1 (en) * 2011-10-04 2013-04-04 Qualcomm Incorporated Multi-antenna wireless device with power amplifiers having different characteristics
US8670797B2 (en) * 2011-10-04 2014-03-11 Qualcomm Incorporated Multi-antenna wireless device with power amplifiers having different characteristics
US20130260703A1 (en) * 2012-03-27 2013-10-03 Bae Systems Information And Electronic Systems Integration Inc. Ultra-wideband high power amplifier architecture
US8989683B2 (en) * 2012-03-27 2015-03-24 Bae Systems Information And Electronic Systems Integration Inc. Ultra-wideband high power amplifier architecture
WO2014058925A1 (en) * 2012-10-08 2014-04-17 Qualcomm Incorporated Transmit diversity architecture with optimized power consumption and area for umts & lte systems
US9031158B2 (en) 2012-10-08 2015-05-12 Qualcomm Incorporated Transmit diversity architecture with optimized power consumption and area for UMTS and LTE systems
US9059665B2 (en) 2013-02-22 2015-06-16 Qualcomm Incorporated Amplifiers with multiple outputs and configurable degeneration inductor
CN111327351A (en) * 2018-12-14 2020-06-23 杭州海康威视数字技术股份有限公司 Radio frequency transceiver circuit, wireless communication device and wireless communication method
CN111914498A (en) * 2020-05-07 2020-11-10 电子科技大学 Time division multiplexing ADIO hardware implementation method of MCU external chip

Also Published As

Publication number Publication date
CN102347788B (en) 2016-06-15
CN102347788A (en) 2012-02-08
CN102523008A (en) 2012-06-27
US20120021702A1 (en) 2012-01-26
US8918057B2 (en) 2014-12-23

Similar Documents

Publication Publication Date Title
US20120021697A1 (en) Radio frequency signal processing circuit and quadrature power amplifier
CN101174865B (en) Method and system for processing signal in communication network
US8279913B2 (en) Configurable transceiver
US8565701B2 (en) Multi-band and multi-mode antenna system and method
US7873330B2 (en) Transceiver for reducing current consumption in a wireless communications network
US20140153493A1 (en) Sector-based base station
US11750270B2 (en) Multiple-input multiple-output (MIMO) repeater system
US20130165059A1 (en) Beamforming apparatus and method in mobile communication system
US8219051B2 (en) Front-end receiver circuit with multiple paths which are simultaneously active and receiver system using the same
Pang et al. A 28-GHz CMOS phased-array beamformer supporting dual-polarized MIMO with cross-polarization leakage cancellation
US8548379B2 (en) Calibration-less transmit beamforming
US10028222B2 (en) Apparatus and method for controlling power in a communication system
US9380527B2 (en) Method for reducing the energy consumption in a wireless communication terminal and communication terminal implementing said method
US10637525B2 (en) Wireless device and wireless communication method
US20080108312A1 (en) Switchable transceiver for relay station
US8335542B2 (en) Reconfigurable wireless transmission system
CN114915272A (en) Load modulated doherty power amplifier
US11923879B2 (en) Radio unit for unsynchronized TDD multi-band operation
US20100080204A1 (en) Wlan transceiving system
CN110800160A (en) Antenna system, base station, and communication system
JP2004147004A (en) Booster device
KR101405708B1 (en) Radio Frequency IDentification transmitter/receiver device
KR20200139607A (en) Time-division duplex antenna apparatus
JPH0918398A (en) Diversity equipment

Legal Events

Date Code Title Description
AS Assignment

Owner name: MEDIATEK INC., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YANG, WEN-WEI;REEL/FRAME:026635/0553

Effective date: 20110712

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION