US4456490A - Laser annealing of MIS devices by back surface laser treatment - Google Patents

Laser annealing of MIS devices by back surface laser treatment Download PDF

Info

Publication number
US4456490A
US4456490A US06/473,429 US47342983A US4456490A US 4456490 A US4456490 A US 4456490A US 47342983 A US47342983 A US 47342983A US 4456490 A US4456490 A US 4456490A
Authority
US
United States
Prior art keywords
laser beam
insulator
semiconductor
interface
wafer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US06/473,429
Inventor
Subhadra Dutta
Prosenjit Raichoudhury
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
CBS Corp
Original Assignee
Westinghouse Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Westinghouse Electric Corp filed Critical Westinghouse Electric Corp
Priority to US06/473,429 priority Critical patent/US4456490A/en
Assigned to WESTINGHOUSE ELECTRIC CORPORATION, A CORP OF PA. reassignment WESTINGHOUSE ELECTRIC CORPORATION, A CORP OF PA. ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: DUTTA, SUBHADRA, RAICHOUDHURY, PROSENJIT
Application granted granted Critical
Publication of US4456490A publication Critical patent/US4456490A/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/268Bombardment with radiation with high-energy radiation using electromagnetic radiation, e.g. laser radiation
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S148/00Metal treatment
    • Y10S148/091Laser beam processing of fets
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/91Controlling charging state at semiconductor-insulator interface

Definitions

  • the present invention relates generally to a process for fabricating metal-insulator-semiconductor (MIS) integrated circuits, and more particularly, to the processing step of annealing a fabricated wafer by passing a laser beam through the semiconductor wafer from the back surface thereof to the semiconductor-insulator interface to effect localized heating of the insulator at the semiconductor-insulator interface, the laser beam being of a wavelength which makes the semiconductor wafer substantially transparent and the insulator substantially absorbent to the laser beam.
  • MIS metal-insulator-semiconductor
  • metal-insulator-semiconductor integrated circuits such as metal-oxide-semiconductors (MOS) and metal-nitride-oxide-semiconductors (MNOS)
  • MOS metal-oxide-semiconductors
  • MNOS metal-nitride-oxide-semiconductors
  • An annealing step is generally performed during the fabrication process to reduce the effects of the interface states and fixed oxide charge.
  • Capacitance-voltage (CV) curves are used to determine the density of the interface states and the amounts of fixed oxide charge present at the interface.
  • the CV curves may be generated by applying a potential across the semiconductor-insulator interface and varying the voltage in a periodic sawtooth fashion from say -10 volts to +10 volts, for example, at a frequency commensurate with the amount of capacitance present.
  • Curves 10 and 12 in FIG. 1A are exemplary of low frequency and high frequency CV curves, respectively, developed from a semiconductor-insulator interface.
  • the difference between the capacitance measured between the high frequency and low frequency curves 10 and 12, respectively, at -V G min. is representative of the density of the interface states, denoted by N st .
  • the shift of the curves 10 and 12 from the ordinate of the graph is a measure of the fixed oxide charge present at the interface, denoted by Qss.
  • the effects of an ideal annealing step is shown by the curves 10' and 12' in FIG. 1B.
  • the annealing step causes the CV curves 10' and 12' to come together at -V G min. and shifts the curves 10' and 12' closer to the ordinate of the graph which in effect illustrates a substantial reduction in both the density of the interface states and the amount of fixed oxide charge present at the interface.
  • furnace annealing techniques in which a fabricated wafer is disposed in a furnace at elevated temperatures for a period of time for improving the interface quality thereof has certain inherent shortcomings, as, for example, stresses caused by differential thermal expansion due to the difference in materials at the semiconductor-insulator interface.
  • stresses caused by differential thermal expansion due to the difference in materials at the semiconductor-insulator interface since most of the semiconductor wafers are doped silicon, heating of the silicon during the annealing step may cause undesirable changes in the dopant profile thereof.
  • the furnace annealing step is performed before the device is metallized. The subsequent metallization step required to complete the fabrication of the wafer may degrade any benefits gained from the interface annealing step.
  • a fabricating process for metal-insulator-semiconductor integrated circuits includes the steps of forming an insulator layer on one surface of a doped semiconductor wafer rendering a semiconductor-insulator interface therebetween, and forming metallic circuit paths on the top surface of the insulator layer.
  • thereafter the process further includes the step of annealing the fabricated wafer by passing a laser beam through the semiconducor wafer from the back surface thereof to the semiconductor-insulator interface.
  • the laser beam is of a wavelength which makes the semiconductor wafer substantially transparent and the insulator substantially absorbent to the laser beam to effect localized heating of the insulator at the semiconductor-insulator interface.
  • the fabricated wafer may be annealed by applying a CO 2 laser beam, which may have a wavelength of approximately 10.6 ⁇ m, to the back surface of the wafer to be passed through the silicon to silicon-oxide interface.
  • the annealing step may be performed by applying either a pulsed laser beam or a continuous wave laser beam to the back surface of the wafer. Since in certain cases the illuminating area of the laser beam is substantially smaller than the surface area of the semiconductor-insulator interface, the laser beam may be scanned across the surface area of the interface to effect an annealing thereof.
  • FIGS. 1A and 1B are graphical illustrations exemplary of low frequency and high frequency CV curves developed from a semiconductor-insulator interface before and after annealing, respectively.
  • FIG. 2 is a cross-sectional illustration of a representative portion of a fabricated metal-insulator-semiconductor integrated circuit suitable for use in describing the inventive method.
  • FIG. 3 is a graph illustrating the absorption characteristics of silicon with respect to the wavelength of a laser beam passing therethrough.
  • FIG. 4 is a graphical illustration of the absorption of silicon dioxide with respect to the wavelength of a laser beam passing therethrough.
  • FIG. 5 is a simple block diagram illustration of the testing apparatus suitable for carrying out one aspect of the inventive method.
  • FIG. 2 is a cross-sectional illustration of a representative portion of a fabricated metal-insulator-semiconductor integrated circuit.
  • the process for fabricating such a device includes the steps of: forming an insulator layer 20 on one surface 22 of a doped semiconductor wafer 24 rendering a semiconductor-insulator interface therebetween at the surface 22; and forming metallic circuit paths represented by the pad 26 on the top surface 28 of the insulator layer 20.
  • the embodiment is one of a metal-nitride-oxide-semiconductor (MNOS) having two insulating layers one of an oxide, like silicon dioxide 30, for example, and a second layer on top thereof of silicon nitride 32. While an MNOS device is used to describe the inventive method for annealing, it is understood that other MIS devices, like an MOS device, for example, could similarly be used without deviating from the broad principles of the inventive method.
  • MNOS metal-nitride-oxide-semiconductor
  • a density of interface states and an amount of fixed oxide charge may be formed at the interface 22 primarily in the insulator layer 20.
  • These anomalies 34 have a tendency to degrade the performance of the integrated circuits formed by the fabrication process.
  • the annealing step of the process tends to improve the quality at the interface as exhibited by the graphical illustrations in FIGS. 1A and 1B.
  • the fabricating process includes the step of annealing the fabricated wafer, a representative portion thereof illustratively shown in cross-sectional view in FIG. 2, by passing a laser beam, represented by the arrowed line 36, through the semiconductor wafer from the back surface 38 thereof to the semiconductor-insulator interface 22.
  • the laser beam is of a wavelength which makes the semiconductor wafer 24 substantially transparent and the insulator 20 substantially absorbent to the laser beam 36 to effect localized heating of the insulator 20 in the region 40 at the semiconductor-insulator interface 22.
  • FIGS. 3 and 4 illustrate the absorption characteristics of the silicon with respect to the wavelength of a laser beam passing therethrough. It is readily recognized that the absorption of silicon diminishes at an accelerated rate with wavelengths of light greater than approximately 1 micrometer.
  • FIG. 4 illustrates graphically, the absorption of an insulating material, namely silicon dioxide. Note that the absorption is maximized with wavelengths of light on the order of 9 micrometers. Thus, a silicon wafer substrate will be almost transparent to a laser beam having a wavelength on the order of 9 micrometers, while silicon dioxide and silicon nitride both absorb strongly light having a wavelength in this region.
  • the silicon-dioxide interface at 22 as shown in FIG. 2 will be locally heated in the region 40 surrounding the CO 2 laser beam 36. This localized heating provided by the aforementioned laser annealing step is expected to avoid the stresses induced at the silicon-oxide interface brought on by conventional furnace annealing due to the different thermal expansion coefficients of Si and SiO 2 .
  • the CO 2 laser annealing from the back surface has at least three different advantages thereover.
  • the Ar + laser annealing permits beam transmission through the SiO 2 and strong absorption in the underlying silicon substrate at the interface.
  • the undesirable heating effects in the silicon which may result in the redistribution of dopant impurities are avoided by the back surface laser beam annealing step because the silicon does not absorb significantly at the desired laser wavelength.
  • the strong absorption of the silicon dioxide and silicon nitride at the desired laser beam wavelength of the back surface approach provides a more effective anneal throughout the oxide layer of the insulator than does the diffusion of heat from the underlying silicon in the case of Ar + laser annealing technique.
  • Another significant advantage which may be considered over all the other annealing techniques described is the ability to perform the anneal as the last processing step on the completely fabricated metallized product. This ensures that the interface quality will not be degraded by a subsequent processing step like metallization.
  • FIG. 5 A simple illustration of the testing apparatus is shown in FIG. 5.
  • a representative sample of a fabricated MNOS device is depicted by the block 50 resting on a conventional laser table 52 with the back surface 54 thereof positioned upright.
  • the CO 2 laser 56 is controlled to focus its transmitted light beam 58 onto the back surface 54 of the fabricated device 50.
  • a set of conventional lens and/or mirrors 60 may be utilized to guide the laser beam 58 to the surface 54. It is understood that, in certain instances, the illuminating area of the laser beam may be substantially smaller than the surface area of the semiconductor-insulator interface 22 (see FIG. 2).
  • the laser beam may be scanned across the surface area of the interface 22 to effect an overall annealing thereof.
  • the laser beam was focussed to a 1 millimeter ⁇ 2 millimeter elliptical spot, and the laser power ranged from 30-60 W corresponding to power densities ranging from 4.8-9.6 ⁇ 10 2 W/cm 2 and laser pulse duration ranging from 3 milliseconds to 2 seconds.
  • N ox is also reduced, particularly in sample No. 3, where a laser power density of 6.4 ⁇ 10 2 W/cm 2 and pulse duration of 2 seconds reduces N ox from 1.59 ⁇ 10 11 cm - 2 to 9.87 ⁇ 10 10 cm. -2 . It is expected that furthr optimization of the annealing power density, annealing time, beam overlap and beam shape will lead to even more dramatic improvements in interface quality of MNOS devices.

Abstract

A process for fabricating metal-insultor-semiconductor integrated circuits, especially the processing step of annealing a fabricated wafer by passing a laser beam through the semiconductor wafer from the back surface thereof to the semiconductor-insulator interface to effect localized heating of the insulator at the semiconductor-insulator interface, is disclosed. More particularly, the laser beam is of a wavelength which makes the semiconductor wafer substantially transparent and the insulator substantially absorbent to the laser beam. Moreover, since the illuminating area of the laser beam may be substantially smaller than the surface area of the semiconductor-insulator interface, the laser beam may be scanned across the surface area of the interface to effect an overall annealing thereof.

Description

BACKGROUND OF THE INVENTION
The present invention relates generally to a process for fabricating metal-insulator-semiconductor (MIS) integrated circuits, and more particularly, to the processing step of annealing a fabricated wafer by passing a laser beam through the semiconductor wafer from the back surface thereof to the semiconductor-insulator interface to effect localized heating of the insulator at the semiconductor-insulator interface, the laser beam being of a wavelength which makes the semiconductor wafer substantially transparent and the insulator substantially absorbent to the laser beam.
In the process for fabricating metal-insulator-semiconductor integrated circuits, such as metal-oxide-semiconductors (MOS) and metal-nitride-oxide-semiconductors (MNOS), for example, much attention is paid to the semiconductor-insulator interface because the characteristics of such devices are strongly dependent on the properties of this interface. It is well known that during the fabrication process, interface states and fixed oxide charge are formed at the semiconductor-insulator interface primarily in the insulator material. The presence of the interface states have a tendency to degrade the transconductance and sub-threshold behavior of the transistors of the integrated circuit, while the fixed oxide charge is known to change the threshold voltages thereof. An annealing step is generally performed during the fabrication process to reduce the effects of the interface states and fixed oxide charge.
Capacitance-voltage (CV) curves are used to determine the density of the interface states and the amounts of fixed oxide charge present at the interface. The CV curves may be generated by applying a potential across the semiconductor-insulator interface and varying the voltage in a periodic sawtooth fashion from say -10 volts to +10 volts, for example, at a frequency commensurate with the amount of capacitance present. Curves 10 and 12 in FIG. 1A are exemplary of low frequency and high frequency CV curves, respectively, developed from a semiconductor-insulator interface. The difference between the capacitance measured between the high frequency and low frequency curves 10 and 12, respectively, at -VG min. is representative of the density of the interface states, denoted by Nst. In addition, the shift of the curves 10 and 12 from the ordinate of the graph is a measure of the fixed oxide charge present at the interface, denoted by Qss. The effects of an ideal annealing step is shown by the curves 10' and 12' in FIG. 1B. In the optimum, the annealing step causes the CV curves 10' and 12' to come together at -VG min. and shifts the curves 10' and 12' closer to the ordinate of the graph which in effect illustrates a substantial reduction in both the density of the interface states and the amount of fixed oxide charge present at the interface.
Conventional furnace annealing techniques in which a fabricated wafer is disposed in a furnace at elevated temperatures for a period of time for improving the interface quality thereof has certain inherent shortcomings, as, for example, stresses caused by differential thermal expansion due to the difference in materials at the semiconductor-insulator interface. In addition, since most of the semiconductor wafers are doped silicon, heating of the silicon during the annealing step may cause undesirable changes in the dopant profile thereof. Furthermore, in most instances, the furnace annealing step is performed before the device is metallized. The subsequent metallization step required to complete the fabrication of the wafer may degrade any benefits gained from the interface annealing step.
Experimentation has been performed with other annealing techniques, such as annealing with an argon (Ar+) laser beam, for example, with promising results being reported. In the Ar+ laser annealing of MOS devices, a laser beam is passed through the insulator from the top or front surface thereof to the interface between the insulator and semiconductor materials. The Ar+ laser beam is of such a wavelength to be transmitted through the insulator layer, which may be SiO2, for example, and absorbs strongly in the underlying silicon wafer. One drawback of this annealing process is that it must be performed prior to the metallization step in the fabrication process, otherwise there will be laser beam reflections from the metal circuit paths on the front surface of the fabricated wafer. Another drawback of the Ar+ laser beam annealing is that the energy of the laser beam is absorbed strongly in the silicon which may cause undesirable heating effects in the silicon resulting in the redistribution of dopant impurities which should be avoided, if possible.
From the above, it can be appreciated that while the present and promising annealing techniques perform the function intended adequately, they do have their shortcomings. Thus, it is preferred to keep the better qualities of the aforementioned annealing techniques while eliminating most if not all of their shortcomings. The annealing method described herebelow in a preferred embodiment is felt to accomplish these goals.
SUMMARY OF THE INVENTION
A fabricating process for metal-insulator-semiconductor integrated circuits includes the steps of forming an insulator layer on one surface of a doped semiconductor wafer rendering a semiconductor-insulator interface therebetween, and forming metallic circuit paths on the top surface of the insulator layer. In accordance with the present invention, thereafter the process further includes the step of annealing the fabricated wafer by passing a laser beam through the semiconducor wafer from the back surface thereof to the semiconductor-insulator interface. The laser beam is of a wavelength which makes the semiconductor wafer substantially transparent and the insulator substantially absorbent to the laser beam to effect localized heating of the insulator at the semiconductor-insulator interface.
In the case in which the insulating layer is silicon dioxide, the fabricated wafer may be annealed by applying a CO2 laser beam, which may have a wavelength of approximately 10.6 μm, to the back surface of the wafer to be passed through the silicon to silicon-oxide interface. Accordingly, the annealing step may be performed by applying either a pulsed laser beam or a continuous wave laser beam to the back surface of the wafer. Since in certain cases the illuminating area of the laser beam is substantially smaller than the surface area of the semiconductor-insulator interface, the laser beam may be scanned across the surface area of the interface to effect an annealing thereof.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1A and 1B are graphical illustrations exemplary of low frequency and high frequency CV curves developed from a semiconductor-insulator interface before and after annealing, respectively.
FIG. 2 is a cross-sectional illustration of a representative portion of a fabricated metal-insulator-semiconductor integrated circuit suitable for use in describing the inventive method.
FIG. 3 is a graph illustrating the absorption characteristics of silicon with respect to the wavelength of a laser beam passing therethrough.
FIG. 4 is a graphical illustration of the absorption of silicon dioxide with respect to the wavelength of a laser beam passing therethrough.
FIG. 5 is a simple block diagram illustration of the testing apparatus suitable for carrying out one aspect of the inventive method.
DESCRIPTION OF THE PREFERRED EMBODIMENT
FIG. 2 is a cross-sectional illustration of a representative portion of a fabricated metal-insulator-semiconductor integrated circuit. In general, the process for fabricating such a device includes the steps of: forming an insulator layer 20 on one surface 22 of a doped semiconductor wafer 24 rendering a semiconductor-insulator interface therebetween at the surface 22; and forming metallic circuit paths represented by the pad 26 on the top surface 28 of the insulator layer 20. In FIG. 2, the embodiment is one of a metal-nitride-oxide-semiconductor (MNOS) having two insulating layers one of an oxide, like silicon dioxide 30, for example, and a second layer on top thereof of silicon nitride 32. While an MNOS device is used to describe the inventive method for annealing, it is understood that other MIS devices, like an MOS device, for example, could similarly be used without deviating from the broad principles of the inventive method.
As has been described in the background section hereabove, a density of interface states and an amount of fixed oxide charge, both being represented by the X's 34, may be formed at the interface 22 primarily in the insulator layer 20. These anomalies 34 have a tendency to degrade the performance of the integrated circuits formed by the fabrication process. The annealing step of the process tends to improve the quality at the interface as exhibited by the graphical illustrations in FIGS. 1A and 1B.
In accordance with the present invention then, the fabricating process includes the step of annealing the fabricated wafer, a representative portion thereof illustratively shown in cross-sectional view in FIG. 2, by passing a laser beam, represented by the arrowed line 36, through the semiconductor wafer from the back surface 38 thereof to the semiconductor-insulator interface 22. The laser beam is of a wavelength which makes the semiconductor wafer 24 substantially transparent and the insulator 20 substantially absorbent to the laser beam 36 to effect localized heating of the insulator 20 in the region 40 at the semiconductor-insulator interface 22.
To further appreciate the wavelength induced characteristics of the various materials of the fabricated wafer, reference is made to the graphs of FIGS. 3 and 4. The graph of FIG. 3 illustrates the absorption characteristics of the silicon with respect to the wavelength of a laser beam passing therethrough. It is readily recognized that the absorption of silicon diminishes at an accelerated rate with wavelengths of light greater than approximately 1 micrometer. FIG. 4, on the other hand, illustrates graphically, the absorption of an insulating material, namely silicon dioxide. Note that the absorption is maximized with wavelengths of light on the order of 9 micrometers. Thus, a silicon wafer substrate will be almost transparent to a laser beam having a wavelength on the order of 9 micrometers, while silicon dioxide and silicon nitride both absorb strongly light having a wavelength in this region.
For the present example, a CO2 laser may be used with a wavelength of 10.6 micrometers in which case, the absorption coefficient of SiO2 =1.19×103 cm-1 and absorption coefficient of Si3 N4 =4.51×104 cm-1. Under these conditions, the silicon-dioxide interface at 22 as shown in FIG. 2 will be locally heated in the region 40 surrounding the CO2 laser beam 36. This localized heating provided by the aforementioned laser annealing step is expected to avoid the stresses induced at the silicon-oxide interface brought on by conventional furnace annealing due to the different thermal expansion coefficients of Si and SiO2.
In comparison with the Ar+ laser annealing from the front surface and before metalllization, it is realized that the CO2 laser annealing from the back surface has at least three different advantages thereover. As described hereabove, the Ar+ laser annealing permits beam transmission through the SiO2 and strong absorption in the underlying silicon substrate at the interface. In contrast, the undesirable heating effects in the silicon which may result in the redistribution of dopant impurities are avoided by the back surface laser beam annealing step because the silicon does not absorb significantly at the desired laser wavelength. In addition, the strong absorption of the silicon dioxide and silicon nitride at the desired laser beam wavelength of the back surface approach provides a more effective anneal throughout the oxide layer of the insulator than does the diffusion of heat from the underlying silicon in the case of Ar+ laser annealing technique. Another significant advantage which may be considered over all the other annealing techniques described is the ability to perform the anneal as the last processing step on the completely fabricated metallized product. This ensures that the interface quality will not be degraded by a subsequent processing step like metallization.
Preliminary experiments have been carried out using a CO2 laser similar to the type manufactured by Photon Sources which may be used in either the pulsed or continuous wave (CW) modes. A simple illustration of the testing apparatus is shown in FIG. 5. A representative sample of a fabricated MNOS device is depicted by the block 50 resting on a conventional laser table 52 with the back surface 54 thereof positioned upright. The CO2 laser 56 is controlled to focus its transmitted light beam 58 onto the back surface 54 of the fabricated device 50. A set of conventional lens and/or mirrors 60 may be utilized to guide the laser beam 58 to the surface 54. It is understood that, in certain instances, the illuminating area of the laser beam may be substantially smaller than the surface area of the semiconductor-insulator interface 22 (see FIG. 2). Under these conditions, the laser beam may be scanned across the surface area of the interface 22 to effect an overall annealing thereof. In one of the experiments performed, the laser beam was focussed to a 1 millimeter×2 millimeter elliptical spot, and the laser power ranged from 30-60 W corresponding to power densities ranging from 4.8-9.6×102 W/cm2 and laser pulse duration ranging from 3 milliseconds to 2 seconds.
Capacitance-voltage and capacitance/time measurements were performed on several samples before and after CO2 laser annealing to determine the changes in interface state density, fixed oxide charge and generation lifetime. The results which are summarized in Table I shown herebelow, clearly indicate that the MNOS device properties may be significantly improved by the aforementioned laser annealing technique. The interface state density, Nst, is reduced in each case, the best result being obtained from sample No. 3, where a laser power density of 7.2×102 W/cm2 and a pulse duration of 2 seconds yields an order of magnitude improvement and Nst, from 5.86×1010 eV-1 cm-2 before laser annealing to 6.6×109 eV-1 cm-2 afterwards, without degrading the generation lifetime, τg. The fixed oxide charge, Nox, is also reduced, particularly in sample No. 3, where a laser power density of 6.4×102 W/cm2 and pulse duration of 2 seconds reduces Nox from 1.59×1011 cm- 2 to 9.87×1010 cm.-2. It is expected that furthr optimization of the annealing power density, annealing time, beam overlap and beam shape will lead to even more dramatic improvements in interface quality of MNOS devices.
                                  TABLE 1                                 
__________________________________________________________________________
CO.sub.2 LASER ANNEALING OF MNOS DEVICES                                  
     Laser Power                                                          
Sample                                                                    
     Density                                                              
            Pulse                                                         
                  N.sub.st (ev.sup.-1 cm.sup.-2)                          
                             .sup.N.sub.ox (cm.sup.-2)                    
                                         τg (μsec)                 
Number                                                                    
     (10.sup.2 W/cm.sup.2)                                                
            Duration                                                      
                 Before                                                   
                       After Before                                       
                                   After Before                           
                                             After                        
__________________________________________________________________________
1    9.6    3 msec                                                        
                 3.79 × 10.sup.10                                   
                       9.55 × 10.sup.9.sup.                         
                             1.26 × 10.sup.                         
                                   1.09 × 10.sup.11                 
                                         2   1                            
     9.6    3 msec     1.25 × 10.sup.10                             
                                   1.03 × 10.sup.11                 
                                             0.6                          
     9.6    1 sec      1.7  × 10.sup.10                             
                                   1.09 × 10.sup.11                 
                                             8.3                          
2    4.8    1 sec                                                         
                 3.05 × 10.sup.10                                   
                       1.31 × 10.sup.10                             
                             1.31 × 10.sup.11                       
                                   1.23 × 10.sup.11                 
                                         9.4 4.6                          
     6.4    2 sec      2.47 × 10.sup.10                             
                                   1.3  × 10.sup.11                 
                                             2.3                          
3    4.8    2 sec                                                         
                 5.86 × 10.sup.10                                   
                       3.59 × 10.sup.10                             
                             1.59 × 10.sup.11                       
                                   1.5  × 10.sup.11                 
                                         7.2 0.7                          
     7.2    2 sec      6.6  × 10.sup.9                              
                                   1.32 × 10.sup.11                 
                                             7.2                          
     6.4    2 sec      9.7  × 10.sup.9                              
                                   9.87 × 10.sup.10                 
                                             0.07                         
     5.6    2 sec      1.28 × 10.sup.10                             
                                   1.34 × 10.sup.11                 
                                             4                            
__________________________________________________________________________

Claims (7)

We claim:
1. A process for fabricating metal-insulator-semiconductor integrated circuits including the steps of: forming an insulator layer on one surface of a doped semiconductor wafer rendering a semiconductor-insulator interface therebetween; forming metallic circuit paths on the top surface of said insulator layer; and
thereafter, annealing said fabricated wafer by passing a laser beam through the semiconductor wafer from the back surface thereof to said semiconductor-insulator interface, said laser beam being of a wavelength which makes the semiconductor wafer substantially transparent and the insulator substantially absorbent to the laser beam to effect localized heating of the insulator at the semiconductor-insulator interface.
2. The process in accordance with claim 1 wherein an insulating layer of silicon dioxide is formed on one surface of a doped wafer of silicon to form an oxide-silicon interface which is annealed by the laser beam in the annealing step.
3. The process in accordance with claim 2 wherein said fabricated wafer is annealed by applying a CO2 laser beam to the back surface of the wafer to be passed through the wafer to the semiconductor-insulator interface.
4. The process in accordance with claim 3 wherein the applied laser beam has a wavelength of approximately 10.6 μm.
5. The process in accordance with claim 1 wherein the annealing step is performed by applying a pulsed laser beam to the back surface of the wafer.
6. The process in accordance with claim 1 wherein the annealing step is performed by applying a continuous wave laser beam to the back surface of the wafer.
7. The process in accordance with claim 1 wherein the annealing step further includes the step of:
scanning the laser beam, which has an illuminating area substantially smaller than the surface area of the semiconductor-insulator interface, across the surface area of said interface to effect an overall annealing thereof.
US06/473,429 1983-03-09 1983-03-09 Laser annealing of MIS devices by back surface laser treatment Expired - Fee Related US4456490A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US06/473,429 US4456490A (en) 1983-03-09 1983-03-09 Laser annealing of MIS devices by back surface laser treatment

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US06/473,429 US4456490A (en) 1983-03-09 1983-03-09 Laser annealing of MIS devices by back surface laser treatment

Publications (1)

Publication Number Publication Date
US4456490A true US4456490A (en) 1984-06-26

Family

ID=23879486

Family Applications (1)

Application Number Title Priority Date Filing Date
US06/473,429 Expired - Fee Related US4456490A (en) 1983-03-09 1983-03-09 Laser annealing of MIS devices by back surface laser treatment

Country Status (1)

Country Link
US (1) US4456490A (en)

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4585490A (en) * 1981-12-07 1986-04-29 Massachusetts Institute Of Technology Method of making a conductive path in multi-layer metal structures by low power laser beam
US4587720A (en) * 1983-10-12 1986-05-13 Commissariat A L'energie Atomique Process for the manufacture of a self-aligned thin-film transistor
US4650524A (en) * 1984-06-20 1987-03-17 Sanyo Electric Co., Ltd Method for dividing semiconductor film formed on a substrate into plural regions by backside energy beam irradiation
US4705698A (en) * 1986-10-27 1987-11-10 Chronar Corporation Isolation of semiconductor contacts
US4810663A (en) * 1981-12-07 1989-03-07 Massachusetts Institute Of Technology Method of forming conductive path by low power laser pulse
US5893952A (en) * 1996-07-11 1999-04-13 Lsi Logic Corporation Apparatus for rapid thermal processing of a wafer
GB2347788A (en) * 1999-03-06 2000-09-13 Secr Defence Forming devices such as ferroelectric infra-red sensors by annealing
WO2001080300A1 (en) * 2000-04-12 2001-10-25 Ultratech Stepper, Inc. High-speed semiconductor transistor and selective absorption process for forming same
US20030090562A1 (en) * 2000-03-14 2003-05-15 Masanori Kubota Radiation welding and imaging apparatus and method for using the same
US6645838B1 (en) 2000-04-10 2003-11-11 Ultratech Stepper, Inc. Selective absorption process for forming an activated doped region in a semiconductor
US20100032682A1 (en) * 2008-08-04 2010-02-11 Goldeneye, Inc Large area thin freestanding nitride layers and their use as circuit layers
US20100200837A1 (en) * 2008-11-05 2010-08-12 Goldeneye, Inc. Dual sided processing and devices based on freestanding nitride and zinc oxide films
US20100248499A1 (en) * 2009-01-16 2010-09-30 Zimmerman Scott M Enhanced efficiency growth processes based on rapid thermal processing of gallium nitride films
US20100264452A1 (en) * 2008-10-17 2010-10-21 Goldeneye, Inc. Methods for high temperature processing of epitaxial chips
US8021950B1 (en) 2010-10-26 2011-09-20 International Business Machines Corporation Semiconductor wafer processing method that allows device regions to be selectively annealed following back end of the line (BEOL) metal wiring layer formation
WO2012031998A1 (en) * 2010-09-10 2012-03-15 Soitec Process for treating a substrate using a luminous flux of determined wavelength, and corresponding substrate
US20120164765A1 (en) * 2003-08-14 2012-06-28 Slater Jr David B Localized annealing of metal-silicon carbide ohmic contacts and devices so formed
US9171909B2 (en) 2008-08-04 2015-10-27 Goldeneye, Inc. Flexible semiconductor devices based on flexible freestanding epitaxial elements
US9455185B1 (en) 2015-12-17 2016-09-27 International Business Machines Corporation Laser anneal of buried metallic interconnects including through silicon vias

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4116721A (en) * 1977-11-25 1978-09-26 International Business Machines Corporation Gate charge neutralization for insulated gate field-effect transistors
US4319119A (en) * 1978-07-07 1982-03-09 Siemens Aktiengesellschaft Process for gettering semiconductor components and integrated semiconductor circuits

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4116721A (en) * 1977-11-25 1978-09-26 International Business Machines Corporation Gate charge neutralization for insulated gate field-effect transistors
US4319119A (en) * 1978-07-07 1982-03-09 Siemens Aktiengesellschaft Process for gettering semiconductor components and integrated semiconductor circuits

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
Celler et al., J. Appl. Phys. 50 (Nov. 1979) 7264. *
Iwamatsu et al., J. Electrochem. Soc. 128 (1981) 384. *
Kamins et al., Solid St. Electronics, 23 (1980) 1037. *
Lysenko et al., Phys. Stat. Solidi. 49a (1978) 405. *

Cited By (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4810663A (en) * 1981-12-07 1989-03-07 Massachusetts Institute Of Technology Method of forming conductive path by low power laser pulse
US4585490A (en) * 1981-12-07 1986-04-29 Massachusetts Institute Of Technology Method of making a conductive path in multi-layer metal structures by low power laser beam
US4587720A (en) * 1983-10-12 1986-05-13 Commissariat A L'energie Atomique Process for the manufacture of a self-aligned thin-film transistor
US4650524A (en) * 1984-06-20 1987-03-17 Sanyo Electric Co., Ltd Method for dividing semiconductor film formed on a substrate into plural regions by backside energy beam irradiation
US4705698A (en) * 1986-10-27 1987-11-10 Chronar Corporation Isolation of semiconductor contacts
US5893952A (en) * 1996-07-11 1999-04-13 Lsi Logic Corporation Apparatus for rapid thermal processing of a wafer
US5897381A (en) * 1996-07-11 1999-04-27 Lsi Logic Corporation Method of forming a layer and semiconductor substrate
US6955925B1 (en) 1999-03-06 2005-10-18 Qinetiq Limited Annealing
GB2347788A (en) * 1999-03-06 2000-09-13 Secr Defence Forming devices such as ferroelectric infra-red sensors by annealing
US20030090562A1 (en) * 2000-03-14 2003-05-15 Masanori Kubota Radiation welding and imaging apparatus and method for using the same
US6816182B2 (en) * 2000-03-14 2004-11-09 Masanori Kubota Radiation welding and imaging apparatus and method for using the same
US6645838B1 (en) 2000-04-10 2003-11-11 Ultratech Stepper, Inc. Selective absorption process for forming an activated doped region in a semiconductor
US6380044B1 (en) 2000-04-12 2002-04-30 Ultratech Stepper, Inc. High-speed semiconductor transistor and selective absorption process forming same
WO2001080300A1 (en) * 2000-04-12 2001-10-25 Ultratech Stepper, Inc. High-speed semiconductor transistor and selective absorption process for forming same
US20120164765A1 (en) * 2003-08-14 2012-06-28 Slater Jr David B Localized annealing of metal-silicon carbide ohmic contacts and devices so formed
US9608166B2 (en) * 2003-08-14 2017-03-28 Cree, Inc. Localized annealing of metal-silicon carbide ohmic contacts and devices so formed
US20100032682A1 (en) * 2008-08-04 2010-02-11 Goldeneye, Inc Large area thin freestanding nitride layers and their use as circuit layers
US9171909B2 (en) 2008-08-04 2015-10-27 Goldeneye, Inc. Flexible semiconductor devices based on flexible freestanding epitaxial elements
US9058989B2 (en) 2008-08-04 2015-06-16 Goldeneye, Inc. Large area thin freestanding nitride layers and their use as circuit layers
US8633493B2 (en) 2008-08-04 2014-01-21 Goldeneye, Inc. Large area thin freestanding nitride layers and their use as circuit layers
US8410511B2 (en) 2008-10-17 2013-04-02 Goldeneye, Inc. Methods for high temperature processing of epitaxial chips
US20100264452A1 (en) * 2008-10-17 2010-10-21 Goldeneye, Inc. Methods for high temperature processing of epitaxial chips
US8017415B2 (en) 2008-11-05 2011-09-13 Goldeneye, Inc. Dual sided processing and devices based on freestanding nitride and zinc oxide films
US20100200837A1 (en) * 2008-11-05 2010-08-12 Goldeneye, Inc. Dual sided processing and devices based on freestanding nitride and zinc oxide films
US8298840B2 (en) 2008-11-05 2012-10-30 Goldeneye, Inc. Dual sided processing and devices based on freestanding nitride and zinc oxide films
US20100248499A1 (en) * 2009-01-16 2010-09-30 Zimmerman Scott M Enhanced efficiency growth processes based on rapid thermal processing of gallium nitride films
US9190314B2 (en) 2010-09-10 2015-11-17 Soitec Process for treating a substrate using a luminous flux of determined wavelength, and corresponding substrate
KR20140019281A (en) * 2010-09-10 2014-02-14 소이텍 Process for treating a substrate using a luminous flux of determined wavelength, and corresponding substrate
JP2013541197A (en) * 2010-09-10 2013-11-07 ソイテック Method of processing a substrate using a light beam of a specific wavelength and corresponding substrate
FR2964788A1 (en) * 2010-09-10 2012-03-16 Soitec Silicon On Insulator METHOD FOR PROCESSING A SUBSTRATE USING A LIGHT FLOW OF DETERMINED WAVELENGTH, AND CORRESPONDING SUBSTRATE
US9564496B2 (en) 2010-09-10 2017-02-07 Soitec Process for treating a substrate using a luminous flux of determined wavelength, and corresponding substrate
WO2012031998A1 (en) * 2010-09-10 2012-03-15 Soitec Process for treating a substrate using a luminous flux of determined wavelength, and corresponding substrate
KR101918166B1 (en) 2010-09-10 2018-11-13 소이텍 Process for treating a substrate using a luminous flux of determined wavelength, and corresponding substrate
US8021950B1 (en) 2010-10-26 2011-09-20 International Business Machines Corporation Semiconductor wafer processing method that allows device regions to be selectively annealed following back end of the line (BEOL) metal wiring layer formation
US9455185B1 (en) 2015-12-17 2016-09-27 International Business Machines Corporation Laser anneal of buried metallic interconnects including through silicon vias

Similar Documents

Publication Publication Date Title
US4456490A (en) Laser annealing of MIS devices by back surface laser treatment
KR100396966B1 (en) Manufacturing Method of Thin Film Transistor Device
US6509212B1 (en) Method for laser-processing semiconductor device
KR100605773B1 (en) Thin film transistor manufacturing method and thin film transistor
US5474940A (en) Method of fabricating a semiconductor device having shallow junctions in source-drain regions and a gate electrode with a low resistance silicide layer
JPS6259896B2 (en)
WO2005083341A1 (en) Silicon layer for uniformizing temperature during photo-annealing
Orlowski et al. Ultrafast laser‐induced oxidation of silicon: A new approach towards high quality, low‐temperature, patterned SiO2 formation
GB2367427A (en) Gate oxide fabrication process
US4549064A (en) Laser treatment of silicon nitride
US20060270166A1 (en) Laser spike annealing for gate dielectric materials
US4406053A (en) Process for manufacturing a semiconductor device having a non-porous passivation layer
Toriumi et al. Performance and reliability concerns of ultra-thin SOI and ultra-thin gate oxide MOSFETs
Ting et al. The effect of remote plasma nitridation on the integrity of the ultrathin gate dielectric films in 0.13 μm CMOS technology and beyond
KR19990006812A (en) Method of manufacturing MIS transistor
US7659187B2 (en) Method of forming PN junctions including a post-ion implant dynamic surface anneal process with minimum interface trap density at the gate insulator-silicon interface
Razouk et al. Oxide charges induced in thermal silicon dioxide by scanning electron and laser beam annealing
Kamins et al. Interface charges beneath laser-annealed insulators on silicon
JP2794708B2 (en) Method for reducing stored charge in semiconductor device
Colinge et al. Fabrication of thin silicon-on-insulator flims using laser recrystallisation
Ma et al. Low pressure rf annealing: A new technique to remove charge centers in MIS dielectrics
JPS6250972B2 (en)
JPH03227525A (en) Manufacture of thin film transistor
KR100292054B1 (en) Method for forming gate oxide
JPS641925B2 (en)

Legal Events

Date Code Title Description
AS Assignment

Owner name: WESTINGHOUSE ELECTRIC CORPORATION; WESTINGHOUSE BU

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:DUTTA, SUBHADRA;RAICHOUDHURY, PROSENJIT;REEL/FRAME:004108/0289

Effective date: 19830304

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
FP Lapsed due to failure to pay maintenance fee

Effective date: 19920628

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362