US6030856A - Bondable compliant pads for packaging of a semiconductor chip and method therefor - Google Patents

Bondable compliant pads for packaging of a semiconductor chip and method therefor Download PDF

Info

Publication number
US6030856A
US6030856A US08/872,379 US87237997A US6030856A US 6030856 A US6030856 A US 6030856A US 87237997 A US87237997 A US 87237997A US 6030856 A US6030856 A US 6030856A
Authority
US
United States
Prior art keywords
resilient element
adhesive
fibrous material
elastomer
intermediary
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/872,379
Inventor
Thomas H. DiStefano
Zlata Kovac
John W. Smith
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Adeia Semiconductor Solutions LLC
Original Assignee
Tessera LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tessera LLC filed Critical Tessera LLC
Priority to US08/872,379 priority Critical patent/US6030856A/en
Assigned to TESSERA, INC. reassignment TESSERA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DISTEFANO, THOMAS H., KOVAC, ZLATA, SMITH, JOHN
Priority to US09/375,572 priority patent/US6373141B1/en
Application granted granted Critical
Publication of US6030856A publication Critical patent/US6030856A/en
Assigned to ROYAL BANK OF CANADA, AS COLLATERAL AGENT reassignment ROYAL BANK OF CANADA, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DIGITALOPTICS CORPORATION, DigitalOptics Corporation MEMS, DTS, INC., DTS, LLC, IBIQUITY DIGITAL CORPORATION, INVENSAS CORPORATION, PHORUS, INC., TESSERA ADVANCED TECHNOLOGIES, INC., TESSERA, INC., ZIPTRONIX, INC.
Anticipated expiration legal-status Critical
Assigned to INVENSAS CORPORATION, TESSERA ADVANCED TECHNOLOGIES, INC, INVENSAS BONDING TECHNOLOGIES, INC. (F/K/A ZIPTRONIX, INC.), FOTONATION CORPORATION (F/K/A DIGITALOPTICS CORPORATION AND F/K/A DIGITALOPTICS CORPORATION MEMS), IBIQUITY DIGITAL CORPORATION, DTS LLC, DTS, INC., PHORUS, INC., TESSERA, INC. reassignment INVENSAS CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: ROYAL BANK OF CANADA
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/16Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/4985Flexible insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/2612Auxiliary members for layer connectors, e.g. spacers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/07802Adhesive characteristics other than chemical not being an ohmic electrical conductor

Definitions

  • the present invention relates, generally, to the field of microelectronic packaging, and more particularly relates to provision of a compliant interface between microelectronic elements such as a semiconductor chip and substrate.
  • solder connections for electrically interconnecting semiconductor chips to printed circuit boards ("PCB") in order to use the space on the PCB more efficiently.
  • Solder connections have proven to be somewhat effective; however, the differences in thermal expansion and contraction ("thermal mismatch") between the semiconductor chip and the PCB places a great amount of stress on the solder connections and may adversely effect the integrity of the numerous solder bonds required to make an electrical connection. Additionally, warpage of either the semiconductor chip or the PCB may also have a negative effect on the integrity of the solder connections.
  • a semiconductor chip can be connected to a substrate using a sheet-like, and preferably flexible, interposer.
  • the interposer overlies the top, contact-bearing surface of the chip. A first surface of the interposer faces towards the chip whereas a second surface faces away from the chip.
  • Electrical terminals which can be bonded to a substrate, are provided on the second surface of the interposer, and the interposer is provided with apertures extending through it. Flexible leads extend through the apertures, between the terminals on the second surface of the interposer and the contacts on the chip. Because the terminals are movable relative to the contacts on the chip, the arrangements described in the '266 patent provide excellent resistance to differential expansion of the chip relative to the substrate caused by thermal mismatch or thermal cycling.
  • the interposer disclosed in the '266 patent may also include a compliant layer disposed between the terminals and the chip.
  • the '611 patent discloses a method for creating an interface between a chip and chip carrier including spacing the chip a given distance above the chip carrier, and introducing a liquid in the gap between the chip and carrier.
  • the liquid is a curable material which is cured into a resilient layer such as an elastomer after its introduction into the gap.
  • the terminals on a chip carrier are planarized or otherwise vertically positioned by deforming the terminals into set vertical locations with a plate, and a liquid is then cured between the chip carrier and chip.
  • Attaching the compliant pads to the first support structure may be accomplished in a number of different ways.
  • a stencil mask having a plurality of holes extending therethrough is placed on top of the first surface of the support structure.
  • the holes in the mask are then filled with a curable liquid, such as a silicone.
  • the curable liquid is at least partially cured to form an elastomer, such as by heating or by exposure to ultraviolet light.
  • the assembly including the plurality of compliant pads is used with a second support structure such as a semiconductor chip having a plurality of contacts on a first surface.
  • the first surface of the chip is abutted against the plurality of compliant pads and the contacts are electrically connected to a corresponding plurality of terminals on a second side of the support structure.
  • the first surface of the chip is pressed against the array of compliant pads by a platen engaged with the terminals, thereby assuring the planarity of the first support structure, or flexible dielectric film.
  • a compliant filler such as a curable liquid is then injected into the channels between the chip and the support structure and around the compliant pads while the chip and support structure are held in place.
  • the filler may then be cured to form a substantially uniform, planar, compliant layer between the chip and the support structure.
  • Preferred embodiments of the '699 application provide a compliant, planar interface which effectively accommodates for the thermal mismatch between the chip and a supporting substrate, thereby alleviating much of the stress on the connections therebetween. Further, the combination provides an effective encapsulation barrier against moisture and contaminants.
  • the resilient element or compliant pads may be bonded to either the semiconductor chip or the dielectric element using an adhesive.
  • a support structure such as a dielectric film is provided with a prefabricated compliant layer.
  • the compliant layer in turn has an adhesive on its surface remote from the dielectric film.
  • the semiconductor chip is placed in contact with the adhesive, and the adhesive is activated to bond the chip to the compliant layer.
  • the adhesive may be provided in a non-uniform layer to facilitate release of air during the bonding process and thus prevent void formation.
  • Known adhesives tend to delaminate from the resilient element under the extreme stresses of temperature and humidity and also under stress of extreme thermal mismatch. Accordingly, still further improvements directed toward providing a resilient element that can be more effectively bonded to microelectronic elements using known adhesives would be desirable.
  • the present invention is directed to the desired improvements discussed above.
  • a method in accordance with this aspect of the invention includes the step of providing a first microelectronic element having electrically conductive parts, providing a resilient element having one or more intermediary layers at surface regions of the resilient element which are capable of being wetted by adhesives and assembling the resilient element in proximity with the first microelectronic element.
  • the resilient element may comprise fibrous material, a fibrous mesh or voids at the one or more intermediary layers, thereby providing the resilient element with one or more surface regions capable of being wetted.
  • the resilient element may be a unitary compliant pad having a generally square or rectangular shape or may be in the form of a plurality of compliant pads (e.g., a matrix of pads) with adjacent pads defining channels therebetween, as described in the '699 Application or in co-pending, commonly assigned U.S. patent application entitled “Transferable Compliant Pads for Packaging of a Semiconductor Chip and Method Therefor.”
  • the method also includes the steps of providing a second microelectronic element and assembling the resilient element in proximity with the second microelectronic element.
  • An adhesive is provided in contact with at least one of the intermediary layers of the resilient element and at least one of the microelectronic elements and the adhesive is cured while it remains in contact with at least one of the intermediary layers of the resilient element and at least one of the microelectronic elements. After curing, the adhesive bonds to the intermediary layer at the surface regions of the resilient element.
  • a liquid encapsulant may be applied to, inter alia, protect the electrical connection and create a compliant layer.
  • This aspect of the invention incorporates the realization that known adhesives tend to delaminate from the resilient element under the stress of temperature, humidity and thermal cycling.
  • adhesives tend to delaminate from the resilient element under the stress of temperature, humidity and thermal cycling.
  • adhesives have difficulty wetting to some fully cured resilient elements and thus the adhesives are unable to effectively bond therewith.
  • there is only weak adhesion between the resilient element and the adhesive resulting in a relatively weak bond between the resilient element and the microelectronic elements. This could result in the failure of the semiconductor chip package during operation.
  • the concepts of wetting with an adhesive includes classical chemical wetting whereby the resilient element and the adhesive form a chemical bond and other forms of wetting whereby the adhesive interpenetrates with a fibrous material or the intermediary layer.
  • the resilient element is formed on a dielectric film and has a first intermediary layer.
  • the resilient element is then assembled to a semiconductor chip using a thermosetting adhesive layer disposed between a first intermediary layer of the of the resilient element and the face of the semiconductor chip and is cured while it remains in contact with the first intermediary layer so that the adhesive effectively bonds to the first intermediary layer which in turn bonds the resilient element to the semiconductor chip.
  • the adhesive Prior to the curing step, the adhesive typically is provided in a first solid, non-tacky state; however, during the curing step the adhesive is momentarily converted into a fluid state whereby the adhesive is capable of engaging and intermeshing with the fibrous material, fibrous mesh, and/or voids present at the first intermediary layer of the resilient element.
  • the adhesive transforms from the fluid state to a second solid state, whereby the first intermediary layer is bonded to the front face of the semiconductor chip.
  • the electrically conductive parts of the dielectric film and the semiconductor chip may be bonded to one another to form electrical interconnections. It is also contemplated that the electrically conductive parts may be bonded together before the adhesive is cured.
  • resilient elements having one or more intermediary layers capable of being wetted by an adhesive.
  • the resilient elements which are provided by these methods typically comprise a cured silicone elastomer such as the silicone elastomer SYLGARDTM 577 provided by Dow Corning and can be used in the processes described above, and in other processes for fabricating microelectronic packages.
  • a layer of fibrous material such as paper is provided at one or more surface regions of a curable elastomer.
  • a fibrous mesh or pad is provided at one or more surface regions of a curable elastomer.
  • a fibrous material is mixed with or blended into a curable elastomer for providing a curable elastomer having one or more intermediary layers.
  • the fibrous material may include loose fibers such as cellulose fibers, cotton fibers, or synthetic fibers such as nylon or polypropylene.
  • the fibrous material is mixed with the mass of a curable elastomer so that some of the fibers protrude from the mass after the mixing step.
  • the mass is then subjected to a curing process, such as exposing the mass to heat or ultraviolet light, whereby the mass is transformed into the resilient element having one or more irregular surface regions.
  • the resilient element provided by the above described methods can be used with an adhesive to bond the resilient element to a microelectronic element. After curing of the adhesive, the adhesive engages and intermeshes with the fibrous material, irregularities and/or voids present at the surface of the resilient element to create a strong bond between the resilient element and the adhesive and avoids the delamination problems described above.
  • a mixture comprising of mass of a curable elastomer and loose fibers dispersed throughout the mass is introduced between a microelectronic element and a platen. The mixture is then cured to provide the resilient element having one or more irregular surface regions.
  • a further embodiment of the present invention provides methods of making a resilient element having one or more intermediary layers capable of being wetted whereby the intermediary layers comprise voids provided at one or more surface regions of the resilient element.
  • a mass of a curable elastomer is provided in a liquid or a semi-liquid form and an agent, such as a gas, is introduced into the mass to form gas bubbles in the curable elastomer.
  • the gas may be introduced into the curable elastomer by injecting the gas into the curable elastomer or by mixing a blowing agent into the curable elastomer and generating the gas by converting the blowing agent to gaseous form.
  • the introduction of the gas into the mass provides one or more intermediary layers comprising of an open cell foam having irregularities such as gaps or voids at one or more surface regions of the resilient element.
  • the voids at the surface regions are capable of receiving, wetting and intermeshing with the adhesive described above while the adhesive is in a fluid state so that when the adhesive transforms back to a solid state the adhesive is intermeshed with the voids to create a strong bond between the resilient element and the adhesive, which in turn creates a strong bond between the resilient element and a microelectronic element.
  • the present invention also includes embodiments whereby storage liners are placed over the one or more intermediary layers of the resilient element to improve the shelf-life of the resilient element and prevent the resilient element from becoming contaminated.
  • the present invention includes further embodiments whereby the adhesive is provided at the one or more intermediary layers of the resilient element rather than being provided on microelectronic elements.
  • a resilient element having first and second intermediary layers is provided by the methods described above. Adhesive layers are then provided over the first and second intermediary layers and storage liners are provided over the adhesive layers to preserve the resilient element while it is in storage.
  • the storage liners are removed and the resilient element/adhesive subassembly is assembled between microelectronic elements.
  • FIG. 1 shows a side view of a microelectronic package including a resilient element having one or more intermediary layers capable of being wetted, according to one embodiment of the present invention
  • FIG. 2 shows a side view of the resilient element shown in FIG. 1 including a storage liner
  • FIG. 3 shows a side view of a stencil mask, including a mass of a curable elastomer used to form the resilient element shown in FIG. 2;
  • FIG. 4 shows a side view of the resilient element shown in FIG. 2 immediately before the resilient element is assembled with a semiconductor chip
  • FIG. 5 shows a fragmentary sectional side view of the embodiment shown in FIG. 1;
  • FIG. 6 shows a side view of another embodiment of a resilient element having one or more intermediary layers capable of being wetted
  • FIG. 7 shows the resilient element shown in FIG. 6 immediately prior to being assembled with a semiconductor chip and a dielectric film
  • FIG. 8 shows a side view of a microelectronic package including a resilient element having one or more intermediary layers capable of being wetted according to another embodiment of the present invention
  • FIG. 9 shows a side view of a stencil mask, including a mixture of a curable elastomer and loose fibers used to form the resilient element shown in FIG. 8;
  • FIG. 10 shows the resilient element shown in FIG. 8 immediately prior to being assembled with the semiconductor chip
  • FIG. 11 shows a side view of a microelectronic package including a resilient element having one or more intermediary layers capable of being wetted according to a further embodiment of the present invention
  • FIG. 12 shows a side view of a stencil mask, including a curable elastomer having voids formed at one or more intermediary layers thereof;
  • FIG. 13 shows the resilient element shown in FIG. 11 immediately prior to being assembled with a semiconductor chip
  • FIG. 14 shows a sectional side view of the resilient element shown in FIG. 11;
  • FIG. 15 shows a side view of another embodiment for forming a resilient element having one or more intermediary layers capable of being wetted
  • FIG. 16 shows a side view of still another embodiment of a resilient element according to the present invention.
  • FIG. 17 shows a side view of a further embodiment of a resilient element according to the present invention.
  • FIG. 18 shows a side view of still a further embodiment of a resilient element according to the present invention.
  • FIGS. 1-4 provides a method of making a microelectronic package 20 including a resilient element 22 having one or more intermediary layers capable of being wetted by an adhesive.
  • an interposer or sheet-like dielectric film 24 having a first surface 26 and a second surface 28 and electrically conductive parts 30 is provided.
  • the sheet-like dielectric film 24 is preferably formed from a polymeric material, such as KAPTONTM (E) available from DuPont Chemical Corporation of an approximate thickness between 25 microns and 75 microns.
  • the dielectric film 24 has conductive terminals 30 on the second surface 28 thereof and electrical parts or leads 32 extending from the terminals 30 for electrically connecting the terminals 30 to another microelectronic element, and bond windows 31 for accessing the leads 32 while electrically connecting the leads 32 with the contacts 26.
  • a resilient element 22 having a first intermediary layer 44 capable of being wetted is disposed on the first surface 26 of the dielectric film 24.
  • the resilient element 22 is typically made of a curable liquid elastomer material, such as a silicone elastomer.
  • a silicone elastomer One material currently being used as a silicone elastomer is SYLGARD 577 manufactured by Dow Corning.
  • the resilient element 22 may be formed in a mold or by using a stencil mask procedure as shown in FIG. 3. In accordance with this procedure, a stencil mask 36 is provided on the first surface 26 of the dielectric film 24.
  • the stencil mask 36 has a top surface 38 and a bottom surface 40 and further has a hole 42 extending therethrough.
  • the intermediary layer 44 comprises a sheet or layer of fibrous material such as paper, or the synthetic paper known as TYVEK®. As will be discussed below in more detail, the presence of fibers 46 at one or more intermediary layers 44 of the resilient element 22 will make it easier to bond the resilient element 22 to one or more microelectronic elements.
  • the curable elastomer and intermediary layer 44 are then subjected to a curing process to cure the elastomer whereby some of the fibers 46 intermesh with the elastomer so that the intermediary layer 44 is adhered to the resilient element 22.
  • the liquid elastomer penetrates into the fibrous material.
  • the liquid elastomer does not entirely cover the fibrous material.
  • the fibers on the side of the intermediary 44 layer facing away from the elastomer remain exposed, and are not covered by the cured elastomer. Penetration of the liquid elastomer into the intermediary layer 44 is controlled in part by the wettability of the fibers by the liquid elastomer.
  • the intermediary layer 44 can be subjected to conventional surface modification processes such as application of surface-active agents, corona discharge treatment or plasma treatment prior to assembly with the elastomer to enhance wettability. These treatments may be applied to both sides of the intermediary layer 44 or may be applied only to the side of the layer which will face the elastomer, so as to promote partial wetting of the intermediary layer 44 by the elastomer.
  • the cured resilient element 22 is then prepared for storage by providing a removable storage liner 52 over the intermediary layer 44.
  • the storage liner 52 enables the resilient element 22 to be efficiently handled and moved and also protects the resilient element 22 from contamination while it is in storage.
  • the level of adhesion between the storage liner 52 and the intermediary layer 44 should be significantly lower than the level of adhesion between the resilient element 22 and the dielectric film 24 so that the liner 52 can be easily removed without affecting the bond between the resilient element 22 and the dielectric film 24.
  • the cured resilient element 22 with the first intermediary layer 44 is then placed in storage until it is required for being assembled to another microelectronic element.
  • the use of a storage liner 52 may not be necessary, particularly in cases where the resilient element 22 is immediately assembled to another microelectronic element after being cured on the dielectric film 24.
  • the resilient element 22 having the first intermediary layer 44 is prepared for assembly to a semiconductor chip 54.
  • the chip 54 has a generally planar front face 56 including electrical parts or contacts 58 formed on peripheral regions of the front face 56.
  • the contacts 58 are arranged in rows (not shown) which are adjacent, and run parallel to, each edge of the chip 54.
  • the contacts 58 in each row are spaced at very close intervals, typically about 100 to about 250 micrometers center-to-center. This center-to-center spacing is adequate for high I/O count chips used with wire bonding or tape automated bonding systems.
  • a thermosetting adhesive 60 commonly referred to as a "snap-cure" adhesive, is provided at the front face 56 of the semiconductor chip 54.
  • such an adhesive 60 is initially provided in a first solid, non-tacky state. During a curing procedure, the adhesive 60 momentarily transforms into a fluid state upon being heated above a pre-set activation temperature. After further heating, the adhesive 60 transforms back into a second solid state.
  • One suitable solvent-free "snap-cure" adhesive is sold under the trade name ABLEBOND 967-3, by the Ablestik Electronic Materials and Adhesives Company of Rancho Dominguez, Calif.
  • the storage liner 52 Prior to assembling the resilient element/dielectric film subassembly with the semiconductor chip 54, the storage liner 52 (FIG. 2) is removed from the first intermediary layer 44 of the resilient element 22 to expose the fibers 46.
  • the dielectric film 24 and the resilient element 22 are then disposed in proximity to or assembled with the semiconductor chip 54 so that the fibers 46 at the intermediary layer 44 are in contact with the adhesive layer 60 on the front face 56 of the semiconductor chip 54.
  • the adhesive 60 While the first intermediary layer 44 of the resilient element 22 is held in contact with the adhesive 60, the adhesive 60 is subjected to a curing process to bond the adhesive 60 to the first intermediary layer 44 which in turn bonds the resilient element 22 to the front face 56 of the semiconductor chip 54.
  • the adhesive 60 is in a first solid, non-tacky state.
  • the adhesive 60 is then subjected to the curing process to momentarily convert the adhesive 60 from the first solid state to a fluid state.
  • the adhesive 60 intermeshes with the fibers 46 to form a matrix of adhesive 60 and fibers 46 at the interface 62 of the intermediary layer 44 and the adhesive 60.
  • the adhesive 60 is then subjected to additional curing whereby it transforms from the fluid state to a second solid state.
  • the first intermediary layer 44 of the resilient element 22 is bonded to the front face 56 of the semiconductor chip 54.
  • each terminal 30 on the dielectric film 24 may be connected with an associated contact 58 on the chip 54 by bonding the leads 32 to the contacts 58.
  • the terminals 30 and leads 32 may be formed from substantially any electrically conductive material, but preferably are formed from metallic materials such as copper and copper alloys, noble metals and noble metal alloys and are typically fabricated by conventional photolithographic and etching or deposition techniques.
  • the leads 32 are electrically connected to the contacts 58 on the chip 54 by a conventional wire bonding operation, or by a bonding operation as shown in U.S. Pat. Nos. 5,398,863; 5,390,844; 5,536,909 and 5,491,302.
  • a low elastic modulus dielectric encapsulant or compliant filler 64 such as a liquid silicone rubber or other curable liquid elastomer, is allowed to flow between the dielectric film 24 and the chip 54 and around the resilient element 22 and the leads 32 while the chip 54 and the dielectric film 24 are compressed together or held in place.
  • a mask/coverlay 37 may be placed over bond windows 31 to prevent the compliant filler 64 from flowing through the bonds windows 31 when the filler 64 is introduced between the chip 54 and dielectric film 24.
  • the compliant filler 64 is then cured by energy such as heat, ultraviolet light or other radiant energy to form a substantially uniform, planar, compliant layer between the chip and a support structure. Because the encapsulant 64 comprising liquid silicone is applied after bonding, there is no risk of the liquid silicone coming in contact with the leads 32 or contacts 58 before bonding, which could diminish the strength of the bond between the leads 32 and the contacts 58.
  • the adhesive is not provided at the front face 56 of the semiconductor chip 54, but is provided as part of the resilient element/dielectric film subassembly.
  • the adhesive is placed over the intermediary and a storage liner is placed over the adhesive.
  • the storage liner protects the adhesive and the resilient element/dielectric film subassembly from contamination.
  • the storage liner Prior to bonding the resilient element to the semiconductor chip, the storage liner is removed to expose the first surface of the adhesive.
  • the dielectric film/resilient element/adhesive subassembly is then disposed in proximity to or assembled with the semiconductor chip so that the first surface of the adhesive is in contact with the front face of the semiconductor chip.
  • the adhesive is then subjected to a curing process to bond the first intermediary layer of the resilient element to the adhesive which in turn bonds the resilient element to the front face of the semiconductor chip.
  • the resilient element 122 has a first intermediary layer 144a and a second intermediary layer 144b and first and second adhesive layers 160, 161 provided over the first and second intermediary layers 144a, 144b, respectively.
  • the resilient element/intermediary layer/adhesive subassembly is then disposed between first and second storage liners 152, 153 for storing the resilient element 122 until it is required for being assembled to microelectronic elements.
  • the subassembly depicted in FIG. 6 is readily fabricated in a continuous or semicontinuous process.
  • One continuous process includes depositing a layer of the curable material on one intermediary layer comprising fibrous material, in a continuous coating process; uniting the layer of curable elastomer with another intermediary layer of fibrous material; and then curing the elastomer.
  • the elastomer and intermediary layers can be squeezed in a nip between a pair of rollers or belts, so as to bring the assemblage to a controlled, even thickness.
  • the adhesive and release layers can be applied in further continuous or semicontinuous coating operations.
  • the resulting continuous web can be subdivided by punching or cutting pieces of the desired size. The subdividing step can be performed immediately prior to use.
  • the resilient element/intermediary layer/adhesive subassembly is positioned adjacent a semiconductor chip 154 and a dielectric film 124.
  • the first and second storage liners 152, 153 are removed to expose the external surface regions 170, 171 of the first and second adhesive layers 160, 161, and the resilient element 122 is assembled in proximity with the semiconductor chip 154 and the dielectric film 124 so that the first adhesive layer 160 is in contact with the front face 156 of the semiconductor chip 154 and the second adhesive layer 161 is in contact with the first surface 126 of the dielectric film 124.
  • thermosetting adhesive 160, 161 is then subjected to a curing process whereby the adhesive 160, 161 transforms from a first solid state to a fluid state and back to a second solid state for bonding the resilient element 122 to the front face 156 of the semiconductor chip 154 and the first surface 126 of the dielectric film 124, respectively.
  • FIGS. 8 and 9 show another embodiment of a resilient element 222 having a first intermediary layer 244 capable of being wetted.
  • the first intermediary layer 244 includes fibrous material 246 which is present at or protrudes from the resilient element 222 at the first intermediary layer 244.
  • the resilient element 222 of this embodiment is generally formed by providing a mixture comprising a mass of a curable liquid elastomer material 222 and loose individual fibers 246 which are mixed into the curable elastomer 222.
  • the fibers 246 may be natural fibers such as cellulose or cotton, or may be synthetic fibers such as NYLON® or polypropylene.
  • the curable elastomer 222 and loose fiber 246 mixture may be provided on the dielectric film 224 by using the stencil mask procedure described above and shown in FIG. 9. After the mixture of the curable elastomer 222 and loose fibers 246 has been screened onto the dielectric film 224, some of the loose individual fibers 246 are present at or protrude from a surface region of the curable elastomer 222 to form the first intermediary layer 244. The curable elastomer 222 is then subjected to a curing process to provide the cured resilient element 222 having the first intermediary layer 244 as shown in FIG. 10.
  • a semiconductor chip 254 having a front face 256 is provided for being assembled to the resilient element 222/dielectric film 224 subassembly.
  • a first layer of thermosetting adhesive 260 is provided between the front face 256 of the chip 254 and the first intermediary layer 244 of the resilient element 222.
  • the adhesive 260 is subjected to a curing process as described above. As shown in FIG. 8, once the adhesive 260 has been cured to a second solid state, the fibrous material 246 at the first intermediary layer 244 is locked or encapsulated in the adhesive 260, which in turn bonds the resilient element 222 and the chip 254 together.
  • FIG. 11 Another embodiment of the present invention, shown in FIG. 11, provides a method of making a microelectronic package including a resilient element 322 having an intermediary layer 344 including voids 346 at one or more surface regions of the resilient element 322.
  • the voids 346 may be in the form of open cells or orifices at the intermediary layer 344.
  • the resilient element 322 is generally formed by using a stencil mask procedure whereby a mass of a curable elastomer 322 is provided on a dielectric film 324 by using a stencil mask 336 having top and bottom surfaces 338, 340 and further having a hole 342 extending therethrough.
  • the bottom surface 340 of the mask 336 is placed atop a first surface 326 of the dielectric film 324 and the curable elastomer 322 is wiped or screened across the first surface 338 of the mask 336 so that the curable elastomer 322 is deposited into the hole 342.
  • a gas (not shown), such as air, is then introduced into the curable elastomer 322 before the curable elastomer is subjected to a curing process.
  • the gas may be introduced through a tube 380 extending through the side of the mask 336 and into a side surface region of the curable elastomer 322. In another embodiment, the gas may be introduced by way of a blowing agent.
  • Blowing agents are volatile compounds or reactive compounds which form gasses under the conditions utilized in forming an article.
  • volatile organic materials such as low molecular weight alkanes and partially or wholly halogenated alkanes may be dispersed in the curable elastomer.
  • the organic material vaporizes to form a gas, which in turn forms voids throughout the elastomer.
  • Reactive blowing agents include mixtures of carbonates and organic acids, which react to yield carbon dioxide.
  • the introduction of the gas into the curable elastomer 322 forms gas bubbles 382 in the curable elastomer 322 and an open cell foam having irregularities such as gaps and voids 346 at first and second intermediary layers 344a, 344b of the curable elastomer 322. As described above, the gaps and voids 346 provide for better bonds between the resilient element 322 and an adhesive.
  • the curable elastomer 322 is then subjected to a curing process to provide the resilient element having first and second intermediary layers 344a, 344b shown in FIGS. 11 and 13.
  • the resilient element 322 may have a smooth skin thereby requiring the skin to be shaved or disrupted to ensure that voids 346 are present at the intermediary layers 344a, 344b.
  • the resilient element 322 may be stored separately from the dielectric film 324 until it is needed for fabricating a microelectronic package.
  • a storage liner (not shown) may be placed over the intermediary layers 344a, 344b of the resilient element 322 to avoid contamination of the resilient element 322 during storage.
  • the resilient element 322/dielectric film 324 subassembly is then assembled to the semiconductor chip 354 having an adhesive 360 provided at the front face 356 of the semiconductor chip 354.
  • the adhesive 360 Prior to the curing step, the adhesive 360 is in a first solid, non-tacky, state.
  • the adhesive 360 is then subjected to a curing process to momentarily convert the adhesive 360 from the first solid state to a fluid state. Referring to FIGS. 11 and 14, while in the fluid state, the adhesive 360 flows into the voids or gaps 346 present at the first intermediary layer 344a.
  • the adhesive 360 is then subjected to additional curing whereby the adhesive 360 transforms from the fluid state to a second solid state.
  • the fully cured adhesive 360 includes tentacles or branches 361, which extend into the voids 346 in the first intermediary layer 344a thereby engaging and intermeshing with the resilient element 322 to provide a highly effective bond between the resilient element 322 and the semiconductor chip 354.
  • FIG. 15 shows another preferred embodiment of the present invention which may be used to form a resilient element 422 having one or more intermediary layers 444 capable of being wetted.
  • a resilient element 422 having one or more intermediary layers 444 is formed between a dielectric film 424 and a platen 490.
  • a mass of a curable liquid elastomer 422 is prepared and loose individual fibers 446 are mixed or blended into the curable elastomer 422 so that the loose fibers 446 protrude from the surface regions of the curable elastomer 422.
  • the curable elastomer 422 and loose fiber 446 mixture is then introduced between the platen 490 and the dielectric film 424.
  • the curable elastomer 422 and loose fiber 446 mixture is injected between the platen 490 and dielectric element 424 using a nozzle 480.
  • a first intermediary layer 444a of the curable elastomer 422 is in contact with the platen 490 and a second intermediary layer 444b of the curable elastomer 422 is in contact with the dielectric film 424.
  • the curable elastomer 422 is then cured to provide a resilient element 422 having first and second intermediary layers 444a, 444b, including fibers 446 protruding therefrom.
  • FIG. 16 shows another embodiment of a resilient element 522 having a first intermediary layer 544 capable of being wetted.
  • the first intermediary layer 544 includes a fibrous mat or pad which is present at and/or protrudes from one or more surface regions of the resilient element 522.
  • a mass of a curable elastomer is screened or stencil printed onto a dielectric film 524, according to methods described above.
  • the intermediary layer 544 is then placed in contact with one or more surface regions of the curable elastomer.
  • the curable elastomer is then cured to provide the resilient element having the first intermediary layer 544.
  • a storage liner 552 is placed over the intermediary layer 544 to prevent contamination of the resilient element 522.
  • the resilient element 522 according to this embodiment can be stored until it is required for fabricating a microelectronic package.
  • FIG. 17 shows yet another embodiment including a resilient element 622 having an intermediary layer 644, whereby the intermediary layer encompasses the entire resilient element 622.
  • a storage liner 652 is placed over the intermediary layer 644 of the resilient element 622 to prevent contamination and increase the shelf life of the resilient element 622.
  • the resilient element 622 in accordance with this embodiment may be assembled to a second microelectronic element using the processes described above.
  • FIG. 18 shows still another embodiment whereby the resilient element 722 includes a plurality or array of compliant pads.
  • the plurality of compliant pads define channels 767 running between adjacent pads.
  • the plurality of compliant pads are provided on a dielectric film 724 in accordance with processes described in the '699 application, which is incorporated herein by reference.
  • a first intermediary layer 744 comprising a fibrous pad is provided at one or more surface regions of the array of compliant pads.
  • the intermediary layer 744 is capable of being wetted to an adhesive for effectively assembling the resilient element 722 to a second microelectronic electronic element.
  • a storage liner 752 is provided over the intermediary layer 744 to prevent contamination and increase the shelf life of the resilient element 722. It is also contemplated that the intermediary layer comprises fibrous material and/or voids and incorporates all of the features of the present invention discussed above.
  • the present invention can be used where a resilient element is to be bonded between the rear face of a chip and a dielectric element.
  • the present invention can be used where the resilient element includes a compliant material such as a gel or other viscoelastic material.
  • a compliant material such as a gel or other viscoelastic material.
  • the term "elastomer” as used herein should be understood as embracing gels and other compliant materials as well as materials commonly regarded as elastomers.

Abstract

A method of making a microelectronic package includes providing first and second microelectronic elements having electrically conductive parts and disposing a resilient element having one or more intermediary layers capable of being wetted by an adhesive between the microelectronic elements. The resilient element includes fibrous material, a fibrous matrix and/or voids formed at the intermediary layers thereof. An adhesive is provided between the intermediary layers and the microelectronic elements. The adhesive is then cured while it remains in contact with the intermediary layers for bonding the resilient element and the microelectronic elements. The electrically conductive parts are then bonded together to form electrical interconnections. A microelectronic package comprising a resilient element including one or more intermediary layers capable of being wetted by an adhesive is also provided.

Description

CROSS REFERENCE TO RELATED APPLICATIONS
This application claims benefit of U.S. Provisional Patent application Ser. No. 60/019,475 filed Jun. 10, 1996, the disclosure of which is incorporated herein by reference. The present application is related to U.S. Provisional Patent application Ser. No. 60/032,960 filed Dec. 13, 1996, the disclosure of which is incorporated herein by reference.
FIELD OF THE INVENTION
The present invention relates, generally, to the field of microelectronic packaging, and more particularly relates to provision of a compliant interface between microelectronic elements such as a semiconductor chip and substrate.
BACKGROUND OF THE INVENTION
Designers and manufacturers of electronic devices are continually searching for ways to reduce the size of electronic components. Some recent developments involve the use of solder connections for electrically interconnecting semiconductor chips to printed circuit boards ("PCB") in order to use the space on the PCB more efficiently. Solder connections have proven to be somewhat effective; however, the differences in thermal expansion and contraction ("thermal mismatch") between the semiconductor chip and the PCB places a great amount of stress on the solder connections and may adversely effect the integrity of the numerous solder bonds required to make an electrical connection. Additionally, warpage of either the semiconductor chip or the PCB may also have a negative effect on the integrity of the solder connections.
There have been a number of prior art solutions attempting to reduce the effects of stress on solder connections. One solution teaches embedding wires within each solder column to reinforce the solder (U.S. Pat. No. 4,642,889). Another solution includes wrapping wire around the outside of the solder, and a further solution includes providing a combination of solder and high-lead solder (U.S. Pat. No. 5,316,788). Still other prior art solutions make use of an underfill material disposed between the semiconductor chip and the supporting substrate which allows the stress caused by the thermal mismatch to be more uniformly spread out over the entire surface of the solder connection. All of these prior art solutions are aimed at improving the reliability of solder connections; however, each of these solutions encounters significant problems, such as insufficient compliancy between the semiconductor chip and the PCB.
Several inventions, commonly assigned to the assignee of the present invention, deal effectively with the thermal mismatch problems described above. For example, U.S. Pat. No. 5,148,266 ("the '266 patent") discloses improvements in semiconductor chip assemblies and methods of making the same. In certain embodiments of the '266 patent, a semiconductor chip can be connected to a substrate using a sheet-like, and preferably flexible, interposer. In this embodiment, the interposer overlies the top, contact-bearing surface of the chip. A first surface of the interposer faces towards the chip whereas a second surface faces away from the chip. Electrical terminals, which can be bonded to a substrate, are provided on the second surface of the interposer, and the interposer is provided with apertures extending through it. Flexible leads extend through the apertures, between the terminals on the second surface of the interposer and the contacts on the chip. Because the terminals are movable relative to the contacts on the chip, the arrangements described in the '266 patent provide excellent resistance to differential expansion of the chip relative to the substrate caused by thermal mismatch or thermal cycling. The interposer disclosed in the '266 patent may also include a compliant layer disposed between the terminals and the chip.
Commonly assigned U.S. Pat. No. 5,477,611 ("the '611 patent"), the disclosure of which is incorporated herein by reference, discloses a method for creating an interface between a chip and chip carrier including spacing the chip a given distance above the chip carrier, and introducing a liquid in the gap between the chip and carrier. Preferably, the liquid is a curable material which is cured into a resilient layer such as an elastomer after its introduction into the gap. In a preferred embodiment, the terminals on a chip carrier are planarized or otherwise vertically positioned by deforming the terminals into set vertical locations with a plate, and a liquid is then cured between the chip carrier and chip.
Co-pending, commonly assigned U.S. patent application Ser. No. 08/365,699 entitled "Compliant Interface for a Semiconductor Chip and Method Therefor" filed Dec. 29, 1994 ("the '699 application"), the disclosure of which is incorporated herein by reference, discloses a method of fabricating a compliant interface for a semiconductor chip, typically comprised of a compliant encapsulation layer having a controlled thickness. In certain preferred methods according to the '699 application, a first support structure, such as a flexible, substantially inextensible dielectric film ("dielectric element"), is provided. A resilient element, such as a plurality of compliant pads, is attached to a first surface of the first support structure. Attaching the compliant pads to the first support structure may be accomplished in a number of different ways. In one embodiment, a stencil mask having a plurality of holes extending therethrough is placed on top of the first surface of the support structure. The holes in the mask are then filled with a curable liquid, such as a silicone. After the mask has been removed, the curable liquid is at least partially cured to form an elastomer, such as by heating or by exposure to ultraviolet light. Thus, there is provided an assembly which includes a plurality of compliant pads having channels between adjacent pads.
In a further embodiment of the '699 application, the assembly including the plurality of compliant pads is used with a second support structure such as a semiconductor chip having a plurality of contacts on a first surface. The first surface of the chip is abutted against the plurality of compliant pads and the contacts are electrically connected to a corresponding plurality of terminals on a second side of the support structure. Typically, the first surface of the chip is pressed against the array of compliant pads by a platen engaged with the terminals, thereby assuring the planarity of the first support structure, or flexible dielectric film. A compliant filler such as a curable liquid is then injected into the channels between the chip and the support structure and around the compliant pads while the chip and support structure are held in place. The filler may then be cured to form a substantially uniform, planar, compliant layer between the chip and the support structure. Preferred embodiments of the '699 application provide a compliant, planar interface which effectively accommodates for the thermal mismatch between the chip and a supporting substrate, thereby alleviating much of the stress on the connections therebetween. Further, the combination provides an effective encapsulation barrier against moisture and contaminants.
In the methods of fabricating a compliant interface for a semiconductor chip discussed above, the resilient element or compliant pads may be bonded to either the semiconductor chip or the dielectric element using an adhesive.
Commonly assigned U.S. Pat. No. 5,548,091 describes other methods of bonding compliant elements to the chip and support structure using adhesives. In certain preferred methods according to the '091 patent, a support structure such as a dielectric film is provided with a prefabricated compliant layer. The compliant layer in turn has an adhesive on its surface remote from the dielectric film. The semiconductor chip is placed in contact with the adhesive, and the adhesive is activated to bond the chip to the compliant layer. The adhesive may be provided in a non-uniform layer to facilitate release of air during the bonding process and thus prevent void formation. Known adhesives tend to delaminate from the resilient element under the extreme stresses of temperature and humidity and also under stress of extreme thermal mismatch. Accordingly, still further improvements directed toward providing a resilient element that can be more effectively bonded to microelectronic elements using known adhesives would be desirable.
SUMMARY OF THE INVENTION
The present invention is directed to the desired improvements discussed above.
One aspect of the present invention provides a method of making microelectronic packages. A method in accordance with this aspect of the invention includes the step of providing a first microelectronic element having electrically conductive parts, providing a resilient element having one or more intermediary layers at surface regions of the resilient element which are capable of being wetted by adhesives and assembling the resilient element in proximity with the first microelectronic element. The resilient element may comprise fibrous material, a fibrous mesh or voids at the one or more intermediary layers, thereby providing the resilient element with one or more surface regions capable of being wetted. The resilient element may be a unitary compliant pad having a generally square or rectangular shape or may be in the form of a plurality of compliant pads (e.g., a matrix of pads) with adjacent pads defining channels therebetween, as described in the '699 Application or in co-pending, commonly assigned U.S. patent application entitled "Transferable Compliant Pads for Packaging of a Semiconductor Chip and Method Therefor."
The method also includes the steps of providing a second microelectronic element and assembling the resilient element in proximity with the second microelectronic element. An adhesive is provided in contact with at least one of the intermediary layers of the resilient element and at least one of the microelectronic elements and the adhesive is cured while it remains in contact with at least one of the intermediary layers of the resilient element and at least one of the microelectronic elements. After curing, the adhesive bonds to the intermediary layer at the surface regions of the resilient element. After electrically connecting the microelectronic elements, a liquid encapsulant may be applied to, inter alia, protect the electrical connection and create a compliant layer.
This aspect of the invention incorporates the realization that known adhesives tend to delaminate from the resilient element under the stress of temperature, humidity and thermal cycling. Although the present invention is not limited by any theory of operation, it is believed that these difficulties result from the non-wetting properties of silicone elastomer, and/or the lack of surface irregularities on the resilient element for engaging and intermeshing with the adhesive. In some embodiments adhesives have difficulty wetting to some fully cured resilient elements and thus the adhesives are unable to effectively bond therewith. As a result, there is only weak adhesion between the resilient element and the adhesive resulting in a relatively weak bond between the resilient element and the microelectronic elements. This could result in the failure of the semiconductor chip package during operation. Thus, by providing a resilient element having one or more intermediary layers capable of being wetted with an adhesive, the difficulties associated with creating an effective bond between the surface of the resilient element and the adhesive are substantially eliminated. In preferred embodiments of the present invention, the concept of wetting with an adhesive includes classical chemical wetting whereby the resilient element and the adhesive form a chemical bond and other forms of wetting whereby the adhesive interpenetrates with a fibrous material or the intermediary layer.
In accordance with one embodiment, the resilient element is formed on a dielectric film and has a first intermediary layer. The resilient element is then assembled to a semiconductor chip using a thermosetting adhesive layer disposed between a first intermediary layer of the of the resilient element and the face of the semiconductor chip and is cured while it remains in contact with the first intermediary layer so that the adhesive effectively bonds to the first intermediary layer which in turn bonds the resilient element to the semiconductor chip.
Prior to the curing step, the adhesive typically is provided in a first solid, non-tacky state; however, during the curing step the adhesive is momentarily converted into a fluid state whereby the adhesive is capable of engaging and intermeshing with the fibrous material, fibrous mesh, and/or voids present at the first intermediary layer of the resilient element. Upon further curing of the adhesive, the adhesive transforms from the fluid state to a second solid state, whereby the first intermediary layer is bonded to the front face of the semiconductor chip. After the adhesive has been fully cured, the electrically conductive parts of the dielectric film and the semiconductor chip may be bonded to one another to form electrical interconnections. It is also contemplated that the electrically conductive parts may be bonded together before the adhesive is cured.
Another aspect of the present invention provides methods of making resilient elements having one or more intermediary layers capable of being wetted by an adhesive. The resilient elements which are provided by these methods typically comprise a cured silicone elastomer such as the silicone elastomer SYLGARD™ 577 provided by Dow Corning and can be used in the processes described above, and in other processes for fabricating microelectronic packages. In one preferred embodiment according to this aspect of the invention, a layer of fibrous material such as paper is provided at one or more surface regions of a curable elastomer. In another embodiment, a fibrous mesh or pad is provided at one or more surface regions of a curable elastomer. In a further embodiment, a fibrous material is mixed with or blended into a curable elastomer for providing a curable elastomer having one or more intermediary layers. The fibrous material may include loose fibers such as cellulose fibers, cotton fibers, or synthetic fibers such as nylon or polypropylene. In this embodiment, the fibrous material is mixed with the mass of a curable elastomer so that some of the fibers protrude from the mass after the mixing step. The mass is then subjected to a curing process, such as exposing the mass to heat or ultraviolet light, whereby the mass is transformed into the resilient element having one or more irregular surface regions.
The resilient element provided by the above described methods can be used with an adhesive to bond the resilient element to a microelectronic element. After curing of the adhesive, the adhesive engages and intermeshes with the fibrous material, irregularities and/or voids present at the surface of the resilient element to create a strong bond between the resilient element and the adhesive and avoids the delamination problems described above. In an alternative embodiment, a mixture comprising of mass of a curable elastomer and loose fibers dispersed throughout the mass is introduced between a microelectronic element and a platen. The mixture is then cured to provide the resilient element having one or more irregular surface regions.
A further embodiment of the present invention provides methods of making a resilient element having one or more intermediary layers capable of being wetted whereby the intermediary layers comprise voids provided at one or more surface regions of the resilient element. According to this embodiment, a mass of a curable elastomer is provided in a liquid or a semi-liquid form and an agent, such as a gas, is introduced into the mass to form gas bubbles in the curable elastomer. The gas may be introduced into the curable elastomer by injecting the gas into the curable elastomer or by mixing a blowing agent into the curable elastomer and generating the gas by converting the blowing agent to gaseous form. The introduction of the gas into the mass provides one or more intermediary layers comprising of an open cell foam having irregularities such as gaps or voids at one or more surface regions of the resilient element. The voids at the surface regions are capable of receiving, wetting and intermeshing with the adhesive described above while the adhesive is in a fluid state so that when the adhesive transforms back to a solid state the adhesive is intermeshed with the voids to create a strong bond between the resilient element and the adhesive, which in turn creates a strong bond between the resilient element and a microelectronic element.
The present invention also includes embodiments whereby storage liners are placed over the one or more intermediary layers of the resilient element to improve the shelf-life of the resilient element and prevent the resilient element from becoming contaminated.
The present invention includes further embodiments whereby the adhesive is provided at the one or more intermediary layers of the resilient element rather than being provided on microelectronic elements. In one preferred embodiment, a resilient element having first and second intermediary layers is provided by the methods described above. Adhesive layers are then provided over the first and second intermediary layers and storage liners are provided over the adhesive layers to preserve the resilient element while it is in storage. When the resilient element is to be assembled as part of a microelectronic package, the storage liners are removed and the resilient element/adhesive subassembly is assembled between microelectronic elements.
The foregoing and other objects and advantages of the present invention will be better understood from the following detailed description of a preferred embodiment taken together with the attached figures.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 shows a side view of a microelectronic package including a resilient element having one or more intermediary layers capable of being wetted, according to one embodiment of the present invention;
FIG. 2 shows a side view of the resilient element shown in FIG. 1 including a storage liner;
FIG. 3 shows a side view of a stencil mask, including a mass of a curable elastomer used to form the resilient element shown in FIG. 2;
FIG. 4 shows a side view of the resilient element shown in FIG. 2 immediately before the resilient element is assembled with a semiconductor chip;
FIG. 5 shows a fragmentary sectional side view of the embodiment shown in FIG. 1;
FIG. 6 shows a side view of another embodiment of a resilient element having one or more intermediary layers capable of being wetted;
FIG. 7 shows the resilient element shown in FIG. 6 immediately prior to being assembled with a semiconductor chip and a dielectric film;
FIG. 8 shows a side view of a microelectronic package including a resilient element having one or more intermediary layers capable of being wetted according to another embodiment of the present invention;
FIG. 9 shows a side view of a stencil mask, including a mixture of a curable elastomer and loose fibers used to form the resilient element shown in FIG. 8;
FIG. 10 shows the resilient element shown in FIG. 8 immediately prior to being assembled with the semiconductor chip;
FIG. 11 shows a side view of a microelectronic package including a resilient element having one or more intermediary layers capable of being wetted according to a further embodiment of the present invention;
FIG. 12 shows a side view of a stencil mask, including a curable elastomer having voids formed at one or more intermediary layers thereof;
FIG. 13 shows the resilient element shown in FIG. 11 immediately prior to being assembled with a semiconductor chip;
FIG. 14 shows a sectional side view of the resilient element shown in FIG. 11;
FIG. 15 shows a side view of another embodiment for forming a resilient element having one or more intermediary layers capable of being wetted;
FIG. 16 shows a side view of still another embodiment of a resilient element according to the present invention;
FIG. 17 shows a side view of a further embodiment of a resilient element according to the present invention; and
FIG. 18 shows a side view of still a further embodiment of a resilient element according to the present invention.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
One embodiment of the present invention, shown in FIGS. 1-4, provides a method of making a microelectronic package 20 including a resilient element 22 having one or more intermediary layers capable of being wetted by an adhesive. Referring to FIG. 2, an interposer or sheet-like dielectric film 24 having a first surface 26 and a second surface 28 and electrically conductive parts 30 is provided. The sheet-like dielectric film 24 is preferably formed from a polymeric material, such as KAPTON™ (E) available from DuPont Chemical Corporation of an approximate thickness between 25 microns and 75 microns. The dielectric film 24 has conductive terminals 30 on the second surface 28 thereof and electrical parts or leads 32 extending from the terminals 30 for electrically connecting the terminals 30 to another microelectronic element, and bond windows 31 for accessing the leads 32 while electrically connecting the leads 32 with the contacts 26.
A resilient element 22 having a first intermediary layer 44 capable of being wetted is disposed on the first surface 26 of the dielectric film 24. The resilient element 22 is typically made of a curable liquid elastomer material, such as a silicone elastomer. One material currently being used as a silicone elastomer is SYLGARD 577 manufactured by Dow Corning. The resilient element 22 may be formed in a mold or by using a stencil mask procedure as shown in FIG. 3. In accordance with this procedure, a stencil mask 36 is provided on the first surface 26 of the dielectric film 24. The stencil mask 36 has a top surface 38 and a bottom surface 40 and further has a hole 42 extending therethrough. The bottom surface 40 of the mask 36 is placed atop the first surface 26 of the dielectric film 24 and a mass of a curable elastomer 22 is wiped or screened across the first surface 38 of the mask 36 so that the curable elastomer 22 is deposited into the hole 42. Referring to FIG. 2, the intermediary layer 44 comprises a sheet or layer of fibrous material such as paper, or the synthetic paper known as TYVEK®. As will be discussed below in more detail, the presence of fibers 46 at one or more intermediary layers 44 of the resilient element 22 will make it easier to bond the resilient element 22 to one or more microelectronic elements.
The curable elastomer and intermediary layer 44 are then subjected to a curing process to cure the elastomer whereby some of the fibers 46 intermesh with the elastomer so that the intermediary layer 44 is adhered to the resilient element 22. During the curing process, the liquid elastomer penetrates into the fibrous material. Preferably, the liquid elastomer does not entirely cover the fibrous material. Thus, the fibers on the side of the intermediary 44 layer facing away from the elastomer remain exposed, and are not covered by the cured elastomer. Penetration of the liquid elastomer into the intermediary layer 44 is controlled in part by the wettability of the fibers by the liquid elastomer. The intermediary layer 44 can be subjected to conventional surface modification processes such as application of surface-active agents, corona discharge treatment or plasma treatment prior to assembly with the elastomer to enhance wettability. These treatments may be applied to both sides of the intermediary layer 44 or may be applied only to the side of the layer which will face the elastomer, so as to promote partial wetting of the intermediary layer 44 by the elastomer.
Referring to FIG. 2, the cured resilient element 22 is then prepared for storage by providing a removable storage liner 52 over the intermediary layer 44. The storage liner 52 enables the resilient element 22 to be efficiently handled and moved and also protects the resilient element 22 from contamination while it is in storage. The level of adhesion between the storage liner 52 and the intermediary layer 44 should be significantly lower than the level of adhesion between the resilient element 22 and the dielectric film 24 so that the liner 52 can be easily removed without affecting the bond between the resilient element 22 and the dielectric film 24. The cured resilient element 22 with the first intermediary layer 44 is then placed in storage until it is required for being assembled to another microelectronic element. In other embodiments, the use of a storage liner 52 may not be necessary, particularly in cases where the resilient element 22 is immediately assembled to another microelectronic element after being cured on the dielectric film 24.
Referring to FIG. 4, the resilient element 22 having the first intermediary layer 44 is prepared for assembly to a semiconductor chip 54. The chip 54 has a generally planar front face 56 including electrical parts or contacts 58 formed on peripheral regions of the front face 56. The contacts 58 are arranged in rows (not shown) which are adjacent, and run parallel to, each edge of the chip 54. The contacts 58 in each row are spaced at very close intervals, typically about 100 to about 250 micrometers center-to-center. This center-to-center spacing is adequate for high I/O count chips used with wire bonding or tape automated bonding systems. A thermosetting adhesive 60, commonly referred to as a "snap-cure" adhesive, is provided at the front face 56 of the semiconductor chip 54. Generally, such an adhesive 60 is initially provided in a first solid, non-tacky state. During a curing procedure, the adhesive 60 momentarily transforms into a fluid state upon being heated above a pre-set activation temperature. After further heating, the adhesive 60 transforms back into a second solid state. One suitable solvent-free "snap-cure" adhesive is sold under the trade name ABLEBOND 967-3, by the Ablestik Electronic Materials and Adhesives Company of Rancho Dominguez, Calif.
Prior to assembling the resilient element/dielectric film subassembly with the semiconductor chip 54, the storage liner 52 (FIG. 2) is removed from the first intermediary layer 44 of the resilient element 22 to expose the fibers 46. The dielectric film 24 and the resilient element 22 are then disposed in proximity to or assembled with the semiconductor chip 54 so that the fibers 46 at the intermediary layer 44 are in contact with the adhesive layer 60 on the front face 56 of the semiconductor chip 54. While the first intermediary layer 44 of the resilient element 22 is held in contact with the adhesive 60, the adhesive 60 is subjected to a curing process to bond the adhesive 60 to the first intermediary layer 44 which in turn bonds the resilient element 22 to the front face 56 of the semiconductor chip 54.
As previously discussed, prior to the curing step, the adhesive 60 is in a first solid, non-tacky state. The adhesive 60 is then subjected to the curing process to momentarily convert the adhesive 60 from the first solid state to a fluid state. Referring to FIG. 5, while in the fluid state, the adhesive 60 intermeshes with the fibers 46 to form a matrix of adhesive 60 and fibers 46 at the interface 62 of the intermediary layer 44 and the adhesive 60. The adhesive 60 is then subjected to additional curing whereby it transforms from the fluid state to a second solid state. Thus, after the adhesive 60 has been cured to its second solid state, the first intermediary layer 44 of the resilient element 22 is bonded to the front face 56 of the semiconductor chip 54.
Referring to FIG. 1, after the resilient element 22 has been bonded to the chip 54, each terminal 30 on the dielectric film 24 may be connected with an associated contact 58 on the chip 54 by bonding the leads 32 to the contacts 58. The terminals 30 and leads 32 may be formed from substantially any electrically conductive material, but preferably are formed from metallic materials such as copper and copper alloys, noble metals and noble metal alloys and are typically fabricated by conventional photolithographic and etching or deposition techniques. The leads 32 are electrically connected to the contacts 58 on the chip 54 by a conventional wire bonding operation, or by a bonding operation as shown in U.S. Pat. Nos. 5,398,863; 5,390,844; 5,536,909 and 5,491,302.
In the next stage of the process, a low elastic modulus dielectric encapsulant or compliant filler 64, such as a liquid silicone rubber or other curable liquid elastomer, is allowed to flow between the dielectric film 24 and the chip 54 and around the resilient element 22 and the leads 32 while the chip 54 and the dielectric film 24 are compressed together or held in place. A mask/coverlay 37 may be placed over bond windows 31 to prevent the compliant filler 64 from flowing through the bonds windows 31 when the filler 64 is introduced between the chip 54 and dielectric film 24. The compliant filler 64 is then cured by energy such as heat, ultraviolet light or other radiant energy to form a substantially uniform, planar, compliant layer between the chip and a support structure. Because the encapsulant 64 comprising liquid silicone is applied after bonding, there is no risk of the liquid silicone coming in contact with the leads 32 or contacts 58 before bonding, which could diminish the strength of the bond between the leads 32 and the contacts 58.
In another embodiment, the adhesive is not provided at the front face 56 of the semiconductor chip 54, but is provided as part of the resilient element/dielectric film subassembly. In this embodiment, after the resilient element 22 including the intermediary layer has been cured, the adhesive is placed over the intermediary and a storage liner is placed over the adhesive. Among other functions, the storage liner protects the adhesive and the resilient element/dielectric film subassembly from contamination. Prior to bonding the resilient element to the semiconductor chip, the storage liner is removed to expose the first surface of the adhesive. The dielectric film/resilient element/adhesive subassembly is then disposed in proximity to or assembled with the semiconductor chip so that the first surface of the adhesive is in contact with the front face of the semiconductor chip. The adhesive is then subjected to a curing process to bond the first intermediary layer of the resilient element to the adhesive which in turn bonds the resilient element to the front face of the semiconductor chip.
Referring to FIG. 6, in another embodiment, the resilient element 122 has a first intermediary layer 144a and a second intermediary layer 144b and first and second adhesive layers 160, 161 provided over the first and second intermediary layers 144a, 144b, respectively. The resilient element/intermediary layer/adhesive subassembly is then disposed between first and second storage liners 152, 153 for storing the resilient element 122 until it is required for being assembled to microelectronic elements. The subassembly depicted in FIG. 6 is readily fabricated in a continuous or semicontinuous process. One continuous process includes depositing a layer of the curable material on one intermediary layer comprising fibrous material, in a continuous coating process; uniting the layer of curable elastomer with another intermediary layer of fibrous material; and then curing the elastomer. Before or during the curing step, the elastomer and intermediary layers can be squeezed in a nip between a pair of rollers or belts, so as to bring the assemblage to a controlled, even thickness. The adhesive and release layers can be applied in further continuous or semicontinuous coating operations. The resulting continuous web can be subdivided by punching or cutting pieces of the desired size. The subdividing step can be performed immediately prior to use.
Referring to FIG. 7, during final assembly, the resilient element/intermediary layer/adhesive subassembly is positioned adjacent a semiconductor chip 154 and a dielectric film 124. The first and second storage liners 152, 153 are removed to expose the external surface regions 170, 171 of the first and second adhesive layers 160, 161, and the resilient element 122 is assembled in proximity with the semiconductor chip 154 and the dielectric film 124 so that the first adhesive layer 160 is in contact with the front face 156 of the semiconductor chip 154 and the second adhesive layer 161 is in contact with the first surface 126 of the dielectric film 124. The thermosetting adhesive 160, 161 is then subjected to a curing process whereby the adhesive 160, 161 transforms from a first solid state to a fluid state and back to a second solid state for bonding the resilient element 122 to the front face 156 of the semiconductor chip 154 and the first surface 126 of the dielectric film 124, respectively.
FIGS. 8 and 9 show another embodiment of a resilient element 222 having a first intermediary layer 244 capable of being wetted. In this embodiment, the first intermediary layer 244 includes fibrous material 246 which is present at or protrudes from the resilient element 222 at the first intermediary layer 244. The resilient element 222 of this embodiment is generally formed by providing a mixture comprising a mass of a curable liquid elastomer material 222 and loose individual fibers 246 which are mixed into the curable elastomer 222. The fibers 246 may be natural fibers such as cellulose or cotton, or may be synthetic fibers such as NYLON® or polypropylene. The curable elastomer 222 and loose fiber 246 mixture may be provided on the dielectric film 224 by using the stencil mask procedure described above and shown in FIG. 9. After the mixture of the curable elastomer 222 and loose fibers 246 has been screened onto the dielectric film 224, some of the loose individual fibers 246 are present at or protrude from a surface region of the curable elastomer 222 to form the first intermediary layer 244. The curable elastomer 222 is then subjected to a curing process to provide the cured resilient element 222 having the first intermediary layer 244 as shown in FIG. 10.
Referring to FIG. 10, a semiconductor chip 254 having a front face 256 is provided for being assembled to the resilient element 222/dielectric film 224 subassembly. A first layer of thermosetting adhesive 260 is provided between the front face 256 of the chip 254 and the first intermediary layer 244 of the resilient element 222. After the resilient element 222 has been assembled with the semiconductor chip 254, the adhesive 260 is subjected to a curing process as described above. As shown in FIG. 8, once the adhesive 260 has been cured to a second solid state, the fibrous material 246 at the first intermediary layer 244 is locked or encapsulated in the adhesive 260, which in turn bonds the resilient element 222 and the chip 254 together.
Another embodiment of the present invention, shown in FIG. 11, provides a method of making a microelectronic package including a resilient element 322 having an intermediary layer 344 including voids 346 at one or more surface regions of the resilient element 322. The voids 346 may be in the form of open cells or orifices at the intermediary layer 344. Referring to FIG. 12, the resilient element 322 is generally formed by using a stencil mask procedure whereby a mass of a curable elastomer 322 is provided on a dielectric film 324 by using a stencil mask 336 having top and bottom surfaces 338, 340 and further having a hole 342 extending therethrough. The bottom surface 340 of the mask 336 is placed atop a first surface 326 of the dielectric film 324 and the curable elastomer 322 is wiped or screened across the first surface 338 of the mask 336 so that the curable elastomer 322 is deposited into the hole 342. A gas (not shown), such as air, is then introduced into the curable elastomer 322 before the curable elastomer is subjected to a curing process. The gas may be introduced through a tube 380 extending through the side of the mask 336 and into a side surface region of the curable elastomer 322. In another embodiment, the gas may be introduced by way of a blowing agent. Blowing agents, as commonly utilized in the plastics industry, are volatile compounds or reactive compounds which form gasses under the conditions utilized in forming an article. For example, volatile organic materials such as low molecular weight alkanes and partially or wholly halogenated alkanes may be dispersed in the curable elastomer. When the elastomer is subjected to heat during the curing process, the organic material vaporizes to form a gas, which in turn forms voids throughout the elastomer. Essentially any volatile material which is chemically compatible with the curable elastomer and does not cause undesired side reactions during the curing step can be used in the same manner. Reactive blowing agents include mixtures of carbonates and organic acids, which react to yield carbon dioxide. Other mixtures of reactants can be employed, again provided that the reactants and products do not cause undesired reactions with the elastomer. Blowing agents and their use in formation of polymer foams are described in "Plastics Engineering Handbook," 4th ed., Van Nostrand Reinhold Company, 1976, pp. 499 set seq., which is incorporated by reference herein.
The introduction of the gas into the curable elastomer 322 forms gas bubbles 382 in the curable elastomer 322 and an open cell foam having irregularities such as gaps and voids 346 at first and second intermediary layers 344a, 344b of the curable elastomer 322. As described above, the gaps and voids 346 provide for better bonds between the resilient element 322 and an adhesive. The curable elastomer 322 is then subjected to a curing process to provide the resilient element having first and second intermediary layers 344a, 344b shown in FIGS. 11 and 13. After curing, the resilient element 322 may have a smooth skin thereby requiring the skin to be shaved or disrupted to ensure that voids 346 are present at the intermediary layers 344a, 344b. The resilient element 322 may be stored separately from the dielectric film 324 until it is needed for fabricating a microelectronic package. A storage liner (not shown) may be placed over the intermediary layers 344a, 344b of the resilient element 322 to avoid contamination of the resilient element 322 during storage.
The resilient element 322/dielectric film 324 subassembly is then assembled to the semiconductor chip 354 having an adhesive 360 provided at the front face 356 of the semiconductor chip 354. Prior to the curing step, the adhesive 360 is in a first solid, non-tacky, state. The adhesive 360 is then subjected to a curing process to momentarily convert the adhesive 360 from the first solid state to a fluid state. Referring to FIGS. 11 and 14, while in the fluid state, the adhesive 360 flows into the voids or gaps 346 present at the first intermediary layer 344a. The adhesive 360 is then subjected to additional curing whereby the adhesive 360 transforms from the fluid state to a second solid state. The fully cured adhesive 360 includes tentacles or branches 361, which extend into the voids 346 in the first intermediary layer 344a thereby engaging and intermeshing with the resilient element 322 to provide a highly effective bond between the resilient element 322 and the semiconductor chip 354.
FIG. 15 shows another preferred embodiment of the present invention which may be used to form a resilient element 422 having one or more intermediary layers 444 capable of being wetted. In accordance with this embodiment, a resilient element 422 having one or more intermediary layers 444 is formed between a dielectric film 424 and a platen 490. As described above, a mass of a curable liquid elastomer 422 is prepared and loose individual fibers 446 are mixed or blended into the curable elastomer 422 so that the loose fibers 446 protrude from the surface regions of the curable elastomer 422. The curable elastomer 422 and loose fiber 446 mixture is then introduced between the platen 490 and the dielectric film 424. In accordance with one preferred embodiment, the curable elastomer 422 and loose fiber 446 mixture is injected between the platen 490 and dielectric element 424 using a nozzle 480. A first intermediary layer 444a of the curable elastomer 422 is in contact with the platen 490 and a second intermediary layer 444b of the curable elastomer 422 is in contact with the dielectric film 424. The curable elastomer 422 is then cured to provide a resilient element 422 having first and second intermediary layers 444a, 444b, including fibers 446 protruding therefrom.
FIG. 16 shows another embodiment of a resilient element 522 having a first intermediary layer 544 capable of being wetted. In this embodiment, the first intermediary layer 544 includes a fibrous mat or pad which is present at and/or protrudes from one or more surface regions of the resilient element 522. A mass of a curable elastomer is screened or stencil printed onto a dielectric film 524, according to methods described above. The intermediary layer 544 is then placed in contact with one or more surface regions of the curable elastomer. The curable elastomer is then cured to provide the resilient element having the first intermediary layer 544. A storage liner 552 is placed over the intermediary layer 544 to prevent contamination of the resilient element 522. The resilient element 522 according to this embodiment can be stored until it is required for fabricating a microelectronic package.
FIG. 17 shows yet another embodiment including a resilient element 622 having an intermediary layer 644, whereby the intermediary layer encompasses the entire resilient element 622. After the resilient element 622 is cured, a storage liner 652 is placed over the intermediary layer 644 of the resilient element 622 to prevent contamination and increase the shelf life of the resilient element 622. The resilient element 622 in accordance with this embodiment may be assembled to a second microelectronic element using the processes described above.
FIG. 18 shows still another embodiment whereby the resilient element 722 includes a plurality or array of compliant pads. The plurality of compliant pads define channels 767 running between adjacent pads. The plurality of compliant pads are provided on a dielectric film 724 in accordance with processes described in the '699 application, which is incorporated herein by reference. A first intermediary layer 744 comprising a fibrous pad is provided at one or more surface regions of the array of compliant pads. The intermediary layer 744 is capable of being wetted to an adhesive for effectively assembling the resilient element 722 to a second microelectronic electronic element. A storage liner 752 is provided over the intermediary layer 744 to prevent contamination and increase the shelf life of the resilient element 722. It is also contemplated that the intermediary layer comprises fibrous material and/or voids and incorporates all of the features of the present invention discussed above.
As will be readily appreciated, numerous variations and combinations of the features discussed above can be utilized. For example, there are many other materials which may be introduced into a curable elastomer or at surface regions of a curable elastomer to generate a resilient element having intermediary layers capable of being wetted by an adhesive. It is also contemplated that fibrous materials and gases can be used in combination to generate the intermediary layers, and that the resilient element according to the present invention can be used to bond other types of electrical and/or mechanical components than those described herein. Also, the particular configurations of the elastomeric resilient elements, dielectric elements and semiconductor chip are merely illustrative. For example, the present invention can be used where a resilient element is to be bonded between the rear face of a chip and a dielectric element. Also, the present invention can be used where the resilient element includes a compliant material such as a gel or other viscoelastic material. Accordingly, the term "elastomer" as used herein should be understood as embracing gels and other compliant materials as well as materials commonly regarded as elastomers. As these and numerous other variations and combinations of the features discussed above may be employed without departing from the present invention, the foregoing description of the preferred embodiment should be taken by way of illustration, rather than by way of limitation, of the features discussed above.

Claims (36)

We claim:
1. A method of making a microelectronic package comprising the steps of:
providing a microelectronic element;
providing a resilient element having one or more intermediary layers capable of being wetted and assembling said resilient element in proximity with said microelectronic element.
2. A method as claimed in claim 1, further comprising the steps of:
providing a second microelectronic element and assembling said resilient element in proximity with said second microelectronic element;
providing an adhesive in contact with at least one of said one or more intermediary layers of said resilient element and at least one of said microelectronic elements;
curing said adhesive while said adhesive remains in contact with said at least one of said one or more intermediary layers of said resilient element and at least one of said microelectronic elements.
3. A method as claimed in claim 2, further comprising the step of:
electrically connecting said first and second microelectronic elements.
4. A method as claimed in claim 3, wherein said first and second microelectronic elements have electrically conductive parts, the electrically connecting step further comprising the step of bonding the electrically conductive parts of said first and second microelectronic elements to one another to form electrical interconnections.
5. A method as claimed in claim 4, wherein the step of bonding the electrically conductive parts occurs after the curing said adhesive step.
6. A method as claimed in claim 2, wherein said resilient element includes fibrous material at said one or more intermediary layers.
7. A method as claimed in claim 6, wherein said fibrous material includes fibers protruding from said one or more intermediary layers.
8. A method as claimed in claim 6, wherein said adhesive intermeshes with said fibrous material after the curing said adhesive step.
9. A method as claimed in claim 6, wherein said fibrous material is selected from the group consisting of cellulose fibers, cotton fibers and synthetic fibers.
10. A method as claimed in claim 9, wherein said fibrous material includes synthetic fibers selected from the group consisting of polypropylene and NYLON.
11. A method as claimed in claim 2, wherein said resilient element includes voids at said one or more intermediary layers.
12. A method as claimed in claim 11, wherein said adhesive is in contact with one or more of said voids after the curing said adhesive step.
13. A method as claimed in claim 11, wherein said resilient element further comprises cells remote from said voids.
14. A method as claimed in claim 2, wherein the step of curing said adhesive includes the steps of:
applying energy to said adhesive so that said adhesive transforms from a first solid state to a fluid state for intermeshing with said at least one of said one or more intermediary layers of said resilient element; and
causing said adhesive to transform to a second solid state after said adhesive intermeshes with said at least one of said one or more intermediary layers of said resilient element.
15. A method as claimed in claim 1, wherein the step of providing said resilient element having one or more intermediary layers capable of being wetted includes the step of fabricating said resilient element having one or more intermediary layers said fabricating step including the steps of:
providing a curable elastomer and a fibrous material at one or more surface regions of said curable elastomer;
curing said curable elastomer.
16. A method as claimed in claim 15 wherein the providing a curable elastomer and a fibrous material step includes the steps of providing a layer of said fibrous material, engaging a mass of said curable elastomer in contact with the layer so that the uncured elastomer penetrates the layer of fibrous material and then curing the elastomer.
17. A method as claimed in claim 16 wherein said layer of fibrous material is selected from the group consisting of paper, woven fabric, and non-woven fabric.
18. A method as claimed in claim 15, wherein said fibrous material is selected from the group consisting of cellulose fiber, cotton fiber and synthetic fiber.
19. A method as claimed in claim 18, wherein said fibrous material includes a synthetic fiber selected from the group consisting of polypropylene and nylon.
20. A method as claimed in claim 1, wherein the step of providing said resilient element having one or more intermediary layers capable of being wetted includes the step of fabricating said resilient element having one or more intermediary layers, said fabricating step including the steps of providing a curable elastomer in a mixture with a gas and then curing said curable elastomer.
21. A method as claimed in claim 20, wherein the fabricating step includes the step of injecting said gas into said curable elastomer prior to the curing said curable elastomer step.
22. A method as claimed in claim 21, wherein said resilient element includes voids at said one or more intermediary layers after the curing said curable elastomer step.
23. A method as claimed in claim 22, wherein said adhesive is in contact with one or more of said voids during the curing said adhesive step.
24. A method as claimed in claim 20, wherein the providing a gas step includes the step of providing a blowing agent and converting said blowing agent to a gas before said elastomer is completely cured.
25. A method as claimed in claim 20, wherein said gas provides cells throughout said curable elastomer and voids at said intermediary layers of said curable elastomer.
26. A method as claimed in claim 2, wherein said first microelectronic element is a electric interposer including terminals and a flexible dielectric film and said second microelectronic element includes a semiconductor chip.
27. A method as claimed in claim 2, wherein said one or more intermediary layers are provided at first and second surface regions of said resilient element.
28. A method as claimed in claim 27, wherein said adhesive is in contact with said first intermediary layer of said resilient element and said first microelectronic element.
29. A method as claimed in claim 27, wherein said adhesive is in contact with said second intermediary layer of said resilient element and said second microelectronic element.
30. A method as claimed in claim 2, wherein said resilient element includes an array of compliant pads, adjacent pads of said array of compliant pads defining channels therebetween.
31. A method of fabricating a resilient element having one or more intermediary layers capable of being wetted comprising the steps of:
providing a curable elastomer having one or more surface regions and a fibrous material at at least one of said one or more surface regions;
curing said curable elastomer to form a resilient element having one or more intermediary layers capable of being wetted.
32. A method as claimed in claim 31, wherein said fibrous material protrudes from said resilient element.
33. A method as claimed in claim 32, wherein said fibrous material is selected from the group consisting of cellulose fiber, cotton fiber and synthetic fiber.
34. A method as claimed in claim 33 wherein said step of providing a curable elastomer and a fibrous material includes the steps of providing a layer of said fibrous material, engaging a mass of said curable elastomer in contact with the layer of said fibrous material so that said uncured elastomer penetrates the layer of said fibrous material.
35. A method as claimed in claim 34 wherein said layer of fibrous material is selected from the group consisting of paper, fabric mesh, woven fabric, and non-woven fabric.
36. A method as claimed in claim 31, wherein said resilient element includes an array of compliant pads, adjacent pads of said array of compliant pads defining channels therebetween.
US08/872,379 1996-06-10 1997-06-10 Bondable compliant pads for packaging of a semiconductor chip and method therefor Expired - Lifetime US6030856A (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US08/872,379 US6030856A (en) 1996-06-10 1997-06-10 Bondable compliant pads for packaging of a semiconductor chip and method therefor
US09/375,572 US6373141B1 (en) 1996-06-10 1999-08-16 Bondable compliant pads for packaging of a semiconductor chip and method therefor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US1947596P 1996-06-10 1996-06-10
US08/872,379 US6030856A (en) 1996-06-10 1997-06-10 Bondable compliant pads for packaging of a semiconductor chip and method therefor

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/375,572 Division US6373141B1 (en) 1996-06-10 1999-08-16 Bondable compliant pads for packaging of a semiconductor chip and method therefor

Publications (1)

Publication Number Publication Date
US6030856A true US6030856A (en) 2000-02-29

Family

ID=26692256

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/872,379 Expired - Lifetime US6030856A (en) 1996-06-10 1997-06-10 Bondable compliant pads for packaging of a semiconductor chip and method therefor
US09/375,572 Expired - Lifetime US6373141B1 (en) 1996-06-10 1999-08-16 Bondable compliant pads for packaging of a semiconductor chip and method therefor

Family Applications After (1)

Application Number Title Priority Date Filing Date
US09/375,572 Expired - Lifetime US6373141B1 (en) 1996-06-10 1999-08-16 Bondable compliant pads for packaging of a semiconductor chip and method therefor

Country Status (1)

Country Link
US (2) US6030856A (en)

Cited By (54)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6294040B1 (en) * 1996-12-13 2001-09-25 Tessera, Inc. Transferable resilient element for packaging of a semiconductor chip and method therefor
DE10030697A1 (en) * 2000-06-23 2002-01-10 Infineon Technologies Ag Method for securing semiconductor chip on substrate compensates for mechanical stresses in substrate using tape/adhesive layer applied to substrate
US20030024735A1 (en) * 2001-08-01 2003-02-06 Volker Strutz Protective device for subassemblies and method for producing a protective device
US20030048624A1 (en) * 2001-08-22 2003-03-13 Tessera, Inc. Low-height multi-component assemblies
US20030107118A1 (en) * 2001-10-09 2003-06-12 Tessera, Inc. Stacked packages
US20030122246A1 (en) * 2001-12-31 2003-07-03 Mou-Shiung Lin Integrated chip package structure using silicon substrate and method of manufacturing the same
US6617199B2 (en) * 1998-06-24 2003-09-09 Honeywell International Inc. Electronic device having fibrous interface
US20030205804A1 (en) * 2001-12-31 2003-11-06 Jin-Yuan Lee Integrated chip package structure using ceramic substrate and method of manufacturing the same
US6676796B2 (en) * 1998-06-24 2004-01-13 Honeywell International Inc. Transferrable compliant fibrous thermal interface
US6686015B2 (en) * 1996-12-13 2004-02-03 Tessera, Inc. Transferable resilient element for packaging of a semiconductor chip and method therefor
US20040031972A1 (en) * 2001-10-09 2004-02-19 Tessera, Inc. Stacked packages
US6713151B1 (en) 1998-06-24 2004-03-30 Honeywell International Inc. Compliant fibrous thermal interface
US6723584B2 (en) * 1994-09-20 2004-04-20 Tessera, Inc. Methods of making microelectronic assemblies including compliant interfaces
US20040099938A1 (en) * 2002-09-11 2004-05-27 Tessera, Inc. Assemblies having stacked semiconductor chips and methods of making same
US20040104470A1 (en) * 2002-08-16 2004-06-03 Tessera, Inc. Microelectronic packages with self-aligning features
US6791171B2 (en) 2000-06-20 2004-09-14 Nanonexus, Inc. Systems for testing and packaging integrated circuits
US20040217461A1 (en) * 2002-08-05 2004-11-04 Tessera, Inc. Microelectronic adaptors, assemblies and methods
US20040222518A1 (en) * 2003-02-25 2004-11-11 Tessera, Inc. Ball grid array with bumps
US20040227225A1 (en) * 1995-10-31 2004-11-18 Tessera, Inc. Microelectronic assemblies having compliant layers
US20050026476A1 (en) * 2000-06-20 2005-02-03 Sammy Mok Systems for testing and packaging integrated circuits
US20050090099A1 (en) * 2002-01-19 2005-04-28 Megic Corporation Thin film semiconductor package and method of fabrication
US20050139986A1 (en) * 1994-09-20 2005-06-30 Tessera, Inc. Methods of making microelectronic assemblies including compliant interfaces
US20050173796A1 (en) * 2001-10-09 2005-08-11 Tessera, Inc. Microelectronic assembly having array including passive elements and interconnects
US20060074836A1 (en) * 2004-09-03 2006-04-06 Biowisdom Limited System and method for graphically displaying ontology data
US20060186906A1 (en) * 2000-05-23 2006-08-24 Bottoms W R High density interconnect system for IC packages and interconnect assemblies
US20060194365A1 (en) * 2005-02-25 2006-08-31 Tessera, Inc. Microelectronic assemblies having compliancy
US20060286717A1 (en) * 2005-05-06 2006-12-21 Tessera, Inc. Stacked microelectronic assemblies having basal compliant layers
US20070057684A1 (en) * 1999-05-27 2007-03-15 Chong Fu C Massively parallel interface for electronic circuit
US20070084559A1 (en) * 2005-10-13 2007-04-19 Frank Graziano Double-sided adhesive tape and method of application for slipcovers
US20070098895A1 (en) * 2001-08-24 2007-05-03 Smith Donald L Method and Apparatus for Producing Uniform, Isotropic Stresses in a Sputtered Film
US20070103877A1 (en) * 2005-11-04 2007-05-10 Staktek Group L.P. Flex circuit apparatus and method for adding capacitance while conserving circuit board surface area
US20070158802A1 (en) * 2006-01-11 2007-07-12 Staktek Group L.P. High density memory card system and method
US20070158821A1 (en) * 2006-01-11 2007-07-12 Leland Szewerenko Managed memory component
US20070164412A1 (en) * 2002-10-15 2007-07-19 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US20070164416A1 (en) * 2006-01-17 2007-07-19 James Douglas Wehrly Managed memory component
US20070170561A1 (en) * 2006-01-11 2007-07-26 Staktek Group L.P. Leaded package integrated circuit stacking
US20070245553A1 (en) * 1999-05-27 2007-10-25 Chong Fu C Fine pitch microfabricated spring contact structure & method
US20070262429A1 (en) * 2006-05-15 2007-11-15 Staktek Group, L.P. Perimeter stacking system and method
US20080042250A1 (en) * 2006-08-18 2008-02-21 Tessera, Inc. Stacked microelectronic assemblies and methods therefor
US20080042274A1 (en) * 2002-09-06 2008-02-21 Tessera, Inc. Components, methods and assemblies for stacked packages
US20080093724A1 (en) * 2006-10-20 2008-04-24 Staktek Group L.P. Stackable Micropackages and Stacked Modules
US20080150121A1 (en) * 2006-12-20 2008-06-26 Tessera Technologies Hungary Kft. Microelectronic assemblies having compliancy and methods therefor
DE102007009371A1 (en) * 2007-02-23 2008-08-28 Qimonda Ag Semiconductor chip mounting method, involves partially or completely soaking capillary meshing on substrate e.g. printed circuit board, using thin liquid adhesive, and fitting chips to capillary meshing
US20080265401A1 (en) * 2001-12-31 2008-10-30 Megica Corporation Integrated chip package structure using organic substrate and method of manufacturing the same
US20090057919A1 (en) * 2000-05-19 2009-03-05 Megica Corporation Multiple chips bonded to packaging structure with low noise and multiple selectable functions
US20090153165A1 (en) * 1999-05-27 2009-06-18 Fu Chiung Chong High Density Interconnect System Having Rapid Fabrication Cycle
US20100013082A1 (en) * 2006-08-11 2010-01-21 Megica Corporation Chip package and method for fabricating the same
US20100035382A1 (en) * 1995-10-31 2010-02-11 Tessera, Inc. Methods of making compliant semiconductor chip packages
US7952373B2 (en) 2000-05-23 2011-05-31 Verigy (Singapore) Pte. Ltd. Construction structures and manufacturing processes for integrated circuit wafer probe card assemblies
US8119446B2 (en) 2001-12-31 2012-02-21 Megica Corporation Integrated chip package structure using metal substrate and method of manufacturing the same
US8168527B2 (en) 2006-09-06 2012-05-01 Megica Corporation Semiconductor chip and method for fabricating the same
US8426982B2 (en) 2001-03-30 2013-04-23 Megica Corporation Structure and manufacturing method of chip scale package
USRE45463E1 (en) 2003-11-12 2015-04-14 Tessera, Inc. Stacked microelectronic assemblies with central contacts
CN114899276A (en) * 2022-04-29 2022-08-12 杭州玻美文化艺术有限公司 Production method for packaging photovoltaic module by using gridding liquid adhesive film and photovoltaic module

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8633600B2 (en) * 2010-09-21 2014-01-21 Infineon Technologies Ag Device and method for manufacturing a device

Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3614832A (en) * 1966-03-09 1971-10-26 Ibm Decal connectors and methods of forming decal connections to solid state devices
US3680037A (en) * 1970-11-05 1972-07-25 Tech Wire Prod Inc Electrical interconnector
US3795037A (en) * 1970-05-05 1974-03-05 Int Computers Ltd Electrical connector devices
US4237607A (en) * 1977-06-01 1980-12-09 Citizen Watch Co., Ltd. Method of assembling semiconductor integrated circuit
US4545610A (en) * 1983-11-25 1985-10-08 International Business Machines Corporation Method for forming elongated solder connections between a semiconductor device and a supporting substrate
US4604644A (en) * 1985-01-28 1986-08-05 International Business Machines Corporation Solder interconnection structure for joining semiconductor devices to substrates that have improved fatigue life, and process for making
US4642889A (en) * 1985-04-29 1987-02-17 Amp Incorporated Compliant interconnection and method therefor
US4710798A (en) * 1985-09-10 1987-12-01 Northern Telecom Limited Integrated circuit chip package
US4793814A (en) * 1986-07-21 1988-12-27 Rogers Corporation Electrical circuit board interconnect
US5148266A (en) * 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies having interposer and flexible lead
US5316788A (en) * 1991-07-26 1994-05-31 International Business Machines Corporation Applying solder to high density substrates
US5405807A (en) * 1991-06-18 1995-04-11 Texas Instruments Incorporated Semiconductor hybrids and method of making same
US5414298A (en) * 1993-03-26 1995-05-09 Tessera, Inc. Semiconductor chip assemblies and components with pressure contact
US5477611A (en) * 1993-09-20 1995-12-26 Tessera, Inc. Method of forming interface between die and chip carrier
US5548091A (en) * 1993-10-26 1996-08-20 Tessera, Inc. Semiconductor chip connection components with adhesives and methods for bonding to the chip
US5659952A (en) * 1994-09-20 1997-08-26 Tessera, Inc. Method of fabricating compliant interface for semiconductor chip
US5661088A (en) * 1996-01-11 1997-08-26 Motorola, Inc. Electronic component and method of packaging
US5663530A (en) * 1995-08-01 1997-09-02 Minnesota Mining And Manufacturing Company Wire bond tape ball grid array package

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH07870B2 (en) * 1988-11-14 1995-01-11 株式会社クラレ Suede-like seat
US5323294A (en) * 1993-03-31 1994-06-21 Unisys Corporation Liquid metal heat conducting member and integrated circuit package incorporating same
US5808206A (en) * 1996-01-16 1998-09-15 Mks Instruments, Inc. Heated pressure transducer assembly
JPH10128674A (en) * 1996-10-28 1998-05-19 Rooder Nitta Kk Polishing pad

Patent Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3614832A (en) * 1966-03-09 1971-10-26 Ibm Decal connectors and methods of forming decal connections to solid state devices
US3795037A (en) * 1970-05-05 1974-03-05 Int Computers Ltd Electrical connector devices
US3680037A (en) * 1970-11-05 1972-07-25 Tech Wire Prod Inc Electrical interconnector
US4237607A (en) * 1977-06-01 1980-12-09 Citizen Watch Co., Ltd. Method of assembling semiconductor integrated circuit
US4545610A (en) * 1983-11-25 1985-10-08 International Business Machines Corporation Method for forming elongated solder connections between a semiconductor device and a supporting substrate
US4604644A (en) * 1985-01-28 1986-08-05 International Business Machines Corporation Solder interconnection structure for joining semiconductor devices to substrates that have improved fatigue life, and process for making
US4642889A (en) * 1985-04-29 1987-02-17 Amp Incorporated Compliant interconnection and method therefor
US4710798A (en) * 1985-09-10 1987-12-01 Northern Telecom Limited Integrated circuit chip package
US4793814A (en) * 1986-07-21 1988-12-27 Rogers Corporation Electrical circuit board interconnect
US5148266A (en) * 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies having interposer and flexible lead
US5405807A (en) * 1991-06-18 1995-04-11 Texas Instruments Incorporated Semiconductor hybrids and method of making same
US5316788A (en) * 1991-07-26 1994-05-31 International Business Machines Corporation Applying solder to high density substrates
US5414298A (en) * 1993-03-26 1995-05-09 Tessera, Inc. Semiconductor chip assemblies and components with pressure contact
US5477611A (en) * 1993-09-20 1995-12-26 Tessera, Inc. Method of forming interface between die and chip carrier
US5548091A (en) * 1993-10-26 1996-08-20 Tessera, Inc. Semiconductor chip connection components with adhesives and methods for bonding to the chip
US5659952A (en) * 1994-09-20 1997-08-26 Tessera, Inc. Method of fabricating compliant interface for semiconductor chip
US5663530A (en) * 1995-08-01 1997-09-02 Minnesota Mining And Manufacturing Company Wire bond tape ball grid array package
US5661088A (en) * 1996-01-11 1997-08-26 Motorola, Inc. Electronic component and method of packaging

Cited By (112)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050139986A1 (en) * 1994-09-20 2005-06-30 Tessera, Inc. Methods of making microelectronic assemblies including compliant interfaces
US7368818B2 (en) 1994-09-20 2008-05-06 Tessera, Inc. Methods of making microelectronic assemblies including compliant interfaces
US6723584B2 (en) * 1994-09-20 2004-04-20 Tessera, Inc. Methods of making microelectronic assemblies including compliant interfaces
US20060049498A1 (en) * 1994-09-20 2006-03-09 Tessera, Inc. Methods of making microelectronic assemblies including compliant interfaces
US20110095441A1 (en) * 1995-10-31 2011-04-28 Tessera, Inc. Microelectronic assemblies having compliant layers
US20060237836A1 (en) * 1995-10-31 2006-10-26 Tessera, Inc. Microelectronic assemblies having compliant layers
US20060261476A1 (en) * 1995-10-31 2006-11-23 Tessera, Inc. Microelectronic assemblies having compliant layers
US7112879B2 (en) 1995-10-31 2006-09-26 Tessera, Inc. Microelectronic assemblies having compliant layers
US20040227225A1 (en) * 1995-10-31 2004-11-18 Tessera, Inc. Microelectronic assemblies having compliant layers
US7408260B2 (en) 1995-10-31 2008-08-05 Tessera, Inc. Microelectronic assemblies having compliant layers
US8558386B2 (en) 1995-10-31 2013-10-15 Tessera, Inc. Methods of making compliant semiconductor chip packages
US7872344B2 (en) 1995-10-31 2011-01-18 Tessera, Inc. Microelectronic assemblies having compliant layers
US8338925B2 (en) 1995-10-31 2012-12-25 Tessera, Inc. Microelectronic assemblies having compliant layers
US20100035382A1 (en) * 1995-10-31 2010-02-11 Tessera, Inc. Methods of making compliant semiconductor chip packages
US6294040B1 (en) * 1996-12-13 2001-09-25 Tessera, Inc. Transferable resilient element for packaging of a semiconductor chip and method therefor
US6686015B2 (en) * 1996-12-13 2004-02-03 Tessera, Inc. Transferable resilient element for packaging of a semiconductor chip and method therefor
US6617199B2 (en) * 1998-06-24 2003-09-09 Honeywell International Inc. Electronic device having fibrous interface
US6740972B2 (en) 1998-06-24 2004-05-25 Honeywell International Inc. Electronic device having fibrous interface
US6713151B1 (en) 1998-06-24 2004-03-30 Honeywell International Inc. Compliant fibrous thermal interface
US6676796B2 (en) * 1998-06-24 2004-01-13 Honeywell International Inc. Transferrable compliant fibrous thermal interface
US8138079B2 (en) 1998-12-21 2012-03-20 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US20080233733A1 (en) * 1998-12-21 2008-09-25 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US20070245553A1 (en) * 1999-05-27 2007-10-25 Chong Fu C Fine pitch microfabricated spring contact structure & method
US20070057684A1 (en) * 1999-05-27 2007-03-15 Chong Fu C Massively parallel interface for electronic circuit
US20090153165A1 (en) * 1999-05-27 2009-06-18 Fu Chiung Chong High Density Interconnect System Having Rapid Fabrication Cycle
US7884634B2 (en) 1999-05-27 2011-02-08 Verigy (Singapore) Pte, Ltd High density interconnect system having rapid fabrication cycle
US7772860B2 (en) 1999-05-27 2010-08-10 Nanonexus, Inc. Massively parallel interface for electronic circuit
US8148806B2 (en) 2000-05-19 2012-04-03 Megica Corporation Multiple chips bonded to packaging structure with low noise and multiple selectable functions
US20090057919A1 (en) * 2000-05-19 2009-03-05 Megica Corporation Multiple chips bonded to packaging structure with low noise and multiple selectable functions
US20060186906A1 (en) * 2000-05-23 2006-08-24 Bottoms W R High density interconnect system for IC packages and interconnect assemblies
US7952373B2 (en) 2000-05-23 2011-05-31 Verigy (Singapore) Pte. Ltd. Construction structures and manufacturing processes for integrated circuit wafer probe card assemblies
US7872482B2 (en) 2000-05-23 2011-01-18 Verigy (Singapore) Pte. Ltd High density interconnect system having rapid fabrication cycle
US7247035B2 (en) 2000-06-20 2007-07-24 Nanonexus, Inc. Enhanced stress metal spring contactor
US6791171B2 (en) 2000-06-20 2004-09-14 Nanonexus, Inc. Systems for testing and packaging integrated circuits
US20080090429A1 (en) * 2000-06-20 2008-04-17 Sammy Mok Systems for testing and packaging integrated circuits
US20050026476A1 (en) * 2000-06-20 2005-02-03 Sammy Mok Systems for testing and packaging integrated circuits
US20060240690A9 (en) * 2000-06-20 2006-10-26 Sammy Mok Systems for testing and packaging integrated circuits
DE10030697C2 (en) * 2000-06-23 2002-06-27 Infineon Technologies Ag Method for mounting a semiconductor chip on a substrate
DE10030697A1 (en) * 2000-06-23 2002-01-10 Infineon Technologies Ag Method for securing semiconductor chip on substrate compensates for mechanical stresses in substrate using tape/adhesive layer applied to substrate
US8748227B2 (en) 2001-03-30 2014-06-10 Megit Acquisition Corp. Method of fabricating chip package
US8426982B2 (en) 2001-03-30 2013-04-23 Megica Corporation Structure and manufacturing method of chip scale package
US8912666B2 (en) 2001-03-30 2014-12-16 Qualcomm Incorporated Structure and manufacturing method of chip scale package
US9018774B2 (en) 2001-03-30 2015-04-28 Qualcomm Incorporated Chip package
US20030024735A1 (en) * 2001-08-01 2003-02-06 Volker Strutz Protective device for subassemblies and method for producing a protective device
US7235873B2 (en) * 2001-08-01 2007-06-26 Infineon Technologies Ag Protective device for subassemblies and method for producing a protective device
US20030048624A1 (en) * 2001-08-22 2003-03-13 Tessera, Inc. Low-height multi-component assemblies
US20070098895A1 (en) * 2001-08-24 2007-05-03 Smith Donald L Method and Apparatus for Producing Uniform, Isotropic Stresses in a Sputtered Film
US20040203190A1 (en) * 2001-10-09 2004-10-14 Tessera, Inc. Stacked packages
US20040031972A1 (en) * 2001-10-09 2004-02-19 Tessera, Inc. Stacked packages
US20060033216A1 (en) * 2001-10-09 2006-02-16 Tessera, Inc. Stacked packages
US20050173796A1 (en) * 2001-10-09 2005-08-11 Tessera, Inc. Microelectronic assembly having array including passive elements and interconnects
US6913949B2 (en) 2001-10-09 2005-07-05 Tessera, Inc. Stacked packages
US20030107118A1 (en) * 2001-10-09 2003-06-12 Tessera, Inc. Stacked packages
US9136246B2 (en) 2001-12-31 2015-09-15 Qualcomm Incorporated Integrated chip package structure using silicon substrate and method of manufacturing the same
US8535976B2 (en) 2001-12-31 2013-09-17 Megica Corporation Method for fabricating chip package with die and substrate
US8471361B2 (en) 2001-12-31 2013-06-25 Megica Corporation Integrated chip package structure using organic substrate and method of manufacturing the same
US9030029B2 (en) 2001-12-31 2015-05-12 Qualcomm Incorporated Chip package with die and substrate
US8835221B2 (en) 2001-12-31 2014-09-16 Qualcomm Incorporated Integrated chip package structure using ceramic substrate and method of manufacturing the same
US20110205720A1 (en) * 2001-12-31 2011-08-25 Megica Corporation Integrated chip package structure using organic substrate and method of manufacturing the same
US7898058B2 (en) 2001-12-31 2011-03-01 Megica Corporation Integrated chip package structure using organic substrate and method of manufacturing the same
US8119446B2 (en) 2001-12-31 2012-02-21 Megica Corporation Integrated chip package structure using metal substrate and method of manufacturing the same
US20030205804A1 (en) * 2001-12-31 2003-11-06 Jin-Yuan Lee Integrated chip package structure using ceramic substrate and method of manufacturing the same
US20030122246A1 (en) * 2001-12-31 2003-07-03 Mou-Shiung Lin Integrated chip package structure using silicon substrate and method of manufacturing the same
US20080265401A1 (en) * 2001-12-31 2008-10-30 Megica Corporation Integrated chip package structure using organic substrate and method of manufacturing the same
US20040140556A1 (en) * 2001-12-31 2004-07-22 Mou-Shiung Lin Integrated chip package structure using silicon substrate and method of manufacturing the same
US20050090099A1 (en) * 2002-01-19 2005-04-28 Megic Corporation Thin film semiconductor package and method of fabrication
US8492870B2 (en) 2002-01-19 2013-07-23 Megica Corporation Semiconductor package with interconnect layers
US7977763B2 (en) 2002-01-19 2011-07-12 Megica Corporation Chip package with die and substrate
US20040217461A1 (en) * 2002-08-05 2004-11-04 Tessera, Inc. Microelectronic adaptors, assemblies and methods
US20040104470A1 (en) * 2002-08-16 2004-06-03 Tessera, Inc. Microelectronic packages with self-aligning features
US7053485B2 (en) 2002-08-16 2006-05-30 Tessera, Inc. Microelectronic packages with self-aligning features
US20080042274A1 (en) * 2002-09-06 2008-02-21 Tessera, Inc. Components, methods and assemblies for stacked packages
US7935569B2 (en) 2002-09-06 2011-05-03 Tessera, Inc. Components, methods and assemblies for stacked packages
US20040099938A1 (en) * 2002-09-11 2004-05-27 Tessera, Inc. Assemblies having stacked semiconductor chips and methods of making same
US7071547B2 (en) 2002-09-11 2006-07-04 Tessera, Inc. Assemblies having stacked semiconductor chips and methods of making same
US8021976B2 (en) 2002-10-15 2011-09-20 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US9153555B2 (en) 2002-10-15 2015-10-06 Qualcomm Incorporated Method of wire bonding over active area of a semiconductor circuit
US9142527B2 (en) 2002-10-15 2015-09-22 Qualcomm Incorporated Method of wire bonding over active area of a semiconductor circuit
US8742580B2 (en) 2002-10-15 2014-06-03 Megit Acquisition Corp. Method of wire bonding over active area of a semiconductor circuit
US20070164412A1 (en) * 2002-10-15 2007-07-19 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US20070273031A1 (en) * 2002-10-15 2007-11-29 Jin-Yuan Lee Method of wire bonding over active area of a semiconductor circuit
US8026588B2 (en) 2002-10-15 2011-09-27 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US20040222518A1 (en) * 2003-02-25 2004-11-11 Tessera, Inc. Ball grid array with bumps
USRE45463E1 (en) 2003-11-12 2015-04-14 Tessera, Inc. Stacked microelectronic assemblies with central contacts
US20060074836A1 (en) * 2004-09-03 2006-04-06 Biowisdom Limited System and method for graphically displaying ontology data
US7999379B2 (en) 2005-02-25 2011-08-16 Tessera, Inc. Microelectronic assemblies having compliancy
US20060194365A1 (en) * 2005-02-25 2006-08-31 Tessera, Inc. Microelectronic assemblies having compliancy
US20060286717A1 (en) * 2005-05-06 2006-12-21 Tessera, Inc. Stacked microelectronic assemblies having basal compliant layers
US20070084559A1 (en) * 2005-10-13 2007-04-19 Frank Graziano Double-sided adhesive tape and method of application for slipcovers
US20070103877A1 (en) * 2005-11-04 2007-05-10 Staktek Group L.P. Flex circuit apparatus and method for adding capacitance while conserving circuit board surface area
US20090170243A1 (en) * 2006-01-11 2009-07-02 Entorian Technologies, Lp Stacked Integrated Circuit Module
US20070158821A1 (en) * 2006-01-11 2007-07-12 Leland Szewerenko Managed memory component
US20070158802A1 (en) * 2006-01-11 2007-07-12 Staktek Group L.P. High density memory card system and method
US20070170561A1 (en) * 2006-01-11 2007-07-26 Staktek Group L.P. Leaded package integrated circuit stacking
US20070164416A1 (en) * 2006-01-17 2007-07-19 James Douglas Wehrly Managed memory component
US20090160042A1 (en) * 2006-01-17 2009-06-25 Entorian Technologies, Lp Managed Memory Component
US20070262429A1 (en) * 2006-05-15 2007-11-15 Staktek Group, L.P. Perimeter stacking system and method
US20100013082A1 (en) * 2006-08-11 2010-01-21 Megica Corporation Chip package and method for fabricating the same
US11031310B2 (en) 2006-08-11 2021-06-08 Qualcomm Incorporated Chip package
US9899284B2 (en) 2006-08-11 2018-02-20 Qualcomm Incorporated Chip package and method for fabricating the same
US9391021B2 (en) 2006-08-11 2016-07-12 Qualcomm Incorporated Chip package and method for fabricating the same
US20080042250A1 (en) * 2006-08-18 2008-02-21 Tessera, Inc. Stacked microelectronic assemblies and methods therefor
US7545029B2 (en) 2006-08-18 2009-06-09 Tessera, Inc. Stack microelectronic assemblies
US8168527B2 (en) 2006-09-06 2012-05-01 Megica Corporation Semiconductor chip and method for fabricating the same
US20080093724A1 (en) * 2006-10-20 2008-04-24 Staktek Group L.P. Stackable Micropackages and Stacked Modules
US8115308B2 (en) 2006-12-20 2012-02-14 Tessera, Inc. Microelectronic assemblies having compliancy and methods therefor
US20080150121A1 (en) * 2006-12-20 2008-06-26 Tessera Technologies Hungary Kft. Microelectronic assemblies having compliancy and methods therefor
US20100230812A1 (en) * 2006-12-20 2010-09-16 Tessera, Inc. Microelectronic Assemblies Having Compliancy and Methods Therefor
US7749886B2 (en) 2006-12-20 2010-07-06 Tessera, Inc. Microelectronic assemblies having compliancy and methods therefor
US8759973B2 (en) 2006-12-20 2014-06-24 Tessera, Inc. Microelectronic assemblies having compliancy and methods therefor
DE102007009371A1 (en) * 2007-02-23 2008-08-28 Qimonda Ag Semiconductor chip mounting method, involves partially or completely soaking capillary meshing on substrate e.g. printed circuit board, using thin liquid adhesive, and fitting chips to capillary meshing
CN114899276A (en) * 2022-04-29 2022-08-12 杭州玻美文化艺术有限公司 Production method for packaging photovoltaic module by using gridding liquid adhesive film and photovoltaic module

Also Published As

Publication number Publication date
US6373141B1 (en) 2002-04-16

Similar Documents

Publication Publication Date Title
US6030856A (en) Bondable compliant pads for packaging of a semiconductor chip and method therefor
US6521480B1 (en) Method for making a semiconductor chip package
US6133639A (en) Compliant interface for semiconductor chip and method therefor
US5915170A (en) Multiple part compliant interface for packaging of a semiconductor chip and method therefor
US6848173B2 (en) Microelectric packages having deformed bonded leads and methods therefor
US7368818B2 (en) Methods of making microelectronic assemblies including compliant interfaces
US7454834B2 (en) Method of fabricating semiconductor chip assemblies
US6780747B2 (en) Methods for providing void-free layers for semiconductor assemblies
US6458628B1 (en) Methods of encapsulating a semiconductor chip using a settable encapsulant
US6551862B2 (en) Semiconductor device and method of manufacturing the same
US20030129789A1 (en) Method of assembling a semiconductor chip package
US6294040B1 (en) Transferable resilient element for packaging of a semiconductor chip and method therefor
US6686015B2 (en) Transferable resilient element for packaging of a semiconductor chip and method therefor
US6486003B1 (en) Expandable interposer for a microelectronic package and method therefor
US6791194B1 (en) Circuit tape having adhesive film, semiconductor device, and a method for manufacturing the same
WO2003041154A2 (en) A method of manufacturing a plurality of assemblies
JPH11284105A (en) Semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: TESSERA, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DISTEFANO, THOMAS H.;KOVAC, ZLATA;SMITH, JOHN;REEL/FRAME:008859/0210

Effective date: 19971203

STCF Information on status: patent grant

Free format text: PATENTED CASE

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: ROYAL BANK OF CANADA, AS COLLATERAL AGENT, CANADA

Free format text: SECURITY INTEREST;ASSIGNORS:INVENSAS CORPORATION;TESSERA, INC.;TESSERA ADVANCED TECHNOLOGIES, INC.;AND OTHERS;REEL/FRAME:040797/0001

Effective date: 20161201

AS Assignment

Owner name: INVENSAS CORPORATION, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: TESSERA, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: IBIQUITY DIGITAL CORPORATION, MARYLAND

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: DTS, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: DTS LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: FOTONATION CORPORATION (F/K/A DIGITALOPTICS CORPORATION AND F/K/A DIGITALOPTICS CORPORATION MEMS), CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: INVENSAS BONDING TECHNOLOGIES, INC. (F/K/A ZIPTRONIX, INC.), CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: TESSERA ADVANCED TECHNOLOGIES, INC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: PHORUS, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601