US6433572B1 - Intergrated circuit integrity analysis as a function of magnetic field decay - Google Patents

Intergrated circuit integrity analysis as a function of magnetic field decay Download PDF

Info

Publication number
US6433572B1
US6433572B1 US09/378,848 US37884899A US6433572B1 US 6433572 B1 US6433572 B1 US 6433572B1 US 37884899 A US37884899 A US 37884899A US 6433572 B1 US6433572 B1 US 6433572B1
Authority
US
United States
Prior art keywords
integrated circuit
circuit device
magnetic field
analyzing
decay
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US09/378,848
Inventor
Jeffrey D. Birdsley
Michael R. Bruce
Rama R. Goruganthu
Brennan Davis
Rosalinda M. Ring
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Micro Devices Inc
Original Assignee
Advanced Micro Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices Inc filed Critical Advanced Micro Devices Inc
Priority to US09/378,848 priority Critical patent/US6433572B1/en
Assigned to ADVANCED MICRO DEVICES, INC. reassignment ADVANCED MICRO DEVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BIRDSLEY, JEFFREY D., BRUCE, MICHAEL R., DAVIS, BRENNAN V., GORUGANTHU, RAMA R., RING, ROSALINDA M.
Application granted granted Critical
Publication of US6433572B1 publication Critical patent/US6433572B1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/302Contactless testing
    • G01R31/308Contactless testing using non-ionising electromagnetic radiation, e.g. optical radiation
    • G01R31/311Contactless testing using non-ionising electromagnetic radiation, e.g. optical radiation of integrated circuits

Definitions

  • the present invention relates generally to integrated circuit devices and their manufacture and, more particularly, to integrated circuit devices and their manufacture involving analysis of circuit integrity.
  • a particular attribute of semiconductor manufacturing involves testing the integrity of the device circuitry, such as metal interconnects, transistors, and other devices found in integrated circuits. Ensuring the integrity of such devices is important for maintaining proper circuit function, reliability, and longevity. In many applications, access to device circuitry for performing such testing is difficult, and available testing methods are often impractical or otherwise inefficient.
  • the present invention is exemplified in a number of implementations and applications, some of which are summarized below. According to an example embodiment, the present invention is directed to a method for analyzing an integrated circuit device wherein a degree of integrity of circuitry in the device is determined as a function of the decay of a magnetic field in the device.
  • a method for analyzing an integrated circuit device includes using a magnetic field generator to generate a magnetic field in the integrated circuit device.
  • the magnetic field generator is then stopped, a magnetic field imaging system is used, and the decay of the magnetic field is monitored.
  • a degree of circuit integrity is determined via the monitored decay, e.g., by comparing decay image signatures to an expected “norm” signature.
  • a system is configured and arranged to analyze an integrated circuit device.
  • the system includes a magnetic field generator for generating a magnetic field into the integrated circuit device.
  • a magnetic field imaging system for imaging the magnetic field is also included.
  • An analyzing system is used for determining a degree of integrity of the integrated circuit via the magnetic field image generated at the magnetic field imaging system.
  • FIG. 1 shows a system for determining a degree of integrity of circuitry in an integrated circuit device, according to an example embodiment of the present invention
  • FIG. 2 shows an example integrated circuit device consistent with the present invention
  • FIG. 3 is a flow diagram for a method of analyzing an integrated circuit device, according to another example embodiment of the present invention.
  • the present invention is believed to be applicable to a variety of different types of semiconductor devices, and the invention has been found to be particularly suited for integrated circuit devices requiring or benefiting from circuit analysis. While the present invention is not necessarily limited to such devices, various aspects of the invention may be appreciated through a discussion of various examples using this context.
  • the dissipation of magnetic charge in integrated circuit devices varies with the integrity of the circuitry within the device.
  • the signature of defective circuitry tends to be different than the signature of non-defective circuitry, e.g., defective circuitry holds a magnetic charge longer than non-defective circuitry (and vice verse).
  • This characteristic provides an innovative manner in which to analyze circuitry within integrated circuit devices. For instance, and according to an example embodiment of the present invention, the charge dissipation can be detected and used to determine a degree of circuit integrity. The determination of circuit integrity is useful in several applications including testing prior to use, analyzing defective devices, and analyzing device batches for quality and consistency.
  • a standard decay rate may be determined for a properly functioning integrated circuit of a particular design. By comparing the decay rates of defective devices with a specific decay signature, defective devices are identified.
  • the specific decay signature may be modified to accommodate a desired level of quality assurance. Typical defects of concern include areas of high resistance (short of being an open) and opens in the device, and particularly those resulting in immediate failure, an immediate or future reduction in performance, and a reduction in operational life of the device.
  • the specific decay signature may be compared to more accurately depict the circuit integrity, such as for predicting the potential for long-term reliability of the integrated circuit.
  • a magnetic field generator is situated over an integrated circuit device and generates a magnetic field within the integrated circuit device.
  • the magnetic field is generated in device circuitry, such as in metal interconnects that form a power grid.
  • the generator is then turned off, and the charge on the power grid decays by dissipation through internal device structures to ground.
  • the decay of the generated magnetic field is monitored using field imaging system. The monitored decay is analyzed, and a degree of circuit integrity is determined therefrom.
  • FIG. 1 shows a system 100 for analyzing an integrated circuit device 112 , according to another example embodiment of the present invention.
  • the integrated circuit device 112 has a backside 120 and circuitry near a circuit side 122 .
  • a magnetic field generator 150 is used to generate a magnetic field in the integrated circuit device 112 .
  • the magnetic field generator 150 may include devices such as devices running current through and subject circuits.
  • a magnetic field imaging system 160 is used to image the generated magnetic field.
  • the magnetic field imaging system may include devices such as a SQUID (Superconducting Quantum Interference Device) microscope available from Neocera.
  • the magnetic image may then be used for analyzing the integrated circuit device 112 and determining therefrom a degree of integrity of the circuit.
  • the functions of generating a magnetic field, imaging the magnetic field, and analyzing the magnetic image may be accomplished with a single system or device configured and arranged to perform all functions.
  • the system shown in FIG. 1 may also be used in connection and combination with other devices and systems.
  • the magnetic field generator 150 and the magnetic field imaging system 160 may be combined into one system 170 .
  • a processor 180 is coupled to the magnetic field generator 150 and to the magnetic field imaging system 160 for controlling the system 170 .
  • the processor 180 may also be used for analyzing the image and determining a degree of integrity of the integrated circuit.
  • the image may be analyzed by an operator.
  • the integrated circuit device may also be coupled to circuitry such as a ground or a test fixture, according to another implementation not shown in FIG. 1 .
  • a system adapted to remove substrate from the integrated circuit device involves one of an independent system or a system coupled to one or all of the system components shown in FIG. 1 .
  • FIG. 2 shows a flip-chip type integrated circuit device 212 mounted to a package 214 , according to another example embodiment of the present invention.
  • the flip-chip device 212 has a backside 220 opposite circuitry in a circuit side 222 .
  • the flip-chip 212 is coupled to the package 214 via pads 224 and 216 and connections 226 .
  • the orientation of the flip-chip 212 with the circuit side face down on the package 214 prevents easy access to circuitry in the circuit side 222 .
  • the present invention is particularly useful for analyzing such a flip-chip because it does not necessarily require direct access to the circuit side 222 .
  • a magnetic field maybe generated in the flip-chip 212 via the backside 220 and, upon stopping the generation of the magnetic field, the decay of a resulting magnetic charge in the circuitry can be measured.
  • the backside 220 may be thinned prior to generating a magnetic field in the flip-chip 212 . Thinning the backside 220 may include exposing substrate for analysis, and may include silicon substrate, circuitry, or devices in the flip-chip.
  • FIG. 3 shows a flowchart for a method of analyzing an integrated circuit device, according to another example embodiment of the present invention.
  • a magnetic field generator is used to generate a magnetic field in an integrated circuit at block 310 .
  • the magnetic field generator is then stopped at 320 , and a decay image of the magnetic field is created at block 330 .
  • the decay rate is then monitored at block 340 via the image obtained at block 330 , and is compared to a standard decay rate at block 350 .
  • a degree of circuit integrity is determined at block 360 .
  • the comparison at block 350 may be accomplished by an operator viewing the image or by a processor that compares the image to a standard.

Abstract

A system and method for analyzing an integrated circuit device involves generating a magnetic field in circuitry forming a power grid within the integrated circuit device. The magnetic field generator is switched off, and the charge on the power grid dissipates through internal device structures to ground. This decay of the charged power grid is detected and evaluated to assess the quality or consistency of the power distribution grid. Faulty power grids will have a decay pattern that differs from high quality power grids.

Description

FIELD OF THE INVENTION
The present invention relates generally to integrated circuit devices and their manufacture and, more particularly, to integrated circuit devices and their manufacture involving analysis of circuit integrity.
BACKGROUND OF THE INVENTION
The semiconductor industry has recently experienced technological advances that have permitted dramatic increases in circuit density and complexity, and equally dramatic decreases in power consumption and package sizes. Present semiconductor technology now permits single-chip microprocessors with many millions of transistors operating at speeds of hundreds of millions of instructions per second to be packaged in relatively small, air-cooled semiconductor device packages. A by-product of such high-density and high functionality has been an increase in the number and complexity of the manufacturing processes, as well as an increase in the difficulty of maintaining adequate levels of quality control in such processes.
As the manufacturing processes for semiconductor devices increase in difficulty, the cost of such devices rises, and methods for analyzing the devices become increasingly important. Not only is it important to ensure that individual chips are functional, it is also important to ensure that batches of chips perform consistently. In addition, the ability to detect a defective manufacturing process early is advantageous in reducing the number of defective devices manufactured.
A particular attribute of semiconductor manufacturing involves testing the integrity of the device circuitry, such as metal interconnects, transistors, and other devices found in integrated circuits. Ensuring the integrity of such devices is important for maintaining proper circuit function, reliability, and longevity. In many applications, access to device circuitry for performing such testing is difficult, and available testing methods are often impractical or otherwise inefficient.
Due to the cost of manufacturing such devices, and o the necessity of maintaining an adequate level of device quality, the semiconductor industry would benefit from a method and apparatus for efficiently analyzing the circuitry in an integrated circuit die.
SUMMARY OF THE INVENTION
The present invention is exemplified in a number of implementations and applications, some of which are summarized below. According to an example embodiment, the present invention is directed to a method for analyzing an integrated circuit device wherein a degree of integrity of circuitry in the device is determined as a function of the decay of a magnetic field in the device.
According to another example embodiment, a method for analyzing an integrated circuit device includes using a magnetic field generator to generate a magnetic field in the integrated circuit device. The magnetic field generator is then stopped, a magnetic field imaging system is used, and the decay of the magnetic field is monitored. A degree of circuit integrity is determined via the monitored decay, e.g., by comparing decay image signatures to an expected “norm” signature.
According to yet another example embodiment, a system is configured and arranged to analyze an integrated circuit device. The system includes a magnetic field generator for generating a magnetic field into the integrated circuit device. A magnetic field imaging system for imaging the magnetic field is also included. An analyzing system is used for determining a degree of integrity of the integrated circuit via the magnetic field image generated at the magnetic field imaging system.
The above summary of the present invention is not intended to describe each illustrated embodiment or every implementation of the present invention. The figures and detailed description that follow more particularly exemplify these embodiments.
BRIEF DESCRIPTION OF THE DRAWINGS
The invention may be more completely understood in consideration of the following detailed description of various embodiments of the invention in connection with the accompanying drawings, in which:
FIG. 1 shows a system for determining a degree of integrity of circuitry in an integrated circuit device, according to an example embodiment of the present invention;
FIG. 2 shows an example integrated circuit device consistent with the present invention; and
FIG. 3 is a flow diagram for a method of analyzing an integrated circuit device, according to another example embodiment of the present invention.
While the invention is amenable to various modifications and alternative forms, specifics thereof have been shown by way of example in the drawings and will be described in detail. It should be understood, however, that the intention is not to limit the invention to the particular embodiments described. On the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
DETAILED DESCRIPTION
The present invention is believed to be applicable to a variety of different types of semiconductor devices, and the invention has been found to be particularly suited for integrated circuit devices requiring or benefiting from circuit analysis. While the present invention is not necessarily limited to such devices, various aspects of the invention may be appreciated through a discussion of various examples using this context.
In connection with the present invention, it has been discovered that the dissipation of magnetic charge in integrated circuit devices varies with the integrity of the circuitry within the device. Generally, the signature of defective circuitry tends to be different than the signature of non-defective circuitry, e.g., defective circuitry holds a magnetic charge longer than non-defective circuitry (and vice verse). This characteristic provides an innovative manner in which to analyze circuitry within integrated circuit devices. For instance, and according to an example embodiment of the present invention, the charge dissipation can be detected and used to determine a degree of circuit integrity. The determination of circuit integrity is useful in several applications including testing prior to use, analyzing defective devices, and analyzing device batches for quality and consistency.
A standard decay rate may be determined for a properly functioning integrated circuit of a particular design. By comparing the decay rates of defective devices with a specific decay signature, defective devices are identified. The specific decay signature may be modified to accommodate a desired level of quality assurance. Typical defects of concern include areas of high resistance (short of being an open) and opens in the device, and particularly those resulting in immediate failure, an immediate or future reduction in performance, and a reduction in operational life of the device. As the decay rate of additional integrated circuits having various defects is determined, the specific decay signature may be compared to more accurately depict the circuit integrity, such as for predicting the potential for long-term reliability of the integrated circuit.
The present invention may be implemented in various manners. According to an example embodiment of the present invention, a magnetic field generator is situated over an integrated circuit device and generates a magnetic field within the integrated circuit device. The magnetic field is generated in device circuitry, such as in metal interconnects that form a power grid. The generator is then turned off, and the charge on the power grid decays by dissipation through internal device structures to ground. The decay of the generated magnetic field is monitored using field imaging system. The monitored decay is analyzed, and a degree of circuit integrity is determined therefrom.
FIG. 1 shows a system 100 for analyzing an integrated circuit device 112, according to another example embodiment of the present invention. The integrated circuit device 112 has a backside 120 and circuitry near a circuit side 122. A magnetic field generator 150 is used to generate a magnetic field in the integrated circuit device 112. The magnetic field generator 150 may include devices such as devices running current through and subject circuits. A magnetic field imaging system 160 is used to image the generated magnetic field. The magnetic field imaging system may include devices such as a SQUID (Superconducting Quantum Interference Device) microscope available from Neocera. The magnetic image may then be used for analyzing the integrated circuit device 112 and determining therefrom a degree of integrity of the circuit. In addition, the functions of generating a magnetic field, imaging the magnetic field, and analyzing the magnetic image may be accomplished with a single system or device configured and arranged to perform all functions.
The system shown in FIG. 1 may also be used in connection and combination with other devices and systems. For instance, the magnetic field generator 150 and the magnetic field imaging system 160 may be combined into one system 170. In another implementation, a processor 180 is coupled to the magnetic field generator 150 and to the magnetic field imaging system 160 for controlling the system 170. The processor 180 may also be used for analyzing the image and determining a degree of integrity of the integrated circuit. Optionally, the image may be analyzed by an operator. The integrated circuit device may also be coupled to circuitry such as a ground or a test fixture, according to another implementation not shown in FIG. 1. Also not shown in FIG. 1, in still another implementation, a system adapted to remove substrate from the integrated circuit device involves one of an independent system or a system coupled to one or all of the system components shown in FIG. 1.
The present invention is applicable to various integrated circuit devices. For instance, FIG. 2 shows a flip-chip type integrated circuit device 212 mounted to a package 214, according to another example embodiment of the present invention. The flip-chip device 212 has a backside 220 opposite circuitry in a circuit side 222. The flip-chip 212 is coupled to the package 214 via pads 224 and 216 and connections 226. The orientation of the flip-chip 212 with the circuit side face down on the package 214 prevents easy access to circuitry in the circuit side 222. The present invention is particularly useful for analyzing such a flip-chip because it does not necessarily require direct access to the circuit side 222. A magnetic field maybe generated in the flip-chip 212 via the backside 220 and, upon stopping the generation of the magnetic field, the decay of a resulting magnetic charge in the circuitry can be measured. In addition, and according to another example embodiment, the backside 220 may be thinned prior to generating a magnetic field in the flip-chip 212. Thinning the backside 220 may include exposing substrate for analysis, and may include silicon substrate, circuitry, or devices in the flip-chip.
FIG. 3 shows a flowchart for a method of analyzing an integrated circuit device, according to another example embodiment of the present invention. A magnetic field generator is used to generate a magnetic field in an integrated circuit at block 310. The magnetic field generator is then stopped at 320, and a decay image of the magnetic field is created at block 330. The decay rate is then monitored at block 340 via the image obtained at block 330, and is compared to a standard decay rate at block 350. Via the comparison, a degree of circuit integrity is determined at block 360. For example, the comparison at block 350 may be accomplished by an operator viewing the image or by a processor that compares the image to a standard.
While the present invention has been described with reference to several particular example embodiments, those skilled in the art will recognize that many changes may be made thereto without departing from the spirit and scope of the present invention, which is set forth in the following claims.

Claims (15)

What is claimed is:
1. A method for analyzing an integrated circuit device comprising:
detecting a decay signature of a magnetic field in the integrated circuit device; and
determining a degree of integrity of the integrated circuit device as a function of the detected decay signature.
2. A method for analyzing an integrated circuit device comprising:
using a magnetic field generator and generating a magnetic field in the integrated circuit device;
stopping the magnetic field generator; and
using a magnetic field imaging system, monitoring the decay of the magnetic field, and determining therefrom a degree of circuit integrity.
3. A method for analyzing an integrated circuit device, according to claim 2, wherein the magnetic field imaging system includes a SQUID imaging device.
4. A method for analyzing an integrated circuit device, according to claim 2, further comprising comparing the decay signature to a standard decay signature for a non-defective device.
5. A method for analyzing an integrated circuit device, according to claim 2, wherein the circuitry within the device includes a power distribution grid, and wherein generating a magnetic field includes charging the power grid.
6. A method for analyzing an integrated circuit device, according to claim 5, wherein a defective power distribution grid holds the charge for a period of time that is measurably different than for a non-defective grid.
7. A method for analyzing an integrated circuit device, according to claim 2, further comprising removing substrate from the integrated circuit device.
8. A method for analyzing an integrated circuit device, according to claim 2, further comprising coupling the integrated circuit device to a ground.
9. A method for analyzing an integrated circuit device, according to claim 2, further comprising coupling the integrated circuit device to a test fixture.
10. A method for analyzing an integrated circuit device, according to claim 2, wherein the integrated circuit device includes a flip-chip type die having a circuit side and a back side, and circuitry near the circuit side.
11. A method for analyzing an integrated circuit device, according to claim 10, further comprising removing substrate from the back side of the die.
12. A method for analyzing an integrated circuit device, according to claim 11, wherein removing substrate from the back side of the die includes exposing circuitry within the die.
13. A method for analyzing an integrated circuit device, comprising:
detecting a decay signature of a magnetic field in the integrated circuit device; and
determining a degree of integrity of the integrated circuit device as a function of the detected decay signature on metal power interconnects within the integrated circuit device.
14. A method for analyzing an integrated circuit device, according to claim 13, wherein monitoring the decay of the magnetic field includes monitoring metal power interconnects within the integrated circuit device.
15. A method for analyzing an integrated circuit device, according to claim 2, wherein monitoring the decay of the magnetic field includes monitoring decay on metal power interconnects within the integrated circuit device.
US09/378,848 1999-08-23 1999-08-23 Intergrated circuit integrity analysis as a function of magnetic field decay Expired - Fee Related US6433572B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/378,848 US6433572B1 (en) 1999-08-23 1999-08-23 Intergrated circuit integrity analysis as a function of magnetic field decay

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/378,848 US6433572B1 (en) 1999-08-23 1999-08-23 Intergrated circuit integrity analysis as a function of magnetic field decay

Publications (1)

Publication Number Publication Date
US6433572B1 true US6433572B1 (en) 2002-08-13

Family

ID=23494793

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/378,848 Expired - Fee Related US6433572B1 (en) 1999-08-23 1999-08-23 Intergrated circuit integrity analysis as a function of magnetic field decay

Country Status (1)

Country Link
US (1) US6433572B1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050057246A1 (en) * 2003-09-15 2005-03-17 Antonio Orozco Fault isolation of circuit defects using comparative magnetic field imaging
US20080046206A1 (en) * 2006-08-19 2008-02-21 Gregory James Falk Apparatus for digital measurement of quick break voltage and magnetic pulse duration

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5408178A (en) 1991-05-17 1995-04-18 Vanderbilt University Apparatus and method for imaging the structure of diamagnetic and paramagnetic objects
US6064220A (en) * 1997-07-29 2000-05-16 Lsi Logic Corporation Semiconductor integrated circuit failure analysis using magnetic imaging

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5408178A (en) 1991-05-17 1995-04-18 Vanderbilt University Apparatus and method for imaging the structure of diamagnetic and paramagnetic objects
US6064220A (en) * 1997-07-29 2000-05-16 Lsi Logic Corporation Semiconductor integrated circuit failure analysis using magnetic imaging

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050057246A1 (en) * 2003-09-15 2005-03-17 Antonio Orozco Fault isolation of circuit defects using comparative magnetic field imaging
US7019521B2 (en) * 2003-09-15 2006-03-28 Neocera, Inc. Fault isolation of circuit defects using comparative magnetic field imaging
US20080046206A1 (en) * 2006-08-19 2008-02-21 Gregory James Falk Apparatus for digital measurement of quick break voltage and magnetic pulse duration

Similar Documents

Publication Publication Date Title
US6724928B1 (en) Real-time photoemission detection system
Zorian A structured testability approach for multi-chip modules based on BIST and boundary-scan
McEuen IDDq benefits (digital CMOS testing)
US11639955B2 (en) Connectivity verification for flip-chip and advanced packaging technologies
US7003421B1 (en) VDD over and undervoltage measurement techniques using monitor cells
US6417680B1 (en) Method and apparatus for stress testing a semiconductor device using laser-induced circuit excitation
US6433572B1 (en) Intergrated circuit integrity analysis as a function of magnetic field decay
Zorian A universal testability strategy for multi-chip modules based on BIST and boundary-scan
US6387715B1 (en) Integrated circuit defect detection via laser heat and IR thermography
Knebel et al. Diagnosis and characterization of timing-related defects by time-dependent light emission
US6678623B2 (en) Failure analysis device and failure analysis method
US6577146B2 (en) Method of burning in an integrated circuit chip package
US6277659B1 (en) Substrate removal using thermal analysis
US6940299B1 (en) Method of testing for short circuits between adjacent input/output pins of an integrated circuit
US5898705A (en) Method for detecting bus shorts in semiconductor devices
US6686757B1 (en) Defect detection in semiconductor devices
Wolfgang et al. Electron beam testing
US7062399B1 (en) Resistivity analysis
US6421811B1 (en) Defect detection via acoustic analysis
US6806166B1 (en) Substrate removal as a function of emitted photons at the back side of a semiconductor chip
Gilg et al. Known good die
US6281028B1 (en) LED alignment points for semiconductor die
Gattiker et al. Feasibility study of smart substrate multichip modules
US6653849B1 (en) IC analysis involving logic state mapping in a SOI die
US6248600B1 (en) Led in substrate with back side monitoring

Legal Events

Date Code Title Description
AS Assignment

Owner name: ADVANCED MICRO DEVICES, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BIRDSLEY, JEFFREY D.;BRUCE, MICHAEL R.;GORUGANTHU, RAMA R.;AND OTHERS;REEL/FRAME:010195/0063

Effective date: 19990820

CC Certificate of correction
REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20060813