US6486730B1 - Voltage down pump and method of operation - Google Patents

Voltage down pump and method of operation Download PDF

Info

Publication number
US6486730B1
US6486730B1 US09/695,721 US69572100A US6486730B1 US 6486730 B1 US6486730 B1 US 6486730B1 US 69572100 A US69572100 A US 69572100A US 6486730 B1 US6486730 B1 US 6486730B1
Authority
US
United States
Prior art keywords
voltage
circuit
threshold
reference voltage
pump circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime, expires
Application number
US09/695,721
Inventor
Robert S. Green
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Oticon AS
Original Assignee
Sonic Innovations Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sonic Innovations Inc filed Critical Sonic Innovations Inc
Priority to US09/695,721 priority Critical patent/US6486730B1/en
Assigned to SONIC INNOVATIONS, INC., A CORPORATION OF UTAH reassignment SONIC INNOVATIONS, INC., A CORPORATION OF UTAH ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GREEN, ROBERT S.
Application granted granted Critical
Publication of US6486730B1 publication Critical patent/US6486730B1/en
Assigned to OTICON A/S reassignment OTICON A/S ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SONIC INNOVATIONS, INC.
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/06Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
    • H02M3/07Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps

Definitions

  • the present invention relates to power consumption of integrated circuit designs such as circuits used in hearing aids. More particularly, the present invention relates to generating a lower voltage from a higher voltage and regulating it to a fixed programmable voltage above a reference to achieve a reduction in power consumption.
  • Various devices require operation with low power consumption.
  • hand-held communication devices require such low power consumption and, in particular, portable medical devices require low power capabilities.
  • portable medical devices for example, digital signal processing-based hearing aid devices are required to operate with a very low power consumption to increase battery life and device longevity.
  • CMOS complementary metal oxide semiconductor
  • CMOS technology is generally used because such technology has the characteristic of substantially zero “static” power consumption and very low dynamic power consumption.
  • CMOS circuits The power consumption of CMOS circuits consists generally of two power consumption factors, namely “dynamic” power consumption and static power consumption. Static power consumption is only due to current leakage as the quiescent current of such circuits is zero. Dynamic power consumption is the dominant factor of power consumption for CMOS technology. Dynamic power consumption is basically due to the current required to charge internal and load capacitances during switching, i.e., the charging and discharging of such capacitances. Dynamic power (P) is equal to: 1/2CV DD 2 F, where C is nodal capacitance, F is the clock or switching frequency of each gate output node, and VDD is the supply voltage for the CMOS circuit. As can be seen from the formula for calculating dynamic power (P), such dynamic power consumption of CMOS circuits is proportional to the square of the supply voltage (VDD). In addition, dynamic power (P) is proportional to switching or node switching frequency (F).
  • FIG. 1 represents a graphical illustration of relative gate delay versus supply voltage for CMOS circuits.
  • the circuit logic delay increases drastically as the supply voltage is reduced to near the threshold of the N or P devices, as represented by delay line 12 and threshold voltage line 14 .
  • delay line 12 and threshold voltage line 14 As the supply voltage is decreased, such energy consumption is reduced by the square of the supply voltage as is shown by relative power line 16 . Therefore, considerable power can be saved by lowering the voltage to logic circuits to the lowest possible voltage. The lowest voltage must be where the logic can function reliably for the task at hand.
  • FIG. 2 is a flow diagram illustrating a conventional voltage down pump 22 .
  • pump 22 provides a mechanism for setting a lower voltage 24 from a higher voltage 26 , such pumping action may set a voltage below the threshold of a digital circuit, thereby rendering the digital circuitry inoperable.
  • a regulated voltage down pump circuit comprises a reference generator circuit receiving a voltage. P channel and N channel device voltage thresholds are measured and compared. A first reference voltage is generated using the largest voltage threshold. A second reference voltage is generated an amount (which may be programmable) above the first reference voltage. The second reference voltage is compared with an output voltage. When the output voltage is less than the second reference voltage, a clock signal is sent to a voltage pump circuit that generates and pumps up the output voltage to the reference voltage. The pumped voltage at the second reference is then used for logic circuits at reduced power and nearly constant gate delay over voltage, temperature and process variations.
  • FIG. 1 is graphical illustration showing relative gate delay versus supply voltage for CMOS circuit operation.
  • FIG. 2 is a flow diagram illustrating a conventional voltage down pump.
  • FIG. 3 is a block diagram illustrating a circuit suitable for implementing a method for regulating a voltage down pump in accordance with a specific embodiment of the present invention.
  • FIG. 4 is a flow diagram illustrating a method for regulating a voltage down pump in accordance with a specific embodiment of the present invention.
  • FIG. 5 is a flow diagram illustrating a method for generating a reference signal in accordance with a specific embodiment of the present invention.
  • FIG. 6 is a circuit diagram of a reference generator in accordance with a specific embodiment of the present invention.
  • FIG. 6A is a circuit diagram illustrating the logic of a reference clock generator in accordance with a specific embodiment of the present invention.
  • FIG. 6B is a graphical illustration showing the waveforms of signals generated by a reference clock generator in accordance with a specific embodiment of the present invention.
  • FIG. 7 is a circuit diagram illustrating of a voltage down pump circuit in accordance with a specific embodiment of the present invention.
  • FIG. 7A is a circuit diagram illustrating the logic of a voltage down pump in accordance with a specific embodiment of the present invention.
  • FIG. 7B is a graphical illustration showing the waveforms of signals generated by a voltage down pump in accordance with a specific embodiment of the present invention.
  • FIG. 8 is a block diagram illustrating a circuit suitable for implementing a method for regulating a voltage down pump in accordance with an alternative specific embodiment of the present invention.
  • FIG. 3 is a block diagram illustrating a circuit suitable for implementing a method for regulating a voltage down pump according to aspects of the present invention.
  • a power supply 302 supplies an input voltage signal to a reference generator 304 .
  • a voltage setting circuit 306 receives a reference voltage from reference generator 304 .
  • Voltage setting circuit 306 also receives at least one trim bit, for example four trim bits, that select which point above the reference voltage an output voltage will be set at.
  • a comparator circuit 308 generates a clock signal to a pump circuit 310 whenever the output voltage is lower than the reference voltage. Whenever pump circuit 310 receives the clock signal, it pumps up and generates the output voltage.
  • a capacitor 314 provides filtering of the output voltage.
  • the clock signal starts again pumping the output voltage up.
  • a shunt backup 316 is used to add current capability to pump circuit 310 if or when pump circuit 310 cannot supply enough current.
  • FIG. 4 is a flow diagram illustrating a method for generating a reference signal in accordance with a specific embodiment of the present invention.
  • Power supply 302 supplies a voltage to reference generator 304 in block 402 .
  • Reference generator 304 generates the reference voltage by using power on reset rising edge to compare a P channel MOS voltage threshold (VTP) and an N channel MOS voltage threshold (VTN) once as the power comes on.
  • VTP P channel MOS voltage threshold
  • VTN N channel MOS voltage threshold
  • FIG. 5 is a flow diagram illustrating a method for regulating a voltage down pump in accordance with a specific embodiment of the present invention.
  • FIG. 6 is a circuit diagram of a reference generator in accordance with a specific embodiment of the present invention and illustrates one way to generate the first reference signal referred to in block 502 of FIG. 5 .
  • a power on reset signal goes from a low to a high
  • a series of signals EN 1 B, EN 2 and EN 3 B are generated. This happens when power is turned on.
  • FIG. 6A illustrates a logic design for generating signals EN 1 B, EN 2 and EN 3 B.
  • FIG. 6B illustrates the resulting waveform signals generated by the logic design of FIG. 6 A.
  • the EN 1 B signal goes low and current flows through the two current sources, M 3 602 and M 6 604 .
  • M 4 606 is a N channel device whose threshold voltage is VTN.
  • M 7 608 is a P channel device whose threshold voltage is VTP. Both VTN and VTP are compared using for example, a latching comparator. M 13 610 and M 14 612 each pull on the nodes TOND and TOPD. If VTP is higher than VTN, M 13 610 will sink more current, otherwise M 14 612 will supply more current. When EN 3 B signal goes low turning on M 8 614 , a latching takes place. If M 13 610 has the highest current then TOND will remain low and TOPD will rise to VDD. On the other hand, if M 14 612 has the highest current then TOPD will remain low. The latch now knows which voltage threshold is the highest.
  • M 16 616 and M 17 618 are switches that select the highest voltage threshold device as the first reference signal, i.e. the reference voltage.
  • the reference voltage signal has current supplied from a resistor network in the reference generator block 304 of FIG. 3 . After the comparison is made, the comparison circuit is then turned off until the PORB signal is again applied. This saves power.
  • Such reference could be any voltage reference and a threshold voltage measurement may not be necessary.
  • the reference generator further includes circuit elements M 1 620 , M 2 622 , M 5 624 , M 9 626 , M 10 628 , M 11 630 , M 12 632 , M 15 634 , M 18 636 , and M 19 638 that operate in a substantially conventional manner and are connected as shown.
  • FIG. 7 is an example of a circuit diagram illustrating a voltage down pump circuit 310 in accordance with a specific embodiment of the present invention.
  • M 12 702 , M 13 704 , and M 14 706 are capacitors. The pumping action occurs when each of the three capacitors are placed between the output voltage and VDD and charged to this voltage difference.
  • the charging of M 12 702 involves M 5 708 , M 6 710 , and M 3 712 .
  • the charging of M 13 704 involves M 7 714 , M 8 716 , and M 2 718 .
  • the charging of M 14 706 involves M 9 720 , M 10 722 , M 1724 , and M 1 726 .
  • the voltage down pump circuit further includes M 15 728 .
  • capacitors in the present example three capacitors, may be tied in parallel between the output voltage and VDD in one phase. Then, in the next phase, the capacitors may be stacked in series between the ground and the output voltage dumping changes to the output voltage. Such pumping action may also be accomplished with a few capacitors, however the pumping range may be reduced. Several devices, for example, at least four capacitors, may be used to obtain a pumping range closer to VDD. Even one capacitor will work if the maximum voltage required is less than one half of VDD.
  • Voltage down pump 310 generates non-overlapping and boot strapped phases PHASE 1 and PHASE 2 .
  • a clock signal (CLKIN) is enabled whenever the comparator has found the output voltage less than the set voltage (a fixed amount above the threshold voltage) such that the clock signal is toggling whenever the pumping action is required, for example at 10 Mhz. If the circuit does not require pumping, the clock signal is high and PHASE 1 is high while PHASE 2 is low.
  • the driver circuit that drives PHASE 1 and PHASE 2 are bootstrap circuits that causes PHASE 1 and PHASE 2 to go above VDD and turn on the N channel devices harder.
  • FIG. 7B is a graphical illustration showing the waveforms of signals PHASE 1 and PHASE 2 generated by a voltage down pump as illustrated in FIG. 7 A.
  • This circuit will be used to supply a stepped-down regulated voltage for all pertinent digital circuitry.
  • the voltage is set to a fixed delta above the threshold of the largest voltage threshold of N or P type devices. Considerable power is saved by using a lower voltage of about 0.5 volt instead of the battery voltage of 1.1 volt to 1.4 volt.
  • the power for digital logic is proportional to the toggle frequency of each node times the node voltage swing squared. If the nominal power supply is 1.25 v, then the power reduction will be (0.5/1.25) 2 or 16% of the power needed if the logic was ran at full supply.
  • the power efficiency of the pump down circuit is from 60 to 90 percent which lowers this overall efficiency.
  • Another part of the circuit has a settable voltage regulator that allows the pumped voltage to be set to a fixed amount above the threshold of MOS devices.
  • the output voltage is relatively constant as the battery voltage drops. This keeps the gate delays of the logic constant. This means that the voltage can be set to the lowest voltage at which the system using the lowered voltage will still work, i.e. the longest propagation delay path is just finished before the next system clock occurs.
  • This circuit provides a mechanism for setting the voltage for a digital circuit to the lowest possible (or nearly so) voltage that the circuit will operate at.
  • the lowest voltage swing on each node provides the lowest power operation possible.
  • With the regulation of output voltage just above the highest voltage threshold of MOS devices the variation of gate delays over the complete process, power supply, and temperature range are nearly constant. The operation allows, for example, hearing aids to operate on zinc-air batteries for much longer than other techniques permit.
  • FIG. 8 is a block diagram illustrating a circuit suitable for implementing a method for regulating a voltage down pump according to an alternative specific embodiment of the present invention.
  • several pumps for example three pumps 802 , 804 , and 806 , pump up the voltage signal coming out of comparator circuit 808 .
  • the pumps may be sequentially smaller in size by half such that pump 804 is half the size of pump 802 .
  • Pump 806 is half the size of pump 804 .

Abstract

A regulated voltage down pump circuit comprises a reference generator circuit receiving a voltage. P channel and N channel device voltage thresholds are measured and compared. A first reference voltage is generated using the largest voltage threshold. A second reference voltage is generated an amount (which may be programmable) above the first reference voltage. The second reference voltage is compared with an output voltage of a pump circuit. When the output voltage is less than the second reference voltage, a clock signal is sent to the pump circuit that generates and pumps up the output voltage to the reference voltage. The pumped voltage at the second reference is then used for logic circuits at reduced power and nearly constant gate delay over voltage, temperature and process variations.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to power consumption of integrated circuit designs such as circuits used in hearing aids. More particularly, the present invention relates to generating a lower voltage from a higher voltage and regulating it to a fixed programmable voltage above a reference to achieve a reduction in power consumption.
2. Background Art
Today's integrated circuit industry has produced a class of devices which operate from a relatively low voltage power source with relatively low power consumption. Most known integrated circuit families require an approximately five volt power source to operate properly. Three volt devices are becoming increasingly popular. The reduction in power source voltage requirements reduces the current drawn by the CMOS circuit. In other words, devices which operate at 2.7 volts are more readily adapted for use with power sources such as batteries than devices which operate at five volts. For most battery technologies, batteries which produce 2.7 volts are smaller and simpler than batteries which produce higher voltages. Since one goal in the design of small voltage circuits is to maximize their usefulness with power sources with limited capacity, it is highly desirable to minimize current consumption of each circuit.
Various devices require operation with low power consumption. For example, hand-held communication devices require such low power consumption and, in particular, portable medical devices require low power capabilities. With respect to portable medical devices, for example, digital signal processing-based hearing aid devices are required to operate with a very low power consumption to increase battery life and device longevity.
Generally, such low power devices are designed using complementary metal oxide semiconductor (CMOS) technology. CMOS technology is generally used because such technology has the characteristic of substantially zero “static” power consumption and very low dynamic power consumption.
The power consumption of CMOS circuits consists generally of two power consumption factors, namely “dynamic” power consumption and static power consumption. Static power consumption is only due to current leakage as the quiescent current of such circuits is zero. Dynamic power consumption is the dominant factor of power consumption for CMOS technology. Dynamic power consumption is basically due to the current required to charge internal and load capacitances during switching, i.e., the charging and discharging of such capacitances. Dynamic power (P) is equal to: 1/2CVDD 2F, where C is nodal capacitance, F is the clock or switching frequency of each gate output node, and VDD is the supply voltage for the CMOS circuit. As can be seen from the formula for calculating dynamic power (P), such dynamic power consumption of CMOS circuits is proportional to the square of the supply voltage (VDD). In addition, dynamic power (P) is proportional to switching or node switching frequency (F).
In accordance with the formula for dynamic power consumption, it has been effective conventionally in CMOS integrated circuit designs to scale down the supply voltage for an entire device (e.g., hybrid) or integrated circuit (IC), i.e., operate the circuit at low supply voltages, to reduce power consumption for such designs.
FIG. 1 represents a graphical illustration of relative gate delay versus supply voltage for CMOS circuits. The circuit logic delay increases drastically as the supply voltage is reduced to near the threshold of the N or P devices, as represented by delay line 12 and threshold voltage line 14. As the supply voltage is decreased, such energy consumption is reduced by the square of the supply voltage as is shown by relative power line 16. Therefore, considerable power can be saved by lowering the voltage to logic circuits to the lowest possible voltage. The lowest voltage must be where the logic can function reliably for the task at hand.
FIG. 2 is a flow diagram illustrating a conventional voltage down pump 22. Although pump 22 provides a mechanism for setting a lower voltage 24 from a higher voltage 26, such pumping action may set a voltage below the threshold of a digital circuit, thereby rendering the digital circuitry inoperable.
Therefore, a need exists for an apparatus and method for regulating a programmable fixed voltage above a CMOS device threshold to keep the gate delay constant as temperature and process variations change. Such a circuit should be able to supply a stepped down regulated voltage for all pertinent digital circuitry. Using a lower voltage that is kept relatively constant as the battery voltage drops saves considerable power.
BRIEF DESCRIPTION OF THE INVENTION
A regulated voltage down pump circuit comprises a reference generator circuit receiving a voltage. P channel and N channel device voltage thresholds are measured and compared. A first reference voltage is generated using the largest voltage threshold. A second reference voltage is generated an amount (which may be programmable) above the first reference voltage. The second reference voltage is compared with an output voltage. When the output voltage is less than the second reference voltage, a clock signal is sent to a voltage pump circuit that generates and pumps up the output voltage to the reference voltage. The pumped voltage at the second reference is then used for logic circuits at reduced power and nearly constant gate delay over voltage, temperature and process variations.
BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying drawings, which are incorporated in and constitute a part of this Specification, illustrate one or more embodiments of the invention and, together with the present description, serve to explain the principles of the invention.
In the drawings:
FIG. 1 is graphical illustration showing relative gate delay versus supply voltage for CMOS circuit operation.
FIG. 2 is a flow diagram illustrating a conventional voltage down pump.
FIG. 3 is a block diagram illustrating a circuit suitable for implementing a method for regulating a voltage down pump in accordance with a specific embodiment of the present invention.
FIG. 4 is a flow diagram illustrating a method for regulating a voltage down pump in accordance with a specific embodiment of the present invention.
FIG. 5 is a flow diagram illustrating a method for generating a reference signal in accordance with a specific embodiment of the present invention.
FIG. 6 is a circuit diagram of a reference generator in accordance with a specific embodiment of the present invention.
FIG. 6A is a circuit diagram illustrating the logic of a reference clock generator in accordance with a specific embodiment of the present invention.
FIG. 6B is a graphical illustration showing the waveforms of signals generated by a reference clock generator in accordance with a specific embodiment of the present invention.
FIG. 7 is a circuit diagram illustrating of a voltage down pump circuit in accordance with a specific embodiment of the present invention.
FIG. 7A is a circuit diagram illustrating the logic of a voltage down pump in accordance with a specific embodiment of the present invention.
FIG. 7B is a graphical illustration showing the waveforms of signals generated by a voltage down pump in accordance with a specific embodiment of the present invention.
FIG. 8 is a block diagram illustrating a circuit suitable for implementing a method for regulating a voltage down pump in accordance with an alternative specific embodiment of the present invention.
DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT
One embodiment of the present invention is described herein in the context of regulated voltage down pump used in integrated designs which may, for example, be used in a hearing aid circuit. Those of ordinary skill in the art will realize that the following description of the present invention is illustrative only and not in any way limiting and that, for example, the down pump may be used in any suitable application. Other embodiments of the invention will readily suggest themselves to such skilled persons having the benefit of this disclosure. Reference will now be made in detail to an implementation of the present invention as illustrated in the accompanying drawings. The same reference numbers will be used throughout the drawings and the following description to refer to the same or like parts.
The present invention is directed to circuitry for regulating a voltage down pump. FIG. 3 is a block diagram illustrating a circuit suitable for implementing a method for regulating a voltage down pump according to aspects of the present invention. A power supply 302 supplies an input voltage signal to a reference generator 304. A voltage setting circuit 306 receives a reference voltage from reference generator 304. Voltage setting circuit 306 also receives at least one trim bit, for example four trim bits, that select which point above the reference voltage an output voltage will be set at. A comparator circuit 308 generates a clock signal to a pump circuit 310 whenever the output voltage is lower than the reference voltage. Whenever pump circuit 310 receives the clock signal, it pumps up and generates the output voltage. When the clock signal stops, the pumping stops and the output voltage starts falling as it supplies a load 312. A capacitor 314 provides filtering of the output voltage. When the output voltage falls below the reference voltage, the clock signal starts again pumping the output voltage up. A shunt backup 316 is used to add current capability to pump circuit 310 if or when pump circuit 310 cannot supply enough current.
FIG. 4 is a flow diagram illustrating a method for generating a reference signal in accordance with a specific embodiment of the present invention. Power supply 302 supplies a voltage to reference generator 304 in block 402. Reference generator 304 generates the reference voltage by using power on reset rising edge to compare a P channel MOS voltage threshold (VTP) and an N channel MOS voltage threshold (VTN) once as the power comes on. Reference generator 304 first measures VTP in block 404. It then measures VTN in block 406. In block 408, reference generator 304 compares both VTP and VTN. If VTP is larger than VTN, VTP is then selected as the reference voltage in block 410. If VTN is larger than VTP, VTN is then selected as the reference voltage in block 412.
FIG. 5 is a flow diagram illustrating a method for regulating a voltage down pump in accordance with a specific embodiment of the present invention. Once a first reference signal is generated in block 502 as illustrated in FIG. 4, a second reference signal is generated in block 504 by having at least one trim bit determine which voltage along a resistive string will be switched out to the second reference signal. The second reference signal is higher than the first reference signal based on which trim bit is selected. The output voltage is compared with the second reference signal in block 506. If the output voltage is less than the second reference signal, a clock signal is generated in block 508 to pump circuit 310. Whenever pump circuit 310 receives the clock signal, it pumps up and generates the output voltage in block 512. If the output voltage is greater than the second reference signal, the clock signal stops in block 510 and the output signal starts falling as it supplies load 312.
FIG. 6 is a circuit diagram of a reference generator in accordance with a specific embodiment of the present invention and illustrates one way to generate the first reference signal referred to in block 502 of FIG. 5. When a power on reset signal goes from a low to a high, a series of signals EN1B, EN2 and EN3B are generated. This happens when power is turned on. FIG. 6A illustrates a logic design for generating signals EN1B, EN2 and EN3B. FIG. 6B illustrates the resulting waveform signals generated by the logic design of FIG. 6A. The EN1B signal goes low and current flows through the two current sources, M3 602 and M6 604. M4 606 is a N channel device whose threshold voltage is VTN. M7 608 is a P channel device whose threshold voltage is VTP. Both VTN and VTP are compared using for example, a latching comparator. M13 610 and M14 612 each pull on the nodes TOND and TOPD. If VTP is higher than VTN, M13 610 will sink more current, otherwise M14 612 will supply more current. When EN3B signal goes low turning on M8 614, a latching takes place. If M13 610 has the highest current then TOND will remain low and TOPD will rise to VDD. On the other hand, if M14 612 has the highest current then TOPD will remain low. The latch now knows which voltage threshold is the highest. M16 616 and M17 618 are switches that select the highest voltage threshold device as the first reference signal, i.e. the reference voltage. The reference voltage signal has current supplied from a resistor network in the reference generator block 304 of FIG. 3. After the comparison is made, the comparison circuit is then turned off until the PORB signal is again applied. This saves power. Such reference could be any voltage reference and a threshold voltage measurement may not be necessary. The reference generator further includes circuit elements M1 620, M2 622, M5 624, M9 626, M10 628, M11 630, M12 632, M15 634, M18 636, and M19 638 that operate in a substantially conventional manner and are connected as shown.
FIG. 7 is an example of a circuit diagram illustrating a voltage down pump circuit 310 in accordance with a specific embodiment of the present invention. M12 702, M13 704, and M14 706 are capacitors. The pumping action occurs when each of the three capacitors are placed between the output voltage and VDD and charged to this voltage difference. The charging of M12 702 involves M5 708, M6 710, and M3 712. The charging of M13 704 involves M7 714, M8 716, and M2 718. The charging of M14 706 involves M9 720, M10 722, M 1724, and M1 726. The voltage down pump circuit further includes M15 728. Several capacitors, in the present example three capacitors, may be tied in parallel between the output voltage and VDD in one phase. Then, in the next phase, the capacitors may be stacked in series between the ground and the output voltage dumping changes to the output voltage. Such pumping action may also be accomplished with a few capacitors, however the pumping range may be reduced. Several devices, for example, at least four capacitors, may be used to obtain a pumping range closer to VDD. Even one capacitor will work if the maximum voltage required is less than one half of VDD.
The logic of FIG. 7 is illustrated in the circuitry shown in FIG. 7A. Voltage down pump 310 generates non-overlapping and boot strapped phases PHASE1 and PHASE2. A clock signal (CLKIN) is enabled whenever the comparator has found the output voltage less than the set voltage (a fixed amount above the threshold voltage) such that the clock signal is toggling whenever the pumping action is required, for example at 10 Mhz. If the circuit does not require pumping, the clock signal is high and PHASE1 is high while PHASE2 is low. The driver circuit that drives PHASE1 and PHASE2 are bootstrap circuits that causes PHASE1 and PHASE2 to go above VDD and turn on the N channel devices harder.
FIG. 7B is a graphical illustration showing the waveforms of signals PHASE1 and PHASE2 generated by a voltage down pump as illustrated in FIG. 7A.
This circuit will be used to supply a stepped-down regulated voltage for all pertinent digital circuitry. The voltage is set to a fixed delta above the threshold of the largest voltage threshold of N or P type devices. Considerable power is saved by using a lower voltage of about 0.5 volt instead of the battery voltage of 1.1 volt to 1.4 volt. The power for digital logic is proportional to the toggle frequency of each node times the node voltage swing squared. If the nominal power supply is 1.25 v, then the power reduction will be (0.5/1.25)2 or 16% of the power needed if the logic was ran at full supply. The power efficiency of the pump down circuit is from 60 to 90 percent which lowers this overall efficiency. Another part of the circuit has a settable voltage regulator that allows the pumped voltage to be set to a fixed amount above the threshold of MOS devices. The output voltage is relatively constant as the battery voltage drops. This keeps the gate delays of the logic constant. This means that the voltage can be set to the lowest voltage at which the system using the lowered voltage will still work, i.e. the longest propagation delay path is just finished before the next system clock occurs.
This circuit provides a mechanism for setting the voltage for a digital circuit to the lowest possible (or nearly so) voltage that the circuit will operate at. The lowest voltage swing on each node provides the lowest power operation possible. With the regulation of output voltage just above the highest voltage threshold of MOS devices, the variation of gate delays over the complete process, power supply, and temperature range are nearly constant. The operation allows, for example, hearing aids to operate on zinc-air batteries for much longer than other techniques permit.
While embodiments and applications of this invention have been shown and described, it would be apparent to those skilled in the art having the benefit of this disclosure that many more modifications than mentioned above are possible without departing from the inventive concepts herein. For example, FIG. 8 is a block diagram illustrating a circuit suitable for implementing a method for regulating a voltage down pump according to an alternative specific embodiment of the present invention. Instead of using a single pump, several pumps, for example three pumps 802, 804, and 806, pump up the voltage signal coming out of comparator circuit 808. The pumps may be sequentially smaller in size by half such that pump 804 is half the size of pump 802. Pump 806 is half the size of pump 804. If only one smaller pump is running, less power is used and the ripple caused by the pumping action is minimal. As the current requirements of the load increase additional larger pumps will be used. Circuit 800 may then consume less power when using several smaller pumps. The invention, therefore, is not to be restricted except in the spirit of the appended claims.

Claims (23)

What is claimed is:
1. A method for regulating the output voltage of a voltage pump circuit, comprising:
supplying a voltage to a reference generator circuit;
measuring a first threshold voltage of a P channel device within said reference generator circuit;
measuring a second threshold voltage of a N channel device within said reference generator circuit; and
generating a first reference voltage by comparing said first threshold voltage with said second threshold voltage, said first reference voltage being the largest of said first threshold voltage and said second threshold voltage.
2. The method according to claim 1, further comprising setting the output voltage of the voltage pump circuit to a first voltage above said first reference voltage.
3. The method according to claim 2 wherein said first voltage is a fixed programmable value.
4. The method according to claim 1, further comprising:
generating a second reference voltage, wherein said second reference voltage is above said first reference voltage;
comparing said second reference voltage with the output voltage of the voltage pump circuit;
generating a clock signal to the voltage pump circuit whenever the output voltage is less than said second reference voltage; and
pumping up the output voltage when the voltage pump circuit receives said clock signal.
5. The method according to claim 4, further comprising supplying additional current to the output voltage when the output voltage is less than said second reference voltage.
6. The method according to claim 4, further comprising receiving at least one trim bit that selects how much said second reference voltage is above said first reference voltage.
7. An apparatus for regulating the output voltage of a voltage pump circuit, comprising:
means for supplying a voltage to a reference generator circuit;
means for measuring a first threshold voltage of a P channel device within said reference generator circuit;
means for measuring a second threshold voltage of a N channel device within said reference generator circuit; and
means for generating a first reference voltage by comparing said first threshold voltage with said second threshold voltage, said first reference voltage being the largest of said first threshold voltage and said second threshold voltage.
8. The apparatus according to claim 7, further comprising means for setting the output voltage of the voltage pump circuit to a first voltage above said first reference voltage.
9. The apparatus according to claim 8 wherein said first voltage is a fixed programmable value.
10. The apparatus according to claim 7, further comprising:
means for generating a second reference voltage, wherein said second reference voltage is above said first reference voltage;
means for comparing said second reference voltage with the output voltage of the voltage pump circuit;
means for generating a clock signal to the voltage pump circuit whenever the output voltage is less than said second reference voltage; and
means for pumping up the output voltage when the voltage pump circuit receives said clock signal.
11. The method according to claim 10, further comprising means for supplying additional current to the output voltage when the output voltage is less than said second reference voltage.
12. The method according to claim 10, further comprising means for receiving at least one trim bit that selects how much said second reference voltage is above said first reference voltage.
13. A regulated voltage down pump circuit comprising:
a reference generator circuit receiving a voltage; and
a comparator within said reference generator circuit, comparing a first threshold voltage of a P channel device with a second threshold voltage of a N channel device, and generating a first reference voltage, said first reference voltage being the largest of said first threshold voltage and said second threshold voltage.
14. The regulated voltage down pump circuit according to claim 13, further comprising a pump generating a fixed programmable voltage above said first reference voltage as an output of said regulated voltage down pump circuit.
15. The regulated voltage down pump circuit according to claim 13, further comprising:
a voltage setting circuit for generating a second reference voltage, wherein said second reference voltage is above said first reference voltage;
a comparator circuit comparing said second reference voltage with an output voltage of said regulated voltage down pump circuit;
a clock circuit generating a clock signal to at least one pump circuit whenever said output voltage is less than said second reference voltage; and
said at least one pump circuit pumping up the output voltage when said at least one pump circuit receives said clock signal.
16. The regulated voltage down pump circuit according to claim 15, further comprising a shunt backup circuit supplying additional current to the output voltage when the output voltage is less than said second reference voltage.
17. The regulated voltage down pump circuit according to claim 15, wherein said voltage setting circuit receives at least one trim bit that selects how much said second reference voltage is above said first reference voltage.
18. The regulated voltage down pump circuit according to claim 15, further comprising at least a second pump circuit, wherein said pump circuits have different sizes.
19. An apparatus comprising:
one or more digital circuits operable to perform at least one function;
a power source supplying a first fixed voltage; and
at least one pump down circuit having said first fixed voltage supplied thereto, wherein said at least one pump down circuit generates a second fixed voltage to the one or more digital circuits, said second fixed voltage being lower than said first fixed voltage and regulated to a fixed delta above the voltage threshold of the one or more digital circuits, wherein the voltage threshold is the larger of a P type or N type voltage threshold of the one or more digital circuits.
20. The apparatus according to claim 19, wherein said fixed delta is regulated by a voltage setting circuit receiving at least one trim bit that selects how much said second fixed voltage is above the voltage threshold.
21. The apparatus according to claim 19, further comprising at least a second pump down circuit, wherein said pump down circuits have different sizes.
22. An apparatus comprising:
one or more analog circuits operable to perform at least one function;
one or more digital circuits operable to perform at least one function;
means for supplying a first fixed voltage; and
means for generating a second fixed voltage supplied to the one or more analog circuits and to the one or more digital circuits, said second fixed voltage being lower than said first fixed voltage and regulated to a fixed delta above a voltage threshold of the one or more analog circuits and of the one or more digital circuits,
wherein the voltage threshold is the larger of a P type or N type voltage threshold of the one or more digital circuits.
23. The apparatus according to claim 22, wherein said fixed delta is regulated by a voltage setting circuit receiving at least one trim bit that selects how much said second fixed voltage is above the voltage threshold.
US09/695,721 2000-10-23 2000-10-23 Voltage down pump and method of operation Expired - Lifetime US6486730B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/695,721 US6486730B1 (en) 2000-10-23 2000-10-23 Voltage down pump and method of operation

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/695,721 US6486730B1 (en) 2000-10-23 2000-10-23 Voltage down pump and method of operation

Publications (1)

Publication Number Publication Date
US6486730B1 true US6486730B1 (en) 2002-11-26

Family

ID=24794209

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/695,721 Expired - Lifetime US6486730B1 (en) 2000-10-23 2000-10-23 Voltage down pump and method of operation

Country Status (1)

Country Link
US (1) US6486730B1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040215990A1 (en) * 2003-04-23 2004-10-28 Dell Products L.P. Energy saving external power adapter
US20110215862A1 (en) * 2010-03-02 2011-09-08 Stmicroelectronics (Rousset) Sas Internal supply voltage circuit of an integrated circuit

Citations (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4186335A (en) 1977-09-21 1980-01-29 Cahill Enterprises, Inc. Hearing aid battery recharging apparatus
US4539441A (en) 1981-09-03 1985-09-03 Robert Bosch Gmbh Hearing-aid with integrated circuit electronics
US4660027A (en) 1984-08-31 1987-04-21 Motorola, Inc. Reduced power consumption low battery alert device
US4922131A (en) 1986-03-12 1990-05-01 Beltone Electronics Corporation Differential voltage threshold detector
US5111506A (en) 1989-03-02 1992-05-05 Ensonig Corporation Power efficient hearing aid
US5149994A (en) * 1989-12-15 1992-09-22 Bull S.A. Method and apparatus for compensating inherent non-uniformity of electrical properties among mos integrated circuits
US5155428A (en) 1990-07-19 1992-10-13 Samsung Electronics Co., Ltd. Overdischarge and overvoltage protection circuit for a battery in a portable and mobile communication system
US5438270A (en) 1994-06-24 1995-08-01 National Semiconductor Corporation Low battery tester comparing load and no-load battery voltage
US5442345A (en) 1991-11-26 1995-08-15 Samsung Electronics Co., Ltd. Low voltage alerting device in a paging receiver and method therefor
US5512857A (en) 1994-11-22 1996-04-30 Resound Corporation Class AB amplifier allowing quiescent current and gain to be set independently
US5684404A (en) 1995-11-17 1997-11-04 Sharp Microelectronics Technology, Inc. System and method of measuring a battery lifetime
US5696437A (en) 1990-03-28 1997-12-09 Silcom Research Limited Intelligent low battery detection circuit for a paging receiver
US5721482A (en) 1996-01-16 1998-02-24 Hewlett-Packard Company Intelligent battery and method for providing an advance low battery warning for a battery powered device such as a defibrillator
US5748534A (en) * 1996-03-26 1998-05-05 Invox Technology Feedback loop for reading threshold voltage
US5900734A (en) 1997-12-22 1999-05-04 Munson; Edward J Low battery voltage detection and warning system
US5949725A (en) * 1997-08-20 1999-09-07 Micron Technology, Inc. Method and apparatus for reprogramming a supervoltage circuit
US6011428A (en) * 1992-10-15 2000-01-04 Mitsubishi Denki Kabushiki Kaisha Voltage supply circuit and semiconductor device including such circuit
US6084389A (en) * 1996-10-25 2000-07-04 Sgs-Thomson Microelectronics S.A. Voltage regulator with internal generation of a logic signal
US6166588A (en) * 1998-01-07 2000-12-26 Oki Electric Industry Co., Ltd. Power supply circuit
US6252442B1 (en) * 1996-09-19 2001-06-26 Sgs-Thomson Microelectronics S.A. Electronic circuit provided with a neutralization device

Patent Citations (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4186335A (en) 1977-09-21 1980-01-29 Cahill Enterprises, Inc. Hearing aid battery recharging apparatus
US4539441A (en) 1981-09-03 1985-09-03 Robert Bosch Gmbh Hearing-aid with integrated circuit electronics
US4660027A (en) 1984-08-31 1987-04-21 Motorola, Inc. Reduced power consumption low battery alert device
US4922131A (en) 1986-03-12 1990-05-01 Beltone Electronics Corporation Differential voltage threshold detector
US5111506A (en) 1989-03-02 1992-05-05 Ensonig Corporation Power efficient hearing aid
US5321758A (en) 1989-03-02 1994-06-14 Ensoniq Corporation Power efficient hearing aid
US5149994A (en) * 1989-12-15 1992-09-22 Bull S.A. Method and apparatus for compensating inherent non-uniformity of electrical properties among mos integrated circuits
US5696437A (en) 1990-03-28 1997-12-09 Silcom Research Limited Intelligent low battery detection circuit for a paging receiver
US5155428A (en) 1990-07-19 1992-10-13 Samsung Electronics Co., Ltd. Overdischarge and overvoltage protection circuit for a battery in a portable and mobile communication system
US5442345A (en) 1991-11-26 1995-08-15 Samsung Electronics Co., Ltd. Low voltage alerting device in a paging receiver and method therefor
US6011428A (en) * 1992-10-15 2000-01-04 Mitsubishi Denki Kabushiki Kaisha Voltage supply circuit and semiconductor device including such circuit
US5438270A (en) 1994-06-24 1995-08-01 National Semiconductor Corporation Low battery tester comparing load and no-load battery voltage
US5512857A (en) 1994-11-22 1996-04-30 Resound Corporation Class AB amplifier allowing quiescent current and gain to be set independently
US5684404A (en) 1995-11-17 1997-11-04 Sharp Microelectronics Technology, Inc. System and method of measuring a battery lifetime
US5721482A (en) 1996-01-16 1998-02-24 Hewlett-Packard Company Intelligent battery and method for providing an advance low battery warning for a battery powered device such as a defibrillator
US5748534A (en) * 1996-03-26 1998-05-05 Invox Technology Feedback loop for reading threshold voltage
US6252442B1 (en) * 1996-09-19 2001-06-26 Sgs-Thomson Microelectronics S.A. Electronic circuit provided with a neutralization device
US6084389A (en) * 1996-10-25 2000-07-04 Sgs-Thomson Microelectronics S.A. Voltage regulator with internal generation of a logic signal
US5949725A (en) * 1997-08-20 1999-09-07 Micron Technology, Inc. Method and apparatus for reprogramming a supervoltage circuit
US5900734A (en) 1997-12-22 1999-05-04 Munson; Edward J Low battery voltage detection and warning system
US6166588A (en) * 1998-01-07 2000-12-26 Oki Electric Industry Co., Ltd. Power supply circuit

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040215990A1 (en) * 2003-04-23 2004-10-28 Dell Products L.P. Energy saving external power adapter
US7334141B2 (en) * 2003-04-23 2008-02-19 Dell Products L.P. Method of saving energy in an information handling system by controlling a main converter based on the amount of power drawn by the system
US20110215862A1 (en) * 2010-03-02 2011-09-08 Stmicroelectronics (Rousset) Sas Internal supply voltage circuit of an integrated circuit
FR2957161A1 (en) * 2010-03-02 2011-09-09 St Microelectronics Rousset INTERNAL POWER SUPPLY VOLTAGE CIRCUIT OF AN INTEGRATED CIRCUIT

Similar Documents

Publication Publication Date Title
USRE49854E1 (en) Systems and methods for minimizing static leakage of an integrated circuit
US6249445B1 (en) Booster including charge pumping circuit with its electric power consumption reduced and method of operating the same
US6586976B2 (en) Charge pump circuit for improving switching characteristics and reducing leakage current and phase locked loop having the same
US5734291A (en) Power saving technique for battery powered devices
US5563779A (en) Method and apparatus for a regulated supply on an integrated circuit
US6815938B2 (en) Power supply unit having a soft start functionality and portable apparatus equipped with such power supply unit
US7427889B2 (en) Voltage regulator outputting positive and negative voltages with the same offsets
KR100300077B1 (en) Charge pump circuit having adaptive oscillation period
US20090115494A1 (en) Charge pump warm-up current reduction
JP2002204569A (en) Charge pump provided with current-limiting circuit
US6801025B2 (en) Method and apparatus for control of voltage regulation
IL180613A (en) Systems and methods for minimizing static leakage of an integrated circuit
US6828848B2 (en) Integrated circuit device capable of optimizing operating performance according to consumed power
US7439792B2 (en) High voltage generation circuit and semiconductor device having the same
US9548656B1 (en) Low voltage ripple charge pump with shared capacitor oscillator
US6016072A (en) Regulator system for an on-chip supply voltage generator
US8188777B2 (en) Charge pump circuit and PLL circuit using the same
US6806761B1 (en) Integrated charge pump circuit with low power voltage regulation
US6801078B2 (en) Power efficient integrated charge pump using clock gating
US6486730B1 (en) Voltage down pump and method of operation
US11557963B2 (en) Charge-pump control circuit and battery control circuit
CN116249950A (en) Method and circuit for providing a higher supply voltage from a lower supply voltage to an analog component
EP2264878A1 (en) DC-DC converter with control loop
CN113258878B (en) Oscillator
US6750694B1 (en) Signal clipping circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: SONIC INNOVATIONS, INC., A CORPORATION OF UTAH, UT

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GREEN, ROBERT S.;REEL/FRAME:011538/0754

Effective date: 20010126

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: OTICON A/S, DENMARK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SONIC INNOVATIONS, INC.;REEL/FRAME:050344/0337

Effective date: 20190822