US6598291B2 - Via connector and method of making same - Google Patents

Via connector and method of making same Download PDF

Info

Publication number
US6598291B2
US6598291B2 US09/840,251 US84025101A US6598291B2 US 6598291 B2 US6598291 B2 US 6598291B2 US 84025101 A US84025101 A US 84025101A US 6598291 B2 US6598291 B2 US 6598291B2
Authority
US
United States
Prior art keywords
conductive material
substrate
depositing
conductive
opening
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US09/840,251
Other versions
US20020043395A1 (en
Inventor
John L. Parker, Jr.
Pamela L. Miscikowski
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Viasystems Inc
Original Assignee
Viasystems Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Viasystems Inc filed Critical Viasystems Inc
Priority to US09/840,251 priority Critical patent/US6598291B2/en
Assigned to VIASYSTEMS, INC. reassignment VIASYSTEMS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MISCIKOWSKI, PAMELA L., PARKER, JOHN LEROY JR.
Publication of US20020043395A1 publication Critical patent/US20020043395A1/en
Assigned to JPMORGAN CHASE BANK, AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: VIASYSTEMS, INC.
Priority to US10/632,576 priority patent/US20040020690A1/en
Application granted granted Critical
Publication of US6598291B2 publication Critical patent/US6598291B2/en
Assigned to VIASYSTEMS, INC. reassignment VIASYSTEMS, INC. TERMINATION AND RELEASE OF SECURITY INTEREST Assignors: JPMORGAN CHASE BANK N.A.
Assigned to WILMINGTON TRUST FSB, AS COLLATERAL TRUSTEE reassignment WILMINGTON TRUST FSB, AS COLLATERAL TRUSTEE PATENT SECURITY AGREEMENT Assignors: VIASYSTEMS, INC.
Assigned to WACHOVIA CAPITAL FINANCE CORPORATION (NEW ENGLAND) reassignment WACHOVIA CAPITAL FINANCE CORPORATION (NEW ENGLAND) SECURITY AGREEMENT Assignors: VIASYSTEMS, INC.
Assigned to VIASYSTEMS, INC. reassignment VIASYSTEMS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION (SUCCESSOR BY MERGER TO WILMINGTON TRUST FSB), AS COLLATERAL TRUSTEE
Assigned to VIASYSTEMS, INC. reassignment VIASYSTEMS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WACHOVIA CAPITAL FINANCE CORPORATION (NEW ENGLAND)
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/425Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
    • H05K3/426Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in substrates without metal
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/4038Through-connections; Vertical interconnect access [VIA] connections
    • H05K3/4053Through-connections; Vertical interconnect access [VIA] connections by thick-film techniques
    • H05K3/4069Through-connections; Vertical interconnect access [VIA] connections by thick-film techniques for via connections in organic insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01RELECTRICALLY-CONDUCTIVE CONNECTIONS; STRUCTURAL ASSOCIATIONS OF A PLURALITY OF MUTUALLY-INSULATED ELECTRICAL CONNECTING ELEMENTS; COUPLING DEVICES; CURRENT COLLECTORS
    • H01R12/00Structural associations of a plurality of mutually-insulated electrical connecting elements, specially adapted for printed circuits, e.g. printed circuit boards [PCB], flat or ribbon cables, or like generally planar structures, e.g. terminal strips, terminal blocks; Coupling devices specially adapted for printed circuits, flat or ribbon cables, or like generally planar structures; Terminals specially adapted for contact with, or insertion into, printed circuits, flat or ribbon cables, or like generally planar structures
    • H01R12/50Fixed connections
    • H01R12/51Fixed connections for rigid printed circuits or like structures
    • H01R12/52Fixed connections for rigid printed circuits or like structures connecting to other rigid printed circuits or like structures
    • H01R12/523Fixed connections for rigid printed circuits or like structures connecting to other rigid printed circuits or like structures by an interconnection through aligned holes in the boards or multilayer board
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • H05K1/113Via provided in pad; Pad over filled via
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0335Layered conductors or foils
    • H05K2201/0347Overplating, e.g. for reinforcing conductors or bumps; Plating over filled vias
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0335Layered conductors or foils
    • H05K2201/0355Metal foils
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/0959Plated through-holes or plated blind vias filled with insulating material
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/14Related to the order of processing steps
    • H05K2203/1461Applying or finishing the circuit pattern after another process, e.g. after filling of vias with conductive paste, after making printed resistors
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0094Filling or covering plated through-holes or blind plated vias, e.g. for masking or for mechanical reinforcement
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/22Secondary treatment of printed circuits
    • H05K3/24Reinforcing the conductive pattern
    • H05K3/245Reinforcing conductive patterns made by printing techniques or by other techniques for applying conductive pastes, inks or powders; Reinforcing other conductive patterns by such techniques
    • H05K3/246Reinforcing conductive paste, ink or powder patterns by other methods, e.g. by plating
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49128Assembling formed circuit to base
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49165Manufacturing circuit on or in base by forming conductive walled aperture in base

Definitions

  • the present invention relates in general to printed circuit boards and to methods for fabricating printed circuit boards. More particularly, the present invention relates to printed circuit boards with improved vias which provide electrical communication between wiring patterns formed on two opposing surfaces of a circuit board and/or within the internal strata of the circuit board, and to methods for making improved circuit boards having such vias.
  • IC integrated circuit
  • a conventional printed wiring board carries ICs as well as other discrete electronic components and circuit elements, which are interconnected to provide the particular electronic circuit functions.
  • those ICs, discrete electronic components, and circuit elements are usually bonded to the printed wiring board using vias or through holes formed in the printed wiring board through which lead wires may be inserted and soldered to the board.
  • vias or through holes formed in the printed wiring board through which lead wires may be inserted and soldered to the board.
  • surface mounting technology widely employed in the printed wiring board manufacturing field. This technology permits an IC to be mounted together with its associated elements on the printed wiring board without forming any through holes or vias in the board.
  • ICs and other on-chip elements may be mounted on a surface mount land or chip land directly without using the through holes or vias.
  • the appropriate vias are often provided remotely from the surface mount land, and any wiring pattern required for interconnecting the elements by way of the vias must be formed on the surface of the base plate.
  • the surface mount land or chip land and the vias or through holes are provided at different locations on the printed wiring board.
  • a corresponding reduction in the size of the surface mount land is required so that required board space is minimized.
  • the wiring pattern that includes leads drawn out from the surface mount land and distributed across different locations must be accordingly fine, but technically, this is practically difficult to achieve. It is also difficult to secure the space required for wiring the leads. In particular, for double-sided high-density wiring pattern implementation, this space limitation poses a problem.
  • the vias formed in the printed wiring board are exposed on each of the opposite sides of the board.
  • surplus solder may flow through the vias, thereby reaching the components on the surface mount land.
  • vias or through holes are formed at desired positions after conductive layers are formed on the entire surface of the opposing major surfaces of the circuit board. Inner surfaces of the thus formed vias are coated with plated layers through the use of a chemical plating method or a chemical/electrical plating method, thereby providing electrical communication between the conductive layers formed on the two major surfaces or internal to the circuit board by way of the plated layers.
  • the vias are formed through the use of a drilling method or a punching method. Therefore, there is the possibility that the circuit board or the conductive layers become distorted during the formation of the through holes. The thus formed distortion will adversely influence the formation of the plated layers so that an effective electrical connection cannot be achieved between the two conductive layers. In addition, fine wiring patterns cannot be formed near the vias due to the distortion of the conductive layers. Thereafter, the conductive layers are shaped in a desired configuration to obtain wiring patterns formed on both of the major surfaces of the circuit board.
  • the increased circuit and component density in the printed circuit boards makes the ability to locate either solder surface mount components or place additional circuitry layers directly above conductive vias highly desirable. This is especially the case when the density of the vias required to service the I/O's of the surface mount components is such that there is no surface area available for attachment pads interstitial to the through hole grid.
  • soldering of these surface mount components to the surface pads, i.e., lands, of conventional vias is highly undesirable. This is because the solder used for assembly tends to wick down into the vias. The result is low volume, unreliable solder joints.
  • conductive vias provide an immediate connection from a surface mounted device to the core of a printed circuit board, thereby avoiding inefficient fan out routing patterns that consume space on the outer layers of the multilayer board.
  • These designs present significant assembly problems. Small vias act as entrapment sites for materials that can eventually re-deposit onto the host surface mount land and cause both assembly and reliability problems. Also, these vias act as unintended reservoirs for solder paste that is stenciled onto the surface mount land and used to attached an electronic device to the board. Consequently, an allowance must be made of the solder paste that will be captured by the via and will not be available for the solder joint formed between the device and the board.
  • a method of preparing a printed circuit board comprises the steps of forming a hole in a substrate to form a via having a sidewall extending therethrough, depositing a first conductive material on opposite sides of the substrate and on the sidewall of the via, filling the via with a second conductive material to plug the via such that the via has no opening extending completely therethrough in a direction generally perpendicular to the opposite sides of the substrate, and depositing a third conductive material on the first conductive material and on ends of the second conductive material in the via.
  • a method of making a conductive via in an insulator circuit board substrate adapted to carry wiring patterns on at least a first surface and a second surface thereof comprises the steps of providing an insulator substrate, forming a via having a sidewall in the insulator substrate between the first surface and the second surface by penetrating the insulator substrate, depositing a first conductive layer on the first surface and on the sidewall of the via such that the first conductive layer substantially covers the first surface of the insulator substrate and the sidewall of the via while leaving an opening in the via, depositing a conductive material in the opening of the via to plug the via such that the opening does not extend completely through the via in a direction generally perpendicular to the first and second surfaces, and forming a second conductive layer on the first surface of the insulator substrate subsequent to the forming of the via, the depositing of the first conductive layer, and the depositing of the conductive material in the opening such that the second conductive layer forms a substantially flat surface extending across
  • a method of preparing a printed circuit board comprises the steps of forming a hole on at least one side of a substrate to form a via having a sidewall extending at least partially through the substrate to an internal surface of the substrate, depositing a first conductive material on the one side of the substrate and on the sidewall of the via such that the via has an opening, masking the substrate with a stencil, filling the opening with a second conductive material by moving the second conductive material through an opening in the stencil to plug the via such that the opening in the via does not extend completely through the via in a direction generally perpendicular to the one side of the substrate, and depositing a third conductive material on the first conductive material and on an end of the second conductive material in the opening.
  • a method of preparing a printed circuit board comprises the steps of forming a plurality of holes on at least a first surface of a substrate to form a plurality of vias having sidewalls extending at least partially through the substrate to a second surface of the substrate, depositing a first conductive material on at least the first surface of the substrate and on the sidewalls of the vias such that each of the vias has an associated opening, masking the substrate with a stencil to selectively cover a first predetermined number of the vias and reveal a second predetermined number of the vias, filling the openings associated with the revealed vias with a second conductive material, and depositing a third conductive material on the first conductive material and on ends of the second conductive material in the filled openings.
  • a circuit board comprises a substrate having at least first and second generally parallel surfaces and a via having a sidewall extending at least partially through the substrate from the first surface to the second surface.
  • a first conductive layer extends over substantially all of the first surface and the via sidewall.
  • a conductive material is positioned within the via and surrounded by the first conductive layer extending over the via sidewall. This conductive material plugs the via such that the via has no opening extending from the first surface to the second surface.
  • a second conductive layer extends over substantially all of the first conductive layer on the first surface, and over an end portion of the conductive material positioned within the via.
  • a circuit board comprises a substrate having at least first and second generally parallel surfaces and a via having a sidewall extending through the substrate from the first surface to the second surface.
  • a first conductive layer extends over substantially all of the first surface, the second surface, and the via sidewall.
  • a conductive material is positioned within the via and surrounded by the first conductive layer extending over the via sidewall. This conductive material plugs the via such that the via has no opening extending from the first surface to the second surface.
  • a second conductive layer extends over substantially all of the first conductive layer on the first surface, and over a first end portion of the conductive material positioned within the via.
  • a third conductive layer extends over substantially all of the first conductive layer on the second surface, and over a second end portion of the conductive material positioned within the via.
  • FIGS. 1A through 1E are sectional views of a circuit board substrate and illustrate the fabrication steps of an exemplary via connector in accordance with the present invention.
  • FIG. 2 is a schematic representation showing a surface mount land in plan.
  • an insulator substrate or printed circuit board (PCB) having a filled and plated via is provided.
  • the plated via is filled with an electrically conductive fill composition.
  • a conductive cap layer is formed atop the ends of the filled via and can be bonded to a surface mount contact as a land or a pad.
  • FIGS. 1A through 1E show fabrication steps of one embodiment of the via connector in accordance with the present invention.
  • FIG. 1A shows an insulator substrate 12 , such as a printed circuit board or a flexible thin-film substrate.
  • the substrate 12 comprises a resin material (in contrast to, for example, ceramic materials), and even more preferably comprises a glass-filled resin material.
  • Some typical glass-filled resin materials suitable for use in the present invention include fiberglass reinforced epoxy resins (e.g., FR 4 ), cyanate ester (e.g., as used in the Gore Speed Board available from Gore Corporation), polyphenylene ether (e.g., as used in the Gigavar brand laminate available from Allied Signal), and epoxy/polyphenylene oxide (e.g., as used in the Getek brand laminate available from General Electric).
  • a through hole or via 10 is formed in the insulator substrate 12 at a desired position, as shown in FIG. 1 B.
  • the via 10 is formed through the use of a drilling method, but any conventional method, such as punching, laser drilling, or photo-definition, can be used.
  • the via 10 can be any diameter, but is preferably in the range between about 2 mils and about 25 mils.
  • all or substantially all of the openings or holes in the printed circuit board are formed at the same time, whether they are ultimately to be filled, as described below, or not.
  • a first conductive layer 14 of a first conductive material is deposited on the surfaces of the substrate 12 and on the sidewalls 16 of the via 10 to leave a via-through-hole 11 in the via 10 .
  • the first conductive material is copper.
  • the first conductive material is preferably deposited to a thickness in the range between about 0.1 and about 0.8 mils, and more preferably deposited to a thickness of greater than approximately 0.2 mils, and most preferably to a thickness of approximately 0.5 mils.
  • the layer 14 on the sidewalls is preferably thick enough to provide a robust mechanical structure that will survive the thermal fluctuations and aggressive handling experienced by a PCB during subsequent component assembly and usage.
  • an electrolytic plating process is used to deposit the layer 14 .
  • the electrolytic process follows a surface preparation step involving either a direct metallization process or an electroless process.
  • the surface preparation step includes depositing a thin conductive layer that sensitizes the surface and assists in the adhesion of the layer 14 to the sidewalls 16 .
  • IBM does not use an electrolytic plating process and thus is limited to a conductive layer thickness typical of electroless depositions, which is limited to approximately 0.2 mils.
  • IBM does not use electrolytic plating because a surface preparation step involving depositing a thin conductive layer will either cover the entire pattern, thereby rendering the device inoperable, or involve additional processing steps leading to increased complexity and higher cost.
  • Direct metallization comprises depositing a thin conductive molecular layer (not shown) on the substrate surfaces and the via sidewalls prior to depositing the layer 14 .
  • the conductive layer is preferably palladium or platinum. This process avoids the typical catalytically deposited copper, thereby rendering this device more economically feasible.
  • the electroless surface preparation process comprises depositing a thin conductive layer (not shown), preferably copper, on the substrate surfaces and the via sidewalls prior to depositing the layer 14 , to a thickness in the range between about 30 micro-inches and about 200 micro-inches, and more preferably to a thickness in the range between about 70 micro-inches and about 80 micro-inches.
  • the surface preparation followed by electrolytic deposition results in a highly linear distribution of the layer 14 on the sidewalls 16 of the via 10 .
  • a second conductive material 18 such as a conductive ink, paste, or adhesive, is introduced into the via-through-hole 11 as shown in FIG. 1 D.
  • the second conductive material 18 is a conductive ink, preferably containing silver, copper, or a noble metal suspended in an epoxy resin, such as CB100, manufactured by E. I. du Pont de Nemours and Company of Wilmington, Del.
  • an epoxy resin such as CB100, manufactured by E. I. du Pont de Nemours and Company of Wilmington, Del.
  • any flowable, curable composition with conductive properties can be used as the second conductive material.
  • the second conductive material 18 is patterned for deposition in the via-through-hole 11 using a stencil or a mask.
  • the second conductive material 18 is deposited in the via-through-hole 11 , the second conductive material 18 is partially or tack cured, and any excess material 18 (usually in the form of a small peak or cap extending above layer 14 ) is removed by, for example, light mechanical abrasion. Preferably, no conductive material 18 , such as ink particles, remains on the layer 14 after the removal process. The second conductive material 18 is then hard cured. The second conductive material 18 is preferably sufficiently conductive to allow subsequent plating of a conductive cap layer over the filled and plated via 10 .
  • layers 20 and 22 of a third conductive material are formed on both major surfaces, respectively, of the insulator substrate 12 inclusive of both ends of the second conductive material 18 , as shown in FIG. 1 E. That is, the upper conductive layer 20 and the lower conductive layer 22 extend across the via 10 and are in electrical communication with each other through the second conductive material 18 and the first conductive layer 14 .
  • the via 10 is sealed by the conductive layers 20 and 22 , with the conductive layers 20 and 22 acting as a conductive cap.
  • the conductive layers 20 and 22 can be formed by any conventional process such as attaching a copper film to the substrate or plating a copper layer on the substrate.
  • feature plating or panel plating is used to deposit copper to a thickness in the range between about 0.4 mils and about 0.8 mils, and more preferably to a thickness of approximately 0.5 mils.
  • the conductive layers 14 , 20 and 22 are shaped in a desired configuration to obtain desired wiring patterns, through the use of conventional photolithography and print and etch methods, for additive circuitization and solderability.
  • the sidewalls 16 are plated with the first conductive layer 14 prior to introducing the second conductive material 18 , the reliability of the electrical connection between the upper conductive layer 20 and the lower conductive layer 22 is increased. Moreover, the layer 14 improves the structural integrity of the connection between the conductive layers 20 and 22 and provides a more robust structure.
  • a plurality of vias 10 can be formed concurrently in the insulator substrate 12 at desired positions.
  • the vias 10 are filled with the conductive material 18 at the same time, preferably using a stencil. This provides improved registration of the vias and circuit patterns formed on the substrate.
  • the present invention allows for the conservation and recapture of the conductive fill material 18 . Because a stencil is used to fill the via(s), material usage of the conductive fill material is decreased because the stencil captures excess conductive material 18 which can be recovered without contamination, unlike prior methods in which the excess conductive fill material resides on a copper layer which contaminates the conductive fill material, thus rendering it unsuitable for recovery and reuse. These factors are important to manufacturing costs because curable conductive materials tend to be very expensive.
  • the present invention provides the advantage of being able to use a higher force on the squeegee blade to fill the via(s) 10 with the conductive fill material 18 , an advantage believed to be especially useful to ensure complete filling of blind vias.
  • a higher force can cause the copper surface to scratch.
  • a stencil protects against this damage.
  • FIG. 2 depicts an exemplary surface mount land 30 aligned with a filled and plated via 10 as well as a pattern 35 aligned with a filled and plated via 10 .
  • the double sided printed wiring board described above allows the surface mount land 30 and a pattern on the opposite side to be electrically conductively interconnected by way of the filled and plated via 10 . This eliminates the need of providing a via remotely from the surface mount land 30 , and therefore it is not necessary to implement a wiring pattern to interconnect the surface mount land 30 to a remote via. Thus, a high density packing can be realized.
  • the above exemplary embodiments have described vias and methods of making vias between two opposing surfaces of a circuit board or insulator substrate, it is nevertheless intended that the exemplary vias and methods of making vias can also be used to provide electrical communication between wiring patterns formed within the internal surfaces or strata of a circuit board.
  • the present invention is equally applicable to blind hole vias, i.e, vias that do not open on both sides of a circuit board.
  • the present invention can be used to connect a surface of a circuit board with one of the internal strata of the board.

Abstract

An insulator substrate or printed circuit board (PCB) having a filled and plated via. A sidewall of the via and preferably opposite sides of the insulator substrate are first plated with a conductive material. The plated via is then filled with an electrically conductive fill composition. A conductive cap layer is preferably formed over both ends of the conductive fill composition and the opposite surfaces of the insulator substrate, and can be bonded to a surface mount contact as a land or a pad.

Description

CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation-in-part of Application Ser. No. 09/045,615 filed Mar. 20, 1998, now abandoned the entire disclosure of which is incorporated herein by reference.
FIELD OF THE INVENTION
The present invention relates in general to printed circuit boards and to methods for fabricating printed circuit boards. More particularly, the present invention relates to printed circuit boards with improved vias which provide electrical communication between wiring patterns formed on two opposing surfaces of a circuit board and/or within the internal strata of the circuit board, and to methods for making improved circuit boards having such vias.
BACKGROUND OF THE INVENTION
Increasing levels of integration of integrated circuit (IC) chips reduces the chip count of a functional circuit, while significantly increasing the input/output (I/O) count of the individual integrated circuits making up the functional circuit. This drive for increased circuit and component density in the individual IC chips leads to a parallel drive for increased circuit and component density in the printed circuit boards carrying the chips and in the assemblies using them.
Typically, a conventional printed wiring board carries ICs as well as other discrete electronic components and circuit elements, which are interconnected to provide the particular electronic circuit functions. In the prior art, those ICs, discrete electronic components, and circuit elements are usually bonded to the printed wiring board using vias or through holes formed in the printed wiring board through which lead wires may be inserted and soldered to the board. However, there have been advances in surface mounting technology widely employed in the printed wiring board manufacturing field. This technology permits an IC to be mounted together with its associated elements on the printed wiring board without forming any through holes or vias in the board. Thus, ICs and other on-chip elements may be mounted on a surface mount land or chip land directly without using the through holes or vias.
To provide for the interconnections between the on-chip elements on the surface mount land on one side and a circuit on the opposite side of, or within, the printed wiring board, the appropriate vias are often provided remotely from the surface mount land, and any wiring pattern required for interconnecting the elements by way of the vias must be formed on the surface of the base plate.
Thus, according to the prior art, the surface mount land or chip land and the vias or through holes are provided at different locations on the printed wiring board. As the size of each of the ICs and other elements is reduced, a corresponding reduction in the size of the surface mount land is required so that required board space is minimized. The wiring pattern that includes leads drawn out from the surface mount land and distributed across different locations must be accordingly fine, but technically, this is practically difficult to achieve. It is also difficult to secure the space required for wiring the leads. In particular, for double-sided high-density wiring pattern implementation, this space limitation poses a problem.
The vias formed in the printed wiring board are exposed on each of the opposite sides of the board. When leads are inserted through the corresponding vias, and the associated circuit components are fixed by the board in solder, surplus solder may flow through the vias, thereby reaching the components on the surface mount land.
In other conventional circuit boards which carry wiring patterns formed on two opposing major surfaces, vias or through holes are formed at desired positions after conductive layers are formed on the entire surface of the opposing major surfaces of the circuit board. Inner surfaces of the thus formed vias are coated with plated layers through the use of a chemical plating method or a chemical/electrical plating method, thereby providing electrical communication between the conductive layers formed on the two major surfaces or internal to the circuit board by way of the plated layers.
The vias are formed through the use of a drilling method or a punching method. Therefore, there is the possibility that the circuit board or the conductive layers become distorted during the formation of the through holes. The thus formed distortion will adversely influence the formation of the plated layers so that an effective electrical connection cannot be achieved between the two conductive layers. In addition, fine wiring patterns cannot be formed near the vias due to the distortion of the conductive layers. Thereafter, the conductive layers are shaped in a desired configuration to obtain wiring patterns formed on both of the major surfaces of the circuit board.
Another example of prior art via connectors is disclosed in U.S. Pat. No. 3,601,523 “THROUGH HOLE CONNECTORS” to Arndt, issued on Aug. 24, 1971, wherein a conductive adhesive is disposed in the through holes or vias for providing electrical communication between the conductive layers formed on both of the major surfaces of the circuit board. In the device of the '523 patent, the vias are formed after the conductive layers are formed on both of the major surfaces of the circuit board and, therefore, there is a possibility that the conductive layers will become distorted near the vias. Moreover, in the '523 patent, electrical communication between the conductive layer and the conductive adhesive is achieved only through the use of the thickness of the conductive layer. In addition, the conductive adhesive is exposed to the ambience. Therefore, the shaping of the wiring patterns must be conducted through the use of a dry film or a resist sheet.
The increased circuit and component density in the printed circuit boards makes the ability to locate either solder surface mount components or place additional circuitry layers directly above conductive vias highly desirable. This is especially the case when the density of the vias required to service the I/O's of the surface mount components is such that there is no surface area available for attachment pads interstitial to the through hole grid.
The problem is especially severe with fine pitch ball grid array components and flip chip attach integrated circuits. Soldering of these surface mount components to the surface pads, i.e., lands, of conventional vias is highly undesirable. This is because the solder used for assembly tends to wick down into the vias. The result is low volume, unreliable solder joints.
One solution that has been proposed is filling the vias. However, known methods of filling vias of printed circuit boards have deficiencies. For example, they suffer from bleed of the resin component of the fill material along the surface of the boards. This resin also bleeds into the holes which are not to be filled. This leads to short circuits and to soldering defects during assembly.
Thus, conductive vias provide an immediate connection from a surface mounted device to the core of a printed circuit board, thereby avoiding inefficient fan out routing patterns that consume space on the outer layers of the multilayer board. These designs, however, present significant assembly problems. Small vias act as entrapment sites for materials that can eventually re-deposit onto the host surface mount land and cause both assembly and reliability problems. Also, these vias act as unintended reservoirs for solder paste that is stenciled onto the surface mount land and used to attached an electronic device to the board. Consequently, an allowance must be made of the solder paste that will be captured by the via and will not be available for the solder joint formed between the device and the board. Typically, the same allowance is made for each via by slightly enlarging the solder paste stencil aperture for each surface mount pad containing a via by some common amount. Because the precise allowance needed varies from via to via, this method leads to an insufficient amount of paste for some lands causing poor solder joints and an over-abundance of solder on others causing solder shorts; both of which unfavorably impact assembly yields.
Another example of prior art via connectors is disclosed in U.S. Pat. No. 5,557,844 “METHOD OF PREPARING A PRINTED CIRCUIT BOARD” to Bhatt et al., issued on Sep. 24, 1996 and assigned to IBM, (referred to herein as “IBM”), wherein a printed circuit board has two types of plated through holes, filled and unfilled. The two types of through holes are formed at different times during the manufacturing process. The through holes that are to be filled are formed first, and the through holes that remain unfilled are later formed using the location of the first through holes for registration. Because all the holes are not formed simultaneously, misregistration of subsequently applied wiring patterns with the holes is likely as a result of tolerance build-ups. Moreover, IBM uses an electroless deposition for the plating of the sidewalls of the through holes, thus limiting the layer thickness to approximately 0.2 mils.
Although the art of vias and through hole connectors on printed circuit boards is well developed, there remain some problems inherent in this technology, particularly the vias and through hole connectors acting as solder reservoirs, thus leading to soldering defects, and the electrical conductivity of the vias. Therefore, a need exists for a via or through hole connector that overcomes the drawbacks of the prior art.
SUMMARY OF THE INVENTION
According to one aspect of the present invention, a method of preparing a printed circuit board (PCB) comprises the steps of forming a hole in a substrate to form a via having a sidewall extending therethrough, depositing a first conductive material on opposite sides of the substrate and on the sidewall of the via, filling the via with a second conductive material to plug the via such that the via has no opening extending completely therethrough in a direction generally perpendicular to the opposite sides of the substrate, and depositing a third conductive material on the first conductive material and on ends of the second conductive material in the via.
According to another aspect of the present invention, a method of making a conductive via in an insulator circuit board substrate adapted to carry wiring patterns on at least a first surface and a second surface thereof comprises the steps of providing an insulator substrate, forming a via having a sidewall in the insulator substrate between the first surface and the second surface by penetrating the insulator substrate, depositing a first conductive layer on the first surface and on the sidewall of the via such that the first conductive layer substantially covers the first surface of the insulator substrate and the sidewall of the via while leaving an opening in the via, depositing a conductive material in the opening of the via to plug the via such that the opening does not extend completely through the via in a direction generally perpendicular to the first and second surfaces, and forming a second conductive layer on the first surface of the insulator substrate subsequent to the forming of the via, the depositing of the first conductive layer, and the depositing of the conductive material in the opening such that the second conductive layer forms a substantially flat surface extending across substantially all of the first conductive layer and across an end portion of the conductive material in the via so that the end portion is covered by and makes direct contact with the second conductive layer.
According to still another aspect of the present invention, a method of preparing a printed circuit board (PCB) comprises the steps of forming a hole on at least one side of a substrate to form a via having a sidewall extending at least partially through the substrate to an internal surface of the substrate, depositing a first conductive material on the one side of the substrate and on the sidewall of the via such that the via has an opening, masking the substrate with a stencil, filling the opening with a second conductive material by moving the second conductive material through an opening in the stencil to plug the via such that the opening in the via does not extend completely through the via in a direction generally perpendicular to the one side of the substrate, and depositing a third conductive material on the first conductive material and on an end of the second conductive material in the opening.
According to yet another aspect of the present invention, a method of preparing a printed circuit board (PCB) comprises the steps of forming a plurality of holes on at least a first surface of a substrate to form a plurality of vias having sidewalls extending at least partially through the substrate to a second surface of the substrate, depositing a first conductive material on at least the first surface of the substrate and on the sidewalls of the vias such that each of the vias has an associated opening, masking the substrate with a stencil to selectively cover a first predetermined number of the vias and reveal a second predetermined number of the vias, filling the openings associated with the revealed vias with a second conductive material, and depositing a third conductive material on the first conductive material and on ends of the second conductive material in the filled openings.
According to a further aspect of the present invention, a circuit board comprises a substrate having at least first and second generally parallel surfaces and a via having a sidewall extending at least partially through the substrate from the first surface to the second surface. A first conductive layer extends over substantially all of the first surface and the via sidewall. A conductive material is positioned within the via and surrounded by the first conductive layer extending over the via sidewall. This conductive material plugs the via such that the via has no opening extending from the first surface to the second surface. A second conductive layer extends over substantially all of the first conductive layer on the first surface, and over an end portion of the conductive material positioned within the via.
According to still a further aspect of the present invention, a circuit board comprises a substrate having at least first and second generally parallel surfaces and a via having a sidewall extending through the substrate from the first surface to the second surface. A first conductive layer extends over substantially all of the first surface, the second surface, and the via sidewall. A conductive material is positioned within the via and surrounded by the first conductive layer extending over the via sidewall. This conductive material plugs the via such that the via has no opening extending from the first surface to the second surface. A second conductive layer extends over substantially all of the first conductive layer on the first surface, and over a first end portion of the conductive material positioned within the via. A third conductive layer extends over substantially all of the first conductive layer on the second surface, and over a second end portion of the conductive material positioned within the via.
Other aspects and features of the present invention will be in part apparent and in part pointed out hereinafter.
BRIEF DESCRIPTION OF THE DRAWING
FIGS. 1A through 1E are sectional views of a circuit board substrate and illustrate the fabrication steps of an exemplary via connector in accordance with the present invention.
FIG. 2 is a schematic representation showing a surface mount land in plan.
Corresponding reference characters indicate corresponding features throughout the several views of the drawings.
DESCRIPTION OF EXEMPLARY EMBODIMENTS AND BEST MODE
According to the present invention, an insulator substrate or printed circuit board (PCB) having a filled and plated via is provided. The plated via is filled with an electrically conductive fill composition. A conductive cap layer is formed atop the ends of the filled via and can be bonded to a surface mount contact as a land or a pad.
FIGS. 1A through 1E show fabrication steps of one embodiment of the via connector in accordance with the present invention.
FIG. 1A shows an insulator substrate 12, such as a printed circuit board or a flexible thin-film substrate. Preferably, the substrate 12 comprises a resin material (in contrast to, for example, ceramic materials), and even more preferably comprises a glass-filled resin material. Some typical glass-filled resin materials suitable for use in the present invention include fiberglass reinforced epoxy resins (e.g., FR4), cyanate ester (e.g., as used in the Gore Speed Board available from Gore Corporation), polyphenylene ether (e.g., as used in the Gigavar brand laminate available from Allied Signal), and epoxy/polyphenylene oxide (e.g., as used in the Getek brand laminate available from General Electric).
A through hole or via 10 is formed in the insulator substrate 12 at a desired position, as shown in FIG. 1B. Preferably, the via 10 is formed through the use of a drilling method, but any conventional method, such as punching, laser drilling, or photo-definition, can be used. The via 10 can be any diameter, but is preferably in the range between about 2 mils and about 25 mils. Preferably, all or substantially all of the openings or holes in the printed circuit board are formed at the same time, whether they are ultimately to be filled, as described below, or not. This avoids misregistration, especially from tolerance buildups, that can occur between the filled and unfilled vias between the separate hole forming processes and the subsequently formed wiring patterns that are formed by the use of one or more masks that must be registered with the holes. This factor is especially important as PCB wiring patterns become finer and more dense.
Thereafter, as shown in FIG. 1C, a first conductive layer 14 of a first conductive material is deposited on the surfaces of the substrate 12 and on the sidewalls 16 of the via 10 to leave a via-through-hole 11 in the via 10. Preferably, the first conductive material is copper. The first conductive material is preferably deposited to a thickness in the range between about 0.1 and about 0.8 mils, and more preferably deposited to a thickness of greater than approximately 0.2 mils, and most preferably to a thickness of approximately 0.5 mils. The layer 14 on the sidewalls is preferably thick enough to provide a robust mechanical structure that will survive the thermal fluctuations and aggressive handling experienced by a PCB during subsequent component assembly and usage.
Preferably, an electrolytic plating process is used to deposit the layer 14. The electrolytic process follows a surface preparation step involving either a direct metallization process or an electroless process. The surface preparation step includes depositing a thin conductive layer that sensitizes the surface and assists in the adhesion of the layer 14 to the sidewalls 16. It should be noted that IBM does not use an electrolytic plating process and thus is limited to a conductive layer thickness typical of electroless depositions, which is limited to approximately 0.2 mils. IBM does not use electrolytic plating because a surface preparation step involving depositing a thin conductive layer will either cover the entire pattern, thereby rendering the device inoperable, or involve additional processing steps leading to increased complexity and higher cost.
Direct metallization comprises depositing a thin conductive molecular layer (not shown) on the substrate surfaces and the via sidewalls prior to depositing the layer 14. The conductive layer is preferably palladium or platinum. This process avoids the typical catalytically deposited copper, thereby rendering this device more economically feasible.
The electroless surface preparation process comprises depositing a thin conductive layer (not shown), preferably copper, on the substrate surfaces and the via sidewalls prior to depositing the layer 14, to a thickness in the range between about 30 micro-inches and about 200 micro-inches, and more preferably to a thickness in the range between about 70 micro-inches and about 80 micro-inches.
The surface preparation followed by electrolytic deposition results in a highly linear distribution of the layer 14 on the sidewalls 16 of the via 10.
After the sidewalls 16 of the via 10 have been plated with the layer 14, a second conductive material 18, such as a conductive ink, paste, or adhesive, is introduced into the via-through-hole 11 as shown in FIG. 1D. Preferably, the second conductive material 18 is a conductive ink, preferably containing silver, copper, or a noble metal suspended in an epoxy resin, such as CB100, manufactured by E. I. du Pont de Nemours and Company of Wilmington, Del. However, any flowable, curable composition with conductive properties can be used as the second conductive material. The second conductive material 18 is patterned for deposition in the via-through-hole 11 using a stencil or a mask. After the second conductive material 18 is deposited in the via-through-hole 11, the second conductive material 18 is partially or tack cured, and any excess material 18 (usually in the form of a small peak or cap extending above layer 14) is removed by, for example, light mechanical abrasion. Preferably, no conductive material 18, such as ink particles, remains on the layer 14 after the removal process. The second conductive material 18 is then hard cured. The second conductive material 18 is preferably sufficiently conductive to allow subsequent plating of a conductive cap layer over the filled and plated via 10.
After the second conductive material 18 is cured, layers 20 and 22 of a third conductive material, preferably copper, are formed on both major surfaces, respectively, of the insulator substrate 12 inclusive of both ends of the second conductive material 18, as shown in FIG. 1E. That is, the upper conductive layer 20 and the lower conductive layer 22 extend across the via 10 and are in electrical communication with each other through the second conductive material 18 and the first conductive layer 14. Thus, the via 10 is sealed by the conductive layers 20 and 22, with the conductive layers 20 and 22 acting as a conductive cap.
The conductive layers 20 and 22 can be formed by any conventional process such as attaching a copper film to the substrate or plating a copper layer on the substrate. Preferably, feature plating or panel plating is used to deposit copper to a thickness in the range between about 0.4 mils and about 0.8 mils, and more preferably to a thickness of approximately 0.5 mils.
Thereafter, the conductive layers 14, 20 and 22 are shaped in a desired configuration to obtain desired wiring patterns, through the use of conventional photolithography and print and etch methods, for additive circuitization and solderability.
Because the sidewalls 16 are plated with the first conductive layer 14 prior to introducing the second conductive material 18, the reliability of the electrical connection between the upper conductive layer 20 and the lower conductive layer 22 is increased. Moreover, the layer 14 improves the structural integrity of the connection between the conductive layers 20 and 22 and provides a more robust structure.
In accordance with the present invention, a plurality of vias 10 can be formed concurrently in the insulator substrate 12 at desired positions. During subsequent processing, the vias 10 are filled with the conductive material 18 at the same time, preferably using a stencil. This provides improved registration of the vias and circuit patterns formed on the substrate.
The present invention allows for the conservation and recapture of the conductive fill material 18. Because a stencil is used to fill the via(s), material usage of the conductive fill material is decreased because the stencil captures excess conductive material 18 which can be recovered without contamination, unlike prior methods in which the excess conductive fill material resides on a copper layer which contaminates the conductive fill material, thus rendering it unsuitable for recovery and reuse. These factors are important to manufacturing costs because curable conductive materials tend to be very expensive. Moreover, because a stencil is used to fill the via(s) 10, the present invention provides the advantage of being able to use a higher force on the squeegee blade to fill the via(s) 10 with the conductive fill material 18, an advantage believed to be especially useful to ensure complete filling of blind vias. A higher force can cause the copper surface to scratch. A stencil protects against this damage.
FIG. 2 depicts an exemplary surface mount land 30 aligned with a filled and plated via 10 as well as a pattern 35 aligned with a filled and plated via 10.
The double sided printed wiring board described above allows the surface mount land 30 and a pattern on the opposite side to be electrically conductively interconnected by way of the filled and plated via 10. This eliminates the need of providing a via remotely from the surface mount land 30, and therefore it is not necessary to implement a wiring pattern to interconnect the surface mount land 30 to a remote via. Thus, a high density packing can be realized.
Although the above exemplary embodiments have described vias and methods of making vias between two opposing surfaces of a circuit board or insulator substrate, it is nevertheless intended that the exemplary vias and methods of making vias can also be used to provide electrical communication between wiring patterns formed within the internal surfaces or strata of a circuit board. Moreover, the present invention is equally applicable to blind hole vias, i.e, vias that do not open on both sides of a circuit board. Thus, the present invention can be used to connect a surface of a circuit board with one of the internal strata of the board.
When introducing elements or features of the present invention or the preferred embodiments thereof, the articles “a”, “an”, “the” and “said” are intended to mean that there are one or more of such elements or features. The terms “comprising”, “including” and “having” are intended to be inclusive and mean that there may be additional elements or features other than those listed.
As various changes could be made in the above constructions without departing from the scope of the invention, it is intended that all matter contained in the above description or shown in the accompanying drawings shall be interpreted as illustrative and not in a limiting sense.

Claims (28)

What is claimed:
1. A method of preparing a printed circuit board (PCB), comprising the steps of:
forming a hole in a substrate to form a via having a sidewall extending therethrough;
depositing a first conductive material on opposite sides of the substrate and on the sidewall of the via;
filling the via with a second conductive material to plug the via such that the via has no opening extending completely therethrough in a direction generally perpendicular to the opposite sides of the substrate, wherein the second conductive material is a conductive ink; and
depositing a third conductive material on the first conductive material and on ends of the second conductive material in the via.
2. The method according to claim 1, wherein the step of forming the hole comprises one of drilling the hole, punching the hole, laser drilling the hole, and forming the hole by photo-definition.
3. The method according to claim 1, wherein the first conductive material comprises copper.
4. The method according to claim 3, wherein the step of depositing the first conductive material includes electrolytically depositing the first conductive material to a substantially uniform thickness of greater than approximately 0.2 mils.
5. The method according to claim 4, wherein the substantially uniform thickness is approximately 0.5 mils.
6. The method according to claim 1, further comprising the step of masking the substrate with a stencil to permit selective filling of the via prior to the step of filling the via.
7. The method according to claim 1, further comprising the step of curing the conductive ink prior to the step of depositing the third conductive material.
8. The method according to claim 7, further comprising the step of removing any of the conductive ink extending out of the via prior to the step of depositing the third conductive material.
9. The method according to claim 1, wherein the conductive ink comprises at least one of silver, copper, and a noble metal.
10. The method according to claim 1, wherein the step of depositing the third conductive material comprises one of feature plating and panel plating, and the third conductive material comprises copper.
11. The method according to claim 10, wherein the step of depositing the third conductive material includes depositing the third conductive material to a substantially uniform thickness of between about 0.4 mils and about 0.8 mils.
12. The method according to claim 11, wherein the substantially uniform thickness is approximately 0.5 mils.
13. The method according to claim 1, further comprising the step of depositing a fourth conductive material on the opposite sides of the substrate and on the sidewall of the via prior to the step of depositing the first conductive material.
14. The method according to claim 13, wherein the fourth conductive material comprises one of palladium and platinum.
15. The method according to claim 13, wherein the step of depositing the fourth conductive material includes depositing the fourth conductive material to a substantially uniform thickness of between about 30 micro-inches and about 200 micro-inches.
16. The method according to claim 15, wherein the substantially uniform thickness is between about 70 micro-inches and about 80 micro-inches.
17. The method according to claim 1, wherein the substrate comprises a resin material.
18. The method according to claim 17, wherein the resin material is a glass-filled resin material.
19. The method according to claim 1, further comprising the step of etching the first and third conductive materials so as to form wiring patterns on the opposite sides of the substrate.
20. A method of making a conductive via in an insulator circuit board substrate adapted to carry wiring patterns on an at least a first surface and a second surface thereof, comprising the steps of:
providing an insulator substrate;
forming a via having a sidewall in the insulator substrate between the first surface and the second surface by penetrating the insulator substrate;
depositing a first conductive layer on the first surface and on the sidewall of the via such that the first conductive layer substantially covers the first surface of the insulator substrate and the sidewall of the via while leaving an opening in the via;
depositing a conductive material in the opening of the via to plug the via such that the opening does not extend completely through the via in a direction generally perpendicular to the first and second surfaces, wherein the conductive material is a conductive ink; and
forming a second conductive layer on the first surface of the insulator substrate subsequent to the forming of the via, the depositing of the first conductive layer, and the depositing of the conductive material in the opening such that the second conductive layer forms a substantially flat surface extending across substantially all of the first conductive layer and across an end portion of the conductive material in the via so that the end portion is covered by and makes direct contact with the second conductive layer.
21. The method according to claim 20, further comprising the step of etching the first and second conductive layers so as to form a wiring pattern on the first surface of the insulator substrate, the wiring pattern being electrically connected through the via to the second surface.
22. The method according to claim 20, further comprising the step of masking the insulator substrate with a stencil to permit selective filling of the opening prior to the step of depositing the conductive material in the opening, wherein the conductive material is deposited so as to completely fill the opening.
23. The method according to claim 20, wherein the step of depositing the second conductive layer comprises one of feature plating and panel plating and the first and second conductive layers comprise copper.
24. The method according to claim 20, wherein the insulator substrate comprises a glass-filled resin material.
25. A method of preparing a printed circuit board (PCB), comprising the steps of:
forming a hole on at least one side of a substrate to form a via extending at least partially through the substrate to an internal surface of the substrate, the via having a sidewall;
depositing a first conductive material on said one side of the substrate and on the sidewall of the via such that the via has an opening;
masking the substrate with a stencil;
filling the opening with a second conductive material by moving the second conductive material through an opening in the stencil to plug the via such that the opening in the via does not extend completely through the via in a direction generally perpendicular to said one side of the substrate, wherein the second conductive material is a conductive ink; and
depositing a third conductive material on the first conductive material and on an end of the second conductive material in the opening.
26. The method according to claim 25, wherein the step of depositing the first conductive material comprises electrolytically plating copper to a substantially uniform thickness exceeding approximately 0.2 mils.
27. A method of preparing a printed circuit board (PCB), comprising the steps of:
forming a plurality of holes on at least a first surface of a substrate to forma plurality of vias extending at least partially through the substrate to a second surface of the substrate, the vias having sidewalls;
depositing a first conductive material on at least the first surface of the substrate and on the sidewalls of the vias such that each of the vias has an associated opening;
masking the substrate with a stencil to selectively cover a first predetermined number of the vias and reveal a second predetermined number of the vias;
filling the openings associated with the revealed vias with a second conductive material, wherein the second conductive material is a conductive ink; and
depositing a third conductive material on the first conductive material and on ends of the second conductive material in the filled openings.
28. The method according to claim 27, wherein the step of depositing the first conductive material comprises electrolytically plating copper to a substantially uniform thickness exceeding approximately 0.2 mils.
US09/840,251 1998-03-20 2001-04-23 Via connector and method of making same Expired - Fee Related US6598291B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/840,251 US6598291B2 (en) 1998-03-20 2001-04-23 Via connector and method of making same
US10/632,576 US20040020690A1 (en) 1998-03-20 2003-07-28 Via connector and method of making same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US4561598A 1998-03-20 1998-03-20
US09/840,251 US6598291B2 (en) 1998-03-20 2001-04-23 Via connector and method of making same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US4561598A Continuation-In-Part 1998-03-20 1998-03-20

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/632,576 Continuation US20040020690A1 (en) 1998-03-20 2003-07-28 Via connector and method of making same

Publications (2)

Publication Number Publication Date
US20020043395A1 US20020043395A1 (en) 2002-04-18
US6598291B2 true US6598291B2 (en) 2003-07-29

Family

ID=31190487

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/840,251 Expired - Fee Related US6598291B2 (en) 1998-03-20 2001-04-23 Via connector and method of making same
US10/632,576 Abandoned US20040020690A1 (en) 1998-03-20 2003-07-28 Via connector and method of making same

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/632,576 Abandoned US20040020690A1 (en) 1998-03-20 2003-07-28 Via connector and method of making same

Country Status (1)

Country Link
US (2) US6598291B2 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020113330A1 (en) * 2000-05-31 2002-08-22 Pedigo Jesse L. Scavenging method
US20050059269A1 (en) * 2003-09-16 2005-03-17 Sang-Ho Kim Connector and image sensor module using the same
US20070045779A1 (en) * 2005-09-01 2007-03-01 Hiatt W M Methods for forming through-wafer interconnects, intermediate structures so formed, and devices and systems having at least one solder dam structure
US20080142258A1 (en) * 2006-06-19 2008-06-19 Endicott Interconnect Technologies, Inc. High speed interposer
US20080171450A1 (en) * 2007-01-12 2008-07-17 Nokia Corporation Wafer Bump Manufacturing Using Conductive Ink
US20110091640A1 (en) * 2008-10-17 2011-04-21 Samsung Electro-Mechanics Co., Ltd. Non-shrinking ceramic substrate and method of manufacturing the same
CN101765341B (en) * 2008-12-26 2012-01-04 南亚电路板股份有限公司 Molding structure and method for laser-assisting base plate line
CN103313531A (en) * 2012-03-12 2013-09-18 宏恒胜电子科技(淮安)有限公司 Hole tamping method of circuit board
US20170150610A1 (en) * 2015-11-20 2017-05-25 Fu Tai Hua Industry (Shenzhen) Co., Ltd. Method for stencil printing during manufacture of printed circuit board

Families Citing this family (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008112068A1 (en) * 2007-02-20 2008-09-18 Dynamic Details, Inc. Multilayer printed wiring boards with copper filled through-holes
SG155096A1 (en) 2008-03-03 2009-09-30 Micron Technology Inc Board-on-chip type substrates with conductive traces in multiple planes, semiconductor device packages including such substrates, and associated methods
US20110217657A1 (en) * 2010-02-10 2011-09-08 Life Bioscience, Inc. Methods to fabricate a photoactive substrate suitable for microfabrication
KR101149026B1 (en) * 2010-05-11 2012-05-24 엘지이노텍 주식회사 Double side flexible printed circuit board and manufacturing method of the same
KR20120050837A (en) * 2010-11-11 2012-05-21 삼성전기주식회사 Conductive film and manufacturing method
KR20120051991A (en) * 2010-11-15 2012-05-23 삼성전기주식회사 Printed circuit board and method for manufacturing the same
CN103327728A (en) * 2012-03-21 2013-09-25 鸿富锦精密工业(深圳)有限公司 Printed circuit board
TWI452955B (en) * 2012-10-08 2014-09-11 Subtron Technology Co Ltd Manufacturing method of substrate structure
CN103596372B (en) * 2013-11-29 2016-08-31 丁保美 Pcb board ultrasound wave grout method
EP3140838B1 (en) 2014-05-05 2021-08-25 3D Glass Solutions, Inc. Inductive device in a photo-definable glass structure
CN104327759B (en) * 2014-11-19 2016-07-06 深圳市宝尔威精密机械有限公司 A kind of tape and processing method for what material strip was plugged into
US10070533B2 (en) 2015-09-30 2018-09-04 3D Glass Solutions, Inc. Photo-definable glass with integrated electronics and ground plane
KR102479144B1 (en) 2016-02-25 2022-12-20 3디 글래스 솔루션즈 인코포레이티드 3d capacitor and capacitor array fabricating photoactive substrates
US11161773B2 (en) 2016-04-08 2021-11-02 3D Glass Solutions, Inc. Methods of fabricating photosensitive substrates suitable for optical coupler
WO2018071874A2 (en) * 2016-10-13 2018-04-19 Sanmina Corporation Improved multilayer printed circuit board via hole registration and accuracy
KR102524712B1 (en) 2017-04-28 2023-04-25 3디 글래스 솔루션즈 인코포레이티드 Rf circulator
CA3067812C (en) 2017-07-07 2023-03-14 3D Glass Solutions, Inc. 2d and 3d rf lumped element devices for rf system in a package photoactive glass substrates
EP3434968A1 (en) * 2017-07-28 2019-01-30 Valeo Iluminacion Automotive electronic assembly and method
WO2019118761A1 (en) 2017-12-15 2019-06-20 3D Glass Solutions, Inc. Coupled transmission line resonate rf filter
WO2019136024A1 (en) 2018-01-04 2019-07-11 3D Glass Solutions, Inc. Impedance matching conductive structure for high efficiency rf circuits
KR102626372B1 (en) 2018-04-10 2024-01-16 3디 글래스 솔루션즈 인코포레이티드 Rf integrated power condition capacitor
US10903545B2 (en) 2018-05-29 2021-01-26 3D Glass Solutions, Inc. Method of making a mechanically stabilized radio frequency transmission line device
WO2020060824A1 (en) 2018-09-17 2020-03-26 3D Glass Solutions, Inc. High efficiency compact slotted antenna with a ground plane
CA3107810A1 (en) 2018-12-28 2020-07-02 3D Glass Solutions, Inc. Heterogenous integration for rf, microwave and mm wave systems in photoactive glass substrates
WO2020139955A1 (en) 2018-12-28 2020-07-02 3D Glass Solutions, Inc. Annular capacitor rf, microwave and mm wave systems
CA3135975C (en) 2019-04-05 2022-11-22 3D Glass Solutions, Inc. Glass based empty substrate integrated waveguide devices
WO2020214788A1 (en) 2019-04-18 2020-10-22 3D Glass Solutions, Inc. High efficiency die dicing and release
JP2023516817A (en) 2020-04-17 2023-04-20 スリーディー グラス ソリューションズ,インク broadband induction
CN114710878A (en) * 2022-03-02 2022-07-05 业成科技(成都)有限公司 Double-sided conductive laminated structure and manufacturing method thereof

Citations (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3099608A (en) * 1959-12-30 1963-07-30 Ibm Method of electroplating on a dielectric base
US3471631A (en) 1968-04-03 1969-10-07 Us Air Force Fabrication of microminiature multilayer circuit boards
US3601523A (en) 1970-06-19 1971-08-24 Buckbee Mears Co Through hole connectors
US4131516A (en) 1977-07-21 1978-12-26 International Business Machines Corporation Method of making metal filled via holes in ceramic circuit boards
US4323593A (en) 1979-04-11 1982-04-06 Matsushita Electric Industrial Co., Ltd. Method of printing a spot pattern in a printed circuit board
US4325780A (en) 1980-09-16 1982-04-20 Schulz Sr Robert M Method of making a printed circuit board
US4383363A (en) 1977-09-01 1983-05-17 Sharp Kabushiki Kaisha Method of making a through-hole connector
US4435611A (en) 1980-03-24 1984-03-06 Sony Corporation Conductive paste
US4861641A (en) * 1987-05-22 1989-08-29 Ceramics Process Systems Corporation Substrates with dense metal vias
US4908940A (en) * 1987-06-22 1990-03-20 The Furukawa Electric Co., Ltd. Method of manufacturing two-layer printed circuit sheet
US4911796A (en) 1985-04-16 1990-03-27 Protocad, Inc. Plated through-holes in a printed circuit board
US5239746A (en) * 1991-06-07 1993-08-31 Norton Company Method of fabricating electronic circuits
US5243142A (en) 1990-08-03 1993-09-07 Hitachi Aic Inc. Printed wiring board and process for producing the same
US5277787A (en) * 1992-01-30 1994-01-11 Nippon Cmk Corp. Method of manufacturing printed wiring board
US5293504A (en) 1992-09-23 1994-03-08 International Business Machines Corporation Multilayer ceramic substrate with capped vias
US5319159A (en) 1992-12-15 1994-06-07 Sony Corporation Double-sided printed wiring board and method of manufacture thereof
US5340947A (en) 1992-06-22 1994-08-23 Cirqon Technologies Corporation Ceramic substrates with highly conductive metal vias
US5346750A (en) * 1992-05-06 1994-09-13 Matsushita Electric Industrial Co., Ltd. Porous substrate and conductive ink filled vias for printed circuits
US5421083A (en) 1994-04-01 1995-06-06 Motorola, Inc. Method of manufacturing a circuit carrying substrate having coaxial via holes
US5435480A (en) 1993-12-23 1995-07-25 International Business Machines Corporation Method for filling plated through holes
US5463191A (en) * 1994-03-14 1995-10-31 Dell Usa, L.P. Circuit board having an improved fine pitch ball grid array and method of assembly therefor
US5473120A (en) 1992-04-27 1995-12-05 Tokuyama Corporation Multilayer board and fabrication method thereof
US5510580A (en) 1993-12-07 1996-04-23 International Business Machines Corporation Printed circuit board with landless blind hole for connecting an upper wiring pattern to a lower wiring pattern
US5527998A (en) 1993-10-22 1996-06-18 Sheldahl, Inc. Flexible multilayer printed circuit boards and methods of manufacture
US5557844A (en) 1994-11-21 1996-09-24 International Business Machines Corporation Method of preparing a printed circuit board
US5571593A (en) 1993-11-17 1996-11-05 International Business Machines Corporation Via fill compositions for direct attach of devices and methods for applying same
US5585673A (en) 1992-02-26 1996-12-17 International Business Machines Corporation Refractory metal capped low resistivity metal conductor lines and vias
US5662987A (en) 1995-02-17 1997-09-02 International Business Machines Corporation Multilayer printed wiring board and method of making same
US5674787A (en) 1996-01-16 1997-10-07 Sematech, Inc. Selective electroless copper deposited interconnect plugs for ULSI applications
US5761803A (en) * 1996-06-26 1998-06-09 St. John; Frank Method of forming plugs in vias of a circuit board by utilizing a porous membrane
US5879787A (en) 1996-11-08 1999-03-09 W. L. Gore & Associates, Inc. Method and apparatus for improving wireability in chip modules
US5958562A (en) 1995-10-13 1999-09-28 Murata Manufacturing Co., Ltd. Printed circuit boards
US5960538A (en) 1995-01-20 1999-10-05 Matsushita Electric Industrial Co., Ltd. Printed circuit board
US5977490A (en) 1993-10-29 1999-11-02 Matsushita Electric Industrial Co., Ltd. Conductive paste compound for via hole filling, printed circuit board which uses the conductive paste, and method of manufacturing the same
US6079100A (en) * 1998-05-12 2000-06-27 International Business Machines Corporation Method of making a printed circuit board having filled holes and fill member for use therewith
US6195883B1 (en) * 1998-03-25 2001-03-06 International Business Machines Corporation Full additive process with filled plated through holes
US20010027605A1 (en) * 2000-03-03 2001-10-11 Yoshie Nabemoto Method for producing printed wiring board
US6323439B1 (en) * 1998-09-24 2001-11-27 Ngk Spark Plug Co., Ltd. Metal core multilayer resin wiring board with thin portion and method for manufacturing the same
US20020016018A1 (en) * 2000-07-07 2002-02-07 Seiji Oka Method of manufacturing multi-layer printed wiring board
US20020020557A1 (en) * 1999-02-10 2002-02-21 Matsushita Electric Industrial Co., Ltd. Printed wiring board, and method and apparatus for manufacturing the same
US20020035784A1 (en) * 2000-08-11 2002-03-28 Toshinori Koyama Method of producing wiring board

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4604678A (en) * 1983-07-18 1986-08-05 Frederick Parker Circuit board with high density electrical tracers
US5229549A (en) * 1989-11-13 1993-07-20 Sumitomo Electric Industries, Ltd. Ceramic circuit board and a method of manufacturing the ceramic circuit board
US5071517A (en) * 1989-11-21 1991-12-10 Solution Technology Systems Method for directly electroplating a dielectric substrate and plated substrate so produced
JP3057924B2 (en) * 1992-09-22 2000-07-04 松下電器産業株式会社 Double-sided printed circuit board and method of manufacturing the same
US6077780A (en) * 1997-12-03 2000-06-20 Advanced Micro Devices, Inc. Method for filling high aspect ratio openings of an integrated circuit to minimize electromigration failure
JP2000031640A (en) * 1998-07-08 2000-01-28 Ibiden Co Ltd Printed wiring board and manufacture thereof
US6915566B2 (en) * 1999-03-01 2005-07-12 Texas Instruments Incorporated Method of fabricating flexible circuits for integrated circuit interconnections
US6555762B2 (en) * 1999-07-01 2003-04-29 International Business Machines Corporation Electronic package having substrate with electrically conductive through holes filled with polymer and conductive composition
US6212078B1 (en) * 1999-10-27 2001-04-03 Microcoating Technologies Nanolaminated thin film circuitry materials
US6982387B2 (en) * 2001-06-19 2006-01-03 International Business Machines Corporation Method and apparatus to establish circuit layers interconnections
US6773938B2 (en) * 2002-08-29 2004-08-10 Micron Technology, Inc. Probe card, e.g., for testing microelectronic components, and methods for making same

Patent Citations (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3099608A (en) * 1959-12-30 1963-07-30 Ibm Method of electroplating on a dielectric base
US3471631A (en) 1968-04-03 1969-10-07 Us Air Force Fabrication of microminiature multilayer circuit boards
US3601523A (en) 1970-06-19 1971-08-24 Buckbee Mears Co Through hole connectors
US4131516A (en) 1977-07-21 1978-12-26 International Business Machines Corporation Method of making metal filled via holes in ceramic circuit boards
US4383363A (en) 1977-09-01 1983-05-17 Sharp Kabushiki Kaisha Method of making a through-hole connector
US4323593A (en) 1979-04-11 1982-04-06 Matsushita Electric Industrial Co., Ltd. Method of printing a spot pattern in a printed circuit board
US4435611A (en) 1980-03-24 1984-03-06 Sony Corporation Conductive paste
US4325780A (en) 1980-09-16 1982-04-20 Schulz Sr Robert M Method of making a printed circuit board
US4911796A (en) 1985-04-16 1990-03-27 Protocad, Inc. Plated through-holes in a printed circuit board
US4861641A (en) * 1987-05-22 1989-08-29 Ceramics Process Systems Corporation Substrates with dense metal vias
US4908940A (en) * 1987-06-22 1990-03-20 The Furukawa Electric Co., Ltd. Method of manufacturing two-layer printed circuit sheet
US5243142A (en) 1990-08-03 1993-09-07 Hitachi Aic Inc. Printed wiring board and process for producing the same
US5239746A (en) * 1991-06-07 1993-08-31 Norton Company Method of fabricating electronic circuits
US5277787A (en) * 1992-01-30 1994-01-11 Nippon Cmk Corp. Method of manufacturing printed wiring board
US5585673A (en) 1992-02-26 1996-12-17 International Business Machines Corporation Refractory metal capped low resistivity metal conductor lines and vias
US5473120A (en) 1992-04-27 1995-12-05 Tokuyama Corporation Multilayer board and fabrication method thereof
US5346750A (en) * 1992-05-06 1994-09-13 Matsushita Electric Industrial Co., Ltd. Porous substrate and conductive ink filled vias for printed circuits
US5481795A (en) 1992-05-06 1996-01-09 Matsushita Electric Industrial Co., Ltd. Method of manufacturing organic substrate used for printed circuits
US5340947A (en) 1992-06-22 1994-08-23 Cirqon Technologies Corporation Ceramic substrates with highly conductive metal vias
US5293504A (en) 1992-09-23 1994-03-08 International Business Machines Corporation Multilayer ceramic substrate with capped vias
US5319159A (en) 1992-12-15 1994-06-07 Sony Corporation Double-sided printed wiring board and method of manufacture thereof
US5527998A (en) 1993-10-22 1996-06-18 Sheldahl, Inc. Flexible multilayer printed circuit boards and methods of manufacture
US5977490A (en) 1993-10-29 1999-11-02 Matsushita Electric Industrial Co., Ltd. Conductive paste compound for via hole filling, printed circuit board which uses the conductive paste, and method of manufacturing the same
US5571593A (en) 1993-11-17 1996-11-05 International Business Machines Corporation Via fill compositions for direct attach of devices and methods for applying same
US5510580A (en) 1993-12-07 1996-04-23 International Business Machines Corporation Printed circuit board with landless blind hole for connecting an upper wiring pattern to a lower wiring pattern
US5435480A (en) 1993-12-23 1995-07-25 International Business Machines Corporation Method for filling plated through holes
US5463191A (en) * 1994-03-14 1995-10-31 Dell Usa, L.P. Circuit board having an improved fine pitch ball grid array and method of assembly therefor
US5421083A (en) 1994-04-01 1995-06-06 Motorola, Inc. Method of manufacturing a circuit carrying substrate having coaxial via holes
US5557844A (en) 1994-11-21 1996-09-24 International Business Machines Corporation Method of preparing a printed circuit board
US5960538A (en) 1995-01-20 1999-10-05 Matsushita Electric Industrial Co., Ltd. Printed circuit board
US5662987A (en) 1995-02-17 1997-09-02 International Business Machines Corporation Multilayer printed wiring board and method of making same
US6418616B2 (en) * 1995-06-06 2002-07-16 International Business Machines Corporation Full additive process with filled plated through holes
US5958562A (en) 1995-10-13 1999-09-28 Murata Manufacturing Co., Ltd. Printed circuit boards
US5674787A (en) 1996-01-16 1997-10-07 Sematech, Inc. Selective electroless copper deposited interconnect plugs for ULSI applications
US5761803A (en) * 1996-06-26 1998-06-09 St. John; Frank Method of forming plugs in vias of a circuit board by utilizing a porous membrane
US5879787A (en) 1996-11-08 1999-03-09 W. L. Gore & Associates, Inc. Method and apparatus for improving wireability in chip modules
US6195883B1 (en) * 1998-03-25 2001-03-06 International Business Machines Corporation Full additive process with filled plated through holes
US6079100A (en) * 1998-05-12 2000-06-27 International Business Machines Corporation Method of making a printed circuit board having filled holes and fill member for use therewith
US6323439B1 (en) * 1998-09-24 2001-11-27 Ngk Spark Plug Co., Ltd. Metal core multilayer resin wiring board with thin portion and method for manufacturing the same
US20020020557A1 (en) * 1999-02-10 2002-02-21 Matsushita Electric Industrial Co., Ltd. Printed wiring board, and method and apparatus for manufacturing the same
US20010027605A1 (en) * 2000-03-03 2001-10-11 Yoshie Nabemoto Method for producing printed wiring board
US20020016018A1 (en) * 2000-07-07 2002-02-07 Seiji Oka Method of manufacturing multi-layer printed wiring board
US20020035784A1 (en) * 2000-08-11 2002-03-28 Toshinori Koyama Method of producing wiring board

Cited By (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020113330A1 (en) * 2000-05-31 2002-08-22 Pedigo Jesse L. Scavenging method
US6793852B2 (en) * 2000-05-31 2004-09-21 Ttm Advanced Circuits, Inc. Scavenging method
US20050059269A1 (en) * 2003-09-16 2005-03-17 Sang-Ho Kim Connector and image sensor module using the same
US7151251B2 (en) 2003-09-16 2006-12-19 Samsung Electronics Co., Ltd. Connector and image sensor module using the same
US7772115B2 (en) 2005-09-01 2010-08-10 Micron Technology, Inc. Methods for forming through-wafer interconnects, intermediate structures so formed, and devices and systems having at least one solder dam structure
US20070262424A1 (en) * 2005-09-01 2007-11-15 Micron Technology, Inc. Methods for forming through-wafer interconnects and devices and systems having at least one dam structure
US20070045779A1 (en) * 2005-09-01 2007-03-01 Hiatt W M Methods for forming through-wafer interconnects, intermediate structures so formed, and devices and systems having at least one solder dam structure
US7833894B2 (en) 2005-09-01 2010-11-16 Micron Technology, Inc. Devices and systems having at least one dam structure
US20080142258A1 (en) * 2006-06-19 2008-06-19 Endicott Interconnect Technologies, Inc. High speed interposer
US7875811B2 (en) * 2006-06-19 2011-01-25 Endicott Interconnect Technologies, Inc. High speed interposer
US20080171450A1 (en) * 2007-01-12 2008-07-17 Nokia Corporation Wafer Bump Manufacturing Using Conductive Ink
US20110091640A1 (en) * 2008-10-17 2011-04-21 Samsung Electro-Mechanics Co., Ltd. Non-shrinking ceramic substrate and method of manufacturing the same
CN101765341B (en) * 2008-12-26 2012-01-04 南亚电路板股份有限公司 Molding structure and method for laser-assisting base plate line
CN103313531A (en) * 2012-03-12 2013-09-18 宏恒胜电子科技(淮安)有限公司 Hole tamping method of circuit board
US20170150610A1 (en) * 2015-11-20 2017-05-25 Fu Tai Hua Industry (Shenzhen) Co., Ltd. Method for stencil printing during manufacture of printed circuit board
US10426039B2 (en) * 2015-11-20 2019-09-24 Fu Tai Hua Industry (Shenzhen) Co., Ltd. Method for stencil printing during manufacture of printed circuit board

Also Published As

Publication number Publication date
US20040020690A1 (en) 2004-02-05
US20020043395A1 (en) 2002-04-18

Similar Documents

Publication Publication Date Title
US6598291B2 (en) Via connector and method of making same
US6871396B2 (en) Transfer material for wiring substrate
JP3382096B2 (en) Method for manufacturing multilayer circuit board having via, chip carrier, and method for manufacturing chip carrier
US6291779B1 (en) Fine pitch circuitization with filled plated through holes
US6453549B1 (en) Method of filling plated through holes
US7537668B2 (en) Method of fabricating high density printed circuit board
US6303881B1 (en) Via connector and method of making same
US20070089292A1 (en) Circuit board having a backdrilled multi-signal via
US7211470B2 (en) Method and apparatus for depositing conductive paste in circuitized substrate openings
KR20040056445A (en) A printed circuit board with embedded capacitors, and a manufacturing process thereof
WO2006089255A2 (en) High aspect ratio plated through holes in a printed circuit board
KR20060026683A (en) Method for manufacturing package substrate using a electroless ni plating
EP0784914B1 (en) Method of manufacturing a printed circuit board
US6651324B1 (en) Process for manufacture of printed circuit boards with thick copper power circuitry and thin copper signal circuitry on the same layer
US6238741B1 (en) Single mask screening process
US6486409B1 (en) Flexible wiring substrate
EP1049364A1 (en) Method of manufacturing multilayer wiring boards
GB2247361A (en) Conductive through-holes in printed wiring boards
EP1197131A1 (en) A via connector and method of making same
US6420207B1 (en) Semiconductor package and enhanced FBG manufacturing
KR100468195B1 (en) A manufacturing process of multi-layer printed circuit board
US20030204949A1 (en) Method of forming connections on a conductor pattern of a printed circuit board
JPH09214090A (en) Printed wiring board and method for manufacturing the same
JPH08255870A (en) Electronic device mounting board and manufacture thereof
US20060037192A1 (en) Printed wiring board without traces on surface layers enabling PWB's without solder resist

Legal Events

Date Code Title Description
AS Assignment

Owner name: VIASYSTEMS, INC., VIRGINIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PARKER, JOHN LEROY JR.;MISCIKOWSKI, PAMELA L.;REEL/FRAME:012053/0250

Effective date: 20010424

AS Assignment

Owner name: JPMORGAN CHASE BANK, AS COLLATERAL AGENT, TEXAS

Free format text: SECURITY INTEREST;ASSIGNOR:VIASYSTEMS, INC.;REEL/FRAME:013727/0075

Effective date: 20030131

AS Assignment

Owner name: VIASYSTEMS, INC., MISSOURI

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST;ASSIGNOR:JPMORGAN CHASE BANK N.A.;REEL/FRAME:018109/0623

Effective date: 20060810

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: WILMINGTON TRUST FSB, AS COLLATERAL TRUSTEE, CONNE

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:VIASYSTEMS, INC.;REEL/FRAME:023691/0690

Effective date: 20091124

AS Assignment

Owner name: WACHOVIA CAPITAL FINANCE CORPORATION (NEW ENGLAND)

Free format text: SECURITY AGREEMENT;ASSIGNOR:VIASYSTEMS, INC.;REEL/FRAME:024062/0634

Effective date: 20100216

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20110729

AS Assignment

Owner name: VIASYSTEMS, INC., MISSOURI

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION (SUCCESSOR BY MERGER TO WILMINGTON TRUST FSB), AS COLLATERAL TRUSTEE;REEL/FRAME:028151/0326

Effective date: 20120430

AS Assignment

Owner name: VIASYSTEMS, INC., MISSOURI

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WACHOVIA CAPITAL FINANCE CORPORATION (NEW ENGLAND);REEL/FRAME:035850/0669

Effective date: 20150601