US6855957B1 - Semiconductor device and manufacturing method thereof - Google Patents

Semiconductor device and manufacturing method thereof Download PDF

Info

Publication number
US6855957B1
US6855957B1 US09/566,722 US56672200A US6855957B1 US 6855957 B1 US6855957 B1 US 6855957B1 US 56672200 A US56672200 A US 56672200A US 6855957 B1 US6855957 B1 US 6855957B1
Authority
US
United States
Prior art keywords
formed over
amorphous semiconductor
film
end surface
semiconductor device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/566,722
Inventor
Shunpei Yamazaki
Jun Koyama
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Semiconductor Energy Laboratory Co Ltd
Original Assignee
Semiconductor Energy Laboratory Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Semiconductor Energy Laboratory Co Ltd filed Critical Semiconductor Energy Laboratory Co Ltd
Assigned to SEMICONDUCTOR ENERGY LABORATORY CO., LTD. reassignment SEMICONDUCTOR ENERGY LABORATORY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: YAMAZAKI, SHUNPEI, KOYAMA, JUN
Priority to US10/917,441 priority Critical patent/US7687325B2/en
Application granted granted Critical
Publication of US6855957B1 publication Critical patent/US6855957B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1345Conductors connecting electrodes to cell terminals
    • G02F1/13458Terminal pads
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/1368Active matrix addressed cells in which the switching element is a three-electrode device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/124Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1255Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs integrated with passive devices, e.g. auxiliary capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/13Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body combined with thin-film or thick-film passive components
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/136Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
    • G02F1/1362Active matrix addressed cells
    • G02F1/136213Storage capacitors associated with the pixel electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48464Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area also being a ball bond, i.e. ball-to-ball
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • the present invention relates to a semiconductor device having a circuit comprised of a thin film transistor (hereafter referred to as TFT), and to a method of manufacturing thereof.
  • TFT thin film transistor
  • the present invention relates to an electro-optical device, typically a liquid crystal display panel, and to electronic appliance loaded with this type of electro-optical device as a part.
  • semiconductor device denotes a general device which can function by utilizing semiconductor characteristics and all of electro-optical devices, semiconductor circuits, and electronic appliances are semiconductor devices.
  • TFT thin film transistor
  • semiconductor thin film with a thickness on the order of several nm to several hundred of nm
  • the thin film transistor is being widely applied in an electronic device such as an IC or an electro-optical device, and in particular, its development as a switching element of an image display device has been proceeding rapidly.
  • a liquid crystal display device is known as an image display device.
  • Active matrix liquid crystal display devices have come into widespread due to the fact that, compared to passive liquid crystal display devices, a higher precision image can be obtained.
  • a display pattern is formed on a screen.
  • optical modulation of a liquid crystal layer arranged between the pixel electrode and the opposing electrode is performed, and.the optical modulation is recognized as a display pattern by an observer.
  • an amorphous silicon film is ideally used as an amorphous semiconductor film because of the capability of forming it on a large surface area substrate at a low temperature equal to or less than 300° C.
  • a reverse stagger type (or bottom gate type) TFT having a channel forming region formed by an amorphous semiconductor film is often used.
  • the production costs have been high in order to manufacture a TFT on a substrate with a technique of photolithography using at least 5 photomasks for an active matrix type electro-optical device.
  • reducing the number of steps is considered to be an effective means.
  • the photomask is used in a photolithography technique in order to form a photoresist pattern, which becomes an etching process mask, on the substrate.
  • steps such as applying resist, pre-baking, exposure, development, and post-baking, and in addition, steps of film deposition and etching, resist peeling, cleaning, and drying are added before and after these steps. Therefore, the entire process becomes complex, which leads to a problem.
  • static electricity is generated by causes such as friction during manufacturing steps because the substrate is an insulator. If static electricity is generated, then short circuits develop at an intersection portion of wirings formed on the substrate, and deterioration or breakage of the TFT due to static electricity leads to display faults or deterioration of image quality in electro-optical devices. In particular, static electricity develops during rubbing in the liquid crystal aligning process performed in the manufacturing steps, and this becomes a problem.
  • the present invention is for solving such problems, and an object of the present invention is to reduce the number of steps for manufacturing a TFT, and to realize a reduction in the production cost and an improvement in yield for an electro-optical display device typified by an active matrix type liquid crystal display device.
  • an object of the present invention is to provide a structure and a method of manufacturing the structure for resolving the problems of damage to the TFT and deterioration of TFT characteristics due to static electricity.
  • the present invention is characterized by employing a channel etch type bottom gate TFT structure, and by performing patterning of a source region, a drain region, and a pixel electrode by using the same photomask.
  • a gate wiring 102 is formed using a first mask (photomask number 1 ).
  • an insulating film (gate insulating film) 104 a , a first amorphous semiconductor film 105 , a second amorphous semiconductor film 106 containing an impurity element which imparts n-type conductivity, and a first conductive film 107 are laminated in order.
  • a microcrystalline semiconductor film may be used as a substitute for the amorphous semiconductor film, and that a microcrystalline semiconductor film containing an impurity element which imparts n-type conductivity may be used as a substitute for the amorphous semiconductor film containing an impurity element which imparts n-type conductivity.
  • these films can be formed in succession without exposure to the atmosphere in a plurality of chambers, or in the same chamber, using sputtering or plasma CVD.
  • the mixing in of impurities can be prevented by having no exposure to the atmosphere.
  • the above first conductive film 107 is patterned, forming a wiring (which later becomes a source region and an electrode (drain electrode)) 111 from the first conductive film; the above second amorphous semiconductor film 106 is patterned, forming a second amorphous semiconductor film 110 containing an impurity element which imparts n-type conductivity; and the above first amorphous semiconductor film 105 is patterned, forming a first amorphous semiconductor film 109 . (See FIG. 2 (B).)
  • a second conductive film 112 is formed next on the entire surface. (See FIG. 2 (D).) Note that a transparent conductive film may be used as the second conductive film 112 , and that a conductive film having reflective characteristics may also be used.
  • the above second conductive film 112 is patterned, forming a pixel electrode 119 from the second conductive film; the above wiring is patterned, forming a source wiring 117 and an electrode (drain electrode) 118 ; the second amorphous semiconductor film 110 containing an impurity element which imparts n-type conductivity is patterned, forming a source region 115 and a drain region 116 from the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity; and a portion of the above first amorphous semiconductor film 109 is removed, forming a first amorphous semiconductor film 114 . (See FIG. 3 (A).)
  • the number of photomasks used in the photolithography technique can be set to 3 when manufacturing a pixel TFT portion.
  • the source wiring is covered by a second conductive film 120 made from the same material as the pixel electrode, to form a structure which protects the entire substrate from external static electricity.
  • a structure in which a protecting circuit is formed using the second conductive film 120 in a region other than the pixel TFT portion may also be used.
  • the generation of static electricity due to friction between production apparatus and the insulating substrate can be prevented during manufacturing processing by using this type of structure.
  • the TFTs can be protected from static electricity generated during a liquid crystal alignment process of rubbing performed during manufacturing steps.
  • a constitution of the present invention disclosed in this specification is:
  • the semiconductor device becomes a transmission type liquid crystal display device when the pixel electrode 119 is a transparent conductive film, and becomes a reflection type liquid crystal display device when the pixel electrode 119 is a conductive film having reflective characteristics.
  • the wiring 120 that comprises the same material as the pixel electrode is laminated on the source wiring.
  • a convex portion 601 which gives the pixel electrode surface unevenness and gives light scattering characteristics, is performed using the same photomask as that of a gate wiring 600 , in a method of manufacturing the reflection type liquid crystal display device.
  • the convex portion 601 is suitably formed on a region of the substrate other than the gate wiring and a TFT portion.
  • the gate wiring 600 and the convex portion 601 are formed by using a first mask (photomask number 1 ).
  • an insulating film (gate insulating film) 602 a first amorphous semiconductor film, a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity, and a first conductive film are laminated in order.
  • a microcrystalline semiconductor film may be used as a substitute for the amorphous semiconductor film
  • a microcrystalline semiconductor film containing an impurity element which imparts n-type conductivity may be used as a substitute for the amorphous semiconductor film containing an impurity element which imparts n-type conductivity.
  • these films can be formed in succession without exposure to the atmosphere in a plurality of chambers, or in the same chamber, using sputtering or plasma CVD. The mixing in of impurities can be prevented by having no exposure to the atmosphere.
  • the above insulating film 602 is formed on the substrate on which the convex portion 601 is formed and possesses an uneven surface.
  • the above first conductive film is patterned, forming a wiring (which later becomes a source wiring and an electrode (drain electrode)) from the first conductive film; the above second amorphous semiconductor film is patterned, forming a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity; and the above first amorphous semiconductor film is patterned, forming a first amorphous semiconductor film.
  • a second conductive film is formed next on the entire surface. Note that a conductive film having reflective characteristics is used as the second conductive film.
  • the above second conductive film is patterned, forming a pixel electrode 604 from the second conductive film; the above wiring is patterned, forming a source wiring 618 and an electrode (drain electrode) 609 ; the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity is patterned, forming a source region 608 and a drain region 607 from the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity; and a portion of the above first amorphous semiconductor film is removed, forming a first amorphous semiconductor film 605 .
  • a third mask photomask number 3
  • the number of photomasks used in the photolithography technique can be set to 3 when manufacturing a pixel TFT portion.
  • the surface of the insulating film formed on the convex portion 601 has unevenness, and the pixel electrode 604 is formed on the insulating film 602 possessing the uneven surface when using this type of constitution, and therefore the surface of the pixel electrode 604 can be given light scattering characteristics with the uneven surface.
  • a constitution of the present invention obtained in accordance with the above method of manufacturing is:
  • the above constitution is characterized in that the gate wiring 600 and the convex portion 601 are formed from the same material. Further, the above constitution is also characterized in that one end surface of the drain region 607 or the source region 608 roughly corresponds with an end surface of the amorphous semiconductor film 605 and an end surface of the electrode 609 . In addition, the above constitution is also characterized in that one end surface of the drain region 607 or the source region 608 roughly corresponds with an end surface of the amorphous semiconductor film 605 and an end surface of the electrode 609 , and another end surface of the drain region 607 or the source region 608 roughly corresponds with an end surface of the pixel electrode 604 and another end surface of the electrode 604 .
  • each of the above constitutions is characterized in that the source region and the drain region is made from an amorphous semiconductor film containing an impurity element which imparts n-type conductivity.
  • each of the above constitutions is characterized in that the insulating film, the amorphous semiconductor film, the source region, and the drain region are formed in succession without exposure to the atmosphere.
  • each of the above constitutions is characterized in that the insulating film, the amorphous semiconductor film, and the source region or the drain region are formed by sputtering.
  • each of the above constitutions is characterized in that the source region and the drain region are formed by using the same mask as that of the amorphous semiconductor film and the electrode. Moreover, it is characterized in that the source region and the drain region are formed by using the same mask as that of the source wiring.
  • each of the above constitutions is characterized in that the source region and the drain region are formed by using the same mask as that of the source wiring and the pixel electrode.
  • each of the above constitutions is characterized in that the pixel electrode contacts the insulating film. Moreover, the pixel electrode contacts an end surface of the drain region and an end surface of the amorphous semiconductor film.
  • a portion of the amorphous semiconductor film is removed in each of the above constitutions by etching using the third mask, and therefore this becomes a structure in which the film thickness of the amorphous semiconductor film in regions contacting the source region and the drain region is thicker than the film thickness in a region between the regions contacting the source region and the regions contacting the drain region, in short, a channel etch type bottom gate structure.
  • FIG. 1 A diagram showing a top view of the present invention.
  • FIG. 2 Cross-sectional views showing a process of manufacturing an active matrix substrate.
  • FIG. 3 Cross-sectional views showing the process of manufacturing the active matrix substrate.
  • FIG. 4 A top view showing the process of manufacturing the active matrix substrate.
  • FIG. 5 A top view showing the process of manufacturing the active matrix substrate.
  • FIG. 6 A top view for explaining the arrangement of a pixel portion and an input terminal portion of a liquid crystal display device.
  • FIG. 7 A cross-sectional view showing an implemented structure of a liquid crystal display device.
  • FIG. 8 A cross-sectional view of a liquid crystal display device.
  • FIG. 9 A top view and a cross-sectional view of an input terminal portion.
  • FIG. 10 A top view of a manufacturing device.
  • FIG. 11 A top view of a manufacturing device.
  • FIG. 12 A diagram showing an implementation of a liquid crystal display device.
  • FIG. 13 Cross-sectional views showing an implementation structure of a liquid crystal display device.
  • FIG. 14 A cross-sectional view of a reflecting type electro-optical device.
  • FIG. 15 A top view of the reflecting type electro-optical device.
  • FIG. 16 A top view and a circuit diagram of a protecting circuit.
  • FIG. 17 Diagrams showing examples of electronic equipment.
  • FIG. 18 Diagrams showing examples of electronic equipment.
  • FIG. 1 is one example of a planar view of an active matrix substrate of the present invention, and for the simplicity, the structure of one pixel out of the multiple number arranged in a matrix state is shown.
  • FIGS. 2 (A) to 3 (C) are views showing a process of manufacturing of the active matrix substrate.
  • the active matrix substrate has a plurality of gate wirings arranged parallel to each other, and a plurality of source wirings perpendicular to each of the gate wirings.
  • a pixel electrode 119 is disposed in a region enclosed by the gate wirings and the source wirings. Further, a wiring 120 made from the same material as the pixel electrode overlaps a source wiring without overlapping the pixel electrode 119 .
  • a capacitor wiring 103 is arranged parallel to the gate wiring 102 , between two adjacent gate wirings under the pixel electrode 119 .
  • the capacitor wiring 103 is formed on all the pixels, and a capacitor is formed with an insulating film 104 b as a dielectric, which exists between the capacitor wiring 103 and the pixel electrode 119 .
  • a TFT is disposed as a switching element in the vicinity of an intersection portion of a gate wiring 102 and the source wiring 117 .
  • This TFT is a reverse stagger type TFT (also referred to as a bottom gate type TFT) having a channel forming region formed from a semiconductor film having an amorphous structure (hereafter referred to as a first amorphous semiconductor film).
  • the TFT is formed by a lamination of, in order on an insulating substrate, a gate electrode (formed integrally to the gate wiring 102 ), a gate insulating film, a first amorphous semiconductor film, a source region and a drain region made from a second amorphous semiconductor film, containing a impurity element which imparts n-type conductivity, a source electrode (formed as integrated with the source wiring 117 ) and an electrode 118 (hereafter referred to as a drain electrode).
  • a gate insulating film, a first amorphous semiconductor film, and a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity are laminated in order on the insulating substrate.
  • the film thickness of a region between a region contacting the source region and a region contacting the drain region is thinner compared to other regions of the first amorphous semiconductor film.
  • the reason that the film thickness becomes thin is that when forming the source region and the drain region by partitioning the second amorphous semiconductor film, which contains the impurity element for imparting n-type conductivity, by etching, a portion of the first amorphous semiconductor film is also removed. Further, an end surface of the pixel electrode, an end surface of the drain electrode, and an end surface of the drain region coincide by this etching process.
  • an end surface of the wiring 120 which covers the source electrode, the end surface of the source region, and the end surface of the source wiring coincide.
  • Embodiment 1 shows a method of manufacturing a liquid crystal display device, and a detailed explanation of a method of forming a TFT of a pixel portion on a substrate by a reverse stagger type TFT, and manufacturing a storage capacitor connected to the TFT, is made in accordance with the processes used. Further, a manufacturing process for a terminal section, formed in an edge portion of the substrate, and for electrically connecting to wirings of circuits formed on other substrates, is shown at the same time in the same figures.
  • a glass substrate comprising such as barium borosilicate glass or aluminum borosilicate glass, typically Corning Corp. #7059 or #1737, can be used as a substrate 100 having translucency.
  • a translucent substrate such as a quartz substrate or a plastic substrate can also be used.
  • a first photolithography process is performed, a resist mask is formed, unnecessary portions are removed by etching, and wirings and electrodes (the gate wiring 102 including a gate electrode, a capacitor wiring 103 and a terminal 101 ) are formed. Etching is performed at this time to form a tapered portion in at least an edge portion of the gate electrode 102 .
  • a top view of this stage is shown in FIG. 4 .
  • the gate wiring 102 including the gate electrode, the capacitor wiring 103 , and the edge portion terminal 101 from a low resistivity conductive material such as aluminum (Al) or copper (Cu), but simple Al has problems such as inferior heat resistance and easily corrodes, and therefore it is combined with a heat resistant conductive material. Further, an Ag—Pd—Cu alloy may also be used as the low resistance conductive material.
  • One element selected from the group consisting of titanium (Ti), tantalum (Ta), tungsten (W), molybdenum (Mo), chromium (Cr), or an alloy having the above elements as its main constituent, or an alloy film of a combination of the above elements, or a nitrated compound having the above elements as its main constituent is formed as the heat resistant conductive material.
  • a lamination film of Ti and Cu, and a lamination film of TaN and Cu can be given.
  • forming in combination with a heat resistant conductive material such as Ti, Si, Cr, or Nd, it is preferable because of improved levelness. Further, only such heat resistant conductive film may also be formed, for example, in combination with Mo and W.
  • the gate electrode and the gate wiring by a combination of a heat resistant conductive material and a low electrical resistance conductive material. An appropriate combination in this case is explained.
  • the screen size is on the order of, or less than, 5 inch diagonal type, a two layer structure of a lamination of a conductive layer (A) made from a nitride compound of a heat resistant conductive material, and a conductive layer (B) made from a heat resistant conductive material is used.
  • the conductive layer (B) may be formed from an element selected from the group consisting of Al, Cu, Ta, Ti, W, Nd, and Cr, or from an alloy of the above elements, or from an alloy film of a combination of the above elements, and the conductive layer (A) is formed from a film such as a tantalum nitride (TaN) film, a tungsten nitride (WN) film, or a titanium nitride (TiN) film.
  • a double layer structure of a lamination of Cr as the conductive layer (A) and Al containing Nd as the conductive layer (B).
  • the conductive layer (A) is given a thickness of 10 to 100 nm (preferably between 20 and 50 nm), and the conductive layer (B) is made with a thickness of 200 to 400 nm (preferably between 250 and 350 nm).
  • the conductive layer (B) made from the low electrical resistance conductive material is formed from a material comprising aluminum (Al), and in addition to pure Al, Al containing between 0.01 and 5 atomic % of an element such as scandium (Sc), Ti, Nd, or silicon (Si) is used.
  • the conductive layer (C) is effective in preventing generation of hillocks in the Al of the conductive layer (B).
  • the conductive layer (A) is given a thickness of 10 to 100 nm (preferably between 20 and 50 nm), the conductive layer (B) is made from 200 to 400 nm thick (preferable between 250 and 350 nm), and the conductive layer. (C) is from 10 to 100 nm thick (preferably between 20 and 50 nm).
  • the conductive layer (A) is formed from a Ti film with a thickness of 50 nm, made by sputtering with a Ti target
  • the conductive layer (B) is formed from an Al film with a thickness of 200 nm, made by sputtering with an Al target
  • the conductive layer (C) is formed from a 50 nm thick Ti film, made by sputtering with a Ti target.
  • the insulating film 104 a is formed next on the entire surface.
  • the insulating film 104 a is formed using sputtering, and has a film thickness of 50 to 200 nm.
  • a silicon nitride film is used as the insulating film 104 a , and formed to a thickness of 150 nm.
  • the gate insulating film is not limited to this type of silicon nitride film, and another insulating film such as a silicon oxide film, a silicon oxynitride film, or a tantalum oxide film may also be used, and the gate insulating film may be formed from a single layer or a lamination structure made from these materials.
  • a lamination structure having a silicon nitride film as a lower layer and a silicon oxide film as an upper layer may be used.
  • a first amorphous semiconductor film 105 is formed with a thickness of 50 to 200 nm (preferably between 100 and 150 nm) on the insulating film 104 a over the entire surface by using a known method such as plasma CVD or sputtering (not shown in the figure).
  • a known method such as plasma CVD or sputtering (not shown in the figure).
  • a-Si amorphous silicon
  • a microcrystalline semiconductor film or a compound semiconductor film having an amorphous structure, such as an amorphous silicon germanium film (Si x Ge (1 ⁇ x) , where 0 ⁇ x ⁇ 1), or an amorphous silicon carbide (Si x C y ).
  • a second amorphous semiconductor film which contains an impurity element imparting one conductivity type (n-type or p-type) is formed next with a thickness of 20 to 80 nm.
  • the second amorphous semiconductor film which contains an impurity element imparting one conductivity type (n-type or p-type) is formed on the entire surface by a known method such as plasma CVD or sputtering.
  • second amorphous semiconductor film 106 containing an n-type impurity element, is formed using a silicon target in which phosphorous (P) has been added.
  • film deposition may be performed by sputtering using a silicon target in an atmosphere containing phosphorous.
  • the second amorphous semiconductor film, containing an n-type impurity element may also be formed from a hydrogenated microcrystalline silicon film ( ⁇ c-Si:H).
  • a first conductive film 107 made from a metallic material is formed by sputtering or vacuum evaporation.
  • ohmic contact with the second amorphous semiconductor film 106 can be made, there are no particular limitation on the material of the first semiconductor film 107 , and an element selected from the group consisting of Al, Cr, Ta, and Ti, or an alloy comprising the above elements, and an alloy film of a combination of the above elements or the like can be given.
  • Sputtering is used in Embodiment 1, and a 50 to 150 nm thick Ti film, an aluminum (Al) film with a thickness between 300 and 400 nm above the Ti film, and a Ti film with a thickness of 100 to 150 nm thereon are formed as the first conductive film 107 . (See FIG. 2 (A).)
  • the insulating film 104 a , the first amorphous semiconductor film 105 , the second amorphous semiconductor film 106 containing an impurity element which imparts n-type conductivity, and the first conductive film 107 are all manufactured by a known method, and can be manufactured by plasma CVD or sputtering. These films ( 104 a , 105 , 106 , and 107 ) are formed in succession by sputtering, and suitably changing the target or the sputtering gas in Embodiment 1. The same reaction chamber, or a plurality of reaction chambers, in the sputtering apparatus is used at this time, and it is preferable to laminate these films in succession without exposure to the atmosphere. By thus not exposing the films to the atmosphere, the mixing in of impurities can be prevented.
  • a second photolithography process is then performed, a resist mask 108 is formed, and by removing unnecessary portions by etching, a wiring (becoming a source wiring and a drain electrode by subsequent processing) 111 is formed. Wet etching or dry etching is used as the etching process at this time.
  • the first conductive film 107 , the second amorphous semiconductor film 106 containing an impurity element which imparts n-type conductivity, and the first amorphous semiconductor film 105 are etched in order with the resist mask 108 as a mask.
  • the wiring 111 composed of the first conductive film, a second amorphous conductive film 110 containing an impurity element which imparts n-type conductivity, and a first amorphous semiconductor film 109 are each formed in the pixel TFT portion.
  • the first conductive film 107 in which the Ti film, the Al film, and the Ti film are laminated in order is etched by dry etching using a gas mixture of SiCl 4 , Cl 2 , and BCl 3 as a reaction gas, and the reaction gas is substituted with a gas mixture of CF 4 and O 2 , and the first amorphous semiconductor film 105 and the second amorphous semiconductor film 106 , containing the impurity element for imparting n-type conductivity, are selectively removed. (See FIG. 2 (B).) Further, the capacitor wiring 103 and the insulating film 104 a remain in a capacitor portion, and the terminal 101 and the insulating film 104 a also remain similarly in a terminal portion.
  • a resist mask is formed using a shadow mask, and the insulating film 104 a covering the pad portion of the terminal portion is selectively removed, forming an insulating film 104 b , after which the resist mask is removed.
  • a resist mask may also be formed by screen printing as an etching mask.
  • a second conductive film 112 is deposited next on the entire surface from a transparent conductive film. (See FIG. 2 (D).) Further, a top view at this point is shown in FIG. 5 . Note that, for simplification, the second conductive film 112 formed on the entire surface is not shown in FIG. 5 .
  • the second conductive film 112 is formed from a material such as indium oxide (In 2 O 3 ) or indium oxide tin oxide alloy (In 2 O 3 —SnO 2 , abbreviated as ITO) using a method such as sputtering or vacuum evaporation.
  • ITO indium oxide tin oxide alloy
  • the etching process for this type of material is performed using a solution of hydrochloric acid type.
  • a residue is easily generated, particularly by ITO etching, and therefore an indium oxide zinc oxide alloy (In 2 O 3 —ZnO) may be used in order to improve the etching workability.
  • the indium oxide zinc oxide alloy has superior surface smoothing characteristics, and has superior thermal stability compared to ITO, and therefore even if the wiring 111 contacting the second conductive film 112 is made from an Al film, a corrosion reaction can be prevented.
  • zinc oxide (ZnO) is also a suitable material, and in addition, in order to increase the transmittivity of visible light and increase the conductivity, a material such as zinc oxide in which gallium (Ga) is added (ZnO:Ga) can be used.
  • Resist masks 113 a to 113 c are formed next by a third photolithography process. Unnecessary portions are then removed by etching, forming a first amorphous semiconductor film 114 , a source region 115 , a drain region 116 , the source electrode 117 , the drain electrode 118 , and the pixel electrode 119 . (See FIG. 3 (A).)
  • the third photolithography process patterns the second conductive film 112 , and at the same time removes a part of the wiring 111 , the second amorphous semiconductor film 110 containing an impurity element which imparts n-type conductivity and the first amorphous semiconductor film 109 by etching, forming an opening.
  • the second conductive film 112 made from ITO is selectively removed first by wet etching using a mixed solution of nitric acid and hydrochloric acid, or a ferric chloride solution, and after selectively removing the wiring 111 by wet etching, the second amorphous semiconductor film 110 , containing the impurity element which imparts n-type conductivity, and a portion of the amorphous semiconductor film 109 are etched by dry etching.
  • wet etching and dry etching are used in Embodiment 1, but the operator may perform only dry etching by suitably selecting the reaction gas, and the operator may perform only wet etching by suitably selecting the reaction solution.
  • the lower portion of the opening reaches the first amorphous semiconductor film, and the first amorphous semiconductor film 114 is formed having a concave portion.
  • the wiring 111 is separated into the source wiring 117 and the drain electrode 118 by the opening, and the second amorphous semiconductor film 110 , containing an impurity element which imparts n-type conductivity is separated into the source region 115 and the drain region 116 .
  • the second conductive film 120 contacting the source wiring covers the source wiring, and during subsequent manufacturing processes, especially during a rubbing process, fulfills a role of preventing static electricity from developing.
  • An example of forming the second conductive film 120 on the source wiring is shown in Embodiment 1, but the second conductive film 120 may also be removed.
  • a storage capacitor is formed in the third photolithography process by the capacitor wiring 103 and the pixel electrode 119 , with the insulating film 104 b in the capacitor portion as a dielectric.
  • the second conductive film made from the transparent conductive film formed in the terminal portion and covered by the resist mask 113 c remains after the third photolithography process.
  • FIG. 3 A cross section diagram of this state is shown in FIG. 3 (B). Note that FIG. 1 is a top view of one pixel, and FIG. 3B corresponds to cross sections taken along the lines A-A′ and B-B′.
  • FIG. 9A shows top views of a gate wiring terminal portion 501 and a source wiring terminal portion 502 in this state. Note that the same symbols are used for area corresponding to those of FIG. 1 to FIG. 3 .
  • FIG. 9 (B) corresponds to a cross-sectional view taken along the lines E-E′ and F-F′ in FIG. 9 (A).
  • Reference numeral 503 in FIG. 9 (A) denotes a connecting electrode made from a transparent conductive film and functioning as an input terminal.
  • FIG. 9 (B) corresponds to a cross-sectional view taken along the lines E-E′ and F-F′ in FIG. 9 (A).
  • Reference numeral 503 in FIG. 9 (A) denotes a connecting electrode made from a transparent conductive film and functioning as an input terminal.
  • FIG. 9 (A) denotes a connecting electrode made from a transparent conductive film and functioning as an input terminal.
  • reference numeral 504 denotes an insulating film (extended from 104 b )
  • reference numeral 505 denotes a first amorphous semiconductor film (extended from 114 )
  • reference numeral 506 denotes a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity (extended from 115 ).
  • the pixel TFT portion having the reverse stagger type n-channel type TFT 201 and the storage capacitor 202 can be completed.
  • one substrate can be made in order to manufacture an active matrix type electro-optical device.
  • this type of substrate is referred to as an active matrix substrate throughout this specification.
  • An alignment film 121 is selectively formed next in only the pixel portion of the active matrix substrate. Screen printing may be used as a method of selectively forming the alignment film 121 , and a method of removal in which a resist mask is formed using a shadow mask after application of the alignment film may also be used. Normally, a polyimide resin is often used in the alignment film of the liquid crystal display element.
  • a rubbing process is then performed on the alignment film 121 , orienting the liquid crystal elements so as to possess a certain fixed pre-tilt angle.
  • the active matrix substrate, and an opposing substrate 124 on which an opposing electrode 122 , and an alignment film 123 are formed are next joined together by a sealant while maintaining a gap between the substrates using spacers, after which a liquid crystal material 125 is injected into the space between the active matrix substrate and the opposing substrate.
  • a liquid crystal material 125 is injected into the space between the active matrix substrate and the opposing substrate.
  • a known material may be applied for the liquid crystal material 125 , and a TN liquid crystal is typically used. After injecting the liquid crystal material, the injecting entrance is sealed by a resin material.
  • a flexible printed circuit is connected to the input terminal 101 of the terminal portion.
  • the FPC is formed by a copper wiring 128 on an organic resin film 129 such as polyimide, and is connected to the transparent conductive film covering the input terminal by an anisotropic conductive adhesive.
  • the anisotropic conductive adhesive comprises an adhesive 126 and particles 127 , with a diameter of several tens to several hundred of ⁇ m and having a conductive surface plated by a material such as gold, which are mixed therein.
  • the particles 127 form an electrical connection in this portion by connecting the transparent conductive film on the input terminal 101 and the copper wiring 128 .
  • a resin layer 130 is formed in order to increase the mechanical strength of this region. (See FIG. 3 (C).)
  • FIG. 6 is a diagram explaining the placement of the pixel portion and the terminal portion of the active matrix substrate.
  • a pixel portion 211 is formed on a substrate 210 , gate wirings 208 and source wirings 207 are formed intersecting on the pixel portion, and the n-channel TFT 201 connected to this is formed corresponding to each pixel.
  • the pixel electrode 119 and a storage capacitor 202 are connected to the drain side of the n-channel TFT 201 , and the other terminal of the storage capacitor 202 is connected to a capacitor wiring 209 .
  • the structure of the n-channel TFT 201 and the storage capacitor 202 is the same as that of the n-channel TFT 201 and the storage capacitor 202 shown by FIG. 3 B.
  • An input terminal portion 205 for inputting a scanning signal is formed in one edge portion of the substrate, and is connected to a gate wiring 208 by a connection wiring 206 . Further, an input terminal portion 203 for inputting an image signal is formed in the other edge portion, and is connected to a source wiring 207 by a connection wiring 204 . A plurality of the gate wiring 208 , the source wiring 207 , and the capacitor wiring 209 are formed in accordance with the pixel density. Furthermore, an input terminal portion 212 for inputting an image signal and a connection wiring 213 may be formed, and may be connected to the source wiring alternately with the input terminal portion 203 . An arbitrary number of the input terminal portions 203 , 205 , and 212 are formed, which may be suitably determined by the operator.
  • FIG. 7 is an example of a method of mounting a liquid crystal display device.
  • the liquid crystal display device has an input terminal portion 302 formed in an edge portion of a substrate 301 on which TFTs are formed, and as shown by embodiment 1, this is formed by a terminal 303 formed from the same material as a gate wiring.
  • An opposing substrate 304 is joined to the substrate 301 by a sealant 305 encapsulating spacers 306 , and in addition, polarizing plates 307 and 308 are formed. This is then fixed to a casing 321 by spacers 322 .
  • the TFT obtained in Embodiment 1 having an active layer formed by an amorphous semiconductor film has a low electric field effect mobility, and only approximately 1 cm 2 /Vsec is obtained. Therefore, a driver circuit for performing image display is formed by an IC chip, and mounted by a TAB (tape automated bonding) method or by a COG (chip on glass) method.
  • a driver circuit for performing image display is formed by an IC chip, and mounted by a TAB (tape automated bonding) method or by a COG (chip on glass) method.
  • TAB tape automated bonding
  • COG chip on glass
  • an example is shown of forming the driver circuit in an IC chip 313 , and mounting by using the TAB method.
  • a flexible printed circuit (FPC) is used, and the FPC is formed by a copper wiring 310 on an organic resin film 309 , such as polyimide, and is connected to the input terminal 302 by an anisotropic conductive adhesive.
  • the input terminal is a transparent conductive film formed on and contacting the wiring 303 .
  • the anisotropic conductive adhesive is structured by an adhesive 311 and particles 312 , with a diameter of several tens to several hundred of ⁇ m and having a conductive surface plated by a material such as gold, which are mixed therein.
  • the particles 312 form an electrical connection in this portion by connecting the input terminal 302 and the copper wiring 310 .
  • a resin layer 318 is formed in order to increase the mechanical strength of this region.
  • the IC chip 313 is connected to the copper wiring 310 by a bump 314 , and is sealed by a resin material 315 .
  • the copper wiring 310 is then connected to a printed substrate 317 on which other circuits such as a signal processing circuit, an amplifying circuit, and a power supply circuit are formed, through a connecting terminal 316 .
  • a light source 319 and a light conductor 320 are formed on the opposing substrate 304 and used as a back light in the transmitting liquid crystal display device.
  • Embodiment 3 an example of forming a protecting film is shown in FIG. 6 .
  • Embodiment 3 is identical to Embodiment 1 through the state of FIG. 3 (B), and therefore only points of difference are explained. Further, the same symbols are used for locations corresponding to those in FIG. 3 (B).
  • a thin inorganic insulating film is formed on the entire surface.
  • An inorganic insulating film formed by using plasma CVD or sputtering such as a silicon oxide film, a silicon nitride film, a silicon oxynitride film, or a tantalum oxide film is used as the thin inorganic insulating film, and a single layer or a lamination structure made from these materials may be formed.
  • a forth photolithography process is performed next, forming a resist mask, and unnecessary portions are removed by etching, forming an insulating film 402 in the pixel TFT portion, and an inorganic insulating film 401 in the terminal portion.
  • These inorganic insulating films 401 and 402 function as passivation films.
  • the thin inorganic insulating film 401 is removed in the terminal portion by the fourth photolithography process, exposing the second conductive film, made from the transparent conductive film, formed on the terminal 101 of the terminal portion.
  • the reverse stagger type n-channel type TFT and the storage capacitor, protected by the inorganic insulating film, can thus be completed in Embodiment 3 by performing the photolithography process using four photomasks four times in total.
  • the photolithography process using four photomasks four times in total.
  • Embodiment 3 Note that it is possible to freely combine the constitution of Embodiment 3 with that of Embodiment 1 or Embodiment 2.
  • Embodiment 1 an example centering on forming an insulating film, a first amorphous semiconductor film, a second amorphous semiconductor film, containing an impurity element which imparts n-type conductivity, and a first conductive film by sputtering, but Embodiment 4 shows an example of using plasma CVD to form the films.
  • the insulating film, the first amorphous semiconductor film, and the second amorphous semiconductor film, containing an impurity element which imparts n-type conductivity are formed by plasma CVD.
  • a silicon oxynitride film is used as the insulating film, and formed with a thickness of 150 nm by plasma CVD.
  • Plasma CVD may be performed at this point with a power supply frequency of 13 to 70 MHz, preferably between 27 and 60 MHz.
  • a power supply frequency of 27 to 60 MHz By using a power supply frequency of 27 to 60 MHz, a dense insulating film can be formed, and the voltage resistance can be increased as a gate insulating film.
  • a silicon oxynitride film manufactured by adding N 2 O to SiH 4 and NH 3 has a reduction in fixed electric charge density, and therefore is a material which is preferable for this use.
  • the gate insulating film is not limited to this type of silicon oxynitride film, and a single layer or a lamination structure using other insulating films such as s silicon oxide film, a silicon nitride film, or a tantalum oxide film may be formed. Further, a lamination structure of a silicon nitride film in a lower layer, and a silicon oxide film in an upper layer may be used.
  • a silicon oxide film when using a silicon oxide film, it can be formed by plasma CVD using a mixture of tetraethyl orthosilicate (TEOS) and O 2 , with the reaction pressure set to 40 Pa, a substrate temperature of 250 to 350° C., and discharge at a high frequency (13.56 MHz) power density of 0.5 to 0.8 W/cm 2 .
  • TEOS tetraethyl orthosilicate
  • a hydrogenated amorphous silicon (a-Si:H) film is formed with a thickness of 100 nm by plasma CVD as the first amorphous semiconductor film.
  • plasma CVD may be performed with a power supply frequency of 13 to 70 MHz, preferably between 27 and 60 MHz, in the plasma CVD apparatus.
  • a power frequency of 27 to 60 MHz it becomes possible to increase the film deposition speed, and the deposited film is preferable because it becomes an a-Si film having a low defect density.
  • a second amorphous semiconductor film, containing an impurity element which imparts n-type conductivity is formed with a thickness of 20 to 80 nm as a semiconductor film containing a single conductivity type impurity element.
  • an a-Si:H film containing an n-type impurity element may be formed, and in order to do so, phosphine (PH 3 ) is added at a 0.1 to 5% concentration to silane (SiH 4 ).
  • a hydrogenated microcrystalline silicon film ( ⁇ c-Si:H) may also be used as a substitute for the second amorphous semiconductor film 106 , containing an impurity element which imparts n-type conductivity.
  • These films can be formed in succession by appropriately changing the reaction gas. Further, these films can be laminated successively without exposure to the atmosphere at this time by using the same reaction chamber or a plurality of reaction chambers in the plasma CVD apparatus. By thus depositing successively these films without exposing the films to the atmosphere, the mixing in of impurities into the first amorphous semiconductor film can be prevented.
  • Embodiment 4 with any one of Embodiments 1 to 3.
  • Embodiment 1 and Embodiment 4 Examples are shown in Embodiment 1 and Embodiment 4 of laminating an insulating film, a first amorphous semiconductor film, a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity, and a first conductive film, in order and in succession.
  • An example of an apparatus prepared with a plurality of chambers, and used for cases of performing this type of successive film deposition is shown in FIG. 10 .
  • FIG. 10 An outline of an apparatus (successive film deposition system), shown by Embodiment 5, is shown in FIG. 10 as seen from above.
  • Reference numerals 10 to 15 in FIG. 10 denote chambers having airtight characteristics.
  • a vacuum evacuation pump and an inert gas introduction system are arranged in each of the chambers.
  • the chambers denoted by reference numerals 10 and 15 are load-lock chambers for bringing test pieces (processing substrates) 30 into the system.
  • the chamber denoted by reference numeral 11 is a first chamber for deposition of the insulating film 104 .
  • the chamber denoted by reference numeral 12 is a second chamber for deposition of the first amorphous semiconductor film 105 .
  • the chamber denoted by reference numeral 13 is a third chamber for deposition of the second amorphous semiconductor film 106 which imparts n-type conductivity.
  • the chamber denoted by reference numeral 14 is a fourth chamber for deposition of the first conductive film 107 .
  • reference numeral 20 denotes a common chamber of the test pieces, arranged in common with respect to each chamber.
  • a purge state (normal pressure) is made by using an inert gas, nitrogen here. Furthermore, a state of closing all gate valves 22 to 27 is made.
  • a cassette 28 loaded with a multiple number of processing substrates is placed into the load-lock chamber 10 .
  • a door of the load-lock chamber (not shown in the figure) is closed.
  • the gate valve 22 is opened and one of the processing substrates 30 is removed from the cassette, and is taken out to the common chamber 20 by a robot arm 21 .
  • Position alignment is performed in the common chamber at this time. Note that a substrate on which the wirings 101 , 102 , and 103 are formed, obtained in accordance with Embodiment 1, is used for the substrate 30 .
  • the gate valve 22 is then closed, and a gate valve 23 is opened next.
  • the processing substrate 30 is then moved into the first chamber 11 .
  • Film deposition processing is performed within the first chamber at a temperature of 150 to 300° C., and the insulating film 104 is obtained.
  • a film such as a silicon nitride film, a silicon oxide film, a silicon oxynitride film, or a lamination film of these films, can be used as the insulating film.
  • a single layer silicon nitride film is employed in Embodiment 4, but a two-layer, three-layer, or higher layer lamination structure film may also be used.
  • a chamber capable of plasma CVD is used here, but a chamber which is capable of sputtering by use of a target may also be used.
  • the processing substrate is pulled out into the common chamber by the robot arm, and is then transported to the second chamber 12 .
  • Film deposition is performed within the second chamber at a temperature of 150 to 300° C., similar to that of the first chamber, and the first amorphous semiconductor film 105 is obtained by plasma CVD.
  • a film such as a microcrystalline semiconductor film, an amorphous germanium film, an amorphous silicon germanium film, or a lamination film of these films can be used as the first amorphous semiconductor film.
  • a heat treatment process for reducing the concentration of hydrogen may be omitted with a formation temperature of 350 to 500° C. for the first amorphous semiconductor film.
  • a chamber capable of plasma CVD is used here, but a chamber which is capable of sputtering by use of a target may also be used.
  • the processing substrate is pulled out into the common chamber and then transported to the third chamber 13 .
  • Film deposition process is performed within the third chamber at a temperature of 150 to 300° C., similar to that of the second chamber, and the second amorphous semiconductor film 106 , containing an impurity element which imparts n-type conductivity (P or As), is obtained by plasma CVD.
  • a chamber capable of plasma CVD is used here, but a chamber which is capable of sputtering by use of a target may also be used.
  • the processing substrate After completing deposition of the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity, the processing substrate is pulled out into the common chamber, and then is transported to the fourth chamber 14 .
  • the first conductive film 107 is obtained within the fourth chamber by sputtering using a metallic target.
  • the processed substrate, on which four layers have thus been formed in succession, is then transported to the load-lock chamber 15 by the robot arm, and is contained in a cassette 29 .
  • Embodiment 5 an example of successive lamination using a plurality of chambers is shown, but in Embodiment 6 a method of successive lamination within one chamber maintained at high vacuum using the apparatus shown in FIG. 11 is employed.
  • reference numeral 40 denotes a processing substrate
  • reference numeral 50 denotes a common chamber
  • 44 and 46 denote load-lock chambers
  • 45 denotes a chamber
  • reference numerals 42 and 43 denote cassettes.
  • lamination is performed in the same chamber in Embodiment 5.
  • Embodiment 6 It is possible to freely combine Embodiment 6 with any one of Embodiments 1 to 4.
  • a plurality of targets are prepared in the chamber 45 , and the insulating film 104 , the first amorphous semiconductor film 105 , the second amorphous semiconductor film 106 containing an impurity element which imparts n-type conductivity, and the first conductive film 107 may be laminated by changing the reaction gas in order.
  • the insulating film 104 , the first amorphous semiconductor film 105 , and the amorphous second semiconductor film 106 , containing an impurity element which imparts n-type conductivity, may be laminated by changing the reaction gas in order.
  • Embodiment 1 an example of forming the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity by using sputtering is shown, but in Embodiment 7 an example of forming it by using plasma CVD is shown. Note that, except for the method of forming the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity, Embodiment 7 is identical to Embodiment 1, and therefore only differing points are stated below.
  • phosphine (PH 3 ) is added at a concentration of 0.1 to 5% with respect to silane (SiH 4 ) as a reaction gas using plasma CVD, then the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity can be obtained.
  • Embodiment 7 an example of forming the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity by using plasma CVD is shown, and in Embodiment 8, an example of using a microcrystalline semiconductor film containing an impurity element which imparts n-type conductivity is shown.
  • FIG. 12 is a diagram which schematically shows a state of constructing an electro-optical display device by using the COG method.
  • a pixel region 803 , an external input-output terminal 804 , and a connection wiring 805 are formed on a first substrate. Regions surrounded by dotted lines denote a region 801 for attaching a scanning line side IC chip, and a region 802 for attaching a data line side IC chip.
  • An opposing electrode 809 is formed on a second substrate 808 , and this is joined to the first substrate 800 by using a sealing material 810 .
  • a liquid crystal layer 811 is formed inside the sealing material 810 by injecting a liquid crystal.
  • the first substrate and the second substrate are joined with a predetermined gap, and this is set from 3 to 8 ⁇ m for a nematic liquid crystal, and from 1 to 4 ⁇ m for a smectic liquid crystal.
  • IC chips 806 and 807 have circuit structures which differ between the data line side and the scanning line side.
  • the IC chips are mounted on the first substrate.
  • An FPC (flexible printed circuit) 812 is attached to the external input-output terminal 804 in order to input power supply and control signals from the outside.
  • a reinforcing plate 813 may be formed. The electro-optical device can thus be completed. If an electrical inspection is performed before mounting the IC chips on the first substrate, then the final process yield of the electro-optical device can be improved, and the reliability can be increased.
  • FIG. 13 shows examples of such.
  • FIG. 13 (A) shows an example in which an IC chip 908 is mounted on a first substrate 901 using an anisotropic conductive material.
  • a pixel region 902 , a lead wire 906 , a connection wiring and an input-output terminal 907 are formed on the first substrate 901 .
  • a second substrate is bonded to the first substrate 901 by using a sealing material 904 , and a liquid crystal layer 905 is formed therebetween.
  • an FPC 912 is bonded to one edge of the connection wiring and the input-output terminal 907 by using an anisotropic conductive material.
  • the anisotropic conductive material is made from a resin 915 and conductive particles 914 having a diameter of several tens to several hundred of ⁇ m and plated by a material such as Au, and the connection wiring 913 formed with the FPC 912 and the input-output terminal 907 are electrically connected by the conductive particles 914 .
  • the IC chip 908 is also similarly bonded to the first substrate by an anisotropic conductive material.
  • An input-output terminal 909 provided with the IC chip 908 and the lead wire 906 or a connection wiring and the input-output terminal 907 are electrically connected by conductive particles 910 mixed into a resin 911 .
  • the IC chip may be fixed to the first substrate by an adhesive material 916 , and an input-output terminal of a stick driver and a lead wire or a connection wiring may be connected by an Au wire 917 . Then, this is all sealed by a resin 918 .
  • the method of mounting the IC chip is not limited to the method based on FIGS. 12 and 13 , and it is also possible to use a known method not explained here, such as a COG method, a wire bonding method or a TAB method.
  • Embodiment 9 It is possible to freely combine Embodiment 9 with any one of Embodiments 1, and 3 to 8.
  • FIG. 14 shows a cross-sectional view
  • FIG. 15 shows a top view
  • the cross-sectional structure of the face cut along the dashed line G-G′ in FIG. 15 and the cross-sectional structure corresponding to the face cut along the dashed line H-H′ are shown in FIG. 14 .
  • a substrate having an insulating surface is prepared.
  • a substrate having light transmitting characteristics such as a glass substrate, a quartz substrate, and a plastic substrate
  • a substrate such as a semiconductor substrate, a stainless steel substrate, or a ceramic substrate, on which an insulating film is formed, may also be used as a substrate in Embodiment 10 due to the reflectivity of the liquid crystal display device.
  • a gate wiring 600 and a convex portion 601 are formed.
  • the convex portion is placed in a region surrounded by the gate wiring and the source wiring, namely a region in which a pixel electrode is formed and which becomes a display region.
  • a cross section in the diameter direction may be polygonal, and it may have an asymmetric shape.
  • the shape of the convex portion 601 may be a cylindrical shape or a prismatic shape, and may be a conic or pyramidal shape.
  • the convex portion 601 may be placed regularly or irregularly.
  • the gate wiring it is preferable for the gate wiring to have a tapered shape, and therefore the convex portion 601 is given a pyramidal shape having a tapered shape.
  • the insulating film (gate insulating film) 602 a first amorphous semiconductor film, a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity, and a first conductive film are laminated and formed in order.
  • a microcrystalline semiconductor film may also be used as a substitute for the amorphous semiconductor film, and that a microcrystalline semiconductor film containing an impurity element which imparts n-type conductivity may be used as a substitute for the amorphous semiconductor film containing an impurity element which imparts n-type conductivity.
  • these films can be formed in succession, without exposure to the atmosphere, in a plurality of chambers or within the same chamber, using sputtering or plasma CVD. The mixing in of impurities can be prevented by having no exposure to the atmosphere.
  • the above insulating film 602 is formed on the substrate on which the convex portion 601 is formed, and has an uneven surface.
  • the above first conductive film is patterned, forming a wiring (which later becomes a source wiring and an electrode (drain electrode)) from the first conductive film; the above second amorphous semiconductor film is patterned, forming a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity; and the above first amorphous semiconductor film is patterned, forming a first amorphous semiconductor film.
  • a second conductive film is deposited next on the entire surface. Note that a conductive film having reflectivity is used as the second conductive film.
  • the above second conductive film is patterned, forming the pixel electrode 604 from the second conductive film; the above wiring is patterned, forming the source wiring 618 and the electrode (drain electrode) 609 ; the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity is patterned, forming the source region 608 and the drain region 607 from the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity; and a portion of the above first amorphous semiconductor film is removed, forming the first amorphous semiconductor film 605 .
  • a third mask photomask number 3
  • the surface of the insulating film formed on the convex portion 601 is uneven, and the pixel electrode 604 is formed on the insulating film 602 which has the uneven surface, and therefore the surface of the pixel electrode 604 possesses unevenness, and the surface can be given light scattering characteristics.
  • the number of photomasks used by the photolithography technique can be set to three. Conventionally, it was necessary to add a process of forming a uneven portion, but the convex portion is manufactured at the same time as the gate wiring in Embodiment 10, and therefore the uneven portion can be formed in the pixel electrode without any increase in the number of process steps.
  • Embodiment 10 can be freely combined with any one of Embodiments 2 to 8.
  • Embodiment 11 shows an example of using a plastic substrate (or a plastic film) as a substrate. Note that, except for the use of the plastic substrate as the substrate, Embodiment 11 is nearly identical to Embodiment 1, and therefore only differing points will be stated below.
  • PES polyethylene sulfone
  • PC polycarbonate
  • PET polyethylene terephthalate
  • PEN polyethylene naphthalate
  • An active matrix substrate is completed using the plastic substrate provided that manufacturing is performed in accordance with Embodiment 1. Note that it is preferable to form the insulating film, the first amorphous semiconductor film, and the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity by sputtering with the relatively low film deposition temperature.
  • a TFT having good characteristics can be formed on the plastic substrate, and the resulting display device can be made low weight. Further, it is possible to make a flexible electro-optical device because the substrate is plastic. Furthermore, assembly becomes easy.
  • Embodiment 11 can be freely combined with any one of Embodiments 1 to 3,9, and 10.
  • Embodiment 12 An example of forming a protecting circuit in a region other than a pixel portion by utilizing the same material as that of a pixel electrode is shown in Embodiment 12 using FIG. 16 .
  • reference numeral 701 denotes a wiring, and shows a gate wiring, a source wiring, or a capacitor wiring extended from the pixel portion. Further, electrodes 701 are laid down in regions in which the wiring 701 is not formed, and are formed so as not to overlap the wiring 701 .
  • Embodiment 12 shows an example of forming the protecting circuit without increasing the number of masks, but there is no need to limit the structure to that of FIG. 16 (A). For example, the number of masks may be increased and then, the protecting circuit may be formed by a protecting diode or a TFT.
  • FIG. 16 (B) shows an equivalent circuit diagram
  • the generation of static electricity due to friction between production apparatuses and an insulating substrate can be prevented during the production process.
  • the TFTs etc. can be protected from static electricity developing during a liquid crystal alignment process of rubbing performed during manufacture.
  • Embodiment 12 can be freely combined with any one of Embodiments 1 to 11.
  • a bottom gate type TFT formed by implementing any one of the above Embodiments 1 to 12 can be used in various electro-optical devices (such as an active matrix liquid crystal display device, an active matrix EL display device, and an active matrix EC display device). Namely, the present invention can be implemented in all electronic appliance in which these electro-optical devices are built into a display portion.
  • a video camera a digital camera
  • a projector rear type or front type
  • a head-mounted display goggle type display
  • car navigation system a car stereo
  • car stereo a car stereo
  • personal computer and a portable information terminal (such as a mobile computer, a portable telephone or an electronic book). Examples of these are shown in FIGS. 17 and 18 .
  • FIG. 17 (A) is a personal computer, and it includes a main body 2001 , an image input portion 2002 , a display portion 2003 , and a keyboard 2004 .
  • the present invention can be applied to the display portion 2003 .
  • FIG. 17 (B) is a video camera, and it includes a main body 2101 , a display portion 2102 , an audio input portion 2103 , operation switches 2104 , a battery 2105 , and an image receiving portion 2106 .
  • the present invention can be applied to the display portion 2102 .
  • FIG. 17 (C) is a mobile computer, and it includes a main body 2201 , a camera portion 2202 , an image receiving portion 2203 , operation switches 2204 , and a display portion 2205 .
  • the present invention can be applied to the display portion 2205 .
  • FIG. 17 (D) is a goggle type display, and it includes a main body 2301 , a display portion 2302 , an arm portion 2303 .
  • the present invention can be applied to the display portion 2302 .
  • FIG. 17 (E) is a player that uses a recording medium on which a program is recorded (hereafter referred to as a recording medium), and the player includes a main body 2401 , a display portion 2402 , a speaker portion 2403 , a recording medium 2404 , and operation switches 2405 .
  • this player uses a recording medium such as a DVD (digital versatile disk) or a CD, and the appreciation of music, the appreciation of film, game playing and the Internet can be performed.
  • the present invention can be applied to the display portion 2402 .
  • FIG. 17 (F) is a digital camera, and it includes a main body 2501 , a display portion 2502 , an eyepiece portion 2503 , operation switches 2504 , and an image receiving portion (not shown in the figure).
  • the present invention can be applied to the display portion 2502 .
  • FIG. 18 (A) is a portable telephone, and it includes a main body 2901 , an audio output portion 2902 , an audio input portion 2903 , a display portion 2904 , operation switches 2905 , and an antenna 2906 .
  • the present invention can be applied to the display portion 2904 .
  • FIG. 18 (B) is a portable book (electronic book), and it includes a main body 3001 , display portions 3002 and 3003 , a recording medium 3004 , operation switches 3005 , and an antenna 3006 .
  • the present invention can be applied to the display portions 3002 and 3003 .
  • FIG. 18 (C) is a display, and it includes a main body 3101 , a support stand 3102 , and a display portion 3103 .
  • the present invention can be applied to the display portion 3103 .
  • the display of the present invention is advantageous for a large size screen in particular, and is advantageous for a display equal to or greater than 10 inches (especially equal to or greater than 30 inches) in the opposite angle.
  • the applicable range of the present invention is thus extremely wide, and it is possible to apply the present invention to electronic equipment in all fields. Further, the electronic equipment of embodiment 13 can be realized by using a constitution of any combination of embodiments 1 to 12.
  • an electro-optical device prepared with a pixel TFT portion, having a reverse stagger type n-channel TFT, and a storage capacitor can be realized through three photolithography processes using three photomasks.
  • an electro-optical device prepared with a pixel TFT portion, having a reverse stagger type n-channel TFT protected by an inorganic insulating film, and a storage capacitor can be realized through four photolithography processes using four photomasks.

Abstract

A TFT is manufactured using at least five photomasks in a conventional liquid crystal display device, and therefore the manufacturing cost is high. By performing the formation of the pixel electrode, the source region and the drain region by using three photomasks in three photolithography steps, a liquid crystal display device prepared with a pixel TFT portion, having a reverse stagger type n-channel TFT, and a storage capacitor can be realized.

Description

FIELD OF THE INVENTION
The present invention relates to a semiconductor device having a circuit comprised of a thin film transistor (hereafter referred to as TFT), and to a method of manufacturing thereof. For example, the present invention relates to an electro-optical device, typically a liquid crystal display panel, and to electronic appliance loaded with this type of electro-optical device as a part.
Note that, throughout this specification, semiconductor device denotes a general device which can function by utilizing semiconductor characteristics and all of electro-optical devices, semiconductor circuits, and electronic appliances are semiconductor devices.
DESCRIPTION OF THE RELATED ART
In recent years, techniques of structuring a thin film transistor (TFT) by using a semiconductor thin film (with a thickness on the order of several nm to several hundred of nm) formed over a substrate having an insulating surface have been in the spotlight. The thin film transistor is being widely applied in an electronic device such as an IC or an electro-optical device, and in particular, its development as a switching element of an image display device has been proceeding rapidly.
Conventionally, a liquid crystal display device is known as an image display device. Active matrix liquid crystal display devices have come into widespread due to the fact that, compared to passive liquid crystal display devices, a higher precision image can be obtained. By driving pixel electrodes arranged in a matrix state in the active matrix liquid crystal display device, a display pattern is formed on a screen. In more detail, by applying a voltage between a selected pixel electrode and an opposing electrode corresponding to the pixel electrode, optical modulation of a liquid crystal layer arranged between the pixel electrode and the opposing electrode is performed, and.the optical modulation is recognized as a display pattern by an observer.
The use of this type of active matrix liquid crystal display device is spreading, and along with making the screen size larger, demands for higher precision, higher aperture ratio, and higher reliability are increasing. Further, at the same time, demands are increasing for improving productivity and lowering costs.
Conventionally, an amorphous silicon film is ideally used as an amorphous semiconductor film because of the capability of forming it on a large surface area substrate at a low temperature equal to or less than 300° C. Further, a reverse stagger type (or bottom gate type) TFT having a channel forming region formed by an amorphous semiconductor film is often used.
SUMMARY OF THE INVENTION
Conventionally, the production costs have been high in order to manufacture a TFT on a substrate with a technique of photolithography using at least 5 photomasks for an active matrix type electro-optical device. In order to improve productivity and yield, reducing the number of steps is considered to be an effective means.
Specifically, it is necessary to reduce the number of photomasks needed to manufacture the TFT. The photomask is used in a photolithography technique in order to form a photoresist pattern, which becomes an etching process mask, on the substrate.
By using one photomask, there are applied with steps such as applying resist, pre-baking, exposure, development, and post-baking, and in addition, steps of film deposition and etching, resist peeling, cleaning, and drying are added before and after these steps. Therefore, the entire process becomes complex, which leads to a problem.
Further, static electricity is generated by causes such as friction during manufacturing steps because the substrate is an insulator. If static electricity is generated, then short circuits develop at an intersection portion of wirings formed on the substrate, and deterioration or breakage of the TFT due to static electricity leads to display faults or deterioration of image quality in electro-optical devices. In particular, static electricity develops during rubbing in the liquid crystal aligning process performed in the manufacturing steps, and this becomes a problem.
The present invention is for solving such problems, and an object of the present invention is to reduce the number of steps for manufacturing a TFT, and to realize a reduction in the production cost and an improvement in yield for an electro-optical display device typified by an active matrix type liquid crystal display device.
Further, an object of the present invention is to provide a structure and a method of manufacturing the structure for resolving the problems of damage to the TFT and deterioration of TFT characteristics due to static electricity.
In order to solve the above problems, the present invention is characterized by employing a channel etch type bottom gate TFT structure, and by performing patterning of a source region, a drain region, and a pixel electrode by using the same photomask.
A method of manufacturing of the present invention is simply explained below.
First, a gate wiring 102 is formed using a first mask (photomask number 1).
Next, an insulating film (gate insulating film) 104 a, a first amorphous semiconductor film 105, a second amorphous semiconductor film 106 containing an impurity element which imparts n-type conductivity, and a first conductive film 107 are laminated in order. (See FIG. 2(A).) Note that a microcrystalline semiconductor film may be used as a substitute for the amorphous semiconductor film, and that a microcrystalline semiconductor film containing an impurity element which imparts n-type conductivity may be used as a substitute for the amorphous semiconductor film containing an impurity element which imparts n-type conductivity. In addition, these films (104 a, 105, 106, and 107) can be formed in succession without exposure to the atmosphere in a plurality of chambers, or in the same chamber, using sputtering or plasma CVD. The mixing in of impurities can be prevented by having no exposure to the atmosphere.
Next, by using a second mask (photomask number 2): the above first conductive film 107 is patterned, forming a wiring (which later becomes a source region and an electrode (drain electrode)) 111 from the first conductive film; the above second amorphous semiconductor film 106 is patterned, forming a second amorphous semiconductor film 110 containing an impurity element which imparts n-type conductivity; and the above first amorphous semiconductor film 105 is patterned, forming a first amorphous semiconductor film 109. (See FIG. 2(B).)
A second conductive film 112 is formed next on the entire surface. (See FIG. 2(D).) Note that a transparent conductive film may be used as the second conductive film 112, and that a conductive film having reflective characteristics may also be used.
Next, by using a third mask (photomask number 3): the above second conductive film 112 is patterned, forming a pixel electrode 119 from the second conductive film; the above wiring is patterned, forming a source wiring 117 and an electrode (drain electrode) 118; the second amorphous semiconductor film 110 containing an impurity element which imparts n-type conductivity is patterned, forming a source region 115 and a drain region 116 from the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity; and a portion of the above first amorphous semiconductor film 109 is removed, forming a first amorphous semiconductor film 114. (See FIG. 3(A).)
By using this type of constitution, the number of photomasks used in the photolithography technique can be set to 3 when manufacturing a pixel TFT portion.
Further, the source wiring is covered by a second conductive film 120 made from the same material as the pixel electrode, to form a structure which protects the entire substrate from external static electricity. Furthermore, a structure in which a protecting circuit is formed using the second conductive film 120 in a region other than the pixel TFT portion may also be used. The generation of static electricity due to friction between production apparatus and the insulating substrate can be prevented during manufacturing processing by using this type of structure. In particular, the TFTs can be protected from static electricity generated during a liquid crystal alignment process of rubbing performed during manufacturing steps.
A constitution of the present invention disclosed in this specification is:
    • a semiconductor device having a gate wiring, a source wiring, and a pixel electrode, comprising:
      • the gate wiring 102 formed on an insulating surface;
      • the insulating film 104 b formed on the gate wiring;
      • the amorphous semiconductor film 114 formed on the insulating film;
      • the source region 115 and the drain region 116 formed on the amorphous semiconductor film;
      • the source wiring 117 or the electrode 118 formed on the source region or the drain region; and
      • the pixel electrode 119 formed on the electrode; characterized in that:
        • one end surface of the drain region 116 or the source region 115 roughly corresponds with an end surface of the amorphous semiconductor film 114 and an end surface of the electrode 118.
Further, another constitution of the present invention is:
    • a semiconductor device having a gate wiring, a source wiring, and a pixel electrode, comprising:
      • the gate wiring 102 formed on an insulating surface;
      • the insulating film 104 b formed on the gate wiring;
      • the amorphous semiconductor film 114 formed on the insulating film;
      • the source region 115 and the drain region 116 formed on the amorphous semiconductor film;
      • the source wiring 117 or the electrode 118 formed on the source region or the drain region; and
      • the pixel electrode 119 formed on the electrode; characterized in that:
        • one end surface of the drain region 115 or the source region 116 roughly corresponds with an end surface of the amorphous semiconductor film 114 and an end surface of the electrode 118; and
        • another end surface of the drain region 115 or the source region 116 roughly corresponds with an end surface of the pixel electrode 119 and another end surface of the electrode 118.
Furthermore, another constitution of the present invention is:
    • a semiconductor device having a gate wiring, a source wiring, and a pixel electrode, comprising:
      • the gate wiring 102 formed on an insulating surface;
      • the insulating film 104 b formed on the gate wiring;
      • the amorphous semiconductor film 114 formed on the insulating film;
      • the source region 115 and the drain region 116 formed on the amorphous semiconductor film;
      • the source wiring 117 or the electrode 118 formed on the source region or the drain region; and
      • the pixel electrode 119 formed on the electrode; characterized in that:
        • the amorphous semiconductor film and an amorphous semiconductor film containing an impurity element which imparts n-type conductivity are laminated under the source wiring 117.
Further, in the above constitutions, the semiconductor device becomes a transmission type liquid crystal display device when the pixel electrode 119 is a transparent conductive film, and becomes a reflection type liquid crystal display device when the pixel electrode 119 is a conductive film having reflective characteristics. In addition, the wiring 120 that comprises the same material as the pixel electrode is laminated on the source wiring.
Still further, it is characterized in that, in the present invention, formation of a convex portion 601, which gives the pixel electrode surface unevenness and gives light scattering characteristics, is performed using the same photomask as that of a gate wiring 600, in a method of manufacturing the reflection type liquid crystal display device. Note that the convex portion 601 is suitably formed on a region of the substrate other than the gate wiring and a TFT portion.
A method of manufacture of the present invention is explained in brief below.
First, the gate wiring 600 and the convex portion 601 are formed by using a first mask (photomask number 1).
Next, an insulating film (gate insulating film) 602, a first amorphous semiconductor film, a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity, and a first conductive film are laminated in order. Note that a microcrystalline semiconductor film may be used as a substitute for the amorphous semiconductor film, and that a microcrystalline semiconductor film containing an impurity element which imparts n-type conductivity may be used as a substitute for the amorphous semiconductor film containing an impurity element which imparts n-type conductivity. In addition, these films can be formed in succession without exposure to the atmosphere in a plurality of chambers, or in the same chamber, using sputtering or plasma CVD. The mixing in of impurities can be prevented by having no exposure to the atmosphere.
The above insulating film 602 is formed on the substrate on which the convex portion 601 is formed and possesses an uneven surface.
Next, by using a second mask (photomask number 2): the above first conductive film is patterned, forming a wiring (which later becomes a source wiring and an electrode (drain electrode)) from the first conductive film; the above second amorphous semiconductor film is patterned, forming a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity; and the above first amorphous semiconductor film is patterned, forming a first amorphous semiconductor film.
A second conductive film is formed next on the entire surface. Note that a conductive film having reflective characteristics is used as the second conductive film.
Next, by using a third mask (photomask number 3): the above second conductive film is patterned, forming a pixel electrode 604 from the second conductive film; the above wiring is patterned, forming a source wiring 618 and an electrode (drain electrode) 609; the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity is patterned, forming a source region 608 and a drain region 607 from the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity; and a portion of the above first amorphous semiconductor film is removed, forming a first amorphous semiconductor film 605.
By using such constitution, the number of photomasks used in the photolithography technique can be set to 3 when manufacturing a pixel TFT portion.
In addition, the surface of the insulating film formed on the convex portion 601 has unevenness, and the pixel electrode 604 is formed on the insulating film 602 possessing the uneven surface when using this type of constitution, and therefore the surface of the pixel electrode 604 can be given light scattering characteristics with the uneven surface.
A constitution of the present invention obtained in accordance with the above method of manufacturing is:
    • a semiconductor device having the gate wiring 600, the source wiring 618, and the pixel electrode 604 having reflective characteristics, comprising:
    • the gate wiring 600 and the convex portion 601 formed on an insulating surface;
    • the insulating film 602 having an uneven surface formed on the gate wiring and the convex portion;
    • the amorphous semiconductor film 605 formed on the insulating film 602;
    • the source region 608 and the drain region 607 formed on the amorphous semiconductor film;
    • the source wiring 618 or the electrode 609 formed on the source region or the drain region; and
    • the pixel electrode 604 having an uneven surface and formed on the insulating film 602, which is formed on the electrode 609, having an uneven surface.
The above constitution is characterized in that the gate wiring 600 and the convex portion 601 are formed from the same material. Further, the above constitution is also characterized in that one end surface of the drain region 607 or the source region 608 roughly corresponds with an end surface of the amorphous semiconductor film 605 and an end surface of the electrode 609. In addition, the above constitution is also characterized in that one end surface of the drain region 607 or the source region 608 roughly corresponds with an end surface of the amorphous semiconductor film 605 and an end surface of the electrode 609, and another end surface of the drain region 607 or the source region 608 roughly corresponds with an end surface of the pixel electrode 604 and another end surface of the electrode 604.
Further, each of the above constitutions is characterized in that the source region and the drain region is made from an amorphous semiconductor film containing an impurity element which imparts n-type conductivity.
Still further, each of the above constitutions is characterized in that the insulating film, the amorphous semiconductor film, the source region, and the drain region are formed in succession without exposure to the atmosphere.
In addition, each of the above constitutions is characterized in that the insulating film, the amorphous semiconductor film, and the source region or the drain region are formed by sputtering.
Additionally, each of the above constitutions is characterized in that the source region and the drain region are formed by using the same mask as that of the amorphous semiconductor film and the electrode. Moreover, it is characterized in that the source region and the drain region are formed by using the same mask as that of the source wiring.
Further, each of the above constitutions is characterized in that the source region and the drain region are formed by using the same mask as that of the source wiring and the pixel electrode.
Furthermore, each of the above constitutions is characterized in that the pixel electrode contacts the insulating film. Moreover, the pixel electrode contacts an end surface of the drain region and an end surface of the amorphous semiconductor film.
In addition, a portion of the amorphous semiconductor film is removed in each of the above constitutions by etching using the third mask, and therefore this becomes a structure in which the film thickness of the amorphous semiconductor film in regions contacting the source region and the drain region is thicker than the film thickness in a region between the regions contacting the source region and the regions contacting the drain region, in short, a channel etch type bottom gate structure.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 A diagram showing a top view of the present invention.
FIG. 2 Cross-sectional views showing a process of manufacturing an active matrix substrate.
FIG. 3 Cross-sectional views showing the process of manufacturing the active matrix substrate.
FIG. 4 A top view showing the process of manufacturing the active matrix substrate.
FIG. 5 A top view showing the process of manufacturing the active matrix substrate.
FIG. 6 A top view for explaining the arrangement of a pixel portion and an input terminal portion of a liquid crystal display device.
FIG. 7 A cross-sectional view showing an implemented structure of a liquid crystal display device.
FIG. 8 A cross-sectional view of a liquid crystal display device.
FIG. 9 A top view and a cross-sectional view of an input terminal portion.
FIG. 10 A top view of a manufacturing device.
FIG. 11 A top view of a manufacturing device.
FIG. 12 A diagram showing an implementation of a liquid crystal display device.
FIG. 13 Cross-sectional views showing an implementation structure of a liquid crystal display device.
FIG. 14 A cross-sectional view of a reflecting type electro-optical device.
FIG. 15 A top view of the reflecting type electro-optical device.
FIG. 16 A top view and a circuit diagram of a protecting circuit.
FIG. 17 Diagrams showing examples of electronic equipment.
FIG. 18 Diagrams showing examples of electronic equipment.
DETAILED DESCRIPTION OF THE INVENTION
Embodiment modes of the invention are explained below.
FIG. 1 is one example of a planar view of an active matrix substrate of the present invention, and for the simplicity, the structure of one pixel out of the multiple number arranged in a matrix state is shown. FIGS. 2(A) to 3(C) are views showing a process of manufacturing of the active matrix substrate.
As shown in FIG. 1, the active matrix substrate has a plurality of gate wirings arranged parallel to each other, and a plurality of source wirings perpendicular to each of the gate wirings.
Further, a pixel electrode 119 is disposed in a region enclosed by the gate wirings and the source wirings. Further, a wiring 120 made from the same material as the pixel electrode overlaps a source wiring without overlapping the pixel electrode 119.
In addition, a capacitor wiring 103 is arranged parallel to the gate wiring 102, between two adjacent gate wirings under the pixel electrode 119. The capacitor wiring 103 is formed on all the pixels, and a capacitor is formed with an insulating film 104 b as a dielectric, which exists between the capacitor wiring 103 and the pixel electrode 119.
Further, a TFT is disposed as a switching element in the vicinity of an intersection portion of a gate wiring 102 and the source wiring 117. This TFT is a reverse stagger type TFT (also referred to as a bottom gate type TFT) having a channel forming region formed from a semiconductor film having an amorphous structure (hereafter referred to as a first amorphous semiconductor film).
Further, the TFT is formed by a lamination of, in order on an insulating substrate, a gate electrode (formed integrally to the gate wiring 102), a gate insulating film, a first amorphous semiconductor film, a source region and a drain region made from a second amorphous semiconductor film, containing a impurity element which imparts n-type conductivity, a source electrode (formed as integrated with the source wiring 117) and an electrode 118 (hereafter referred to as a drain electrode).
Further, under the source wiring (including the source electrode) and the drain electrode 118, a gate insulating film, a first amorphous semiconductor film, and a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity are laminated in order on the insulating substrate.
Further, the film thickness of a region between a region contacting the source region and a region contacting the drain region is thinner compared to other regions of the first amorphous semiconductor film. The reason that the film thickness becomes thin is that when forming the source region and the drain region by partitioning the second amorphous semiconductor film, which contains the impurity element for imparting n-type conductivity, by etching, a portion of the first amorphous semiconductor film is also removed. Further, an end surface of the pixel electrode, an end surface of the drain electrode, and an end surface of the drain region coincide by this etching process.
Furthermore, an end surface of the wiring 120, which covers the source electrode, the end surface of the source region, and the end surface of the source wiring coincide.
An explanation of the present invention having the above structure is performed in more detail by the embodiments shown below.
An embodiment of the invention are explained using FIGS. 1 to 6. Embodiment 1 shows a method of manufacturing a liquid crystal display device, and a detailed explanation of a method of forming a TFT of a pixel portion on a substrate by a reverse stagger type TFT, and manufacturing a storage capacitor connected to the TFT, is made in accordance with the processes used. Further, a manufacturing process for a terminal section, formed in an edge portion of the substrate, and for electrically connecting to wirings of circuits formed on other substrates, is shown at the same time in the same figures.
In FIG. 2(A), a glass substrate, comprising such as barium borosilicate glass or aluminum borosilicate glass, typically Corning Corp. #7059 or #1737, can be used as a substrate 100 having translucency. In addition, a translucent substrate such as a quartz substrate or a plastic substrate can also be used.
Next, after forming a conductive layer on the entire surface of the substrate, a first photolithography process is performed, a resist mask is formed, unnecessary portions are removed by etching, and wirings and electrodes (the gate wiring 102 including a gate electrode, a capacitor wiring 103 and a terminal 101) are formed. Etching is performed at this time to form a tapered portion in at least an edge portion of the gate electrode 102. A top view of this stage is shown in FIG. 4.
It is preferable to form the gate wiring 102 including the gate electrode, the capacitor wiring 103, and the edge portion terminal 101 from a low resistivity conductive material such as aluminum (Al) or copper (Cu), but simple Al has problems such as inferior heat resistance and easily corrodes, and therefore it is combined with a heat resistant conductive material. Further, an Ag—Pd—Cu alloy may also be used as the low resistance conductive material. One element selected from the group consisting of titanium (Ti), tantalum (Ta), tungsten (W), molybdenum (Mo), chromium (Cr), or an alloy having the above elements as its main constituent, or an alloy film of a combination of the above elements, or a nitrated compound having the above elements as its main constituent is formed as the heat resistant conductive material. For example, a lamination film of Ti and Cu, and a lamination film of TaN and Cu can be given. Furthermore, forming in combination with a heat resistant conductive material such as Ti, Si, Cr, or Nd, it is preferable because of improved levelness. Further, only such heat resistant conductive film may also be formed, for example, in combination with Mo and W.
In realizing the liquid crystal display device, it is preferable to form the gate electrode and the gate wiring by a combination of a heat resistant conductive material and a low electrical resistance conductive material. An appropriate combination in this case is explained.
Provided that the screen size is on the order of, or less than, 5 inch diagonal type, a two layer structure of a lamination of a conductive layer (A) made from a nitride compound of a heat resistant conductive material, and a conductive layer (B) made from a heat resistant conductive material is used. The conductive layer (B) may be formed from an element selected from the group consisting of Al, Cu, Ta, Ti, W, Nd, and Cr, or from an alloy of the above elements, or from an alloy film of a combination of the above elements, and the conductive layer (A) is formed from a film such as a tantalum nitride (TaN) film, a tungsten nitride (WN) film, or a titanium nitride (TiN) film. For example, it is preferable to use a double layer structure of a lamination of Cr as the conductive layer (A) and Al containing Nd as the conductive layer (B). The conductive layer (A) is given a thickness of 10 to 100 nm (preferably between 20 and 50 nm), and the conductive layer (B) is made with a thickness of 200 to 400 nm (preferably between 250 and 350 nm).
On the other hand, in order to be applied to a large screen, it is preferable to use a three layer structure of a lamination of a conductive layer (A) made from a heat resistant conductive material, a conductive layer (B) made from a low electrical resistance conductive material, and a conductive layer (C) made from a heat resistant conductive material. The conductive layer (B) made from the low electrical resistance conductive material is formed from a material comprising aluminum (Al), and in addition to pure Al, Al containing between 0.01 and 5 atomic % of an element such as scandium (Sc), Ti, Nd, or silicon (Si) is used. The conductive layer (C) is effective in preventing generation of hillocks in the Al of the conductive layer (B). The conductive layer (A) is given a thickness of 10 to 100 nm (preferably between 20 and 50 nm), the conductive layer (B) is made from 200 to 400 nm thick (preferable between 250 and 350 nm), and the conductive layer. (C) is from 10 to 100 nm thick (preferably between 20 and 50 nm). In Embodiment 1, the conductive layer (A) is formed from a Ti film with a thickness of 50 nm, made by sputtering with a Ti target, the conductive layer (B) is formed from an Al film with a thickness of 200 nm, made by sputtering with an Al target, and the conductive layer (C) is formed from a 50 nm thick Ti film, made by sputtering with a Ti target.
An insulating film 104 a is formed next on the entire surface. The insulating film 104 a is formed using sputtering, and has a film thickness of 50 to 200 nm.
For example, a silicon nitride film is used as the insulating film 104 a, and formed to a thickness of 150 nm. Of course, the gate insulating film is not limited to this type of silicon nitride film, and another insulating film such as a silicon oxide film, a silicon oxynitride film, or a tantalum oxide film may also be used, and the gate insulating film may be formed from a single layer or a lamination structure made from these materials. For example, a lamination structure having a silicon nitride film as a lower layer and a silicon oxide film as an upper layer may be used.
Next, a first amorphous semiconductor film 105 is formed with a thickness of 50 to 200 nm (preferably between 100 and 150 nm) on the insulating film 104 a over the entire surface by using a known method such as plasma CVD or sputtering (not shown in the figure). For example, an amorphous silicon (a-Si) film is formed with a thickness of 100 nm by sputtering using a silicon target. In addition, it is also possible to apply a microcrystalline semiconductor film, or a compound semiconductor film having an amorphous structure, such as an amorphous silicon germanium film (SixGe(1−x), where 0<x<1), or an amorphous silicon carbide (SixCy).
A second amorphous semiconductor film which contains an impurity element imparting one conductivity type (n-type or p-type) is formed next with a thickness of 20 to 80 nm. The second amorphous semiconductor film which contains an impurity element imparting one conductivity type (n-type or p-type) is formed on the entire surface by a known method such as plasma CVD or sputtering. In Embodiment 1, second amorphous semiconductor film 106, containing an n-type impurity element, is formed using a silicon target in which phosphorous (P) has been added. Alternatively, film deposition may be performed by sputtering using a silicon target in an atmosphere containing phosphorous. In addition, the second amorphous semiconductor film, containing an n-type impurity element may also be formed from a hydrogenated microcrystalline silicon film (μc-Si:H).
Next, a first conductive film 107 made from a metallic material is formed by sputtering or vacuum evaporation. Provided that ohmic contact with the second amorphous semiconductor film 106 can be made, there are no particular limitation on the material of the first semiconductor film 107, and an element selected from the group consisting of Al, Cr, Ta, and Ti, or an alloy comprising the above elements, and an alloy film of a combination of the above elements or the like can be given. Sputtering is used in Embodiment 1, and a 50 to 150 nm thick Ti film, an aluminum (Al) film with a thickness between 300 and 400 nm above the Ti film, and a Ti film with a thickness of 100 to 150 nm thereon are formed as the first conductive film 107. (See FIG. 2(A).)
The insulating film 104 a, the first amorphous semiconductor film 105, the second amorphous semiconductor film 106 containing an impurity element which imparts n-type conductivity, and the first conductive film 107 are all manufactured by a known method, and can be manufactured by plasma CVD or sputtering. These films (104 a, 105, 106, and 107) are formed in succession by sputtering, and suitably changing the target or the sputtering gas in Embodiment 1. The same reaction chamber, or a plurality of reaction chambers, in the sputtering apparatus is used at this time, and it is preferable to laminate these films in succession without exposure to the atmosphere. By thus not exposing the films to the atmosphere, the mixing in of impurities can be prevented.
Next, a second photolithography process is then performed, a resist mask 108 is formed, and by removing unnecessary portions by etching, a wiring (becoming a source wiring and a drain electrode by subsequent processing) 111 is formed. Wet etching or dry etching is used as the etching process at this time. The first conductive film 107, the second amorphous semiconductor film 106 containing an impurity element which imparts n-type conductivity, and the first amorphous semiconductor film 105 are etched in order with the resist mask 108 as a mask. The wiring 111 composed of the first conductive film, a second amorphous conductive film 110 containing an impurity element which imparts n-type conductivity, and a first amorphous semiconductor film 109 are each formed in the pixel TFT portion. In Embodiment 1, the first conductive film 107 in which the Ti film, the Al film, and the Ti film are laminated in order is etched by dry etching using a gas mixture of SiCl4, Cl2, and BCl3 as a reaction gas, and the reaction gas is substituted with a gas mixture of CF4 and O2, and the first amorphous semiconductor film 105 and the second amorphous semiconductor film 106, containing the impurity element for imparting n-type conductivity, are selectively removed. (See FIG. 2(B).) Further, the capacitor wiring 103 and the insulating film 104 a remain in a capacitor portion, and the terminal 101 and the insulating film 104 a also remain similarly in a terminal portion.
Next, after removing the resist mask 108, a resist mask is formed using a shadow mask, and the insulating film 104 a covering the pad portion of the terminal portion is selectively removed, forming an insulating film 104 b, after which the resist mask is removed. (See FIG. 2(C).) Further, as a substitute for the shadow mask, a resist mask may also be formed by screen printing as an etching mask.
A second conductive film 112 is deposited next on the entire surface from a transparent conductive film. (See FIG. 2(D).) Further, a top view at this point is shown in FIG. 5. Note that, for simplification, the second conductive film 112 formed on the entire surface is not shown in FIG. 5.
The second conductive film 112 is formed from a material such as indium oxide (In2O3) or indium oxide tin oxide alloy (In2O3—SnO2, abbreviated as ITO) using a method such as sputtering or vacuum evaporation. The etching process for this type of material is performed using a solution of hydrochloric acid type. However, a residue is easily generated, particularly by ITO etching, and therefore an indium oxide zinc oxide alloy (In2O3—ZnO) may be used in order to improve the etching workability. The indium oxide zinc oxide alloy has superior surface smoothing characteristics, and has superior thermal stability compared to ITO, and therefore even if the wiring 111 contacting the second conductive film 112 is made from an Al film, a corrosion reaction can be prevented. Similarly, zinc oxide (ZnO) is also a suitable material, and in addition, in order to increase the transmittivity of visible light and increase the conductivity, a material such as zinc oxide in which gallium (Ga) is added (ZnO:Ga) can be used.
Resist masks 113 a to 113 c are formed next by a third photolithography process. Unnecessary portions are then removed by etching, forming a first amorphous semiconductor film 114, a source region 115, a drain region 116, the source electrode 117, the drain electrode 118, and the pixel electrode 119. (See FIG. 3(A).)
The third photolithography process patterns the second conductive film 112, and at the same time removes a part of the wiring 111, the second amorphous semiconductor film 110 containing an impurity element which imparts n-type conductivity and the first amorphous semiconductor film 109 by etching, forming an opening. In Embodiment 1, the second conductive film 112 made from ITO is selectively removed first by wet etching using a mixed solution of nitric acid and hydrochloric acid, or a ferric chloride solution, and after selectively removing the wiring 111 by wet etching, the second amorphous semiconductor film 110, containing the impurity element which imparts n-type conductivity, and a portion of the amorphous semiconductor film 109 are etched by dry etching. Note that wet etching and dry etching are used in Embodiment 1, but the operator may perform only dry etching by suitably selecting the reaction gas, and the operator may perform only wet etching by suitably selecting the reaction solution.
Further, the lower portion of the opening reaches the first amorphous semiconductor film, and the first amorphous semiconductor film 114 is formed having a concave portion. The wiring 111 is separated into the source wiring 117 and the drain electrode 118 by the opening, and the second amorphous semiconductor film 110, containing an impurity element which imparts n-type conductivity is separated into the source region 115 and the drain region 116. Furthermore, the second conductive film 120 contacting the source wiring covers the source wiring, and during subsequent manufacturing processes, especially during a rubbing process, fulfills a role of preventing static electricity from developing. An example of forming the second conductive film 120 on the source wiring is shown in Embodiment 1, but the second conductive film 120 may also be removed.
Moreover, a storage capacitor is formed in the third photolithography process by the capacitor wiring 103 and the pixel electrode 119, with the insulating film 104 b in the capacitor portion as a dielectric.
In addition, the second conductive film made from the transparent conductive film formed in the terminal portion and covered by the resist mask 113 c remains after the third photolithography process.
The resist masks 113 a to 113 c are removed next. A cross section diagram of this state is shown in FIG. 3(B). Note that FIG. 1 is a top view of one pixel, and FIG. 3B corresponds to cross sections taken along the lines A-A′ and B-B′.
Furthermore, FIG. 9A shows top views of a gate wiring terminal portion 501 and a source wiring terminal portion 502 in this state. Note that the same symbols are used for area corresponding to those of FIG. 1 to FIG. 3. Further, FIG. 9(B) corresponds to a cross-sectional view taken along the lines E-E′ and F-F′ in FIG. 9(A). Reference numeral 503 in FIG. 9(A) denotes a connecting electrode made from a transparent conductive film and functioning as an input terminal. In addition, in FIG. 9(B) reference numeral 504 denotes an insulating film (extended from 104 b), reference numeral 505 denotes a first amorphous semiconductor film (extended from 114), and reference numeral 506 denotes a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity (extended from 115).
By thus using three photomasks and performing three photolithography processes, the pixel TFT portion having the reverse stagger type n-channel type TFT 201 and the storage capacitor 202 can be completed. By placing these in a matrix state corresponding to each pixel and thus composing the pixel portion, one substrate can be made in order to manufacture an active matrix type electro-optical device. For convenience, this type of substrate is referred to as an active matrix substrate throughout this specification.
An alignment film 121 is selectively formed next in only the pixel portion of the active matrix substrate. Screen printing may be used as a method of selectively forming the alignment film 121, and a method of removal in which a resist mask is formed using a shadow mask after application of the alignment film may also be used. Normally, a polyimide resin is often used in the alignment film of the liquid crystal display element.
Next, a rubbing process is then performed on the alignment film 121, orienting the liquid crystal elements so as to possess a certain fixed pre-tilt angle.
The active matrix substrate, and an opposing substrate 124 on which an opposing electrode 122, and an alignment film 123 are formed are next joined together by a sealant while maintaining a gap between the substrates using spacers, after which a liquid crystal material 125 is injected into the space between the active matrix substrate and the opposing substrate. A known material may be applied for the liquid crystal material 125, and a TN liquid crystal is typically used. After injecting the liquid crystal material, the injecting entrance is sealed by a resin material.
Next, a flexible printed circuit (FPC) is connected to the input terminal 101 of the terminal portion. The FPC is formed by a copper wiring 128 on an organic resin film 129 such as polyimide, and is connected to the transparent conductive film covering the input terminal by an anisotropic conductive adhesive. The anisotropic conductive adhesive comprises an adhesive 126 and particles 127, with a diameter of several tens to several hundred of μm and having a conductive surface plated by a material such as gold, which are mixed therein. The particles 127 form an electrical connection in this portion by connecting the transparent conductive film on the input terminal 101 and the copper wiring 128. In addition, in order to increase the mechanical strength of this region, a resin layer 130 is formed. (See FIG. 3(C).)
FIG. 6 is a diagram explaining the placement of the pixel portion and the terminal portion of the active matrix substrate. A pixel portion 211 is formed on a substrate 210, gate wirings 208 and source wirings 207 are formed intersecting on the pixel portion, and the n-channel TFT 201 connected to this is formed corresponding to each pixel. The pixel electrode 119 and a storage capacitor 202 are connected to the drain side of the n-channel TFT 201, and the other terminal of the storage capacitor 202 is connected to a capacitor wiring 209. The structure of the n-channel TFT 201 and the storage capacitor 202 is the same as that of the n-channel TFT 201 and the storage capacitor 202 shown by FIG. 3B.
An input terminal portion 205 for inputting a scanning signal is formed in one edge portion of the substrate, and is connected to a gate wiring 208 by a connection wiring 206. Further, an input terminal portion 203 for inputting an image signal is formed in the other edge portion, and is connected to a source wiring 207 by a connection wiring 204. A plurality of the gate wiring 208, the source wiring 207, and the capacitor wiring 209 are formed in accordance with the pixel density. Furthermore, an input terminal portion 212 for inputting an image signal and a connection wiring 213 may be formed, and may be connected to the source wiring alternately with the input terminal portion 203. An arbitrary number of the input terminal portions 203, 205, and 212 are formed, which may be suitably determined by the operator.
FIG. 7 is an example of a method of mounting a liquid crystal display device. The liquid crystal display device has an input terminal portion 302 formed in an edge portion of a substrate 301 on which TFTs are formed, and as shown by embodiment 1, this is formed by a terminal 303 formed from the same material as a gate wiring. An opposing substrate 304 is joined to the substrate 301 by a sealant 305 encapsulating spacers 306, and in addition, polarizing plates 307 and 308 are formed. This is then fixed to a casing 321 by spacers 322.
Note that the TFT obtained in Embodiment 1 having an active layer formed by an amorphous semiconductor film has a low electric field effect mobility, and only approximately 1 cm2/Vsec is obtained. Therefore, a driver circuit for performing image display is formed by an IC chip, and mounted by a TAB (tape automated bonding) method or by a COG (chip on glass) method. In Embodiment 2, an example is shown of forming the driver circuit in an IC chip 313, and mounting by using the TAB method. A flexible printed circuit (FPC) is used, and the FPC is formed by a copper wiring 310 on an organic resin film 309, such as polyimide, and is connected to the input terminal 302 by an anisotropic conductive adhesive. The input terminal is a transparent conductive film formed on and contacting the wiring 303. The anisotropic conductive adhesive is structured by an adhesive 311 and particles 312, with a diameter of several tens to several hundred of μm and having a conductive surface plated by a material such as gold, which are mixed therein. The particles 312 form an electrical connection in this portion by connecting the input terminal 302 and the copper wiring 310. In addition, in order to increase the mechanical strength of this region, a resin layer 318 is formed.
The IC chip 313 is connected to the copper wiring 310 by a bump 314, and is sealed by a resin material 315. The copper wiring 310 is then connected to a printed substrate 317 on which other circuits such as a signal processing circuit, an amplifying circuit, and a power supply circuit are formed, through a connecting terminal 316. A light source 319 and a light conductor 320 are formed on the opposing substrate 304 and used as a back light in the transmitting liquid crystal display device.
In Embodiment 3, an example of forming a protecting film is shown in FIG. 6. Note that Embodiment 3 is identical to Embodiment 1 through the state of FIG. 3(B), and therefore only points of difference are explained. Further, the same symbols are used for locations corresponding to those in FIG. 3(B).
After first forming through the state of FIG. 3(B) in accordance with Embodiment 1, a thin inorganic insulating film is formed on the entire surface. An inorganic insulating film formed by using plasma CVD or sputtering such as a silicon oxide film, a silicon nitride film, a silicon oxynitride film, or a tantalum oxide film is used as the thin inorganic insulating film, and a single layer or a lamination structure made from these materials may be formed.
A forth photolithography process is performed next, forming a resist mask, and unnecessary portions are removed by etching, forming an insulating film 402 in the pixel TFT portion, and an inorganic insulating film 401 in the terminal portion. These inorganic insulating films 401 and 402 function as passivation films. Further, the thin inorganic insulating film 401 is removed in the terminal portion by the fourth photolithography process, exposing the second conductive film, made from the transparent conductive film, formed on the terminal 101 of the terminal portion.
The reverse stagger type n-channel type TFT and the storage capacitor, protected by the inorganic insulating film, can thus be completed in Embodiment 3 by performing the photolithography process using four photomasks four times in total. By thus structuring the pixel portion by arranging these into a matrix state corresponding to each pixel, one substrate for manufacturing the active matrix electro-optical device can be made.
Note that it is possible to freely combine the constitution of Embodiment 3 with that of Embodiment 1 or Embodiment 2.
In Embodiment 1 an example centering on forming an insulating film, a first amorphous semiconductor film, a second amorphous semiconductor film, containing an impurity element which imparts n-type conductivity, and a first conductive film by sputtering, but Embodiment 4 shows an example of using plasma CVD to form the films.
The insulating film, the first amorphous semiconductor film, and the second amorphous semiconductor film, containing an impurity element which imparts n-type conductivity are formed by plasma CVD.
In Embodiment 4, a silicon oxynitride film is used as the insulating film, and formed with a thickness of 150 nm by plasma CVD. Plasma CVD may be performed at this point with a power supply frequency of 13 to 70 MHz, preferably between 27 and 60 MHz. By using a power supply frequency of 27 to 60 MHz, a dense insulating film can be formed, and the voltage resistance can be increased as a gate insulating film. Further, a silicon oxynitride film manufactured by adding N2O to SiH4 and NH3 has a reduction in fixed electric charge density, and therefore is a material which is preferable for this use. Of course, the gate insulating film is not limited to this type of silicon oxynitride film, and a single layer or a lamination structure using other insulating films such as s silicon oxide film, a silicon nitride film, or a tantalum oxide film may be formed. Further, a lamination structure of a silicon nitride film in a lower layer, and a silicon oxide film in an upper layer may be used.
For example, when using a silicon oxide film, it can be formed by plasma CVD using a mixture of tetraethyl orthosilicate (TEOS) and O2, with the reaction pressure set to 40 Pa, a substrate temperature of 250 to 350° C., and discharge at a high frequency (13.56 MHz) power density of 0.5 to 0.8 W/cm2. Good characteristics as the gate insulating film can be obtained for the silicon oxide film thus formed by a subsequent thermal anneal at 300 to 400° C.
Typically, a hydrogenated amorphous silicon (a-Si:H) film is formed with a thickness of 100 nm by plasma CVD as the first amorphous semiconductor film. At this point, plasma CVD may be performed with a power supply frequency of 13 to 70 MHz, preferably between 27 and 60 MHz, in the plasma CVD apparatus. By using a power frequency of 27 to 60 MHz, it becomes possible to increase the film deposition speed, and the deposited film is preferable because it becomes an a-Si film having a low defect density. In addition, it is also possible to apply a microcrystalline semiconductor film and a compound semiconductor film having an amorphous structure, such as an amorphous silicon germanium film, as the first amorphous semiconductor film.
Further, if 100 to 100k Hz pulse modulation discharge is performed in the plasma CVD film deposition of the insulating film and the first amorphous semiconductor film, then particle generation due to the plasma CVD gas phase reaction can be prevented, and pinhole generation in the formed film can also be prevented, and therefore is preferable.
Further, in Embodiment 4 a second amorphous semiconductor film, containing an impurity element which imparts n-type conductivity is formed with a thickness of 20 to 80 nm as a semiconductor film containing a single conductivity type impurity element. For example, an a-Si:H film containing an n-type impurity element may be formed, and in order to do so, phosphine (PH3) is added at a 0.1 to 5% concentration to silane (SiH4). Alternatively, a hydrogenated microcrystalline silicon film (μc-Si:H) may also be used as a substitute for the second amorphous semiconductor film 106, containing an impurity element which imparts n-type conductivity.
These films can be formed in succession by appropriately changing the reaction gas. Further, these films can be laminated successively without exposure to the atmosphere at this time by using the same reaction chamber or a plurality of reaction chambers in the plasma CVD apparatus. By thus depositing successively these films without exposing the films to the atmosphere, the mixing in of impurities into the first amorphous semiconductor film can be prevented.
Note that it is possible to combine Embodiment 4 with any one of Embodiments 1 to 3.
Examples are shown in Embodiment 1 and Embodiment 4 of laminating an insulating film, a first amorphous semiconductor film, a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity, and a first conductive film, in order and in succession. An example of an apparatus prepared with a plurality of chambers, and used for cases of performing this type of successive film deposition is shown in FIG. 10.
An outline of an apparatus (successive film deposition system), shown by Embodiment 5, is shown in FIG. 10 as seen from above. Reference numerals 10 to 15 in FIG. 10 denote chambers having airtight characteristics. A vacuum evacuation pump and an inert gas introduction system are arranged in each of the chambers.
The chambers denoted by reference numerals 10 and 15 are load-lock chambers for bringing test pieces (processing substrates) 30 into the system. The chamber denoted by reference numeral 11 is a first chamber for deposition of the insulating film 104. The chamber denoted by reference numeral 12 is a second chamber for deposition of the first amorphous semiconductor film 105. The chamber denoted by reference numeral 13 is a third chamber for deposition of the second amorphous semiconductor film 106 which imparts n-type conductivity. The chamber denoted by reference numeral 14 is a fourth chamber for deposition of the first conductive film 107. Further, reference numeral 20 denotes a common chamber of the test pieces, arranged in common with respect to each chamber.
An example of operation is shown below.
After pulling an initial high vacuum state in all of the chambers at first, a purge state (normal pressure) is made by using an inert gas, nitrogen here. Furthermore, a state of closing all gate valves 22 to 27 is made.
First, a cassette 28 loaded with a multiple number of processing substrates is placed into the load-lock chamber 10. After the cassette is placed inside, a door of the load-lock chamber (not shown in the figure) is closed. In this state, the gate valve 22 is opened and one of the processing substrates 30 is removed from the cassette, and is taken out to the common chamber 20 by a robot arm 21. Position alignment is performed in the common chamber at this time. Note that a substrate on which the wirings 101, 102, and 103 are formed, obtained in accordance with Embodiment 1, is used for the substrate 30.
The gate valve 22 is then closed, and a gate valve 23 is opened next. The processing substrate 30 is then moved into the first chamber 11. Film deposition processing is performed within the first chamber at a temperature of 150 to 300° C., and the insulating film 104 is obtained. Note that a film such as a silicon nitride film, a silicon oxide film, a silicon oxynitride film, or a lamination film of these films, can be used as the insulating film. A single layer silicon nitride film is employed in Embodiment 4, but a two-layer, three-layer, or higher layer lamination structure film may also be used. Note that a chamber capable of plasma CVD is used here, but a chamber which is capable of sputtering by use of a target may also be used.
After completing the deposition of the insulating film, the processing substrate is pulled out into the common chamber by the robot arm, and is then transported to the second chamber 12. Film deposition is performed within the second chamber at a temperature of 150 to 300° C., similar to that of the first chamber, and the first amorphous semiconductor film 105 is obtained by plasma CVD. Note that a film such as a microcrystalline semiconductor film, an amorphous germanium film, an amorphous silicon germanium film, or a lamination film of these films can be used as the first amorphous semiconductor film. Further, a heat treatment process for reducing the concentration of hydrogen may be omitted with a formation temperature of 350 to 500° C. for the first amorphous semiconductor film. Note that a chamber capable of plasma CVD is used here, but a chamber which is capable of sputtering by use of a target may also be used.
After completing deposition of the first semiconductor film, the processing substrate is pulled out into the common chamber and then transported to the third chamber 13. Film deposition process is performed within the third chamber at a temperature of 150 to 300° C., similar to that of the second chamber, and the second amorphous semiconductor film 106, containing an impurity element which imparts n-type conductivity (P or As), is obtained by plasma CVD. Note that a chamber capable of plasma CVD is used here, but a chamber which is capable of sputtering by use of a target may also be used.
After completing deposition of the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity, the processing substrate is pulled out into the common chamber, and then is transported to the fourth chamber 14. The first conductive film 107 is obtained within the fourth chamber by sputtering using a metallic target.
The processed substrate, on which four layers have thus been formed in succession, is then transported to the load-lock chamber 15 by the robot arm, and is contained in a cassette 29.
Note that the apparatus shown in FIG. 10 is only one example. Further, it is possible to freely combine Embodiment 5 with any one of Embodiments 1 to 4.
In Embodiment 5, an example of successive lamination using a plurality of chambers is shown, but in Embodiment 6 a method of successive lamination within one chamber maintained at high vacuum using the apparatus shown in FIG. 11 is employed.
The apparatus system shown in FIG. 11 is used in Embodiment 6. In FIG. 11, reference numeral 40 denotes a processing substrate, reference numeral 50 denotes a common chamber, 44 and 46 denote load-lock chambers, 45 denotes a chamber, and reference numerals 42 and 43 denote cassettes. In order to prevent contamination developing during transport of the substrate, lamination is performed in the same chamber in Embodiment 5.
It is possible to freely combine Embodiment 6 with any one of Embodiments 1 to 4.
Note that, when applied to Embodiment 1, a plurality of targets are prepared in the chamber 45, and the insulating film 104, the first amorphous semiconductor film 105, the second amorphous semiconductor film 106 containing an impurity element which imparts n-type conductivity, and the first conductive film 107 may be laminated by changing the reaction gas in order.
Further, when applied to Embodiment 4, the insulating film 104, the first amorphous semiconductor film 105, and the amorphous second semiconductor film 106, containing an impurity element which imparts n-type conductivity, may be laminated by changing the reaction gas in order.
In Embodiment 1, an example of forming the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity by using sputtering is shown, but in Embodiment 7 an example of forming it by using plasma CVD is shown. Note that, except for the method of forming the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity, Embodiment 7 is identical to Embodiment 1, and therefore only differing points are stated below.
If phosphine (PH3) is added at a concentration of 0.1 to 5% with respect to silane (SiH4) as a reaction gas using plasma CVD, then the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity can be obtained.
In Embodiment 7, an example of forming the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity by using plasma CVD is shown, and in Embodiment 8, an example of using a microcrystalline semiconductor film containing an impurity element which imparts n-type conductivity is shown.
By setting the substrate temperature from 80 to 300° C., preferably between 140 and 200° C., taking a gas mixture of silane diluted by hydrogen (SiH4:H2=1:10 to 100) and phosphine (PH3) as the reaction gas, setting the gas pressure from 0.1 to 10 Torr, and setting the discharge power from 10 to 300 mW/cm2, a microcrystalline silicon film can be obtained. Further, the film may be formed by adding phosphorous after film deposition of this microcrystalline silicon film by using plasma doping.
FIG. 12 is a diagram which schematically shows a state of constructing an electro-optical display device by using the COG method. A pixel region 803, an external input-output terminal 804, and a connection wiring 805 are formed on a first substrate. Regions surrounded by dotted lines denote a region 801 for attaching a scanning line side IC chip, and a region 802 for attaching a data line side IC chip. An opposing electrode 809 is formed on a second substrate 808, and this is joined to the first substrate 800 by using a sealing material 810. A liquid crystal layer 811 is formed inside the sealing material 810 by injecting a liquid crystal. The first substrate and the second substrate are joined with a predetermined gap, and this is set from 3 to 8 μm for a nematic liquid crystal, and from 1 to 4 μm for a smectic liquid crystal.
IC chips 806 and 807 have circuit structures which differ between the data line side and the scanning line side. The IC chips are mounted on the first substrate. An FPC (flexible printed circuit) 812 is attached to the external input-output terminal 804 in order to input power supply and control signals from the outside. In order to increase the adhesion strength of the FPC 812, a reinforcing plate 813 may be formed. The electro-optical device can thus be completed. If an electrical inspection is performed before mounting the IC chips on the first substrate, then the final process yield of the electro-optical device can be improved, and the reliability can be increased.
Further, a method such as a method of connection using an anisotropic conductive material or a wire bonding method, can be employed as the method of mounting the IC chips on the first substrate. FIG. 13 shows examples of such. FIG. 13(A) shows an example in which an IC chip 908 is mounted on a first substrate 901 using an anisotropic conductive material. A pixel region 902, a lead wire 906, a connection wiring and an input-output terminal 907 are formed on the first substrate 901. A second substrate is bonded to the first substrate 901 by using a sealing material 904, and a liquid crystal layer 905 is formed therebetween.
Further, an FPC 912 is bonded to one edge of the connection wiring and the input-output terminal 907 by using an anisotropic conductive material. The anisotropic conductive material is made from a resin 915 and conductive particles 914 having a diameter of several tens to several hundred of μm and plated by a material such as Au, and the connection wiring 913 formed with the FPC 912 and the input-output terminal 907 are electrically connected by the conductive particles 914. The IC chip 908 is also similarly bonded to the first substrate by an anisotropic conductive material. An input-output terminal 909 provided with the IC chip 908 and the lead wire 906 or a connection wiring and the input-output terminal 907 are electrically connected by conductive particles 910 mixed into a resin 911.
Furthermore, as shown by FIG. 13(B), the IC chip may be fixed to the first substrate by an adhesive material 916, and an input-output terminal of a stick driver and a lead wire or a connection wiring may be connected by an Au wire 917. Then, this is all sealed by a resin 918.
The method of mounting the IC chip is not limited to the method based on FIGS. 12 and 13, and it is also possible to use a known method not explained here, such as a COG method, a wire bonding method or a TAB method.
It is possible to freely combine Embodiment 9 with any one of Embodiments 1, and 3 to 8.
In Embodiments 1, a method of manufacturing an active matrix substrate corresponding to a transmitting type electro-optical device is shown, but in Embodiment 10 an example of application to a reflecting type liquid crystal display device is shown, using FIGS. 14 and 15. FIG. 14 shows a cross-sectional view and FIG. 15 shows a top view, and the cross-sectional structure of the face cut along the dashed line G-G′ in FIG. 15, and the cross-sectional structure corresponding to the face cut along the dashed line H-H′ are shown in FIG. 14.
First, a substrate having an insulating surface is prepared. In addition to a substrate having light transmitting characteristics, such as a glass substrate, a quartz substrate, and a plastic substrate, a substrate, such as a semiconductor substrate, a stainless steel substrate, or a ceramic substrate, on which an insulating film is formed, may also be used as a substrate in Embodiment 10 due to the reflectivity of the liquid crystal display device.
Next, after forming a conductive film made from a metallic material on the substrate, using a first mask (photomask number 1), a gate wiring 600 and a convex portion 601 are formed. The convex portion is placed in a region surrounded by the gate wiring and the source wiring, namely a region in which a pixel electrode is formed and which becomes a display region. Note that there are no particular limitations placed on the shape of the convex portion 601, and a cross section in the diameter direction may be polygonal, and it may have an asymmetric shape. For example, the shape of the convex portion 601 may be a cylindrical shape or a prismatic shape, and may be a conic or pyramidal shape. Further, the convex portion 601 may be placed regularly or irregularly. In Embodiment 10 it is preferable for the gate wiring to have a tapered shape, and therefore the convex portion 601 is given a pyramidal shape having a tapered shape.
Next, the insulating film (gate insulating film) 602, a first amorphous semiconductor film, a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity, and a first conductive film are laminated and formed in order. Note that a microcrystalline semiconductor film may also be used as a substitute for the amorphous semiconductor film, and that a microcrystalline semiconductor film containing an impurity element which imparts n-type conductivity may be used as a substitute for the amorphous semiconductor film containing an impurity element which imparts n-type conductivity. In addition, these films can be formed in succession, without exposure to the atmosphere, in a plurality of chambers or within the same chamber, using sputtering or plasma CVD. The mixing in of impurities can be prevented by having no exposure to the atmosphere.
The above insulating film 602 is formed on the substrate on which the convex portion 601 is formed, and has an uneven surface.
Next, by using a second mask (photomask number 2): the above first conductive film is patterned, forming a wiring (which later becomes a source wiring and an electrode (drain electrode)) from the first conductive film; the above second amorphous semiconductor film is patterned, forming a second amorphous semiconductor film containing an impurity element which imparts n-type conductivity; and the above first amorphous semiconductor film is patterned, forming a first amorphous semiconductor film.
A second conductive film is deposited next on the entire surface. Note that a conductive film having reflectivity is used as the second conductive film.
Next, by using a third mask (photomask number 3), the above second conductive film is patterned, forming the pixel electrode 604 from the second conductive film; the above wiring is patterned, forming the source wiring 618 and the electrode (drain electrode) 609; the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity is patterned, forming the source region 608 and the drain region 607 from the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity; and a portion of the above first amorphous semiconductor film is removed, forming the first amorphous semiconductor film 605.
The surface of the insulating film formed on the convex portion 601 is uneven, and the pixel electrode 604 is formed on the insulating film 602 which has the uneven surface, and therefore the surface of the pixel electrode 604 possesses unevenness, and the surface can be given light scattering characteristics.
Further, by using the structure of Embodiment 10 when manufacturing a pixel TFT portion, the number of photomasks used by the photolithography technique can be set to three. Conventionally, it was necessary to add a process of forming a uneven portion, but the convex portion is manufactured at the same time as the gate wiring in Embodiment 10, and therefore the uneven portion can be formed in the pixel electrode without any increase in the number of process steps.
Note that, Embodiment 10 can be freely combined with any one of Embodiments 2 to 8.
Embodiment 11 shows an example of using a plastic substrate (or a plastic film) as a substrate. Note that, except for the use of the plastic substrate as the substrate, Embodiment 11 is nearly identical to Embodiment 1, and therefore only differing points will be stated below.
PES (polyethylene sulfone), PC (polycarbonate), PET (polyethylene terephthalate) and PEN (polyethylene naphthalate) can be used as the plastic substrate material.
An active matrix substrate is completed using the plastic substrate provided that manufacturing is performed in accordance with Embodiment 1. Note that it is preferable to form the insulating film, the first amorphous semiconductor film, and the second amorphous semiconductor film containing an impurity element which imparts n-type conductivity by sputtering with the relatively low film deposition temperature.
A TFT having good characteristics can be formed on the plastic substrate, and the resulting display device can be made low weight. Further, it is possible to make a flexible electro-optical device because the substrate is plastic. Furthermore, assembly becomes easy.
Note that Embodiment 11 can be freely combined with any one of Embodiments 1 to 3,9, and 10.
An example of forming a protecting circuit in a region other than a pixel portion by utilizing the same material as that of a pixel electrode is shown in Embodiment 12 using FIG. 16.
In FIG. 16(A), reference numeral 701 denotes a wiring, and shows a gate wiring, a source wiring, or a capacitor wiring extended from the pixel portion. Further, electrodes 701 are laid down in regions in which the wiring 701 is not formed, and are formed so as not to overlap the wiring 701. Embodiment 12 shows an example of forming the protecting circuit without increasing the number of masks, but there is no need to limit the structure to that of FIG. 16(A). For example, the number of masks may be increased and then, the protecting circuit may be formed by a protecting diode or a TFT.
Further, FIG. 16(B) shows an equivalent circuit diagram.
By making this type of constitution, the generation of static electricity due to friction between production apparatuses and an insulating substrate can be prevented during the production process. In particular, the TFTs etc. can be protected from static electricity developing during a liquid crystal alignment process of rubbing performed during manufacture.
Note that Embodiment 12 can be freely combined with any one of Embodiments 1 to 11.
A bottom gate type TFT formed by implementing any one of the above Embodiments 1 to 12 can be used in various electro-optical devices (such as an active matrix liquid crystal display device, an active matrix EL display device, and an active matrix EC display device). Namely, the present invention can be implemented in all electronic appliance in which these electro-optical devices are built into a display portion.
The following can be given as such electronic equipment: a video camera, a digital camera, a projector (rear type or front type), a head-mounted display (goggle type display), a car navigation system, a car stereo, a personal computer, and a portable information terminal (such as a mobile computer, a portable telephone or an electronic book). Examples of these are shown in FIGS. 17 and 18.
FIG. 17(A) is a personal computer, and it includes a main body 2001, an image input portion 2002, a display portion 2003, and a keyboard 2004. The present invention can be applied to the display portion 2003.
FIG. 17(B) is a video camera, and it includes a main body 2101, a display portion 2102, an audio input portion 2103, operation switches 2104, a battery 2105, and an image receiving portion 2106. The present invention can be applied to the display portion 2102.
FIG. 17(C) is a mobile computer, and it includes a main body 2201, a camera portion 2202, an image receiving portion 2203, operation switches 2204, and a display portion 2205. The present invention can be applied to the display portion 2205.
FIG. 17(D) is a goggle type display, and it includes a main body 2301, a display portion 2302, an arm portion 2303. The present invention can be applied to the display portion 2302.
FIG. 17(E) is a player that uses a recording medium on which a program is recorded (hereafter referred to as a recording medium), and the player includes a main body 2401, a display portion 2402, a speaker portion 2403, a recording medium 2404, and operation switches 2405. Note that this player uses a recording medium such as a DVD (digital versatile disk) or a CD, and the appreciation of music, the appreciation of film, game playing and the Internet can be performed. The present invention can be applied to the display portion 2402.
FIG. 17(F) is a digital camera, and it includes a main body 2501, a display portion 2502, an eyepiece portion 2503, operation switches 2504, and an image receiving portion (not shown in the figure). The present invention can be applied to the display portion 2502.
FIG. 18(A) is a portable telephone, and it includes a main body 2901, an audio output portion 2902, an audio input portion 2903, a display portion 2904, operation switches 2905, and an antenna 2906. The present invention can be applied to the display portion 2904.
FIG. 18(B) is a portable book (electronic book), and it includes a main body 3001, display portions 3002 and 3003, a recording medium 3004, operation switches 3005, and an antenna 3006. The present invention can be applied to the display portions 3002 and 3003.
FIG. 18(C) is a display, and it includes a main body 3101, a support stand 3102, and a display portion 3103. The present invention can be applied to the display portion 3103. The display of the present invention is advantageous for a large size screen in particular, and is advantageous for a display equal to or greater than 10 inches (especially equal to or greater than 30 inches) in the opposite angle.
The applicable range of the present invention is thus extremely wide, and it is possible to apply the present invention to electronic equipment in all fields. Further, the electronic equipment of embodiment 13 can be realized by using a constitution of any combination of embodiments 1 to 12.
With the present invention, an electro-optical device prepared with a pixel TFT portion, having a reverse stagger type n-channel TFT, and a storage capacitor can be realized through three photolithography processes using three photomasks.
Further, when forming a protecting film, an electro-optical device prepared with a pixel TFT portion, having a reverse stagger type n-channel TFT protected by an inorganic insulating film, and a storage capacitor can be realized through four photolithography processes using four photomasks.

Claims (56)

1. A semiconductor device comprising:
a gate wiring having a taper shape formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions formed over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first impurity region and said second impurity region and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and said second impurity regions;
a pixel electrode formed over said electrode;
wherein said amorphous semconductor film and an amorphous semiconductor film containing an impurity element which imports n-type conductivity are laminated under the second portion of said souce wiring,
a capacitor portion comprising:
a layer comprising the conductive material over the insulating surface;
the insulating film formed over the layer; and
the pixel electrode extending over the insulating film,
a terminal portion comprising:
a first layer comprising the first conductive material over the insulating surface;
a second layer over the first layer, the second layer comprising the second conductive material.
2. A semiconductor device comprising:
a gate wiring formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions formed over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first impurity region and said second impurity region and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and said second impurity regions;
a pixel electrode formed over said electrode;
a capacitor portion comprising:
a layer comprising the conductive material over the insulating surface;
the insulating film formed over the layer; and
the pixel electrode extending over the insulating film,
a terminal portion comprising:
a first layer comprising the first conductive material over the insulating surface;
a second layer over the first layer, the second layer comprising the second conductive material.
3. A semiconductor device comprising:
a gate wiring formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions formed on said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first impurity region and said second impurity region and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and said second impurity region; and
a pixel electrode formed over said electrode;
wherein said amorphous semiconductor film and an amorphous semiconductor film containing an impurity element which imparts n-type conductivity are laminated under the second portion of said source wiring.
4. The semiconductor device as claimed in any one of claims 1 to 3, wherein said semiconductor device is a transmission type liquid crystal display device in which said pixel electrode is a transparent conductive film.
5. The semiconductor device as claimed in any one of claims 1 to 3, wherein said semiconductor device is a reflection type liquid crystal display device in which said pixel electrode is a film having Al or Ag as its main constituent, or a lamination film of such films.
6. A semiconductor device comprising:
a gate wiring having a taper shape and a convex portion formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions formed over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first impurity region and said second impurity region and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and said second impurity regions; and
a pixel electrode possessing reflective characteristics and an uneven surface formed over said insulating film which is formed over said electrode and has an uneven surface
wherein said amorphous semiconductor film and an amorphous semiconductor film containing an impurity element which imparts n-type conductivity are laminated under the second portion of said source wiring,
a capacitor portion comprising:
a layer comprising the conductive material over the insulating surface;
the insulating film formed over the layer; and
the pixel electrode extending over the insulating film,
a terminal portion comprising:
a first layer comprising the first conductive material over the insulating surface;
a second layer over the first layer, the second layer comprising the second conductive material.
7. The semiconductor device as claimed in claim 6, wherein said gate wiring and said convex portion are made from the same material.
8. The semiconductor device as claimed in claim 6 wherein one end surface of said first impurity region roughly corresponds with an end surface of said amorphous semiconductor film and said second portion, and one of end surface of said second impurity region roughly corresponds with an end surface of said amorphous semiconductor film and said electrode.
9. The semiconductor device as claimed in claim 8 wherein another end surface of said first impurity region roughly corresponds with an end surface of said first portion, and another end surface of said second impurity region roughly corresponds with an end surface of said electrode and an end surface of said pixel electrode.
10. The semiconductor device as claimed in claims 1, 2, 3, or 6, wherein said first and second impurity regions are made from an amorphous semiconductor film containing an impurity element which imparts n-type conductivity.
11. The semiconductor device as claimed in claims 1, 2, 3, or 6, wherein said insulating film, said amorphous semiconductor film, said first and second impurity regions are formed in succession without exposure to the atmosphere.
12. The semiconductor device as claimed in claims 1, 2, 3, or 6, wherein said insulating film, said amorphous semiconductor film, said first impurity region, or said second impurity region is formed by sputtering.
13. The semiconductor device as claimed in claims 1, 2, 3, or 6, wherein said insulating film, said amorphous semiconductor film, said first impurity region is, or said second impurity region is formed by plasma CVD.
14. The semiconductor device as claimed in claims 1, 2, 3, or 6, wherein said gate wiring is formed from a film comprising an element selected from the group consisting of Al, Cu, Ti, Mo, W, Ta, Nd, and Cr as the principle component, from an alloy film of said elements, or from a lamination film of said films.
15. The semiconductor device as claimed in claims 1, 2, 3, or 6, wherein said first impurity region and said second impurity region are formed by the same mask as said amorphous semiconductor film and said electrode.
16. The semiconductor device as claimed in claims 1, 2, 3, or 6, wherein said first impurity region and said second impurity region are formed by the same mask as said source wiring.
17. The semiconductor device as claimed in claims 1, 2, 3, or 6, wherein said first impurity region and said second impurity region are formed by the same mask as said source wiring and said pixel electrode.
18. The semiconductor device as claimed in claims 1, 2, 3, or 6, wherein said pixel electrode contacts said insulating film.
19. The semiconductor device as claimed in claims 1, 2, 3, or 6, wherein in said amorphous semiconductor film, the film thickness in a region contacting said first impurity region and said second impurity region is formed thicker than the film thickness in a region between the region contacting said first impurity region and the region contacting said second impurity region.
20. The semiconductor device as claimed in claims 1, 2, 3, or 6, wherein said semiconductor device is a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player, or an electronic amusement device.
21. A semiconductor device comprising:
a gate wiring comprising a conductive material formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first and second impurity regions and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions; and
a pixel electrode formed over said electrode;
wherein one end surface of said first impurity region is coplanar with an end surface of said amorphous semiconductor film and said second portion, and one of end surface of said second impurity region is coplanar with an end surface of said amorphous semiconductor film and said electrode,
a capacitor portion comprising:
a layer comprising the conductive material over the insulating surface;
the insulating film formed over the layer; and
the pixel electrode extending over the insulating film.
22. A semiconductor device comprising:
a gate wiring comprising a conductive material formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first and second impurity regions and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions; and
a pixel electrode formed over said electrode;
a capacitor portion comprising:
a layer comprising the conductive material over the insulating surface;
the insulating film formed over the layer; and
the pixel electrode extending over the insulating film; and
a terminal portion comprising;
a first layer comprising the first conductive material over the insulating surface;
a second layer over the first layer, the second layer comprising second conductive material.
23. A semiconductor device comprising:
a gate wiring comprising a conductive material and a convex portion formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions formed over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first and second impurity regions and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions; and
a pixel electrode formed over said electrode;
wherein said amorphous semiconductor film and an amorphous semiconductor film containing an impurity element which imparts n-type conductivity are laminated under the second portion of said source wiring,
a capacitor portion comprising:
a layer comprising the conductive material over the insulating surface;
the insulating film formed over the layer; and
the pixel electrode extending over the insulating film.
24. A semiconductor device comprising:
a gate wiring comprising a conductive material formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions over said amorphous semiconductor film;
a source wiring including a first portion formed over said first impurity region and
a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions; and
a pixel electrode possessing reflective characteristics and an uneven surface, formed over said insulating film which is formed over said electrode and has an uneven surface;
a capacitor portion comprising:
a layer comprising the conductive material over the insulating surface;
the insulating film formed over the layer; and
the pixel electrode extending over the insulating film.
25. A semiconductor device comprising:
a gate wiring comprising a first conductive material formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first and second impurity regions and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions; and
a pixel electrode comprising a second conductive material formed over said electrode;
a terminal portion comprising:
a first layer comprising the first conductive material over the insulating surface;
a second layer over the first layer, the second layer comprising the second conductive material.
26. A semiconductor device comprising:
a gate wiring having a taper shape comprising a first conductive material formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first and second impurity regions and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions;
a pixel electrode comprising a second conductive material formed over said electrode;
a terminal portion comprising:
a first layer comprising the first conductive material over the insulating surface;
a second layer over the first layer, the second layer comprising the second conductive material.
27. A semiconductor device comprising:
a gate wiring comprising a first conductive material and a convex portion formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions formed over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first and second impurity regions and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions; and
a pixel electrode comprising a second conductive material formed over said electrode;
wherein said amorphous semiconductor film and an amorphous semiconductor film containing an impurity element which imparts n-type conductivity are laminated under the second portion of said source wiring,
a terminal portion comprising:
a first layer comprising the first conductive material over the insulating surface;
a second layer over the first layer, the second layer comprising the second conductive material.
28. A semiconductor device comprising:
a gate wiring comprising a first conductive material formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film; first and second impurity regions over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first and second impurity regions and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions; and
a pixel electrode comprising a second conductive material and possessing reflective characteristics and an uneven surface, formed over said insulating film which is formed over said electrode and has an uneven surface;
a terminal portion comprising:
a first layer comprising the first conductive material over the insulating surface;
a second layer over the first layer, the second layer comprising the second conductive material.
29. A semiconductor device comprising:
a gate wiring having a taper shape formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first and second impurity regions and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions; and
a pixel electrode formed over said electrode.
30. A semiconductor device comprising:
a gate wiring having a taper shape formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first and second impurity regions and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions; and
a pixel electrode formed over said electrode, and
a capacitor portion comprising:
a layer comprising the conductive material over the insulating surface;
the insulating film formed over the layer; and
the pixel electrode extending over the insulating film.
31. A semiconductor device comprising:
a gate wiring having a taper shape and a convex portion formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film;
first and second impurity regions formed over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first and second impurity regions and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions; and
a pixel electrode formed over said electrode;
wherein said amorphous semiconductor film and an amorphous semiconductor film containing an impurity element which imparts n-type conductivity are laminated under the second portion of said source wiring.
32. A semiconductor device comprising:
a gate wiring having a taper shape formed over an insulating surface;
an insulating film formed over said gate wiring;
an amorphous semiconductor film formed over said insulating film; first and second impurity regions over said amorphous semiconductor film;
a source wiring including a first portion formed over one of said first and second impurity regions and a second portion extending in an orthogonal direction with respect to said gate wiring;
an electrode formed over the other of said first and second impurity regions; and
a pixel electrode possessing reflective characteristics and an uneven surface, formed over said insulating film which is formed over said electrode and has an uneven surface.
33. A semiconductor device according to claim 21, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
34. A semiconductor device according to claim 22, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
35. A semiconductor device according to claim 23, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
36. A semiconductor device according to claim 24, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
37. A semiconductor device according to claim 25, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
38. A semiconductor device according to claim 26, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
39. A semiconductor device according to claim 27, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
40. A semiconductor device according to claim 28, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
41. A semiconductor device according to claim 29, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
42. A semiconductor device according to claim 30, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
43. A semiconductor device according to claim 31, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
44. A semiconductor device according to claim 32, wherein said semiconductor device is a device selected from the group consisting of a personal computer, a video camera, a portable information terminal, a digital camera, a digital video disk player and an electronic amusement device.
45. A semiconductor device according to claim 1, wherein one end surface of said impruity region is coplanar with an end surface of said amorphous semiconductor film and said second portion, and one of end surface of said second impurity region is coplanar with an end surface of said amorphous semiconductor film and said electrode.
46. A semiconductor device according to claim 2, wherein one end surface of said first impurity region is coplanar with an end surface of said amorphous semiconductor film and said second portion, and one of end surface of said second impurity region is coplanar with an end surface of said amorphous semiconductor film and said electrode.
47. A semiconductor device according to claim 21, wherein one end surface of said first impurity region is coplanar with an end surface of said amorphous semiconductor film and said second portion, and one of end surface of said second impurity region is coplanar with an end surface of said amorphous semiconductor film and said electrode.
48. A semiconductor device according to claim 22, wherein one end surface of said first impurity region is coplanar with an end surface of said amorphous semiconductor film and said second portion, and one of end surface of said second impurity region is coplanar with an end surface of said amorphous semiconductor film and said electrode.
49. A semiconductor device according to claim 25, wherein one end surface of said first impurity region is coplanar with an end surface of said amorphous semiconductor film and said second portion, and one of end surface of said second impurity region is coplanar with an end surface of said amorphous semiconductor film and said electrode.
50. A semiconductor device according to claim 26, wherein one end surface of said first impurity region is coplanar with an end surface of said amorphous semiconductor film and said second portion, and one of end surface of said second impurity region is coplanar with an end surface of said amorphous semiconductor film and said electrode.
51. A semiconductor device according to claim 29, wherein one end surface of said first impurity region is coplanar with an end surface of said amorphous semiconductor film and said second portion, and one of end surface of said second impurity region is coplanar with an end surface of said amorphous semiconductor film and said electrode.
52. A semiconductor device according to claim 30, wherein one end surface of said first impurity region is coplanar with an end surface of said amorphous semiconductor film and said second portion, and one of end surdace of said second impurity region is coplanar with an end surface of said amorphous semiconductor film and said electrode.
53. A semiconductor device according to claim 2, wherein another end surface of said first impurity region is coplanar with an end surface of said first portion, and another end surface of said second impurity region is coplanar with an end surface of said electrode and an end surface of said pixel electrode.
54. A semiconductor device according to claim 22, wherein another end surface of said first impurity region is coplanar with an end surface of said first portion, and another end surface of said second impurity region is coplanar with an end surface of said electrode and an end surface of said pixel electrode.
55. A semiconductor device according to claim 26, wherein another end surface of said first impurity region is coplanar with an end surface of said first portion, and another end surface of said second impurity region is coplanar with an end surface of said electrode and an end surface of said pixel electrode.
56. A semiconductor device according to claim 30, wherein another end surface of said first impurity region is coplanar with an end surface of said first portion, and another end surface of said second impurity region is coplanar with an end surface of said electrode and an end surface of said pixel electrode.
US09/566,722 2000-03-13 2000-05-09 Semiconductor device and manufacturing method thereof Expired - Lifetime US6855957B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/917,441 US7687325B2 (en) 2000-03-13 2004-08-13 Semiconductor device and manufacturing method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2000069519A JP4118485B2 (en) 2000-03-13 2000-03-13 Method for manufacturing semiconductor device

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/917,441 Division US7687325B2 (en) 2000-03-13 2004-08-13 Semiconductor device and manufacturing method thereof

Publications (1)

Publication Number Publication Date
US6855957B1 true US6855957B1 (en) 2005-02-15

Family

ID=18588379

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/566,722 Expired - Lifetime US6855957B1 (en) 2000-03-13 2000-05-09 Semiconductor device and manufacturing method thereof
US10/917,441 Expired - Fee Related US7687325B2 (en) 2000-03-13 2004-08-13 Semiconductor device and manufacturing method thereof

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/917,441 Expired - Fee Related US7687325B2 (en) 2000-03-13 2004-08-13 Semiconductor device and manufacturing method thereof

Country Status (3)

Country Link
US (2) US6855957B1 (en)
JP (1) JP4118485B2 (en)
KR (2) KR100744441B1 (en)

Cited By (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040016979A1 (en) * 2002-07-23 2004-01-29 Kabushiki Kaisha Toshiba Semiconductor device
US20040147067A1 (en) * 2002-10-24 2004-07-29 Hitomi Ushitani Semiconductor apparatus and method for manufacturing the same
US20040173797A1 (en) * 2002-05-27 2004-09-09 Samsung Electronics Co., Ltd. Thin film transistor array panel for liquid crystal display
US20050023528A1 (en) * 2000-03-06 2005-02-03 Semiconductor Energy Semiconductor device and method for fabricating the same
US20050205870A1 (en) * 2000-05-09 2005-09-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20050221542A1 (en) * 2000-03-13 2005-10-06 Semiconductor Energy Laboratory Co., Ltd Semiconductor device and manufacturing method thereof
US20060086935A1 (en) * 2001-03-06 2006-04-27 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20060163574A1 (en) * 2000-03-08 2006-07-27 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20060289889A1 (en) * 2002-09-20 2006-12-28 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US20070018168A1 (en) * 2005-07-22 2007-01-25 Oh Joon H Thin film transistor substrate, display device, and method of fabricating the same
US20070040985A1 (en) * 2005-08-19 2007-02-22 Toshiba Matsushita Display Technology Co., Ltd. Liquid crystal display device and method of manufacturing the same
US20070058121A1 (en) * 2000-03-16 2007-03-15 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and method of manufacturing the same
US20070090358A1 (en) * 2003-11-14 2007-04-26 Semiconductor Energy Laboratory Co., Ltd. Light-emitting device and method for manufacturing the same
US20070131976A1 (en) * 2003-11-14 2007-06-14 Semiconductor Energy Laboratory Co., Ltd Semiconductor element, method for manufacturing the same, liquid crystal display device, and method for manufacturing the same
US20070146568A1 (en) * 2000-03-17 2007-06-28 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and manufacturing method thereof
US20080231573A1 (en) * 2000-07-25 2008-09-25 Mitsuru Goto Liquid Crystal Display Device
US20080283835A1 (en) * 2007-01-30 2008-11-20 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US20080308806A1 (en) * 2005-09-29 2008-12-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20090033818A1 (en) * 1999-08-12 2009-02-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Method of Manufacturing the Semiconductor Device
US20090224349A1 (en) * 2006-11-15 2009-09-10 International Business Machines Corporation Image sensor including spatially different active and dark pixel interconnect patterns
US20100079203A1 (en) * 2008-09-26 2010-04-01 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device
US7995183B2 (en) 2000-03-13 2011-08-09 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and a method of manufacturing the same
USRE43471E1 (en) * 2000-05-13 2012-06-12 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device
US8619219B2 (en) 2003-12-02 2013-12-31 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor, display device and liquid crystal display device and method for manufacturing the same
US8665403B2 (en) 2010-05-21 2014-03-04 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device
US8741677B2 (en) 2010-11-30 2014-06-03 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method of the same
US8945962B2 (en) 2007-10-05 2015-02-03 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor, display device having thin film transistor, and method for manufacturing the same
US20150362776A1 (en) 2014-06-13 2015-12-17 Semiconductor Energy Laboratory Co., Ltd. Display Device
US9443989B2 (en) 2010-07-02 2016-09-13 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of semiconductor film, manufacturing method of semiconductor device, and manufacturing method of photoelectric conversion device
US9583739B2 (en) 2013-04-15 2017-02-28 Semiconductor Energy Laboratory Co., Ltd. Light-emitting device having an electrode with depressions

Families Citing this family (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100461093B1 (en) * 2001-11-08 2004-12-09 에이유 오프트로닉스 코퍼레이션 A process for manufacturing reflective tft-lcd with slant diffusers
KR100461092B1 (en) * 2001-11-08 2004-12-09 에이유 오프트로닉스 코퍼레이션 A process for manufacturing reflective tft-lcd with rough diffuser
KR101127218B1 (en) * 2005-05-19 2012-03-30 엘지디스플레이 주식회사 The substrate for LCD and method for fabricating of the same
TWI409934B (en) * 2005-10-12 2013-09-21 Semiconductor Energy Lab Semiconductor device
US8149346B2 (en) 2005-10-14 2012-04-03 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
JP5256583B2 (en) * 2006-05-29 2013-08-07 大日本印刷株式会社 Organic semiconductor device and method for manufacturing organic semiconductor device
JP2007318025A (en) * 2006-05-29 2007-12-06 Dainippon Printing Co Ltd Organic semiconductor element and manufacturing method thereof element
TWI328880B (en) * 2007-01-31 2010-08-11 Au Optronics Corp Method for fabricating a pixel structure of a liquid crystal display device
JP5032188B2 (en) * 2007-04-18 2012-09-26 三菱電機株式会社 Liquid crystal display device and manufacturing method thereof
JP5182993B2 (en) * 2008-03-31 2013-04-17 株式会社半導体エネルギー研究所 Display device and manufacturing method thereof
US8945981B2 (en) 2008-07-31 2015-02-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
TWI642113B (en) 2008-08-08 2018-11-21 半導體能源研究所股份有限公司 Method for manufacturing semiconductor device
US9991311B2 (en) 2008-12-02 2018-06-05 Arizona Board Of Regents On Behalf Of Arizona State University Dual active layer semiconductor device and method of manufacturing the same
US9601530B2 (en) 2008-12-02 2017-03-21 Arizona Board Of Regents, A Body Corporated Of The State Of Arizona, Acting For And On Behalf Of Arizona State University Dual active layer semiconductor device and method of manufacturing the same
US9721825B2 (en) 2008-12-02 2017-08-01 Arizona Board Of Regents, A Body Corporate Of The State Of Arizona, Acting For And On Behalf Of Arizona State University Method of providing a flexible semiconductor device and flexible semiconductor device thereof
JP5256012B2 (en) * 2008-12-22 2013-08-07 パナソニック液晶ディスプレイ株式会社 Display device
TW201117262A (en) * 2009-05-29 2011-05-16 Univ Arizona Method of providing a flexible semiconductor device at high temperatures and flexible semiconductor device thereof
JP2011145530A (en) * 2010-01-15 2011-07-28 Hitachi Displays Ltd Display device and method of manufacturing the same
WO2012021197A2 (en) * 2010-05-21 2012-02-16 Arizona Board Of Regents, For And On Behalf Of Arizona State University Method of manufacturing electronic devices on both sides of a carrier substrate and electronic devices thereof
WO2012021196A2 (en) 2010-05-21 2012-02-16 Arizona Board Of Regents, For And On Behalf Of Arizona State University Method for manufacturing electronic devices and electronic devices thereof
KR20120053295A (en) 2010-11-17 2012-05-25 삼성전자주식회사 Thin film transistor array panel and display device including the same, and manufacturing method thereof
US8657596B2 (en) 2011-04-26 2014-02-25 The Procter & Gamble Company Method and apparatus for deforming a web
WO2015156891A2 (en) 2014-01-23 2015-10-15 Arizona Board Of Regents, Acting For And On Behalf Of Arizona State University Method of providing a flexible semiconductor device and flexible semiconductor device thereof
WO2017034644A2 (en) 2015-06-09 2017-03-02 ARIZONA BOARD OF REGENTS a body corporate for THE STATE OF ARIZONA for and on behalf of ARIZONA STATE UNIVERSITY Method of providing an electronic device and electronic device thereof
US10381224B2 (en) 2014-01-23 2019-08-13 Arizona Board Of Regents On Behalf Of Arizona State University Method of providing an electronic device and electronic device thereof
CN106663640B (en) 2014-05-13 2020-01-07 代表亚利桑那大学的亚利桑那校董会 Method of providing an electronic device and electronic device thereof
US10446582B2 (en) 2014-12-22 2019-10-15 Arizona Board Of Regents On Behalf Of Arizona State University Method of providing an imaging system and imaging system thereof
US9741742B2 (en) 2014-12-22 2017-08-22 Arizona Board Of Regents, A Body Corporate Of The State Of Arizona, Acting For And On Behalf Of Arizona State University Deformable electronic device and methods of providing and using deformable electronic device

Citations (60)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4624737A (en) 1984-08-21 1986-11-25 Seiko Instruments & Electronics Ltd. Process for producing thin-film transistor
US4960719A (en) 1988-02-04 1990-10-02 Seikosha Co., Ltd. Method for producing amorphous silicon thin film transistor array substrate
US5028551A (en) 1986-03-06 1991-07-02 Kabushiki Kaisha Toshiba Electrode interconnection material, semiconductor device using this material and driving circuit substrate for display device
US5151806A (en) * 1990-04-27 1992-09-29 Mitsubishi Denki Kabushiki Kaisha Liquid crystal display apparatus having a series combination of the storage capacitors
JPH05323371A (en) * 1992-05-20 1993-12-07 Sharp Corp Reflection type liquid crystal display device and its production
US5362660A (en) * 1990-10-05 1994-11-08 General Electric Company Method of making a thin film transistor structure with improved source/drain contacts
JPH0714880A (en) 1991-03-22 1995-01-17 Semiconductor Energy Lab Co Ltd Mounting method for chip of semiconductor integrated circuit and electronic equipment mounted therewith
US5478766A (en) * 1994-03-03 1995-12-26 Samsung Electronics Co., Ltd. Process for formation of thin film transistor liquid crystal display
US5532180A (en) * 1995-06-02 1996-07-02 Ois Optical Imaging Systems, Inc. Method of fabricating a TFT with reduced channel length
US5539219A (en) * 1995-05-19 1996-07-23 Ois Optical Imaging Systems, Inc. Thin film transistor with reduced channel length for liquid crystal displays
US5583675A (en) 1993-04-27 1996-12-10 Sharp Kabushiki Kaisha Liquid crystal display device and a method for producing the same
JPH0915621A (en) 1995-06-29 1997-01-17 Kyocera Corp Liquid crystal display device
JPH0954318A (en) 1995-08-16 1997-02-25 Nec Corp Reflection type liquid crystal display device and its production
JPH09152626A (en) 1995-11-29 1997-06-10 Kyocera Corp Liquid crystal display device and its production
US5668379A (en) 1994-07-27 1997-09-16 Hitachi, Ltd. Active matrix crystal display apparatus using thin film transistor
US5706064A (en) 1995-03-31 1998-01-06 Kabushiki Kaisha Toshiba LCD having an organic-inorganic hybrid glass functional layer
US5739880A (en) 1995-12-01 1998-04-14 Hitachi, Ltd. Liquid crystal display device having a shielding film for shielding light from a light source
US5757453A (en) * 1995-05-09 1998-05-26 Lg Electronics, Inc. Liquid crystal display device having storage capacitors of increased capacitance and fabrication method therefor
US5757456A (en) 1995-03-10 1998-05-26 Semiconductor Energy Laboratory Co., Ltd. Display device and method of fabricating involving peeling circuits from one substrate and mounting on other
US5766977A (en) 1995-03-27 1998-06-16 Semiconductor Energy Laboratory Co., Ltd. Method for producing semiconductor device
US5811318A (en) 1995-12-28 1998-09-22 Samsung Electronics Co., Ltd. Method for manufacturing a liquid crystal display
US5821138A (en) 1995-02-16 1998-10-13 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device using a metal which promotes crystallization of silicon and substrate bonding
US5825449A (en) 1995-08-19 1998-10-20 Lg Electronics, Inc. Liquid crystal display device and method of manufacturing the same
US5834327A (en) 1995-03-18 1998-11-10 Semiconductor Energy Laboratory Co., Ltd. Method for producing display device
US5867233A (en) 1996-03-28 1999-02-02 Nec Corporation Active matrix liquid crystal display substrate with island structure covering break in signal bus line and method of producing same
US5892562A (en) 1995-12-20 1999-04-06 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal electro-optic device
JPH11109372A (en) 1997-09-30 1999-04-23 Toshiba Electronic Engineering Corp Production of substrate for liquid crystal display element, production of liquid crystal display element, substrate for liquid crystal display element and liquid crystal display element
JPH11160734A (en) 1997-11-28 1999-06-18 Semiconductor Energy Lab Co Ltd Liquid crystal electrooptical device
US5917567A (en) * 1997-05-22 1999-06-29 Lg Electronics Inc. Method of manufacturing a reflector comprising steps forming beads and polymer layer separately
JPH11202368A (en) 1998-01-14 1999-07-30 Semiconductor Energy Lab Co Ltd Semiconductor device and manufacture therefor
JPH11258596A (en) 1998-03-11 1999-09-24 Nec Corp Reflection type liquid crystal display device and manufacture thereof
US5959599A (en) 1995-11-07 1999-09-28 Semiconductor Energy Laboratory Co., Ltd. Active matrix type liquid-crystal display unit and method of driving the same
US5966189A (en) * 1994-02-17 1999-10-12 Seiko Epson Corporation Active matrix substrate and color liquid crystal display
US5977562A (en) 1995-11-14 1999-11-02 Semiconductor Energy Laboratory Co., Ltd. Electro-optical device
US5986724A (en) 1996-03-01 1999-11-16 Kabushiki Kaisha Toshiba Liquid crystal display with liquid crystal layer and ferroelectric layer connected to drain of TFT
US5990998A (en) * 1996-06-07 1999-11-23 Lg Electronics Inc. Active matrix liquid crystal display and related method
US5995190A (en) 1996-03-11 1999-11-30 Sharp Kabushiki Kaisha Axisymmetrically oriented liquid crystal display device with concave portion defined by the second derivative
US5998229A (en) 1998-01-30 1999-12-07 Samsung Electronics Co., Ltd. Methods of manufacturing thin film transistors and liquid crystal displays by plasma treatment of undoped amorphous silicon
US6008869A (en) 1994-12-14 1999-12-28 Kabushiki Kaisha Toshiba Display device substrate and method of manufacturing the same
US6025892A (en) 1996-04-22 2000-02-15 Sharp Kabushiki Kaisha Active matrix substrate with removal of portion of insulating film overlapping source line and pixel electrode and method for producing the same
US6055028A (en) 1996-02-14 2000-04-25 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal electro-optical device
US6064456A (en) 1997-06-17 2000-05-16 Sharp Kabushiki Kaisha Process for manufacturing reflection-type liquid crystal display apparatus
US6075257A (en) * 1996-12-23 2000-06-13 Samsung Electronics Co., Ltd. Thin film transistor substrate for a liquid crystal display having a silicide prevention insulating layer in the electrode structure
US6097458A (en) * 1995-12-11 2000-08-01 Sharp Kabushiki Kaisha Reflector, reflective liquid crystal display incorporating the same and method for fabricating the same
US6097465A (en) 1996-03-01 2000-08-01 Semiconductor Energy Laboratory Co., Ltd. In plane switching LCD with 3 electrode on bottom substrate and 1 on top substrate
US6097459A (en) 1994-10-03 2000-08-01 Sharp Kabushiki Kaisha Method for producing a reflection type liquid crystal display
US6114184A (en) * 1993-12-30 2000-09-05 Nec Corporation Method for manufacturing LCD device capable of avoiding short circuit between signal line and pixel electrode
US6124606A (en) * 1995-06-06 2000-09-26 Ois Optical Imaging Systems, Inc. Method of making a large area imager with improved signal-to-noise ratio
US6160600A (en) 1995-11-17 2000-12-12 Semiconductor Energy Laboratory Co., Ltd. Interlayer insulation of TFT LCD device having of silicon oxide and silicon nitride
US6188452B1 (en) 1996-07-09 2001-02-13 Lg Electronics, Inc Active matrix liquid crystal display and method of manufacturing same
US6190933B1 (en) 1993-06-30 2001-02-20 The United States Of America As Represented By The Secretary Of The Navy Ultra-high resolution liquid crystal display on silicon-on-sapphire
US6197625B1 (en) 1997-12-29 2001-03-06 Lg. Philips Lcd Co., Ltd. Method of fabricating a thin film transistor
US6208390B1 (en) 1994-11-24 2001-03-27 Kabushiki Kaisha Toshiba Electrode substrate resistant to wire breakage for an active matrix display device
US6218221B1 (en) * 1999-05-27 2001-04-17 Chi Mei Optoelectronics Corp. Thin film transistor with a multi-metal structure and a method of manufacturing the same
US6255668B1 (en) 1998-06-05 2001-07-03 Hyundai Electronics Industries Co., Ltd. Thin film transistor with inclined eletrode side surfaces
US6266117B1 (en) * 1995-09-14 2001-07-24 Hiatchi, Ltd Active-matrix liquid crystal display
US6266121B1 (en) 1996-11-28 2001-07-24 Sharp Kabushiki Kaisha Liquid crystal display element and method of manufacturing same
US6323051B1 (en) 1999-03-10 2001-11-27 Sharp Kabushiki Kaisha Method of manufacturing liquid crystal display
US6339462B1 (en) 1998-06-30 2002-01-15 Sharp Kabushiki Kaisha LCD having polymer wall and column-like projection defining cell gap
US6387737B1 (en) 2000-03-08 2002-05-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof

Family Cites Families (128)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3967981A (en) 1971-01-14 1976-07-06 Shumpei Yamazaki Method for manufacturing a semiconductor field effort transistor
US4730903A (en) 1985-01-23 1988-03-15 Semiconductor Energy Laboratory Co., Ltd. Ferroelectric crystal display panel and manufacturing method thereof
JPS6344742A (en) 1986-08-12 1988-02-25 Fujitsu Ltd Semiconductor device
US5231039A (en) 1988-02-25 1993-07-27 Sharp Kabushiki Kaisha Method of fabricating a liquid crystal display device
JPH0242761A (en) * 1988-04-20 1990-02-13 Matsushita Electric Ind Co Ltd Manufacture of active matrix substrate
JP2653099B2 (en) 1988-05-17 1997-09-10 セイコーエプソン株式会社 Active matrix panel, projection display and viewfinder
US5264728A (en) 1989-11-30 1993-11-23 Kabushiki Kaisha Toshiba Line material, electronic device using the line material and liquid crystal display
JP2657429B2 (en) 1990-04-09 1997-09-24 株式会社ミクロ技術研究所 Circuit mounting method for circuit board and circuit board used for the method
JP2875363B2 (en) 1990-08-08 1999-03-31 株式会社日立製作所 Liquid crystal display
US5849601A (en) 1990-12-25 1998-12-15 Semiconductor Energy Laboratory Co., Ltd. Electro-optical device and method for manufacturing the same
KR950001360B1 (en) 1990-11-26 1995-02-17 가부시키가이샤 한도오따이 에네루기 겐큐쇼 Electric optical device and driving method thereof
US5261156A (en) 1991-02-28 1993-11-16 Semiconductor Energy Laboratory Co., Ltd. Method of electrically connecting an integrated circuit to an electric device
JP3255942B2 (en) 1991-06-19 2002-02-12 株式会社半導体エネルギー研究所 Method for manufacturing inverted staggered thin film transistor
US5391920A (en) 1991-07-09 1995-02-21 Yamaha Corporation Semiconductor device having peripheral metal wiring
US5739882A (en) 1991-11-18 1998-04-14 Semiconductor Energy Laboratory Co., Ltd. LCD polymerized column spacer formed on a modified substrate, from an acrylic resin, on a surface having hydrophilic and hydrophobic portions, or at regular spacings
GB9206086D0 (en) * 1992-03-20 1992-05-06 Philips Electronics Uk Ltd Manufacturing electronic devices comprising,e.g.tfts and mims
JP3120200B2 (en) 1992-10-12 2000-12-25 セイコーインスツルメンツ株式会社 Light valve device, stereoscopic image display device, and image projector
US5821622A (en) 1993-03-12 1998-10-13 Kabushiki Kaisha Toshiba Liquid crystal display device
FR2702882B1 (en) * 1993-03-16 1995-07-28 Thomson Lcd Method for manufacturing direct step thin film transistors.
JP3512849B2 (en) 1993-04-23 2004-03-31 株式会社東芝 Thin film transistor and display device using the same
US5346833A (en) * 1993-04-05 1994-09-13 Industrial Technology Research Institute Simplified method of making active matrix liquid crystal display
GB9311129D0 (en) 1993-05-28 1993-07-14 Philips Electronics Uk Ltd Electronic devices with-film circuit elements forming a sampling circuit
DE69434302T2 (en) 1993-07-27 2005-12-29 Sharp K.K. A liquid crystal display device
JPH07335904A (en) 1994-06-14 1995-12-22 Semiconductor Energy Lab Co Ltd Thin film semiconductor integrated circuit
JPH07131030A (en) 1993-11-05 1995-05-19 Sony Corp Thin film semiconductor device for display and fabrication thereof
US7081938B1 (en) 1993-12-03 2006-07-25 Semiconductor Energy Laboratory Co., Ltd. Electro-optical device and method for manufacturing the same
US5729312A (en) 1994-03-18 1998-03-17 Sharp Kabushiki Kaisha LCD and method for producing the same in which a larger number of substrate gap control materials is larger in the polymer walls than in the liquid crystal regions
US5668651A (en) 1994-03-18 1997-09-16 Sharp Kabushiki Kaisha Polymer-wall LCD having liquid crystal molecules having a plane-symmetrical bend orientation
US5561074A (en) 1994-04-22 1996-10-01 Nec Corporation Method for fabricating reverse-staggered thin-film transistor
JP3402400B2 (en) 1994-04-22 2003-05-06 株式会社半導体エネルギー研究所 Manufacturing method of semiconductor integrated circuit
TW269743B (en) * 1994-04-26 1996-02-01 Toshiba Eng Co
JP3253808B2 (en) 1994-07-07 2002-02-04 株式会社半導体エネルギー研究所 Semiconductor device and manufacturing method thereof
JP3122003B2 (en) 1994-08-24 2001-01-09 シャープ株式会社 Active matrix substrate
JP3238020B2 (en) * 1994-09-16 2001-12-10 株式会社東芝 Method for manufacturing active matrix display device
TW344043B (en) 1994-10-21 1998-11-01 Hitachi Ltd Liquid crystal display device with reduced frame portion surrounding display area
KR100336554B1 (en) 1994-11-23 2002-11-23 주식회사 하이닉스반도체 Method for forming wiring in semiconductor device
JPH08228011A (en) * 1994-12-14 1996-09-03 Toshiba Corp Semiconductor device and manufacture thereof
JPH08227283A (en) 1995-02-21 1996-09-03 Seiko Epson Corp Liquid crystal display device, its driving method and display system
US5994721A (en) 1995-06-06 1999-11-30 Ois Optical Imaging Systems, Inc. High aperture LCD with insulating color filters overlapping bus lines on active substrate
JP3744980B2 (en) 1995-07-27 2006-02-15 株式会社半導体エネルギー研究所 Semiconductor device
JPH0964366A (en) 1995-08-23 1997-03-07 Toshiba Corp Thin-film transistor
KR100204071B1 (en) * 1995-08-29 1999-06-15 구자홍 Tft-lcd device and fabrication method thereof
JP3199215B2 (en) 1995-09-14 2001-08-13 シャープ株式会社 Liquid crystal display device and method of manufacturing the same
JPH0990397A (en) 1995-09-28 1997-04-04 Sharp Corp Active matrix substrate and display device formed by using the same
JPH09127551A (en) 1995-10-31 1997-05-16 Sharp Corp Semiconductor device and active matrix substrate
KR0175409B1 (en) 1995-11-20 1999-02-18 김광호 Method of making a tft panel for lcd
KR0175410B1 (en) 1995-11-21 1999-02-01 김광호 Tft panel for lcd and the manufacturing method thereof
DE69635239T2 (en) * 1995-11-21 2006-07-06 Samsung Electronics Co., Ltd., Suwon Process for producing a liquid crystal display
KR100219118B1 (en) 1996-08-30 1999-09-01 구자홍 Thin-film transistor liquid crystal display device and its manufacturing method
KR0161466B1 (en) 1995-11-29 1999-01-15 김광호 Manufacturing method of liquid crystal display device
JPH09203890A (en) 1996-01-25 1997-08-05 Sharp Corp Liquid crystal display element with input function and liquid crystal display element with reflection type input function, and their manufacture
US6697129B1 (en) 1996-02-14 2004-02-24 Semiconductor Energy Laboratory Co., Ltd. Guest-host mode liquid crystal display device of lateral electric field driving type
US5793072A (en) * 1996-02-28 1998-08-11 International Business Machines Corporation Non-photosensitive, vertically redundant 2-channel α-Si:H thin film transistor
JP3597305B2 (en) 1996-03-05 2004-12-08 株式会社半導体エネルギー研究所 Liquid crystal display device and manufacturing method thereof
KR100213969B1 (en) * 1996-03-15 1999-08-02 구자홍 Active matrix manufactuaring methodes and its structure
US5847687A (en) 1996-03-26 1998-12-08 Semiconductor Energy Laboratory Co., Ltd. Driving method of active matrix display device
US6911962B1 (en) 1996-03-26 2005-06-28 Semiconductor Energy Laboratory Co., Ltd. Driving method of active matrix display device
KR100196336B1 (en) * 1996-07-27 1999-06-15 Lg Electronics Inc Method of manufacturing thin film transistor
US6437844B1 (en) 1996-09-04 2002-08-20 Matsushita Electric Industrial Co., Ltd. Liquid crystal display device and associated fabrication method
JPH10104663A (en) 1996-09-27 1998-04-24 Semiconductor Energy Lab Co Ltd Electrooptic device and its formation
KR100268103B1 (en) 1996-10-11 2000-10-16 윤종용 Lines using crnx and the method for manufacturing the same
TW451284B (en) 1996-10-15 2001-08-21 Semiconductor Energy Lab Semiconductor device and method of manufacturing the same
JP3043638B2 (en) 1996-11-05 2000-05-22 日本電気株式会社 Reflective liquid crystal display device and method of manufacturing the same
JPH10144928A (en) 1996-11-08 1998-05-29 Semiconductor Energy Lab Co Ltd Semiconductor device and its manufacture
KR100212284B1 (en) 1996-11-13 1999-08-02 윤종용 Channel protection type thin film transistor substrate
JP3788649B2 (en) 1996-11-22 2006-06-21 株式会社半導体エネルギー研究所 Liquid crystal display
JP3204989B2 (en) 1996-11-27 2001-09-04 株式会社日立製作所 Active matrix type liquid crystal display
KR100244182B1 (en) 1996-11-29 2000-02-01 구본준 Liquid crystal display device
JPH10198292A (en) 1996-12-30 1998-07-31 Semiconductor Energy Lab Co Ltd Semiconductor device and its manufacture
JP3883244B2 (en) 1997-01-23 2007-02-21 エルジー フィリップス エルシーディー カンパニー リミテッド Liquid crystal display
JPH10221704A (en) 1997-02-07 1998-08-21 Sharp Corp Reflection type liquid crystal display device and its manufacture
KR100233151B1 (en) * 1997-04-03 1999-12-01 윤종용 Fabrication method of thin film transistor panel
JPH10307288A (en) 1997-05-09 1998-11-17 Minolta Co Ltd Liquid crystal element and its manufacturing method
KR100257370B1 (en) 1997-05-19 2000-05-15 구본준 In plane switching mode liquid crystal display device
US6465268B2 (en) 1997-05-22 2002-10-15 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing an electro-optical device
KR100262953B1 (en) * 1997-06-11 2000-08-01 구본준 Lcd and manufacturing method of the same
EP1930767B1 (en) 1997-06-12 2009-10-28 Sharp Kabushiki Kaisha Vertically-aligned (VA) liquid crystal display device
US5943559A (en) 1997-06-23 1999-08-24 Nec Corporation Method for manufacturing liquid crystal display apparatus with drain/source silicide electrodes made by sputtering process
US6177968B1 (en) 1997-09-01 2001-01-23 Canon Kabushiki Kaisha Optical modulation device with pixels each having series connected electrode structure
US6265889B1 (en) 1997-09-30 2001-07-24 Kabushiki Kaisha Toshiba Semiconductor test circuit and a method for testing a semiconductor liquid crystal display circuit
JP3907804B2 (en) 1997-10-06 2007-04-18 株式会社半導体エネルギー研究所 Liquid crystal display
KR100476622B1 (en) 1997-10-13 2005-08-23 삼성전자주식회사 Liquid crystal display device using wiring with molybdenum-tungsten alloy and its manufacturing method
US6359672B2 (en) 1997-10-20 2002-03-19 Guardian Industries Corp. Method of making an LCD or X-ray imaging device with first and second insulating layers
US6133977A (en) 1997-10-21 2000-10-17 Samsung Electronics Co., Ltd. Liquid crystal displays having common electrode overlap with one or more data lines
JP4131297B2 (en) * 1997-10-24 2008-08-13 エルジー ディスプレイ カンパニー リミテッド Manufacturing method of liquid crystal display device
US5907380A (en) 1997-10-30 1999-05-25 International Business Machines Corporation Liquid crystal cell employing thin wall for pre-tilt control
WO1999025906A1 (en) 1997-11-18 1999-05-27 Mitsubishi Chemical Corporation Chemical conversion fluid for forming metal oxide film
US6215541B1 (en) 1997-11-20 2001-04-10 Samsung Electronics Co., Ltd. Liquid crystal displays and manufacturing methods thereof
US7202497B2 (en) 1997-11-27 2007-04-10 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
JP4014710B2 (en) 1997-11-28 2007-11-28 株式会社半導体エネルギー研究所 Liquid crystal display
JP3481843B2 (en) 1997-12-26 2003-12-22 シャープ株式会社 Liquid crystal display
JPH11264991A (en) 1998-01-13 1999-09-28 Matsushita Electric Ind Co Ltd Manufacture of liquid crystal display element
TWI226470B (en) 1998-01-19 2005-01-11 Hitachi Ltd LCD device
TW565719B (en) 1998-03-13 2003-12-11 Toshiba Corp Manufacturing method of array substrate for display device
JPH11271718A (en) 1998-03-25 1999-10-08 Sharp Corp Liquid crystal display device, plasma address type liquid crystal display device, and its manufacture
KR100320661B1 (en) 1998-04-17 2002-01-17 니시무로 타이죠 Liquid crystal display, matrix array substrate and manufacturing method thereof
JP3335578B2 (en) 1998-06-30 2002-10-21 シャープ株式会社 Liquid crystal display device and manufacturing method thereof
KR100333180B1 (en) 1998-06-30 2003-06-19 주식회사 현대 디스플레이 테크놀로지 TFT-LCD Manufacturing Method
JP3565547B2 (en) 1998-07-31 2004-09-15 シャープ株式会社 Color liquid crystal display device and method of manufacturing the same
US6297519B1 (en) 1998-08-28 2001-10-02 Fujitsu Limited TFT substrate with low contact resistance and damage resistant terminals
JP3104687B2 (en) 1998-08-28 2000-10-30 日本電気株式会社 Liquid crystal display
CN1139837C (en) 1998-10-01 2004-02-25 三星电子株式会社 Film transistor array substrate for liquid crystal display and manufacture thereof
JP3406242B2 (en) 1998-10-15 2003-05-12 シャープ株式会社 Liquid crystal display
US5998230A (en) * 1998-10-22 1999-12-07 Frontec Incorporated Method for making liquid crystal display device with reduced mask steps
US7317438B2 (en) 1998-10-30 2008-01-08 Semiconductor Energy Laboratory Co., Ltd. Field sequential liquid crystal display device and driving method thereof, and head mounted display
US6519018B1 (en) 1998-11-03 2003-02-11 International Business Machines Corporation Vertically aligned liquid crystal displays and methods for their production
US6617644B1 (en) 1998-11-09 2003-09-09 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
EP1006589B1 (en) 1998-12-03 2012-04-11 Semiconductor Energy Laboratory Co., Ltd. MOS thin film transistor and method of fabricating same
JP2000180891A (en) 1998-12-11 2000-06-30 Hitachi Ltd Liquid crystal display device
TW413949B (en) 1998-12-12 2000-12-01 Samsung Electronics Co Ltd Thin film transistor array panels for liquid crystal displays and methods of manufacturing the same
JP2000193984A (en) 1998-12-25 2000-07-14 Sony Corp Liquid crystal light valve device
KR20000045306A (en) * 1998-12-30 2000-07-15 김영환 Method for fabricating tft lcd device
US6287899B1 (en) 1998-12-31 2001-09-11 Samsung Electronics Co., Ltd. Thin film transistor array panels for a liquid crystal display and a method for manufacturing the same
JP4215905B2 (en) 1999-02-15 2009-01-28 シャープ株式会社 Liquid crystal display
TWI255957B (en) 1999-03-26 2006-06-01 Hitachi Ltd Liquid crystal display device and method of manufacturing the same
US6861670B1 (en) 1999-04-01 2005-03-01 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having multi-layer wiring
US6630977B1 (en) 1999-05-20 2003-10-07 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device with capacitor formed around contact hole
US6583065B1 (en) 1999-08-03 2003-06-24 Applied Materials Inc. Sidewall polymer forming gas additives for etching processes
US6493050B1 (en) 1999-10-26 2002-12-10 International Business Machines Corporation Wide viewing angle liquid crystal with ridge/slit pretilt, post spacer and dam structures and method for fabricating same
JP2001133804A (en) 1999-10-29 2001-05-18 Fujitsu Ltd Method of producing liquid crystal display device
KR100675317B1 (en) * 1999-12-30 2007-01-26 엘지.필립스 엘시디 주식회사 Thin Film Transistor and Fabricating Method Thereof
JP4118484B2 (en) 2000-03-06 2008-07-16 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JP4118485B2 (en) 2000-03-13 2008-07-16 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JP4700160B2 (en) 2000-03-13 2011-06-15 株式会社半導体エネルギー研究所 Semiconductor device
JP4683688B2 (en) 2000-03-16 2011-05-18 株式会社半導体エネルギー研究所 Method for manufacturing liquid crystal display device
JP4393662B2 (en) 2000-03-17 2010-01-06 株式会社半導体エネルギー研究所 Method for manufacturing liquid crystal display device
JP4785229B2 (en) 2000-05-09 2011-10-05 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
US7071037B2 (en) 2001-03-06 2006-07-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof

Patent Citations (62)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4624737A (en) 1984-08-21 1986-11-25 Seiko Instruments & Electronics Ltd. Process for producing thin-film transistor
US5028551A (en) 1986-03-06 1991-07-02 Kabushiki Kaisha Toshiba Electrode interconnection material, semiconductor device using this material and driving circuit substrate for display device
US4960719A (en) 1988-02-04 1990-10-02 Seikosha Co., Ltd. Method for producing amorphous silicon thin film transistor array substrate
US5151806A (en) * 1990-04-27 1992-09-29 Mitsubishi Denki Kabushiki Kaisha Liquid crystal display apparatus having a series combination of the storage capacitors
US5362660A (en) * 1990-10-05 1994-11-08 General Electric Company Method of making a thin film transistor structure with improved source/drain contacts
JPH0714880A (en) 1991-03-22 1995-01-17 Semiconductor Energy Lab Co Ltd Mounting method for chip of semiconductor integrated circuit and electronic equipment mounted therewith
JPH05323371A (en) * 1992-05-20 1993-12-07 Sharp Corp Reflection type liquid crystal display device and its production
US5583675A (en) 1993-04-27 1996-12-10 Sharp Kabushiki Kaisha Liquid crystal display device and a method for producing the same
US6190933B1 (en) 1993-06-30 2001-02-20 The United States Of America As Represented By The Secretary Of The Navy Ultra-high resolution liquid crystal display on silicon-on-sapphire
US6114184A (en) * 1993-12-30 2000-09-05 Nec Corporation Method for manufacturing LCD device capable of avoiding short circuit between signal line and pixel electrode
US5966189A (en) * 1994-02-17 1999-10-12 Seiko Epson Corporation Active matrix substrate and color liquid crystal display
US5478766A (en) * 1994-03-03 1995-12-26 Samsung Electronics Co., Ltd. Process for formation of thin film transistor liquid crystal display
US5668379A (en) 1994-07-27 1997-09-16 Hitachi, Ltd. Active matrix crystal display apparatus using thin film transistor
US6097459A (en) 1994-10-03 2000-08-01 Sharp Kabushiki Kaisha Method for producing a reflection type liquid crystal display
US6208390B1 (en) 1994-11-24 2001-03-27 Kabushiki Kaisha Toshiba Electrode substrate resistant to wire breakage for an active matrix display device
US6008869A (en) 1994-12-14 1999-12-28 Kabushiki Kaisha Toshiba Display device substrate and method of manufacturing the same
US5821138A (en) 1995-02-16 1998-10-13 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device using a metal which promotes crystallization of silicon and substrate bonding
US6118502A (en) 1995-03-10 2000-09-12 Semiconductor Energy Laboratory Co., Ltd. Using a temporary substrate to attach components to a display substrate when fabricating a passive type display device
US5757456A (en) 1995-03-10 1998-05-26 Semiconductor Energy Laboratory Co., Ltd. Display device and method of fabricating involving peeling circuits from one substrate and mounting on other
US5834327A (en) 1995-03-18 1998-11-10 Semiconductor Energy Laboratory Co., Ltd. Method for producing display device
US5766977A (en) 1995-03-27 1998-06-16 Semiconductor Energy Laboratory Co., Ltd. Method for producing semiconductor device
US5706064A (en) 1995-03-31 1998-01-06 Kabushiki Kaisha Toshiba LCD having an organic-inorganic hybrid glass functional layer
US5757453A (en) * 1995-05-09 1998-05-26 Lg Electronics, Inc. Liquid crystal display device having storage capacitors of increased capacitance and fabrication method therefor
US5539219A (en) * 1995-05-19 1996-07-23 Ois Optical Imaging Systems, Inc. Thin film transistor with reduced channel length for liquid crystal displays
US5532180A (en) * 1995-06-02 1996-07-02 Ois Optical Imaging Systems, Inc. Method of fabricating a TFT with reduced channel length
US6124606A (en) * 1995-06-06 2000-09-26 Ois Optical Imaging Systems, Inc. Method of making a large area imager with improved signal-to-noise ratio
JPH0915621A (en) 1995-06-29 1997-01-17 Kyocera Corp Liquid crystal display device
JPH0954318A (en) 1995-08-16 1997-02-25 Nec Corp Reflection type liquid crystal display device and its production
US6208395B1 (en) 1995-08-16 2001-03-27 Nec Corporation Reflective liquid crystal display and method for fabricating the same
US5825449A (en) 1995-08-19 1998-10-20 Lg Electronics, Inc. Liquid crystal display device and method of manufacturing the same
US6266117B1 (en) * 1995-09-14 2001-07-24 Hiatchi, Ltd Active-matrix liquid crystal display
US5959599A (en) 1995-11-07 1999-09-28 Semiconductor Energy Laboratory Co., Ltd. Active matrix type liquid-crystal display unit and method of driving the same
US5977562A (en) 1995-11-14 1999-11-02 Semiconductor Energy Laboratory Co., Ltd. Electro-optical device
US6160600A (en) 1995-11-17 2000-12-12 Semiconductor Energy Laboratory Co., Ltd. Interlayer insulation of TFT LCD device having of silicon oxide and silicon nitride
JPH09152626A (en) 1995-11-29 1997-06-10 Kyocera Corp Liquid crystal display device and its production
US5739880A (en) 1995-12-01 1998-04-14 Hitachi, Ltd. Liquid crystal display device having a shielding film for shielding light from a light source
US6097458A (en) * 1995-12-11 2000-08-01 Sharp Kabushiki Kaisha Reflector, reflective liquid crystal display incorporating the same and method for fabricating the same
US5892562A (en) 1995-12-20 1999-04-06 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal electro-optic device
US5811318A (en) 1995-12-28 1998-09-22 Samsung Electronics Co., Ltd. Method for manufacturing a liquid crystal display
US6055028A (en) 1996-02-14 2000-04-25 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal electro-optical device
US6097465A (en) 1996-03-01 2000-08-01 Semiconductor Energy Laboratory Co., Ltd. In plane switching LCD with 3 electrode on bottom substrate and 1 on top substrate
US5986724A (en) 1996-03-01 1999-11-16 Kabushiki Kaisha Toshiba Liquid crystal display with liquid crystal layer and ferroelectric layer connected to drain of TFT
US5995190A (en) 1996-03-11 1999-11-30 Sharp Kabushiki Kaisha Axisymmetrically oriented liquid crystal display device with concave portion defined by the second derivative
US5867233A (en) 1996-03-28 1999-02-02 Nec Corporation Active matrix liquid crystal display substrate with island structure covering break in signal bus line and method of producing same
US6025892A (en) 1996-04-22 2000-02-15 Sharp Kabushiki Kaisha Active matrix substrate with removal of portion of insulating film overlapping source line and pixel electrode and method for producing the same
US5990998A (en) * 1996-06-07 1999-11-23 Lg Electronics Inc. Active matrix liquid crystal display and related method
US6188452B1 (en) 1996-07-09 2001-02-13 Lg Electronics, Inc Active matrix liquid crystal display and method of manufacturing same
US6266121B1 (en) 1996-11-28 2001-07-24 Sharp Kabushiki Kaisha Liquid crystal display element and method of manufacturing same
US6075257A (en) * 1996-12-23 2000-06-13 Samsung Electronics Co., Ltd. Thin film transistor substrate for a liquid crystal display having a silicide prevention insulating layer in the electrode structure
US5917567A (en) * 1997-05-22 1999-06-29 Lg Electronics Inc. Method of manufacturing a reflector comprising steps forming beads and polymer layer separately
US6064456A (en) 1997-06-17 2000-05-16 Sharp Kabushiki Kaisha Process for manufacturing reflection-type liquid crystal display apparatus
JPH11109372A (en) 1997-09-30 1999-04-23 Toshiba Electronic Engineering Corp Production of substrate for liquid crystal display element, production of liquid crystal display element, substrate for liquid crystal display element and liquid crystal display element
JPH11160734A (en) 1997-11-28 1999-06-18 Semiconductor Energy Lab Co Ltd Liquid crystal electrooptical device
US6197625B1 (en) 1997-12-29 2001-03-06 Lg. Philips Lcd Co., Ltd. Method of fabricating a thin film transistor
JPH11202368A (en) 1998-01-14 1999-07-30 Semiconductor Energy Lab Co Ltd Semiconductor device and manufacture therefor
US5998229A (en) 1998-01-30 1999-12-07 Samsung Electronics Co., Ltd. Methods of manufacturing thin film transistors and liquid crystal displays by plasma treatment of undoped amorphous silicon
JPH11258596A (en) 1998-03-11 1999-09-24 Nec Corp Reflection type liquid crystal display device and manufacture thereof
US6255668B1 (en) 1998-06-05 2001-07-03 Hyundai Electronics Industries Co., Ltd. Thin film transistor with inclined eletrode side surfaces
US6339462B1 (en) 1998-06-30 2002-01-15 Sharp Kabushiki Kaisha LCD having polymer wall and column-like projection defining cell gap
US6323051B1 (en) 1999-03-10 2001-11-27 Sharp Kabushiki Kaisha Method of manufacturing liquid crystal display
US6218221B1 (en) * 1999-05-27 2001-04-17 Chi Mei Optoelectronics Corp. Thin film transistor with a multi-metal structure and a method of manufacturing the same
US6387737B1 (en) 2000-03-08 2002-05-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
Application Serial No. 09/566,733, Filed May 9, 2000.
Application Serial No. 10/144,067, "Semiconductor Device and Manufacturing Method Thereof".
U.S. Patent Application Ser. No. 09/635,945; Filed Aug. 10, 2000; Inventors: Setsuo Nakajima et al.; "Semiconductor Device and Method of Manufacturing the Semiconductor Device" (Filing Receipt, Specification, Claims & Drawings).
Wolf et al., "Chemical Vapor Deposition of Amorphous and Polycrystalline Thin Films", pp. 161-175, 335, 1986, Silicon Processing for the VLSI Era, vol. 1, Process Technology.

Cited By (126)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090033818A1 (en) * 1999-08-12 2009-02-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Method of Manufacturing the Semiconductor Device
US9640630B2 (en) 1999-08-12 2017-05-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the semiconductor device
US8654270B2 (en) 1999-08-12 2014-02-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the semiconductor device
US9041875B2 (en) 1999-08-12 2015-05-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the semiconductor device
US20090061574A1 (en) * 1999-08-12 2009-03-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Method of Manufacturing The Semiconductor Device
US8003989B2 (en) 1999-08-12 2011-08-23 Semiconductor Energy Laboratory Co., Ltd. Thin film semiconductor device having a terminal portion
US8023055B2 (en) 1999-08-12 2011-09-20 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the semiconductor device
US20100171895A1 (en) * 2000-03-06 2010-07-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of fabricating the same
US20050023528A1 (en) * 2000-03-06 2005-02-03 Semiconductor Energy Semiconductor device and method for fabricating the same
US9099355B2 (en) 2000-03-06 2015-08-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of fabricating the same
US7973312B2 (en) 2000-03-06 2011-07-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of fabricating the same
US7705354B2 (en) 2000-03-06 2010-04-27 Semiconductor Energy Laboratory Co., Ltd Semiconductor device and method for fabricating the same
US8188478B2 (en) 2000-03-06 2012-05-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of fabricating the same
US9368514B2 (en) 2000-03-08 2016-06-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20100238393A1 (en) * 2000-03-08 2010-09-23 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7728334B2 (en) 2000-03-08 2010-06-01 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7652294B2 (en) 2000-03-08 2010-01-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20080315208A1 (en) * 2000-03-08 2008-12-25 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20060163574A1 (en) * 2000-03-08 2006-07-27 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7414266B2 (en) 2000-03-08 2008-08-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20090026464A1 (en) * 2000-03-08 2009-01-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US9059045B2 (en) 2000-03-08 2015-06-16 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8198630B2 (en) 2000-03-08 2012-06-12 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US9786687B2 (en) 2000-03-08 2017-10-10 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8586988B2 (en) 2000-03-08 2013-11-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20050221542A1 (en) * 2000-03-13 2005-10-06 Semiconductor Energy Laboratory Co., Ltd Semiconductor device and manufacturing method thereof
US7687325B2 (en) 2000-03-13 2010-03-30 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8300201B2 (en) 2000-03-13 2012-10-30 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and a method of manufacturing the same
US8934066B2 (en) 2000-03-13 2015-01-13 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having stick drivers and a method of manufacturing the same
US7995183B2 (en) 2000-03-13 2011-08-09 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and a method of manufacturing the same
US8873011B2 (en) 2000-03-16 2014-10-28 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and method of manufacturing the same
US9298056B2 (en) 2000-03-16 2016-03-29 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and method of manufacturing the same
US7990508B2 (en) 2000-03-16 2011-08-02 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and method of manufacturing the same
US20070058121A1 (en) * 2000-03-16 2007-03-15 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and method of manufacturing the same
US8228477B2 (en) 2000-03-16 2012-07-24 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and method of manufacturing the same
US8610861B2 (en) 2000-03-16 2013-12-17 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and method of manufacturing the same
US7656491B2 (en) 2000-03-16 2010-02-02 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and method of manufacturing the same
US7714975B1 (en) 2000-03-17 2010-05-11 Semiconductor Energy Laboratory Co., Ltd Liquid crystal display device and manfacturing method thereof
US8558983B2 (en) 2000-03-17 2013-10-15 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and manufacturing method thereof
US8421985B2 (en) 2000-03-17 2013-04-16 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and manufacturing method thereof
US20100195013A1 (en) * 2000-03-17 2010-08-05 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and manufacturing method thereof
US20070146568A1 (en) * 2000-03-17 2007-06-28 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device and manufacturing method thereof
US20050205870A1 (en) * 2000-05-09 2005-09-22 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7323715B2 (en) 2000-05-09 2008-01-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8525173B2 (en) 2000-05-09 2013-09-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7102165B2 (en) 2000-05-09 2006-09-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8823004B2 (en) 2000-05-09 2014-09-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US9048146B2 (en) 2000-05-09 2015-06-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US9429807B2 (en) 2000-05-09 2016-08-30 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7902550B2 (en) 2000-05-09 2011-03-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20070001171A1 (en) * 2000-05-09 2007-01-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
USRE43471E1 (en) * 2000-05-13 2012-06-12 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device
US20080231573A1 (en) * 2000-07-25 2008-09-25 Mitsuru Goto Liquid Crystal Display Device
US9372375B2 (en) 2000-07-25 2016-06-21 Japan Display Inc. Liquid crystal display device
US8299997B2 (en) * 2000-07-25 2012-10-30 Hitachi Displays, Ltd. Liquid crystal display device
US20060086935A1 (en) * 2001-03-06 2006-04-27 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7875886B2 (en) 2001-03-06 2011-01-25 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having a thin film transistor
US8053781B2 (en) 2001-03-06 2011-11-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having thin film transistor
US7420209B2 (en) 2001-03-06 2008-09-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US8461596B2 (en) 2001-03-06 2013-06-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device including semiconductor film with outer end having tapered shape
US20110114959A1 (en) * 2001-03-06 2011-05-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7714329B2 (en) 2001-03-06 2010-05-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having thin film transistor
US20090050888A1 (en) * 2001-03-06 2009-02-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US6969872B2 (en) * 2002-05-27 2005-11-29 Samsung Electronics Co., Ltd. Thin film transistor array panel for liquid crystal display
US20090004787A1 (en) * 2002-05-27 2009-01-01 Dong-Gyu Kim Thin film transistor array panel for liquid crystal display
US20040173797A1 (en) * 2002-05-27 2004-09-09 Samsung Electronics Co., Ltd. Thin film transistor array panel for liquid crystal display
US20040016979A1 (en) * 2002-07-23 2004-01-29 Kabushiki Kaisha Toshiba Semiconductor device
US7576392B2 (en) * 2002-07-23 2009-08-18 Kabushiki Kaisha Toshiba Semiconductor device including gate wiring, main electrodes and connecting plate connected onto said main electrodes
US10090373B2 (en) 2002-09-20 2018-10-02 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US8749061B2 (en) 2002-09-20 2014-06-10 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US9622345B2 (en) 2002-09-20 2017-04-11 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US20080315205A1 (en) * 2002-09-20 2008-12-25 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US9847386B2 (en) 2002-09-20 2017-12-19 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US8450851B2 (en) 2002-09-20 2013-05-28 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US20060289889A1 (en) * 2002-09-20 2006-12-28 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US20110140134A1 (en) * 2002-09-20 2011-06-16 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US7417256B2 (en) 2002-09-20 2008-08-26 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US7781772B2 (en) 2002-09-20 2010-08-24 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US7897973B2 (en) 2002-09-20 2011-03-01 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US9082768B2 (en) 2002-09-20 2015-07-14 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US20100276695A1 (en) * 2002-09-20 2010-11-04 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US20040147067A1 (en) * 2002-10-24 2004-07-29 Hitomi Ushitani Semiconductor apparatus and method for manufacturing the same
US20110097830A1 (en) * 2003-11-14 2011-04-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor element, method for manufacturing the same, liquid crystal display device, and method for manufacturing the same
US20070131976A1 (en) * 2003-11-14 2007-06-14 Semiconductor Energy Laboratory Co., Ltd Semiconductor element, method for manufacturing the same, liquid crystal display device, and method for manufacturing the same
US8053780B2 (en) 2003-11-14 2011-11-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor element, method for manufacturing the same, liquid crystal display device, and method for manufacturing the same
US20070090358A1 (en) * 2003-11-14 2007-04-26 Semiconductor Energy Laboratory Co., Ltd. Light-emitting device and method for manufacturing the same
US8518728B2 (en) 2003-11-14 2013-08-27 Semiconductor Energy Laboratory Co., Ltd. Semiconductor element, method for manufacturing the same, liquid crystal display device, and method for manufacturing the same
US7598129B2 (en) 2003-11-14 2009-10-06 Semiconductor Energy Laboratory Co., Ltd. Light-emitting device and method for manufacturing the same
US8619219B2 (en) 2003-12-02 2013-12-31 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor, display device and liquid crystal display device and method for manufacturing the same
US20070018168A1 (en) * 2005-07-22 2007-01-25 Oh Joon H Thin film transistor substrate, display device, and method of fabricating the same
US20070040985A1 (en) * 2005-08-19 2007-02-22 Toshiba Matsushita Display Technology Co., Ltd. Liquid crystal display device and method of manufacturing the same
US20110117697A1 (en) * 2005-09-29 2011-05-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US9099562B2 (en) 2005-09-29 2015-08-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8466463B2 (en) 2005-09-29 2013-06-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US10304962B2 (en) 2005-09-29 2019-05-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8669550B2 (en) 2005-09-29 2014-03-11 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20080308806A1 (en) * 2005-09-29 2008-12-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20080308805A1 (en) * 2005-09-29 2008-12-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US8790959B2 (en) 2005-09-29 2014-07-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8796069B2 (en) 2005-09-29 2014-08-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US8274077B2 (en) 2005-09-29 2012-09-25 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20080308796A1 (en) * 2005-09-29 2008-12-18 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20110163311A1 (en) * 2005-09-29 2011-07-07 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20090008639A1 (en) * 2005-09-29 2009-01-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20110121290A1 (en) * 2005-09-29 2011-05-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20110104851A1 (en) * 2005-09-29 2011-05-05 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US20090305461A1 (en) * 2005-09-29 2009-12-10 Semiconductor Energy Laboratory Co,. Ltd. Semiconductor Device And Manufacturing Method Thereof
US20100136743A1 (en) * 2005-09-29 2010-06-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device and Manufacturing Method Thereof
US8629069B2 (en) 2005-09-29 2014-01-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7825416B2 (en) * 2006-11-15 2010-11-02 International Business Machines Corporation Image sensor including spatially different active and dark pixel interconnect patterns
US20090224349A1 (en) * 2006-11-15 2009-09-10 International Business Machines Corporation Image sensor including spatially different active and dark pixel interconnect patterns
US7777224B2 (en) 2007-01-30 2010-08-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US20100304538A1 (en) * 2007-01-30 2010-12-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US20080283835A1 (en) * 2007-01-30 2008-11-20 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US8273614B2 (en) 2007-01-30 2012-09-25 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US8945962B2 (en) 2007-10-05 2015-02-03 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor, display device having thin film transistor, and method for manufacturing the same
US20100079203A1 (en) * 2008-09-26 2010-04-01 Semiconductor Energy Laboratory Co., Ltd. Semiconductor Device
US8224277B2 (en) 2008-09-26 2012-07-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US8665403B2 (en) 2010-05-21 2014-03-04 Semiconductor Energy Laboratory Co., Ltd. Liquid crystal display device
US9443989B2 (en) 2010-07-02 2016-09-13 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of semiconductor film, manufacturing method of semiconductor device, and manufacturing method of photoelectric conversion device
US9450139B2 (en) 2010-07-02 2016-09-20 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of semiconductor film, manufacturing method of semiconductor device, and manufacturing method of photoelectric conversion device
US8741677B2 (en) 2010-11-30 2014-06-03 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method of the same
US10069114B2 (en) 2013-04-15 2018-09-04 Semiconductor Energy Laboratory Co., Ltd. Light-emitting device having an insulating layer of projections and depressions
US9583739B2 (en) 2013-04-15 2017-02-28 Semiconductor Energy Laboratory Co., Ltd. Light-emitting device having an electrode with depressions
US20150362776A1 (en) 2014-06-13 2015-12-17 Semiconductor Energy Laboratory Co., Ltd. Display Device
US10342124B2 (en) 2014-06-13 2019-07-02 Semiconductor Energy Laboratory Co., Ltd. Display device

Also Published As

Publication number Publication date
US7687325B2 (en) 2010-03-30
JP4118485B2 (en) 2008-07-16
US20050221542A1 (en) 2005-10-06
KR20060063816A (en) 2006-06-12
JP2001257359A (en) 2001-09-21
KR100744449B1 (en) 2007-08-01
KR20010092293A (en) 2001-10-24
KR100744441B1 (en) 2007-08-01

Similar Documents

Publication Publication Date Title
US6855957B1 (en) Semiconductor device and manufacturing method thereof
US9786687B2 (en) Semiconductor device and manufacturing method thereof
US9298056B2 (en) Liquid crystal display device and method of manufacturing the same
US7714975B1 (en) Liquid crystal display device and manfacturing method thereof
JP4118706B2 (en) Method for manufacturing liquid crystal display device

Legal Events

Date Code Title Description
AS Assignment

Owner name: SEMICONDUCTOR ENERGY LABORATORY CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YAMAZAKI, SHUNPEI;KOYAMA, JUN;REEL/FRAME:011221/0757;SIGNING DATES FROM 20000823 TO 20000901

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12