US9136142B2 - Semiconductor packages and methods of packaging semiconductor devices - Google Patents

Semiconductor packages and methods of packaging semiconductor devices Download PDF

Info

Publication number
US9136142B2
US9136142B2 US14/257,017 US201414257017A US9136142B2 US 9136142 B2 US9136142 B2 US 9136142B2 US 201414257017 A US201414257017 A US 201414257017A US 9136142 B2 US9136142 B2 US 9136142B2
Authority
US
United States
Prior art keywords
die
package
conductive traces
base carrier
conductive
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US14/257,017
Other versions
US20140227832A1 (en
Inventor
Chuen Khiang Wang
Nathapong Suthiwongsunthorn
Kriangsak SAE LE
Antonio Jr B DIMAANO
Catherine Bee Liang Ng
Richard Te GAN
Kian Teng Eng
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
UTAC Headquarters Pte Ltd
Original Assignee
United Test and Assembly Center Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US14/257,017 priority Critical patent/US9136142B2/en
Application filed by United Test and Assembly Center Ltd filed Critical United Test and Assembly Center Ltd
Assigned to UNITED TEST AND ASSEMBLY CENTER LTD. reassignment UNITED TEST AND ASSEMBLY CENTER LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ENG, KIAN TENG, GAN, RICHARD TE, DIMAANO, ANTONIO JR B, NG, CATHERINE BEE LIANG, SAE LE, KRIANGSAK, SUTHIWONGSUNTHORN, NATHAPONG, WANG, CHUEN KHIANG
Publication of US20140227832A1 publication Critical patent/US20140227832A1/en
Priority to US14/849,560 priority patent/US9589875B2/en
Publication of US9136142B2 publication Critical patent/US9136142B2/en
Application granted granted Critical
Assigned to UTAC Headquarters Pte. Ltd. reassignment UTAC Headquarters Pte. Ltd. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: UNITED TEST AND ASSEMBLY CENTER LIMITED
Assigned to UTAC Headquarters Pte. Ltd. reassignment UTAC Headquarters Pte. Ltd. CORRECTIVE ASSIGNMENT TO CORRECT THE TO ADD THE ANNEX A AND THE ANNEX B WHICH WAS INADVERTENTLY LEFTOUT IN THE ORIGINAL ASSIGNMENT DOCUMENT PREVIOUSLY RECORDED ON REEL 037959 FRAME 0822. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT. Assignors: UNITED TEST AND ASSEMBLY CENTER LIMITED
Priority to US15/428,109 priority patent/US9881863B2/en
Assigned to UTAC Headquarters Pte. Ltd. reassignment UTAC Headquarters Pte. Ltd. CORRECTIVE ASSIGNMENT TO CORRECT THE INCLUDE PATENT NUMBER 8816482 PREVIOUSLY RECORDED AT REEL: 039885 FRAME: 0541. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT. Assignors: UNITED TEST AND ASSEMBLY CENTER LIMITED
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/486Via connections through the substrate with or without pins
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/288Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
    • H01L21/2885Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition using an external electrical current, i.e. electro-deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4825Connection or disconnection of other leads to or from flat leads, e.g. wires, bumps, other flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4828Etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4828Etching
    • H01L21/4832Etching a temporary substrate after encapsulation process to form leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4839Assembly of a flat lead with an insulating support, e.g. for TAB
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4857Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/561Batch processing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/565Moulds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3114Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49503Lead-frames or other flat leads characterised by the die pad
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49517Additional leads
    • H01L23/4952Additional leads the additional leads being a bump or a wire
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49534Multi-layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49537Plurality of lead frames mounted in one device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49575Assemblies of semiconductor devices on lead frames
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49822Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49861Lead-frames fixed on or encapsulated in insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49894Materials of the insulating layers or coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
    • H01L24/92Specific sequence of method steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/16Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16245Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/48145Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73253Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/921Connecting a surface with connectors of different types
    • H01L2224/9211Parallel connecting processes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/921Connecting a surface with connectors of different types
    • H01L2224/9212Sequential connecting processes
    • H01L2224/92122Sequential connecting processes the first connecting process involving a bump connector
    • H01L2224/92125Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • H01L2224/92242Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92247Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06517Bump or bump-like direct electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0652Bump or bump-like direct electrical connections from substrate to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06541Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06548Conductive via connections through the substrate, container, or encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • H01L2225/06558Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices having passive surfaces facing each other, i.e. in a back-to-back arrangement
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1023All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • H01L2225/1052Wire or wire-like electrical connections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • H01L2225/1058Bump or bump-like electrical connections, e.g. balls, pillars, posts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00012Relevant to the scope of the group, the symbol of which is combined with the symbol of this group
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape
    • H01L2924/1816Exposing the passive side of the semiconductor or solid-state body
    • H01L2924/18161Exposing the passive side of the semiconductor or solid-state body of a flip chip
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19102Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
    • H01L2924/19104Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device on the semiconductor or solid-state device, i.e. passive-on-chip
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19105Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19107Disposition of discrete passive components off-chip wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3025Electromagnetic shielding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress
    • H01L2924/3511Warping

Definitions

  • TSVs Through substrate vias
  • Coventional TSV processing requires the use of a temporary carrier which later needs to be removed.
  • the handling and processing of a thin TSV wafer bonded to a carrier is one of the costliest and most difficult issues encountered.
  • PoP Package-on-package
  • PoP packages enable higher density of components on a motherboard.
  • PoP packages are particularly useful, for example, in the PDA/mobile phone devices where small packaging size is an important factor.
  • existing PoP packages suffer from several disadvantages. If solder balls are used for the interconnection between the packages, the package pitch will be restricted by the ball size, ball height and ball pitch.
  • the bottom package for wire-bonded dies is limited to 0.5 mm pitch.
  • There are a few available proprietary solutions to address finer pitch PoP package such as the Through Mold Via with laser drilling or MAP PoP stacking with additional singulation steps to expose the solder ball contacts. These processes may be considered as relatively complex and hence not desirable.
  • a device in one embodiment, includes a carrier substrate having first and second major surfaces.
  • the first surface includes a die region and contact pads and the second surface includes package contacts.
  • the carrier substrate includes a patterned lead frame which defines a line level with conductive traces and a via level with via contacts, wherein the patterned lead frame provides interconnections between the contact pads and package contacts.
  • the carrier substrate further includes a dielectric layer isolating the conductive traces and via contacts.
  • the device includes a die mounted on the die region of the first surface.
  • a method of forming a package includes providing a conductive base carrier having conductive traces defined on a first surface and the conductive traces are separated by spaces.
  • a first dielectric layer is formed on the first surface. The first dielectric layer fills the spaces between and covers the conductive traces. The first dielectric layer is patterned to form contact openings to expose the first conductive traces and contact pads are formed in the contact openings.
  • a die is mounted on the first surface of the base carrier. The die is coupled to the contact pads. The die is encapsulated.
  • the method further includes patterning the second surface of the base carrier to form via contacts of a via level.
  • a second dielectric layer is formed with package openings which exposes the via contacts. Package contacts are formed in the package openings.
  • FIGS. 1 a - c show embodiments of a semiconductor package
  • FIG. 2 shows a plan view of an embodiment of a device
  • FIG. 3 shows another embodiment of a device
  • FIGS. 4 a - l , FIGS. 5 a - c , FIGS. 6 a - d and FIGS. 7 a - d show various embodiments of a method for forming a semiconductor package
  • FIGS. 8 a - e show various embodiments of a semiconductor package
  • FIGS. 9 a - j and FIG. 10 a - c show various embodiments of a method for forming a semiconductor package
  • FIGS. 11 a - b show plan views of various embodiments of a base carrier
  • FIGS. 12 a - m , FIG. 13 a - g , FIGS. 14 a - f , FIGS. 15 a - e , FIG. 16 a - c and FIG. 17 a - c show various embodiments of a method for forming a package.
  • FIGS. 18 a - j , FIGS. 19 a - g , FIGS. 20 a - g , FIGS. 21 a - e , FIG. 22 , FIGS. 23 a - c and FIGS. 24 a - e show various embodiments of a process for forming a 3D package.
  • Embodiments relate to semiconductor packages.
  • the packages are use to package one or more semiconductor dies.
  • the dies may be arranged in a planar arrangement, vertical arrangement, or a combination thereof.
  • the dies may include memory devices, logic devices, communication devices, optoelectronic devices, digital signal processors (DSPs), microcontrollers, system-on-chips (SOCs) as well as other types of devices or a combination thereof.
  • DSPs digital signal processors
  • SOCs system-on-chips
  • Such packages may be incorporated into electronic products or equipment, such as phones, computers as well as mobile and mobile smart products. Incorporated the packages into other types of products may also be useful.
  • FIGS. 1 a - c show embodiments of a semiconductor package 100 .
  • the package includes a package substrate 110 .
  • the package substrate includes first and second major surfaces 111 and 112 .
  • the first major surface for example, may be referred to as the top surface and the second major surface, for example, may be referred to as the bottom surface. Other designations for the surfaces may also be useful.
  • the top surface includes a die or chip region on which a die 120 is mounted.
  • package contacts 170 are provided on the bottom surface.
  • the package contacts serve as external package connections.
  • the package contacts can be electrically coupled to an external device (not shown), such as a circuit board.
  • the package contacts may comprise spherical shaped structures or balls arranged in a grid pattern to form a BGA type package.
  • Other types of package contacts such as solder lands, flat shaped contacts or contact pads, may be used.
  • the package contacts for example, can be formed from solder.
  • Various types of conductive materials may be used.
  • the package contacts may be formed from solders, such as lead-based or non lead-based solders. Other types of materials, such as Cu—OSP, Ni—Au, alloys or conductive polymers, may also be used.
  • Bottom package pads can be provided on which the package contacts are disposed. Arranging the contacts in other patterns or providing other types of contacts are also useful.
  • Contact pads 160 are disposed on the top surface of the substrate.
  • the contact pads for example, comprise a conductive material.
  • the contact pads may, in one embodiment, comprise Ni, Cu, Au or Pd. Other types of conductive materials may also be useful.
  • the contact pads are electrically coupled to the die.
  • the contact pads are disposed on the periphery of the chip region.
  • the contact pads may be formed by electro or electroless plating.
  • Wire bonds 165 are provided to couple the bond pads 125 on the die to contact pads on the package substrate.
  • the bond pads are provided on, for example, an active top surface of the die.
  • the die may be mounted on the carrier by an adhesive 119 .
  • the adhesive such as epoxy, may be an adhesive paste or an adhesive tape. Other types of adhesives may also be useful.
  • a flip chip having die contacts 126 on an active surface of the die is mounted onto the chip region, as shown in FIGS. 1 b - c .
  • the contact pads in the case of a flip chip application, are disposed in the chip region.
  • the contact pads are configured to match the pattern of the die contacts of the flip chip.
  • An underfill 129 such as an epoxy-based polymeric material, may be provided in the space between the die and package substrate. Alternatively, no underfill is provided between the die and package substrate.
  • the contact pads are coupled to the bottom package pads or contacts for providing electrical connection to the die.
  • the package may include a cap 190 which encapsulates the die.
  • the cap for example, may be formed by encapsulant.
  • the cap material may be an epoxy resin, silicon or plastic. Other mold compounds may also be useful.
  • the cap provides protection against the environment.
  • the package substrate comprises a conductive leadframe.
  • the leadframe may comprise, for example, copper. Other types of conductive materials may also be useful for the leadframe.
  • the leadframe comprises a patterned leadframe.
  • the patterned leadframe defines conductive line and traces which allow routing of signals under the chip attach region, as well as areas outside of the chip attach region.
  • the patterned leadframe defines a first line level 130 and a first via level 140 .
  • the first line level includes first conductive traces 132 .
  • the first conductive traces are proximate to the top surface of the package substrate and coupled to the contact pads.
  • the first via level comprises first via contacts 142 which coupled to the first conductive traces.
  • the first via contacts may be coupled to the package contacts on the second surface of the package substrate.
  • the first via contacts may extend from the first line level to the second surface of the package substrate to couple to the package contacts.
  • the first via contacts couple first conductive traces to respective package contacts. Other configurations of via contacts may also be useful.
  • a second line level 150 is provided in the package substrate.
  • the second line level for example, serves as the bottom line level.
  • the second line level includes second conductive traces 152 which are coupled to the package contacts.
  • the first via contacts may extend from the first line level to the second line level, coupling the first conductive traces to the second conductive traces.
  • the first via contacts couple first conductive traces to respective second conductive traces. Other configurations of via contacts may also be useful.
  • the second line level comprises a material separate from the lead frame.
  • the second line level comprises a built-up conductive layer of the lead frame.
  • the second line level for example, may comprise copper or alloys. Other types of conductive materials may also be used to form the second line level.
  • the second line level in some embodiments, is the same material as the lead frame. Providing second line level which is of different material than the lead frame is also useful.
  • the package substrate includes a dielectric layer 115 .
  • the dielectric layer isolates the conductive and via levels.
  • the dielectric layer for example, comprises polymer or solder mask material. Other types of dielectric materials, such as dielectric composites, may also be useful.
  • the dielectric layer in one embodiment, may serve as the top surface of the package substrate, with openings exposing the contact pads. For example, the openings are provided in the dielectric layer to expose the contact pads recessed below, as shown in FIG. 1 b .
  • the top surface of the dielectric layer need not be coplanar in the package substrate.
  • the dielectric layer may be recessed below the contact pads, as shown in FIG. 1 a . In other embodiments, the contact pads may protrude above the surface of the dielectric layer.
  • intermediate line levels may be provided between the first and second line levels, as shown in FIG. 1 c .
  • the die comprises a flip-chip die, it is understood that intermediate line levels may be employed for wire bonded dies, such as shown in FIG. 1 a .
  • one intermediate line level 164 is provided between the first and second line levels.
  • the intermediate line level includes intermediate conductive traces 162 .
  • the intermediate conductive traces may be coupled to the first conductive traces on the first line level by first via contacts and the second conductive traces on the second line level by intermediate via contacts 167 .
  • more than one intermediate line levels may be provided. Additional intermediate via levels with via contacts may be included to provide interconnections to the different line levels.
  • a package substrate with x line levels may include x ⁇ 1 via levels.
  • Providing a package substrate with multiple line levels allows more complex circuitry to be formed in the package substrate. Hence, this allows for higher I/O counts for the package which enhances device performance.
  • the multiple line levels also assist in heat dissipation from the device to the PCB.
  • FIGS. 1 a - c can be extended to stack chip configurations such as TSV stacks or wirebonded stack or a combination thereof
  • FIG. 2 shows an example of a plan view of an embodiment of a device 100 .
  • the plan view corresponds to a package which includes a flip chip 120 mounted on a package substrate 110 with first and second line levels 130 and 150 as indicated by the arrows.
  • the conductive traces on the different levels are interconnected by via contacts on a via level 140 .
  • the plan view shows the overlay of first and second or more conductive traces.
  • the flip chip for example, is arranged in a BGA format having 9 die contacts 126 . Although shown is package with a flip chip die, the overlap of the first and second conductive traces also can be employed for a wire bonded die. It is understood that other pattern of conductive traces may be employed for the different line levels, depending on the application, such as pattern of the package contacts and type of die or dies.
  • FIG. 3 shows another embodiment of a device 300 .
  • the device as shown, is similar to the device as described in FIG. 1 a . As such, common elements may not be described or described in detail.
  • the device includes a die 120 mounted on a die region of a package substrate 110 .
  • the die as shown, may be coupled to contact pads 160 disposed on the periphery of the die region on the first surface of the package substrate by wire bonds. In other embodiments, the die may be a flip chip coupled to contact pads in the die region.
  • the package substrate includes additional die regions. As shown, the package substrate includes one additional die region. Providing other number of additional die regions may also be useful.
  • the additional die region accommodates an additional die.
  • the additional die region accommodates a surface mount (SMT) device 320 .
  • the SMT device for example, includes active or passive device.
  • the SMT device is coupled to contact pads on the package substrate.
  • the additional die region accommodates other types of dies.
  • the additional die region may accommodate a wire bond type of die or a flip chip.
  • the package may include a cap 190 which encapsulates the dies.
  • the cap for example, comprises a molding compound. The cap provides protection against the environment.
  • FIGS. 4 a - l show an embodiment of a method for forming a semiconductor package 400 .
  • a base carrier or leadframe 420 is provided.
  • the base carrier comprises a conductive substrate having first and second major surfaces 411 and 412 .
  • the conductive substrate for example, comprises copper. Other types of conductive materials may also be useful.
  • the first major surface of the base support carrier in one embodiment, is patterned to create a topography which defines conductive lines or traces that permit routing of signals under the die attach region, as well as areas outside of the die attach region.
  • the first major surface of the base carrier is patterned to define the first conductive traces of a first line level.
  • mesas 433 define conductive traces of the first line level separated by recesses or trenches.
  • the thickness of a line level may be about 5 to 50 ⁇ m. Other thickness dimensions may also be useful, depending on design and performance requirements.
  • a bulk portion of the base substrate remains.
  • Patterning of the first major surface may be achieved using, for example, mask and etch techniques.
  • the etch for example, includes a wet etch. Other techniques for patterning the first major surface may also be useful.
  • the patterned base carrier for example, serves as a base leadframe carrier.
  • the patterning of the first major surface also defines location of contact pads.
  • a conductive layer is formed on the conductive substrate in the location of the contact pads to form contact pads 160 .
  • a contact pad for example, comprises a metal layer.
  • the contact pads may be formed, in one embodiment, by plating. Other techniques or materials for forming the contact pads may also be useful.
  • the base carrier includes a die region defined on which a die is attached.
  • the contact pads are disposed on a periphery of the die region. Providing contact pads on the periphery of the die region, for example, facilitate wirebonds between the carrier and a die mounted on the die region. Other configurations of contact pads may also be useful. For example, the contact pads may be disposed in the die attach region for mounting for a flip chip type of die.
  • the partially processed base carrier may be provided by a base leadframe supplier.
  • the partially processed base carrier will then be further processed by the customer of the leadframe supplier to complete the package.
  • a dielectric layer 415 is formed on the first major surface of the base carrier.
  • the dielectric layer fills the recesses and covers the conductive lines.
  • the dielectric layer leaves the contact pads 160 exposed to facilitate electrical connections to the die.
  • the dielectric layer comprises polymer, solder mask or dielectric composite materials.
  • the dielectric layer may be formed on the first major surface by printing, such as screen or stencil printing, lamination or spin on techniques. Other techniques or materials may also be useful to form the dielectric layer.
  • the dielectric layer helps to improve the structural strength of the base carrier prior to die attach.
  • a die 120 is attached to the die region of the base carrier.
  • an adhesive 119 may be used to mount the die to the base carrier.
  • the adhesive may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful.
  • Wirebonds 165 are formed to create electrical connection between contact pads on the carrier and bond pads 125 on the die.
  • a cap 190 is formed over the die and first surface of the base carrier. The cap provides protection against the environment.
  • the cap for example, comprises a mold compound.
  • the cap may be formed by, for example, transfer, compression or injection molding. Other techniques or materials may also be useful to form the cap.
  • a wirebond type of die is attached to the base carrier.
  • a flip chip type of die is attached to the base carrier.
  • it includes die contacts on a surface thereof. The die contacts are mated to contact pads disposed in the die region on the base carrier. The die contacts and contact pads are reflowed to form electrical connections.
  • An underfill material may be provided between the die and base carrier.
  • the underfill material for example, includes an epoxy-based polymeric material. The underfill material encapsulates and protects the die contacts.
  • the second major surface of the base carrier is processed.
  • the second major surface of the base carrier is cleaned.
  • the clean comprises a wet clean or a plasma clean to remove oxide.
  • the second major surface is patterned to remove excess material.
  • the bulk material is removed up to the surface of the dielectric layer 415 .
  • This forms conductive lines 132 of the first line level 130 .
  • patterning of the base carrier also forms via contacts or posts 142 of a first via level 140 .
  • the second major surface may be patterned or removed using mask and etch, grinding or polishing techniques.
  • the etch for example, includes a wet etch. Other techniques for patterning the second major surface may also be useful.
  • a dielectric layer 416 is formed on the base carrier.
  • the dielectric layer is formed on the patterned second surface of the base carrier.
  • the dielectric layer comprises polymer, solder mask or dielectric composite materials.
  • the dielectric layer may be formed by, for example, printing, lamination or spin on techniques. Other techniques or dielectric materials may be used to form the dielectric layer.
  • the top of the via contacts, for example, are exposed. This forms the carrier substrate with first metal line level and first via level.
  • the patterning of the base carrier is performed after the molding (post-mold) process to form the cap.
  • the cap may advantageously serve to provide structural support to facilitate the packaging process.
  • the process continues to form a second line level 150 of a carrier substrate.
  • the second line level is formed by forming a second line level mask on the base carrier with openings 459 corresponding to the second conductive traces of the second line level.
  • the openings for example comprise trench openings which correspond to the second conductive traces.
  • the second line level mask 458 for example, comprises a patterned photoresist layer.
  • the openings in the mask is filled with a conductive material 552 .
  • the mask openings are filled with copper.
  • Other types of conductive materials may also be useful.
  • the conductive material in one embodiment, is selectively filled.
  • mask opening is selectively filled by plating.
  • the mask is removed, leaving second conductive traces 152 on the surface of the substrate above the dielectric layer.
  • the mask for example, may be removed by ashing. Other techniques for removing the mask may also be useful.
  • a dielectric layer 417 is deposited on the carrier substrate, filling the spaces between and covering the second conductive traces.
  • the dielectric layer for example, comprises polymer, solder mask or dielectric composite materials.
  • printing, lamination or spin on techniques may be employed.
  • Other types of dielectric materials or techniques may be used to form the dielectric layer.
  • the dielectric should be sufficiently thick to cover the conductive traces. Covering the conductive traces by other thicknesses may also be useful.
  • the dielectric layer is patterned to form openings 419 to expose portions of the second conductive traces.
  • the openings correspond to locations of package contacts of the package.
  • the patterned dielectric layer serves as a package mask for subsequently forming package contacts in the openings.
  • package pads 472 are formed on the exposed portions of the conductive traces within the opening, as shown in FIG. 4 k .
  • the package pads comprise a conductive material.
  • the package pads are selectively formed in the openings of the dielectric layer by plating techniques.
  • the package pads in one embodiment have a top surface at or below a top surface of the package mask layer.
  • package contacts 170 are formed in the openings of the package mask.
  • the package contacts are formed on the package pads in the openings of the package mask.
  • the package contacts may comprise spherical shaped structures or balls arranged in grid pattern to form a BGA type package. Other types of package contacts, such as solder lands, flat shaped contacts or conductive pads may be used.
  • the package contacts for example, can be formed from solder, Ni—Au, Cu—OSP or ENEPIG materials.
  • the package contacts may comprise various types of solder. In other embodiments, non-lead based package contacts may also be used.
  • FIGS. 5 a - c show another embodiment of a process for forming a semiconductor package 500 .
  • a partially processed base carrier substrate 510 is provided.
  • the base carrier substrate is at the stage of processing as described in FIG. 4 e .
  • a die 120 is mounted on the first major surface of the carrier substrate and first conductive line 130 and via 140 levels with first conductive traces 132 and first via contacts 142 are formed.
  • a dielectric layer 416 isolates the conductive traces and via contacts and has a top surface which is coplanar with the top surface of the first via contacts.
  • a conductive layer 531 is formed on the second surface of the partially processed carrier substrate.
  • the conductive layer for example comprises copper.
  • the conductive layer may be formed by, for example, lamination techniques.
  • the thickness of the conductive layer is about the thickness of the second conductive traces.
  • the thickness of the conductive layer may be about 5 to 50 ⁇ m. Other materials or techniques for forming the conductive layer may also be useful.
  • the conductive layer is patterned to form second conductive traces 152 .
  • Patterning of the conductive layer can be achieved by mask and etch techniques. The etch, for example, includes a wet etch. Other techniques for patterning the conductive layer may also be useful. The process continues as described in FIG. 4 h and onwards.
  • FIGS. 6 a - d show another embodiment of a process for forming a semiconductor package 600 .
  • a partially processed support carrier 610 is provided.
  • the partially processed support carrier includes first and second major surfaces 611 and 612 .
  • the partially processed support carrier includes a base carrier or lead frame 608 .
  • the base carrier comprises a conductive material.
  • the base carrier comprises copper.
  • Other types of conductive materials may also be useful.
  • the first major surface of the base carrier in one embodiment, is patterned to create a topography which defines conductive traces of a line level. In one embodiment, the first major surface is patterned to define second conductive traces of a second line level 150 . For example, mesas define conductive traces of the line level separated by recesses or trenches. A bulk portion of the base substrate remains. In one embodiment, patterning of the first major surface also forms via contacts 142 of a first via level 140 coupled to the conductive traces. Forming the via contacts in a separate patterning process may also be useful.
  • Patterning of the first major surface may be achieved using, for example, mask and etch techniques.
  • the etch for example, includes a wet etch. Other techniques for patterning the first major surface may also be useful.
  • the patterned base carrier for example, serves as a base leadframe carrier.
  • a first line level 130 with first conductive traces 132 is disposed in a dielectric layer 115 on the first major surface of the base carrier.
  • the first conductive traces may comprise copper while the dielectric layer comprises polymer, solder mask or dielectric composite materials. Other types of materials for the first conductive traces and dielectric layer may also be useful.
  • the dielectric layer covers the traces, except the contact pads.
  • the first conductive traces include contact pads 160 .
  • a contact pads comprises a conductive layer disposed on the second conductive traces.
  • a contact pad for example, comprises a metal, such as Ni, Au, Cu or Pd. Other types of materials may also be useful.
  • the contact pads may be plated to the second conductive traces.
  • the partially processed support carrier may be provided by a leadframe supplier.
  • the partially processed support carrier will then be further processed by the customer (or package manufacturer) of the leadframe supplier to complete the package.
  • the partially processed support carrier may be processed by the package manufacturer.
  • the base carrier includes a die region defined on the surface of the dielectric layer on which a die is attached.
  • the contact pads are disposed on a periphery of the die region. Providing contact pads on the periphery of the die region, for example, facilitate wirebonds between the carrier and a die mounted on the die region. Other configurations of contact pads may also be useful. For example, the contact pads may be disposed in the die attach region for mounting for a flip chip type of die.
  • a die 120 is attached to the die region on the base carrier.
  • an adhesive 119 may be used to mount the die to the base carrier.
  • the adhesive may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful.
  • Wirebonds 165 are formed to create electrical connection between contact pads on the carrier and bond pads 125 on the die.
  • a cap 190 is formed over the die and first surface of the base carrier. The cap provides protection against the environment.
  • the cap for example, comprises a mold compound.
  • the cap may be formed by, for example, transfer, compression or injection molding using a mold. Other techniques or materials may also be useful to form the cap.
  • a wirebond type of die is attached to the base carrier.
  • a flip chip type of die is attached to the base carrier. In the case of a flip chip, it contacts die contacts on a surface thereof. The die contacts are mated to contact pads disposed in the die region on the base carrier. The die contacts and contact pads are reflowed to form electrical connections.
  • An underfill material may be provided between the die and base carrier. The underfill material, for example, an epoxy-based polymeric material. The underfill material encapsulates and protects the die contacts.
  • the second major surface of the base carrier is processed.
  • the second major surface is patterned to remove excess material.
  • the bulk material is removed up to the surface of the dielectric layer 615 .
  • the second major surface may be patterned using an etch back process.
  • the etch includes a wet etch. Other techniques may also be useful.
  • the process continues, in one embodiment, to form package contacts 170 on the second surface of the base carrier substrate, as shown in FIG. 6 d .
  • the process may be similar to that described in FIGS. 4 i and onwards.
  • the process continues by forming a package mask on the second surface, forming package pads and package contacts.
  • FIGS. 6 a - c Although the process of FIGS. 6 a - c is described in the context of a wirebond die, it can be modified for forming a package with a flip chip. The process can be applied to forming a package with SMT devices, stacked dies or a combination thereof, including non-stacked dies.
  • FIGS. 7 a - d show another embodiment of a process for forming a semiconductor package 700 .
  • a partially processed support carrier 710 is provided.
  • the partially processed support carrier includes first and second major surfaces 711 and 712 .
  • the partially processed support carrier includes a base carrier or lead frame 608 .
  • the base carrier comprises a conductive material.
  • the base carrier comprises copper.
  • Other types of conductive materials may also be useful.
  • the first major surface of the base carrier in one embodiment, is patterned to create a topography which defines conductive traces of a line level.
  • the conductive traces are intermediate conductive traces 162 of an intermediate level.
  • mesas define intermediate conductive traces of the intermediate line level separated by recesses or trenches.
  • a bulk portion of the base substrate remains.
  • patterning of the first major surface also forms via contacts 142 of a via contact level 140 coupled to the intermediate conductive traces. Forming the via contacts in a separate patterning process may also be useful.
  • Patterning of the first major surface may be achieved using, for example, mask and etch techniques.
  • the etch for example, includes a wet etch. Other techniques for patterning the first major surface may also be useful.
  • the patterned base carrier substrate for example, serves as a base leadframe carrier.
  • a first line level 130 with first conductive traces 132 is disposed in a dielectric layer 715 on the first major surface of the base carrier.
  • the first conductive traces may comprise copper while the dielectric layer comprises polymer, solder mask or dielectric composite materials. Other types of materials for the second conductive traces and dielectric layer may also be useful.
  • the first conductive traces include contact pads 160 .
  • contact pads comprise a conductive layer disposed on the first conductive traces.
  • a contact pad for example, comprises a metal, such as Ni, Au, Cu or Pd. Other types of materials may also be useful.
  • the contact pads may be plated to the intermediate conductive traces.
  • the contact pads are disposed in an opening in the dielectric layer in a die region for coupling with a flip chip die. Other configurations of contact pads, such as disposing them in the periphery of a die region for coupling with a wirebond die may also be useful.
  • the partially processed support carrier may be provided by a leadframe supplier.
  • the partially processed support carrier will then be further processed by the customer (or package manufacturer) of the leadframe supplier to complete the package.
  • the partially processed support carrier may be processed by the package manufacturer.
  • the partially processed support carrier may be processed by patterning the first surface of the base carrier to form intermediate conductive lines and first via contacts, forming a dielectric layer 716 on the first surface of the base carrier which covers the intermediate conductive lines and first via contacts by printing, lamination or spin on techniques, and forming first conductive traces over the dielectric layer and dielectric layer therebetween.
  • the first conductive traces may be formed over the dielectric layer by techniques as previously described. Other techniques of forming the via and contact levels may also be useful.
  • a die 120 is attached to the die region of the support carrier.
  • a flip chip die is attached to the die region.
  • the die contacts 126 are mated to the contact pads in the die region of the base carrier.
  • An underfill material may be provided between the die and base carrier.
  • the underfill material for example, includes an epoxy-based polymeric material.
  • the underfill material encapsulates and protects the die contacts. Attaching other types of dies, such as a wirebond die may also be useful.
  • a cap 190 is formed over the die and first surface of the base carrier.
  • the cap provides protection against the environment.
  • the cap for example, comprises a mold compound.
  • the cap may be formed by, for example, transfer, compression or injection molding. Other techniques or materials may also be useful to form the cap.
  • the mold compound may serve as an underfill to fill the gaps between the die and support carrier.
  • a flip chip die is attached to the base carrier.
  • a wirebond type of die is attached to the base carrier as described previously.
  • the second major surface of the base carrier is processed.
  • the second major surface is patterned to remove excess material.
  • the bulk material is partially removed.
  • the bulk material is partially removed to the height of an intermediate via level. Partially removing the bulk material may be achieved by, for example, using an etch back process.
  • the etch for example, includes a wet etch.
  • the partially reduced bulk material is selectively patterned to form intermediate via contact 167 of an intermediate via level.
  • Mask and etch processes may be employed to form the intermediate via contacts and intermediate conductive traces 162 of the intermediate line level.
  • the process continues to form conductive traces, as shown in FIG. 7 c .
  • the process continues to form second conductive traces 152 of a second conductive level 150 .
  • the conductive traces may be formed by techniques as described in FIGS. 4 f - i or as described in FIGS. 5 b - c .
  • a dielectric layer may be formed to cover portions of the second conductive traces.
  • Package contacts 170 are formed on the second surface of the carrier substrate, as shown in FIG. 7 d .
  • the package contacts may be formed by a process, for example, similar to that described in FIGS. 4 i and onwards. For example, the process continues by forming a package mask on the second surface, forming package pads and package contacts.
  • FIGS. 7 a - d Although the process of FIGS. 7 a - d is described in the context of a flip chip die, it can be modified to form a package with a wirebond die. The process can also be applied to forming a package with SMT devices, stacked dies or a combination thereof, including non-stacked dies.
  • FIGS. 8 a - e show embodiments of a semiconductor package 1800 .
  • the package includes a package substrate 110 .
  • the package substrate includes first and second major surfaces 111 and 112 .
  • the first major surface for example, may be referred to as the top surface and the second major surface, for example, may be referred to as the bottom surface. Other designations for the surfaces may also be useful.
  • the top surface includes a chip region on which a die 120 is mounted.
  • package contacts 170 are provided on the bottom surface.
  • the package contacts serve as external package connections.
  • the package contacts can be electrically coupled to an external device (not shown), such as a circuit board.
  • the package contacts may comprise spherical shaped structures or balls arranged in a grid pattern to form a BGA type package.
  • Other types of package contacts such as solder lands, flat shaped contacts or conductive pads, may be used.
  • the package contacts for example, can be formed from solder.
  • Various types of conductive materials may be used.
  • the package contacts may be formed from solders, such as lead-based or non lead-based solders. Other types of materials, such as Cu—OSP, Ni—Au, alloys or conductive polymers, may also be used.
  • Bottom package pads can be provided on which the package contacts are disposed. Arranging the contacts in other patterns or providing other types of contacts are also useful.
  • the contact pads for example, comprise a conductive material.
  • the contact pads may, in one embodiment, comprise Ni, Au, Cu or Pd. Other types of conductive materials may also be useful.
  • the contact pads are electrically coupled to the die.
  • the contact pads are disposed on the periphery of the chip region.
  • Wire bonds 165 are provided to couple the bond pads 125 on the die to contact pads on the package substrate.
  • the bond pads are provided on, for example, an active top surface of the die.
  • the die may be mounted on the package substrate by an adhesive 119 .
  • the adhesive may be an adhesive paste or an adhesive tape. Other types of adhesives may also be useful.
  • a flip chip having die contacts 126 on an active surface of the die is mounted onto the chip region, as shown in FIGS. 8 c and 8 e .
  • the contact pads in the case of a flip chip application, are disposed in the chip region.
  • the contact pads are configured to match the pattern of the die contacts of the flip chip.
  • An underfill such as an epoxy-based polymeric material, may be provided in the space between the die and package substrate. Alternatively, no underfill is provided between the die and carrier substrate.
  • the contact pads are coupled to the package contacts for providing electrical connection to the die.
  • the package may include a cap 190 which encapsulates the die.
  • the cap for example, comprises a mold compound. The cap provides protection against the environment.
  • the package substrate includes a base carrier such as a conductive leadframe.
  • the leadframe may comprise, for example, copper. Other types of conductive materials may also be useful for the leadframe.
  • the leadframe comprises a patterned leadframe.
  • the patterned leadframe defines a conductive line level and via level which allows routing of signals under the die attach region, as well as areas outside of the die attach region.
  • the patterned leadframe defines a first line level 130 and a first via level 140 .
  • the first line level includes first conductive traces 132 .
  • the first conductive traces are proximate to the top surface of the package substrate and coupled to the contact pads.
  • the first via level comprises first via contacts 142 which coupled to the first conductive traces.
  • the first via contacts are coupled to the package contacts on the second surface of the carrier substrate.
  • the first via contacts may extend from the first line level to the second surface of the package substrate to couple to the package contacts.
  • the first via contacts couple first conductive traces to respective package contacts. Other configurations of via contacts may also be useful.
  • a second line level 150 is provided in the package substrate.
  • the second line level for example, serves as the bottom line level.
  • the second line level includes second conductive traces 152 which are coupled to the package contacts.
  • the first via contacts may extend from the first line level to the second line level, coupling the first conductive traces to the second conductive traces.
  • the first via contacts couple first conductive traces to respective second conductive traces. Other configurations of via contacts may also be useful.
  • the second line level comprises a material separate from the lead frame.
  • the second line level comprises a built-up conductive layer of the lead frame.
  • the second line level for example, may comprise copper. Other types of conductive materials may also be used to form the second line level.
  • the package substrate includes a dielectric layer 115 .
  • the dielectric isolates the conductive and via levels.
  • the dielectric layer for example, comprises polymer, solder mask or dielectric composite materials. Other types of dielectric materials may also be useful.
  • the dielectric layer in one embodiment, may serve as the top surface of the carrier substrate, with openings for the contact pads.
  • one or more intermediate line levels may be provided between the first and second line levels (not shown).
  • the intermediate line levels include intermediate conductive traces interconnected by intermediate via levels.
  • the package includes package-on-package (PoP) contacts 812 extending from the top of the cap to the package substrate.
  • the PoP contacts are part of the patterned leadframe of the package substrate. In other embodiments, the PoP contacts are not part of the patterned leadframe.
  • the PoP contacts may comprise a plated conductive material, such as copper.
  • the conductive material may be an electrolytic or electroless plated conductive material on top of the patterned lead frame.
  • the PoP contacts for example, are formed on the same side of the die attach region, allowing PoP contacts and the die to be encapsulated in a standard size mold in later processing. In one embodiment, the PoP contacts facilitate stacking of additional devices or packages thereon to form a 3D package.
  • the PoP contacts provide electrical connections from the bottom package to the top package.
  • the PoP contacts are coupled to the package contacts on the bottom surface of the package substrate via conductive traces and via contacts.
  • the conductive traces and via contacts may be from one or more levels.
  • a heat dissipater 898 is disposed on the surface of the cap.
  • the heat dissipater in one embodiment, includes a conductive material which has good thermal conduction properties.
  • the heat dissipater comprises copper.
  • Other heat dissipating materials may also be useful.
  • the heat dissipaters for example may be coupled to a PoP contact.
  • the heat dissipater transfers the heat through the PoP contacts to the mother board or PCB or to the top package that are stacked on the package.
  • the heat dissipater may also act as an electrical shield, for example, RF grounding to prevent electromagnetic radiation.
  • a plurality of heat dissipaters may be disposed on the surface of the cap. The heat dissipaters may be coupled to different PoP contacts.
  • FIGS. 9 a - j show another embodiment of a method for forming a semiconductor package.
  • a base carrier or a lead frame 810 is provided.
  • the base carrier comprises a conductive substrate having first and second major surfaces 911 and 912 .
  • the conductive substrate for example, comprises copper. Other types of conductive materials may also be useful.
  • a soft mask 917 is formed on a first surface of the base carrier.
  • the mask for example, comprises photoresist. Other types of mask may also be useful.
  • an anti-reflective coating may be disposed beneath the photoresist to enhance image resolution.
  • the mask is patterned to form posts 918 on the first surface of the support carrier.
  • Patterning of the mask may be achieved by selectively exposing it with an exposure using a photo mask.
  • the exposed resist is developed, transferring the pattern of the photo mask 913 to the resist. For example, depending on whether the resist is a positive or negative resist, the exposed or unexposed regions are removed by the development process.
  • the first surface of the base carrier is patterned using the resist mask as an etch mask. For example, a wet etch is performed to partially remove exposed portions of the base carrier. Other techniques may also be useful.
  • the etch forms PoP contacts or posts 812 on the first surface of the base carrier.
  • the base carrier is etched to form PoP posts of the desired height. The height, for example, should be sufficient to accommodate the cap which is used to encapsulate the die subsequently mounted onto a die attach region of the base carrier.
  • a resist mask 928 is formed on the first surface of the base carrier, as shown in FIG. 9 d .
  • the resist mask is patterned to expose portions of the first surface of the base carrier for patterning.
  • the base carrier is etch by, for example, a wet etch using the resist mask as an etch mask.
  • the etch forms contact pads 160 , conductive traces 132 and a die paddle. In one embodiment, the etch forms conductive traces and contacts pads on a first line level.
  • a die 120 is attached to the die attach region.
  • a wirebond type of die is attached to the die attach region.
  • the die for example, is attached to the die paddle in the die attach region on the surface of the base carrier.
  • An adhesive 119 may be used to mount the die to the base carrier.
  • the adhesive for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful.
  • Wirebonds 165 are formed to create electrical connection between contact pads on the base carrier and bond pads 125 on the die.
  • a cap 190 is formed over the die and first surface of the base carrier.
  • the cap provides protection against the environment.
  • the cap for example, comprises a mold compound.
  • the cap may be formed by, for example, transfer, compression or injection molding. Other techniques or materials may also be useful to form the cap.
  • the PoP contacts 812 remain exposed after encapsulation. The exposed PoP contacts facilitate stacking of other devices or packages thereon.
  • the second major surface of the base carrier is processed.
  • the second major surface is patterned to form first via contacts 142 of a first via level.
  • a pattern resist mask corresponding to the via contact pattern may be used.
  • the process may continue to form package contacts.
  • a dielectric layer is deposited on the underside of the mold with the exposed via contacts.
  • the dielectric layer covers the via contacts. Openings are formed in the dielectric layer to expose the via contacts, serving as a solder mask for forming package contacts. This forms a package with one line level and one via level, such as that shown in FIG. 8 a.
  • the process continues by forming a dielectric layer 915 on the underside of the mold with the exposed via contacts, as shown in FIG. 9 i .
  • the dielectric layer for example, is formed by printing, lamination or spin on techniques.
  • the via contacts are exposed.
  • a resist mask 929 is formed on the surface of the dielectric and patterned to form trench openings corresponding to conductive traces of a second line level 950 .
  • the trench openings are selectively filled with a conductive material, such as by plating, to form second conductive traces 952 .
  • the conductive material comprises copper.
  • the second conductive traces may be formed by techniques as described previously with respect to FIGS. 5 a - c.
  • a dielectric layer 917 is deposited on the base carrier, filling the spaces between and covering the second conductive traces.
  • the dielectric layer for example, comprises polymer, solder mask or dielectric composite materials.
  • printing, lamination or spin on techniques may be employed.
  • Other types of dielectric materials or techniques may be used to form the dielectric layer.
  • the dielectric should be sufficiently thick to cover the conductive traces. Covering the conductive traces by other thicknesses may also be useful.
  • the dielectric layer is patterned to form openings to expose portions of the second conductive traces.
  • the openings correspond to locations of package contacts of the package.
  • the patterned dielectric layer serves as a package mask for subsequently forming package contacts in the openings.
  • Package contacts 170 are formed in the openings of the package mask.
  • the package contacts are formed by similar techniques as described previously with respect to FIGS. 4 j and onwards.
  • FIGS. 10 a - c show another embodiment of a package for a flip chip type of die.
  • a partially processed base carrier or leadframe 810 is provided.
  • the partially processed base carrier is at a stage of processing as described in FIG. 9 e .
  • the common features need not be discussed or discussed in detail.
  • the base carrier is etched by, for example, a wet etch using a resist mask as an etch mask.
  • the etch forms contact pads 160 , conductive traces and a die paddle.
  • the etch forms conductive traces and contact pads on a first line level.
  • the partially processed base carrier further includes PoP posts 812 on the first surface of the support carrier.
  • a flip chip type of die is attached to the partially processed carrier.
  • the flip chip type of die includes die contacts 126 on a surface thereof.
  • the die contacts are mated to contact pads 160 disposed in the die region on the base carrier.
  • the die contacts and contact pads are reflowed to form electrical connections.
  • An underfill material may be provided between the die and base carrier.
  • the underfill material for example, an epoxy-based polymeric material.
  • the underfill material encapsulates and protects the die contacts.
  • a cap 190 is formed over the flip chip type of die and first surface of the support carrier.
  • the cap provides protection against the environment.
  • the cap for example, includes a mold compound.
  • the cap may be formed by, for example, transfer, compression or injection molding. Other techniques or materials may also be used to form the cap.
  • the PoP contacts 812 remain exposed after encapsulation. The exposed PoP contacts facilitate stacking of other devices or packages thereon.
  • the PoP contacts formed out of the base lead frame carrier or formed by plating as described facilitates stacking of one or more devices or packages thereon and provide electrical connections between the packages. Therefore, the PoP contacts are used as interconnection in the package.
  • the advantages of having the PoP contacts formed out of the base lead frame is that the desired PoP contacts height can be easily achieved by varying the thickness of the starting base or lead frame carrier. Similarly, if a plating process is used to form the PoP contacts, the required height of the contacts can be easily adjusted using a standard size mold.
  • FIGS. 11 a - b show plan views of various embodiments of a base carrier 1900 .
  • FIG. 11 a show a plan view of an embodiment of the base carrier in the form of a wafer.
  • the base carrier is presented in an 8′′ wafer frame.
  • FIG. 11 b shows another embodiment of a base carrier in the form of a panel.
  • the package layout in the panel form of the base carrier in FIG. 11 b is presented in a 2-D array, it is understood that a 1-D array is also useful, such as in the form of a strip.
  • the base carrier may be in the form of a round plate.
  • FIGS. 12 a - m show another embodiment of forming a package 1200 .
  • the package for example, comprises a fan-out structure for packages at base carrier or leadframe level.
  • a base carrier 1110 is provided.
  • the base carrier includes first and second major surfaces 1111 and 1112 .
  • the first major surface maybe referred to as the top or frontside surface and the second major surface may be referred to as the bottom or backside surface. Other designation for the surfaces may also be useful.
  • the base carrier for example, is formed from a conductive material. In one embodiment, the base carrier is formed from copper. Other types of conductive materials, such as aluminum as well as alloys, including alloys of copper, may also be useful.
  • the base carrier for example, is a leadframe of the package.
  • the top surface of the leadframe includes a die attach region.
  • the lead frame for example, should be sufficiently thick to prevent warpage.
  • contact pads 160 are formed on the top surface of the leadframe.
  • the contact pads are formed by an under bump metallization (UBM) process.
  • UBM under bump metallization
  • Other types of process for forming contact pads may also be useful.
  • the contact pads are, in one embodiment, disposed in the die region of the front surface of the leadframe.
  • a die 120 is attached to the die region, as shown in FIG. 12 c .
  • the die is a flip chip.
  • the flip chip includes die contacts 126 disposed on an active surface. The die contacts are mated to the contact pads on the frontside surface of the leadframe.
  • an underfill 129 such as an epoxy-based polymeric material, may be dispensed in the space between the die and base carrier substrate. Alternatively, no underfill is provided between the die and base carrier.
  • a cap 190 is formed over the die and top surface of the package.
  • the cap for example, may comprise a mold compound. Other types of materials may also be useful.
  • the cap provides protection against the environment.
  • a transfer, compression or injection molding process may be employed to form the cap. As shown the cap completely covers the top of the die. In other embodiments, the top of the cap and top of the die may be co-planar. In some embodiment, the molding process also forms the underfill in the space between the die and leadframe.
  • the leadframe is processed or thinned to a thickness equal to the thickness of a line level of a package substrate.
  • thinning of the leadframe is achieved by polishing, grinding or etching the backside.
  • an etch back process may be employed.
  • the etch back process may be a wet etch.
  • Other techniques for thinning the backside may also be useful.
  • the thinning of the leadframe is performed after the molding process to form the cap.
  • the cap may advantageously serve to provide structural support to facilitate the packaging process.
  • thinning is not performed.
  • the thinning of the leadframe depends on the thickness of the leadframe. For example, if the leadframe is already of the desired thickness, thinning is not necessary.
  • a soft mask layer 1117 is formed on the backside of the leadframe.
  • the soft mask for example, is a photoresist.
  • the photoresist may be formed by, for example, a spin on process.
  • the resist is patterned to form openings.
  • the pattern of the resist layer corresponds to the conductive traces of the first level.
  • the remaining resist which forms the patterned resist mask corresponds to conductive traces.
  • the leadframe is patterned, removing portions exposed by the soft mask. For example, a wet etch is used to remove exposed portions of the leadframe. This leaves remaining portion of the leadframe which forms conductive traces 132 of the first line level 130 .
  • a dielectric layer 1215 is formed on the backside of the leadframe, filling the spaces between and covering the conductive traces.
  • the dielectric layer for example, is formed of polymer, solder mask or dielectric composite materials.
  • the dielectric layer for example, may be formed by printing, lamination or spin on techniques. Other dielectric materials and techniques may also be useful.
  • this forms a package substrate 110 of the package.
  • the process may continue to form package contacts on the bottom of the package substrate.
  • package openings are formed in the dielectric layer to expose the conductive traces.
  • Package pads and package contacts may be formed in the opening.
  • the process continues to form a second line level.
  • openings are formed in the dielectric layer.
  • the openings correspond to via openings of a first via level 140 in which via contacts are formed.
  • the openings may be formed by, for example, mask and etch processes.
  • the dielectric layer is etched using a patterned resist mask.
  • a conductive layer 1216 is formed on the backside of the leadframe.
  • the conductive layer fills the via openings and cover the dielectric layer.
  • the conductive layer is formed of copper.
  • the conductive layer may be formed by plating techniques, including electrolytic and electroless plating.
  • the conductive layer should be sufficiently thick to form the via contacts and second conductive traces 152 of a second line level 150 .
  • the formed second conductive traces 152 are separated by spaces.
  • a dielectric layer 1217 is formed on the backside, filling the spaces between and covering the second conductive traces.
  • the dielectric layer 1217 may be similar to the dielectric layer 1215 .
  • Other types of dielectric material may also be used to form the dielectric layer 1217 .
  • the dielectric layer is patterned to form openings to expose the second conductive traces. The openings correspond to locations of package contacts. Patterning of the dielectric layer may be achieved using a resist mask and an etch.
  • package pads 472 are formed in the openings.
  • the package pads may be formed by UBM process. Other types of package pads may also be useful.
  • Package contacts 170 such as solder balls, may optionally be formed in the openings, as shown in FIG. 12 m.
  • a fan out structure is provided at the package substrate level, avoiding the need to provide fan out at the die level. This results in improved package reliability at the board level.
  • FIGS. 13 a - g show another embodiment of forming a package 1300 .
  • the package for example, includes a fan-out structure for packages in the base carrier or leadframe level.
  • the package has similarities to that described in FIGS. 12 a - m . Common features and process steps may not be described or described in detail.
  • a base carrier 1110 is provided.
  • the base carrier includes first and second major surfaces 1111 and 1112 .
  • the lead frame for example, should be sufficiently thick to prevent warpage.
  • pad recesses 1302 are formed in the top surface of the leadframe.
  • the recesses may be formed by a mask and etch technique.
  • the etch includes a wet etch.
  • Other techniques of forming the pad recesses may also be useful.
  • the recesses are disposed in a die region on the top surface of the leadframe.
  • the recesses should be sufficiently deep and arranged in a pattern to accommodate die contacts 126 of a flip chip.
  • Contact pads 160 are formed in the recesses.
  • the contact pads are formed by an under bump metallization (UBM) process. Other types of process for forming contact pads may also be useful.
  • the contact pads are, in one embodiment, disposed in the pad recesses in the die region of the front surface of the leadframe.
  • UBM under bump metallization
  • a die 120 is attached to the die region.
  • the die is a flip chip.
  • the flip chip includes die contacts 126 disposed on an active surface.
  • the die contacts are mated to the contact pads on the frontside surface of the leadframe.
  • the die contacts for example, are disposed in the recesses. Since the die contacts are disposed in the recesses, no underfill is needed.
  • a cap 190 is formed over the die and top surface of the package.
  • the cap for example, may comprise a mold compound. Other types of materials may also be useful.
  • the cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the cap. As shown the cap completely covers the top of the die. In other embodiments, the top of the cap and top of the die may be co-planar.
  • the leadframe is thinned to a thickness equal to the thickness of a line level of a package substrate.
  • the leadframe is thinned to a thickness of about 5 to 50 ⁇ m.
  • thinning of the leadframe is achieved by polishing, grinding or etching the backside.
  • an etch back process may be employed.
  • the etch back process may be a wet etch.
  • Other techniques for thinning the backside may also be useful.
  • a soft mask layer is formed on the backside of the leadframe.
  • the soft mask 1117 for example, is a photoresist.
  • the photoresist may be formed by, for example, a spin on process.
  • the resist is patterned to form openings.
  • the pattern of the resist layer corresponds to conductive traces 132 of the first level 130 .
  • the remaining resist which forms the patterned resist mask corresponds to conductive traces.
  • the leadframe is patterned, removing portions exposed by the soft mask. This leaves remaining portion of the leadframe which forms conductive traces 132 of the first line level 130 .
  • the process continues to form the package, as described in FIGS. 12 i - m.
  • FIGS. 14 a - f show another embodiment of forming a package 1400 .
  • the package for example, includes a fan-out structure for packages in the base carrier or leadframe level.
  • the package has similarities to that described in FIGS. 12 a - m . Common features and processes steps may not be described or described in detail.
  • a base carrier 1110 is provided.
  • the base carrier includes first and second major surfaces 1111 and 1112 .
  • the lead frame for example, should be sufficiently thick to prevent warpage.
  • the top surface of the base carrier is patterned.
  • the top surface of the base carrier is patterned to form trenches 1402 .
  • the trenches for example, correspond to spaces between conductive traces of a first line level 130 .
  • the depth of the recesses should be equal to the height of the conductive traces.
  • the top surface may be patterned by an etch process using a resist mask.
  • the etch includes a wet etch. Other techniques for patterning the top surface of the leadframe may also be useful.
  • contact pads 160 are formed on the top surface of the leadframe.
  • the contact pads are formed by an under bump metallization (UBM) process.
  • UBM under bump metallization
  • Other types of process for forming contact pads may also be useful.
  • the contact pads are, in one embodiment, disposed in the die region of the front surface of the leadframe. Such configuration may reduces the impact of frame level warpage.
  • a die 120 is attached to the die region, as shown in FIG. 14 c .
  • the die is a flip chip.
  • the flip chip includes die contacts 126 disposed on an active surface. The die contacts are mated to the contact pads on the frontside surface of the leadframe.
  • an underfill 129 such as an epoxy-based polymeric material, may be dispensed in the space between the die and base carrier. The underfill, for example, may also fill the trenches formed in the base carrier. Alternatively, no underfill is provided between the die and carrier substrate.
  • a cap 190 is formed over the die and top surface of the package.
  • the cap for example, may comprise a mold compound. Other types of materials may also be useful.
  • the cap provides protection against the environment.
  • a transfer, compression or injection molding process may be employed to form the cap. As shown, the cap completely covers the top of the die. In other embodiments, the top of the cap and top of the die may be co-planar. In some embodiments, the molding process also forms the underfill in the space between the die and leadframe.
  • the leadframe is thinned to at least expose the bottom of the underfill material in the trenches of the base carrier. This forms first conductive lines 132 of the first line level 130 of a package substrate.
  • the process continues to form the package. For example, the process continues as described in FIGS. 12 i - m to form the package.
  • FIGS. 15 a - e show another embodiment of forming a package 1500 .
  • the package for example, includes a fan-out structure for packages in the base carrier or leadframe level.
  • the package has similarities to that described in FIGS. 12 a - m . Common features and processes steps may not be described or described in detail.
  • a base carrier 1110 is provided.
  • the base carrier includes first and second major surfaces 1111 and 1112 .
  • the lead frame for example, should be sufficiently thick to prevent warpage.
  • the top surface of the leadframe includes a die attach region.
  • contact pads 160 are formed on the top surface of the leadframe.
  • the contact pads are formed by an under bump metallization (UBM) process.
  • UBM under bump metallization
  • Other types of process for forming contact pads may also be useful.
  • the contact pads are, in one embodiment, disposed in the periphery of the die region.
  • a die 120 is attached to the die region, as shown in FIG. 15 c .
  • the die is a wirebond type of die.
  • the wirebond die includes bond pads 125 on an active surface.
  • an adhesive 119 may be used to mount the die to the die region.
  • the adhesive for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful.
  • the inactive surface of the die is attached to the leadframe, leaving the active surface with the bond pads exposed.
  • wire bonds 165 are attached to the bond pads on the die and contact pads on the leadframe.
  • the wirebonds may be attached using a wirebond process.
  • a cap 190 is formed over the die and top surface of the package, as shown in FIG. 15 e .
  • the cap for example, may comprise a mold compound. Other types of materials may also be useful.
  • the cap provides protection against the environment.
  • a transfer, compression or injection molding process may be employed to form the cap. As shown the cap completely covers the top of the die and wirebonds.
  • the process continues to form the package. For example, the process continues as described in FIGS. 12 f - m.
  • FIGS. 16 a - c show another embodiment of forming a package 1600 .
  • the package for example, includes a fan-out structure for packages in the base carrier or leadframe level.
  • the package has similarities to that described in FIGS. 12 a - m and FIGS. 15 a - e . Common features and process steps may not be described or described in detail.
  • a base carrier 1110 is provided.
  • the base carrier includes first and second major surfaces 1111 and 1112 .
  • the top surface of the leadframe includes a die attach region.
  • contact pads 160 are formed in pad recesses 1602 in the periphery of the die attach region on the top surface of the leadframe.
  • the pad recesses may be formed by an etch using a resist mask while the contact pads are formed by an under bump metallization (UBM) process.
  • UBM under bump metallization
  • Other types of process for forming contact pads may also be useful.
  • a die 120 is attached to the die region, as shown in FIG. 16 c .
  • the die is a wirebond type of die.
  • the wirebond die includes bond pads 125 on an active surface.
  • an adhesive 119 may be used to mount the die to the die region.
  • the adhesive for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful.
  • the inactive surface of the die is attached to the leadframe, leaving the active surface with the bond pads exposed.
  • the process continues to form the package. For example, the process continues as described in FIGS. 15 d and onwards. In some embodiments, when thinning the leadframe, the bottom of the contact pads may be exposed. In other embodiments, the bottom of the contact pads is not exposed when thinning the leadframe.
  • FIGS. 17 a - c show another embodiment of forming a package 1700 .
  • the package for example, includes a fan-out structure for packages in the base carrier or leadframe level.
  • the package has similarities to that described in FIGS. 12 a - m , FIGS. 14 a - f and FIGS. 15 a - e . Common features and process steps may not be described or described in detail.
  • a base carrier 1110 is provided.
  • the base carrier includes first and second major surfaces 1111 and 1112 .
  • the top surface of the leadframe includes a die attach region.
  • the top surface of the leadframe is patterned.
  • the top surface of the leadframe is patterned to form trenches 1402 .
  • the trenches for example, correspond to spaces between conductive traces of a first line level 130 .
  • the depth of the recesses should be equal to the height of the conductive traces.
  • the top surface may be patterned by an etch process using a resist mask. Other techniques for patterning the top surface of the leadframe may also be useful.
  • contact pads 160 are formed on the top surface of the leadframe.
  • the contact pads are formed by an under bump metallization (UBM) process.
  • UBM under bump metallization
  • Other types of process for forming contact pads may also be useful.
  • the contact pads are, in one embodiment, disposed in the periphery of the die region and on the top surface of the lead frame.
  • a die 120 is attached to the die region, as shown in FIG. 17 c .
  • the die is a wirebond type of die.
  • the wirebond die includes bond pads 125 on an active surface.
  • an adhesive 119 may be used to mount the die to the die region.
  • the adhesive for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful.
  • the inactive surface of the die is attached to the leadframe, leaving the active surface with the bond pads exposed.
  • the process may continue to form the package.
  • the process may continue to form the package as described in FIG. 15 d and onwards as well as FIG. 16 c and onwards.
  • the package can be extended to include a die stack disposed on the package substrate to form a 3 dimensional (3D) package.
  • a fan out structure may be included in the package substrate or on top of the cap of the package.
  • the lead frame of the package substrate may include a fan out structure. The fan out structure improves pin density as well as wiring complexity of the package.
  • a die stack includes a plurality of dies stack on top of each other.
  • the die stack may include a plurality of flip chip dies.
  • the dies of the stack may be interconnected by through vias (TVs), such as through silicon vias (TSVs).
  • TVs extend from the top to the bottom of the die to facilitate stacking of dies, such as flip chip dies.
  • a redistribution layer (RDL) may be used to facilitate connections between dies.
  • the RDL may be used, for example, to facilitate connections between different types of dies.
  • the die stack may include a plurality of wirebond dies.
  • the die above may be smaller than the one below to expose bond pads for coupling.
  • the die stack in some embodiments, may include different types of dies.
  • the die stack may include both flip chip and wirebond dies.
  • the flip chip die or dies may include TVs to facilitate stacking of the dies.
  • multiple dies may be disposed on top of a die.
  • two dies may be disposed on top of a die.
  • a die and an SMT may be disposed on top of a die.
  • Other configurations of stack dies may also be useful.
  • a fan out structure may be disposed on top of a die stack or a die mounted onto a package substructure.
  • One or more dies may be disposed on the fan out structure. In the case of more than one die, the dies may be disposed in a planar configuration, stack configuration or a combination thereof.
  • the dies may be flip chip, wire bond, or a combination thereof.
  • FIGS. 18 a - j show one embodiment of a method for forming a 3-dimensional (3D) package 1800 .
  • the 3D package for example, may be a 3D System-in-Package.
  • the package for example, comprises a fan-out structure for packages at base carrier or leadframe level.
  • the package has similarities to that described in FIGS. 14 a - f . Common features and processes steps may not be described or described in detail.
  • a base carrier 1110 is provided.
  • the base carrier includes first and second major surfaces 1111 and 1112 .
  • the lead frame for example, should be sufficiently thick to prevent warpage.
  • the top surface of the base carrier is patterned.
  • the top surface of the base carrier is patterned to form trenches 1402 .
  • the trenches for example, correspond to spaces between conductive traces of a first line level 130 .
  • the depth of the recesses should be equal to the height of the conductive traces.
  • the top surface may be patterned by an etch process using a resist mask. Other techniques for patterning the top surface of the leadframe may also be useful.
  • the trenches are filled with a dielectric layer 1815 .
  • the dielectric layer for example, is formed of polymer, solder mask or dielectric composite materials.
  • the dielectric layer may be formed by printing, such as stencil or screen printing, lamination or spin on techniques. Other types of dielectric materials or techniques may also be used to form the dielectric layer.
  • contact pads 160 are formed on the top surface of the leadframe.
  • the contact pads are formed by an under bump metallization (UBM) process.
  • UBM under bump metallization
  • Other types of process for forming contact pads may also be useful.
  • the contact pads are, in one embodiment, disposed in the die region of the front surface of the leadframe.
  • a die 1820 is attached to the die region, as shown in FIG. 18 c .
  • the die includes a through-silicon-via (TSV) flip chip.
  • the die of the TSV flip chip in one embodiment, includes a plurality of through silicon via (TSV) contacts 1840 in the die substrate.
  • the TSV flip chip in one embodiment, includes die contacts 126 disposed on an active surface.
  • the number of the TSV contacts is the same as the number of the die contacts. Providing other number of TSV contacts is also useful.
  • the die contacts are coupled to the TSV contacts and the die contacts are mated to the contact pads on the front side surface of the leadframe. In one embodiment, as shown in FIG.
  • an underfill 129 such as an epoxy-based polymeric material, may be dispensed in the space between the die and base carrier.
  • the underfill may also fill the trenches formed in the base carrier. Alternatively, no underfill is provided between the die and carrier substrate.
  • a first cap 190 is formed over the die and top surface of the package.
  • the first cap for example, may comprise a mold compound. Other types of materials may also be useful.
  • the cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the cap. As shown, the first cap completely covers the top of the die.
  • the leadframe is thinned to at least expose the bottom of the dielectric material in the trenches of the base carrier. This forms first conductive lines 132 of the first line level 130 of a package substrate.
  • the leadframe is thinned after the molding process to form the cap.
  • the cap may advantageously serve to provide structural support to facilitate the packaging process.
  • the process continues by thinning a top surface of the cap until top surfaces of the TSV contacts are exposed, as shown in FIG. 18 g .
  • the top surface of the cap is thinned, for example, by grinding. Other techniques may also be used to thin the cap.
  • the thinning process may be excluded if film molding is used to directly expose the top surface of the TSV contacts.
  • the exposed TSV contacts facilitate stacking of further devices or components thereon.
  • one or more devices including both active and passive components, may be stacked onto the exposed TSV contacts and top surface of the first cap.
  • a flip chip 1831 and a passive device 1833 are attached thereon as shown in FIG. 18 h .
  • the die contacts 1826 of the flip chip and the electrical contacts 1836 of the passive component are coupled to the exposed TSV contacts 1840 of the TSV die 1820 .
  • the exposed TSV contacts facilitate electrical connection of the components to the leadframe.
  • an underfill 129 such as an epoxy-based polymeric material, may be dispensed in the space between the flip chip 1831 and the top surface of the first cap 190 .
  • no underfill is provided between the flip chip and the first cap.
  • a second cap 1890 is formed over the flip chip, the passive device and top surface of the first cap.
  • the second cap may comprise a mold compound. Other types of materials may also be useful. Providing the second cap with a material different than the first cap may also be useful.
  • the second cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the second cap. As shown, the cap completely covers the top of the flip chip, the passive component and the top surface of the first cap. The process continues to form additional conductive line levels, dielectric layers to isolate the conductive traces and vias and package contacts to form the package. For example, the process continues as described in FIGS. 12 i - m to form the package.
  • FIGS. 19 a - g show another embodiment of a method for forming a 3D System-in-Package 1800 .
  • the package has similarities to that described in FIGS. 14 a - f and FIG. 18 a - j . Common features and processes steps may not be described or described in detail.
  • the method in FIGS. 19 a - g differs from the method as described with respect to FIGS. 18 a - j in which additional conductive line levels are formed prior to attachments of additional devices on top of the first cap.
  • FIG. 19 a shows the package processed similarly to the stage as described in FIG. 18 f .
  • the leadframe is thinned to at least expose the bottom of the dielectric material in the trenches of the base carrier. This forms first conductive lines 132 of the first line level 130 of a package substrate.
  • the common features need not be discussed or discussed in detail.
  • the process continues to form isolation material over the conductive traces.
  • a dielectric layer 1215 is formed on the backside of the leadframe. As shown in FIG. 19 b , openings are formed in the dielectric layer. The openings correspond to via openings of a first via level 140 in which via contacts are formed.
  • the openings may be formed by, for example, mask and etch processes. For example, the dielectric layer is etched by an etch using a patterned resist mask.
  • a conductive layer 1216 is formed on the backside of the leadframe.
  • the conductive layer fills the via openings and cover the dielectric layer.
  • the conductive layer is formed of copper.
  • the conductive layer may be formed by plating techniques, including electrolytic and electroless plating.
  • the conductive layer should be sufficiently thick to form second conductive traces 152 of a second line level 150 .
  • the formed second conductive traces 152 are separated by spaces.
  • a dielectric layer 1217 is formed on the backside, filling the spaces between and covering the second conductive traces.
  • the dielectric layer 1217 may be similar to dielectric layer 1215 .
  • Other types of dielectric material may also be used to form the dielectric layer 1217 .
  • the dielectric layer is patterned to form openings to expose the second conductive traces. The openings correspond to locations of package contacts. Patterning of the dielectric layer may be achieved using a resist mask and an etch.
  • package pads 472 are formed in the openings.
  • the package pads may be formed by UBM. Other types of package pads may also be useful.
  • a top surface of the first cap is thinned until top surfaces of the TSV contacts exposed.
  • the top surface of the first cap is thinned, for example, by grinding. Other techniques may also be used to thin the first cap.
  • the thinning process may be excluded if film molding is used to directly expose the top surface of the TSV contacts.
  • the process continues to attach additional devices or components on top of the top surface of the first cap. For example, the process continues as described in FIG. 18 h to FIG. 18 j .
  • package contacts 170 such as solder balls, are formed in the openings of the dielectric layer to complete the package.
  • FIGS. 20 a - e show another embodiment of a method for forming a 3D package 2000 .
  • the 3D package for example, includes a 3D wirebond package.
  • the package has similarities to that described in FIGS. 14 a - f , FIG. 18 a - j and FIG. 19 a - g . Common features and processes steps may not be described or described in detail.
  • FIG. 20 a shows the package processed similarly to the stage as described in FIG. 18 c .
  • a die 2020 is attached to the die region, as shown in FIG. 20 a .
  • the die includes a through-silicon-via (TSV) flip chip.
  • the die of the TSV flip chip in one embodiment, includes a plurality of through silicon via (TSV) contacts 1840 in the die substrate.
  • TSV chip in FIG. 20 a differs from the TSV flip chip of FIG. 18 c in terms of the number of TSV contacts and the distribution of the TSV contacts.
  • the arrangement and the number of the TSV contacts is different than the number of the die contacts.
  • the TSV contacts are disposed and are coupled to die contacts at the periphery of the die.
  • the die contacts are mated to the contact pads on the front side surface of the leadframe.
  • the process continues to form the package. For example, the process continues to form an underfill 129 and the first cap to protect the TSV flip chip as described in FIG. 18 d to FIG. 18 f . As such, the common features need not be discussed or discussed in detail.
  • a top surface of the first cap is thinned until top surfaces of the TSV contacts exposed.
  • the top surface of the cap is thinned, for example, by grinding. Other techniques may also be used to thin the first cap. In another embodiment, the thinning process may be excluded if film molding is used to directly expose the top surface of the TSV contacts.
  • a second die 2031 is attached to the top surface of the first cap, as shown in FIG. 20 c .
  • the die is a wirebond type of die.
  • the wirebond die includes bond pads 125 on an active surface.
  • an adhesive 119 may be used to mount the die to the die region.
  • the adhesive for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful.
  • the inactive surface of the second die is attached to the top surface of the cap, leaving the active surface with the bond pads exposed.
  • wire bonds 165 are attached to the bond pads on the second die and the exposed top surface of the TSV contacts of the TSV flip chip.
  • the wirebonds may be attached using a wirebond process.
  • a second cap 1890 is formed over the second die and top surface of the first cap, as shown in FIG. 20 e .
  • the second cap for example, may comprise a mold compound. Other types of materials may also be useful.
  • the cap provides protection against the environment.
  • a transfer, compression or injection molding process may be employed to form the cap. As shown the cap completely covers the top of the second die and wirebonds. The process continues to form the package. For example, the process continues as described in FIGS. 12 i - m.
  • a semiconductor package 2550 may be stacked on the top surface of the first cap as shown in FIG. 20 f .
  • the semiconductor package 2550 may include a wirebond die therein. Providing other types of dies in the semiconductor package is also useful.
  • the package contacts 2526 of the semiconductor package 2550 are coupled to the exposed TSV contacts. As such, the exposed TSV contacts facilitate electrical connection between the top semiconductor package and the bottom semiconductor package with the base carrier.
  • a semiconductor package 2650 may be stacked on the top surface of the first cap as shown in FIG. 20 g .
  • the semiconductor package 2550 may include a wirebond die therein. Providing other types of dies in the semiconductor package is also useful.
  • one of the surfaces of the semiconductor package is attached to the top surface of the first cap by an adhesive.
  • the package contacts 2625 of the semiconductor package 2550 are coupled to the exposed TSV contacts by wirebonds 2665 . As such, the exposed TSV contacts facilitate electrical connection between the top semiconductor package and the bottom semiconductor package with the base carrier.
  • FIGS. 21 a - e show another embodiment of a method for forming a 3D package 2100 .
  • the 3D package for example, includes a 3D multi chip module (MCM) package.
  • MCM multi chip module
  • the package has similarities to that described in FIG. 18 a - j and FIG. 19 a - g .
  • the package for example, includes a fan out structure on top of the package. Common features and process steps may not be described or described in detail.
  • FIG. 21 a shows the package processed similarly to the stage as described in FIG. 18 g .
  • a die 1820 is attached on the die region of the base carrier.
  • the top surface of the first cap is thinned until top surfaces of the TSV contacts are exposed, as shown in FIG. 18 g .
  • isolation material such as a dielectric layer 2215 , is formed over the top surface of the first cap.
  • the dielectric layer for example, is formed of polymer, solder mask or dielectric composite materials.
  • the dielectric layer for example, may be formed by printing, lamination or spin on techniques. Other dielectric materials or techniques may also be useful.
  • the process continues to form a first line level on top of the first cap.
  • a conductive layer 2216 is formed on the dielectric layer 2215 .
  • the conductive layer is formed of copper.
  • the conductive layer may be formed by plating techniques, including electrolytic and electroless plating.
  • the conductive layer should be sufficiently thick to form first conductive traces of a first line level on top of the first cap.
  • the conductive material is patterned to form first conductive traces 2152 separated by spaces.
  • a dielectric layer 2217 is formed on top of the conductive layer, filling the spaces between and covering portions of the first conductive traces on top of the first cap.
  • the dielectric layer 2217 may be similar to dielectric layer 2215 .
  • Other types of dielectric material may also be used to form the dielectric layer 2217 .
  • the dielectric layer is patterned to form openings to expose the first conductive traces 2152 . The openings correspond to locations of package pads. Patterning of the dielectric layer may be achieved using a resist mask and an etch.
  • package pads 2172 are formed in the openings.
  • the package pads may be formed by UBM. Other types of package pads may also be useful. More than one device, such as two flip chip devices, may be provided on top of the package pads. Providing more than two flip chip devices may also be useful.
  • the die contacts of the second 1831 and third flip chip 1832 are coupled to the package pads, as shown in FIG. 21 d.
  • an underfill 129 such as an epoxy-based polymeric material, may be dispensed in the space between the die contacts of the flip chips and the dielectric layer 2217 .
  • no underfill is provided.
  • the process continues to form the package. For example, the process continues as described in FIGS. 12 i - m.
  • FIG. 22 shows a 3D single chip package.
  • FIG. 22 is similar to FIG. 21 d except that a single flip chip 2231 is attached on top of the first cap. As such, common features and process steps need not be discussed or discussed in detail.
  • FIGS. 23 a - c show another embodiment of a process for forming a 3D package.
  • the 3D package for example, includes a 3D System in Package with fan out structure at the top of the package.
  • FIG. 23 a shows the package processed similarly to the stage as described in FIG. 21 c .
  • a dielectric layer 2217 is formed on top of the conductive layer, filling the spaces between and covering portions of the first conductive traces on top of the first cap.
  • one or more active and passive components are provided on top of the dielectric layer 2217 .
  • a flip chip 1831 , first and second passive components, 1833 and 1835 are provided on top of the dielectric layer. Providing other number of components may also be useful.
  • the one or more devices, including both active and passive components may be stacked onto the exposed conductive traces on the top surface of the first cap.
  • the die contacts 1826 of the flip chip and the electrical contacts 1836 of the passive components are coupled to the exposed conductive traces 2152 .
  • the exposed conductive traces facilitate electrical connection of the components to the package with the leadframe below.
  • an underfill 129 such as an epoxy-based polymeric material, may be dispensed in the space between the die contacts of the flip chip and the dielectric layer. Alternatively, no underfill is provided.
  • a second cap 1890 is formed over the flip chip and the passive devices.
  • the second cap may comprise a mold compound. Other types of materials may also be useful. Providing the second cap with a material different than the first cap may also be useful.
  • the second cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the second cap. As shown, the cap completely covers the top of the flip chip and the passive components. The process continues to form the package. For example, the process continues as described in FIGS. 12 i - m to form the package.
  • FIGS. 24 a - e show another embodiment of a process for forming a 3D package 2400 .
  • the 3D package includes a 3D hybrid with fan out at the top of the package.
  • FIG. 24 a shows the package processed similarly to the stage as described in FIG. 21 c .
  • a dielectric layer 2217 is formed on top of the conductive layer, filling the spaces between and covering portions of the first conductive traces on top of the first cap.
  • one or more devices may be provided on top of the dielectric layer.
  • One or more active and passive components are provided on top of the dielectric layer 2217 .
  • a flip chip 1831 is provided on top of the dielectric layer. Providing other number of components may also be useful.
  • the flip chip may be stacked onto the exposed conductive traces on the top surface of the first cap. As shown in FIG. 24 a for example, the die contacts 1826 of the flip chip are coupled to the exposed conductive traces 2152 . As such, the exposed conductive traces facilitate electrical connection of the flip chip to the package with the leadframe below.
  • an underfill 129 such as an epoxy-based polymeric material, may be dispensed in the space between the die contacts of the flip chip and the dielectric layer. Alternatively, no underfill is provided.
  • a second die 2031 is stacked on top of the flip chip 1831 , as shown in FIG. 24 c .
  • the die is a wirebond type of die.
  • the wirebond die includes bond pads 125 on an active surface.
  • an adhesive (not shown) may be used to mount the die to the top surface of the flip chip.
  • the adhesive for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful.
  • the inactive surface of the second die is attached to the top surface of the flip chip, leaving the active surface with the bond pads exposed.
  • wire bonds 165 are attached to the exposed conductive traces 2152 .
  • the wirebonds may be attached using a wirebond process.
  • a second cap 1890 is formed over the second die, wire bonds and top surface of the dielectric layer, as shown in FIG. 24 e .
  • the second cap for example, may comprise a mold compound. Other types of materials may also be useful.
  • the cap provides protection against the environment. As shown the cap completely covers the top of the second die, wirebonds and the flip chip.
  • the process continues to form the package. For example, the process continues as described in FIGS. 12 i - m.
  • the embodiments provides a semiconductor package using a base carrier or leadframe to act as a support carrier and forms part of the package substrate during the IC build up process, packaging assembly and IC wafer assembly. Since the leadframe forms part of the package substrate, an additional temporary carrier to serve as a support structure is not required. Hence, the step of removing the temporary carrier as used in conventional method is avoided and reliability issues due to remnants of adhesive left behind in the support carrier removal step is also prevented.
  • the base carrier or leadframe also forms part of the electrical interconnection within the semiconductor package.
  • the partially processed or patterned base carrier or leadframe defines a conductive line level and traces that permit routing of signals under the die attach region, as well as routing in areas outside of the die attach region.
  • the leadframe also serves as the starting layer where additional or multiple conductive lines or traces are later built on.
  • the use of the conductive base carrier or leadframe as part of the electrical interconnection reduces at least one build up step for the wiring layers during formation of the semiconductor package. Additionally, this enables complex interconnection circuitry structures in the semiconductor package, thereby allowing higher I/O counts for the package.
  • the embodiments may also be extended to wafer level packaging to build up additional conductive line levels or traces and reroute wiring structures.
  • the embodiments as disclosed provide a more cost effective solution, in particular, the embodiments reduces the costs associated with thin wafer handling and processing compared to conventional wafer level packaging technology, including fan-out wafer level packaging.
  • PoP contacts or posts as described can be employed in the embodiments as described with respect to FIG. 12 onwards.
  • the PoP contacts or posts may also be used to provide a 3D package.

Abstract

A device is disclosed. The device includes a carrier substrate having first and second major surfaces. The first surface includes a die region and contact pads and the second surface includes package contacts. The carrier substrate includes a patterned lead frame which defines a line level with conductive traces and a via level with via contacts. The patterned lead frame provides interconnections between the contact pads and package contacts. The carrier substrate further includes a dielectric layer isolating the conductive traces and via contacts. The device includes a die mounted on the die region of the first surface.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional application of U.S. patent application Ser. No. 13/174,923, filed Jul. 1, 2011, now U.S. Pat. 8,716,873, which claims priority of U.S. Provisional Application No. 61/360,498, filed Jul. 1, 2010, the contents of which are incorporated herein by reference in their entireties.
BACKGROUND
Through substrate vias (TSVs) are used to facilitate wafer level packaging. Coventional TSV processing requires the use of a temporary carrier which later needs to be removed. The handling and processing of a thin TSV wafer bonded to a carrier is one of the costliest and most difficult issues encountered.
Package-on-package (PoP) structures enable higher density of components on a motherboard. PoP packages are particularly useful, for example, in the PDA/mobile phone devices where small packaging size is an important factor. However, existing PoP packages suffer from several disadvantages. If solder balls are used for the interconnection between the packages, the package pitch will be restricted by the ball size, ball height and ball pitch. For example, in existing PoP structures, the bottom package for wire-bonded dies is limited to 0.5 mm pitch. There are a few available proprietary solutions to address finer pitch PoP package such as the Through Mold Via with laser drilling or MAP PoP stacking with additional singulation steps to expose the solder ball contacts. These processes may be considered as relatively complex and hence not desirable.
From the foregoing discussion, there is a desire to provide an improved package.
SUMMARY
Embodiments relate to semiconductor packages. In one embodiment, a device is disclosed. The device includes a carrier substrate having first and second major surfaces. The first surface includes a die region and contact pads and the second surface includes package contacts. The carrier substrate includes a patterned lead frame which defines a line level with conductive traces and a via level with via contacts, wherein the patterned lead frame provides interconnections between the contact pads and package contacts. The carrier substrate further includes a dielectric layer isolating the conductive traces and via contacts. The device includes a die mounted on the die region of the first surface.
In another embodiment, a method of forming a package is presented. The method includes providing a conductive base carrier having conductive traces defined on a first surface and the conductive traces are separated by spaces. A first dielectric layer is formed on the first surface. The first dielectric layer fills the spaces between and covers the conductive traces. The first dielectric layer is patterned to form contact openings to expose the first conductive traces and contact pads are formed in the contact openings. A die is mounted on the first surface of the base carrier. The die is coupled to the contact pads. The die is encapsulated. The method further includes patterning the second surface of the base carrier to form via contacts of a via level. A second dielectric layer is formed with package openings which exposes the via contacts. Package contacts are formed in the package openings.
These embodiments, along with other advantages and features herein disclosed, will become apparent through reference to the following description and the accompanying drawings. Furthermore, it is to be understood that the features of the various embodiments described herein are not mutually exclusive and can exist in various combinations and permutations.
BRIEF DESCRIPTION OF THE DRAWINGS
In the drawings, like reference characters generally refer the same parts throughout the different views. Also, the drawings are not necessarily to scale, emphasis instead generally being placed upon illustrating the principles of the invention. In the following description, various embodiments of the present invention are described with reference to the following drawings, in which:
FIGS. 1 a-c show embodiments of a semiconductor package;
FIG. 2 shows a plan view of an embodiment of a device;
FIG. 3 shows another embodiment of a device;
FIGS. 4 a-l, FIGS. 5 a-c, FIGS. 6 a-d and FIGS. 7 a-d show various embodiments of a method for forming a semiconductor package;
FIGS. 8 a-e show various embodiments of a semiconductor package;
FIGS. 9 a-j and FIG. 10 a-c show various embodiments of a method for forming a semiconductor package;
FIGS. 11 a-b show plan views of various embodiments of a base carrier;
FIGS. 12 a-m, FIG. 13 a-g, FIGS. 14 a-f, FIGS. 15 a-e, FIG. 16 a-c and FIG. 17 a-c show various embodiments of a method for forming a package; and
FIGS. 18 a-j, FIGS. 19 a-g, FIGS. 20 a-g, FIGS. 21 a-e, FIG. 22, FIGS. 23 a-c and FIGS. 24 a-e show various embodiments of a process for forming a 3D package.
DETAILED DESCRIPTION
Embodiments relate to semiconductor packages. The packages are use to package one or more semiconductor dies. For the case of more than one die, the dies may be arranged in a planar arrangement, vertical arrangement, or a combination thereof. The dies, for example, may include memory devices, logic devices, communication devices, optoelectronic devices, digital signal processors (DSPs), microcontrollers, system-on-chips (SOCs) as well as other types of devices or a combination thereof. Such packages may be incorporated into electronic products or equipment, such as phones, computers as well as mobile and mobile smart products. Incorporated the packages into other types of products may also be useful.
FIGS. 1 a-c show embodiments of a semiconductor package 100. The package includes a package substrate 110. The package substrate includes first and second major surfaces 111 and 112. The first major surface, for example, may be referred to as the top surface and the second major surface, for example, may be referred to as the bottom surface. Other designations for the surfaces may also be useful. In one embodiment, the top surface includes a die or chip region on which a die 120 is mounted.
In one embodiment, package contacts 170 are provided on the bottom surface. The package contacts serve as external package connections. For example, the package contacts can be electrically coupled to an external device (not shown), such as a circuit board. The package contacts may comprise spherical shaped structures or balls arranged in a grid pattern to form a BGA type package. Other types of package contacts, such as solder lands, flat shaped contacts or contact pads, may be used. The package contacts, for example, can be formed from solder. Various types of conductive materials may be used. For example, the package contacts may be formed from solders, such as lead-based or non lead-based solders. Other types of materials, such as Cu—OSP, Ni—Au, alloys or conductive polymers, may also be used. Bottom package pads can be provided on which the package contacts are disposed. Arranging the contacts in other patterns or providing other types of contacts are also useful.
Contact pads 160 are disposed on the top surface of the substrate. The contact pads, for example, comprise a conductive material. The contact pads may, in one embodiment, comprise Ni, Cu, Au or Pd. Other types of conductive materials may also be useful. The contact pads are electrically coupled to the die.
In the case of a wire bond die, as shown in FIG. 1 a, the contact pads are disposed on the periphery of the chip region. The contact pads, for example, may be formed by electro or electroless plating. Wire bonds 165 are provided to couple the bond pads 125 on the die to contact pads on the package substrate. The bond pads are provided on, for example, an active top surface of the die. The die may be mounted on the carrier by an adhesive 119. The adhesive, such as epoxy, may be an adhesive paste or an adhesive tape. Other types of adhesives may also be useful.
In another embodiment, a flip chip having die contacts 126 on an active surface of the die is mounted onto the chip region, as shown in FIGS. 1 b-c. The contact pads, in the case of a flip chip application, are disposed in the chip region. The contact pads are configured to match the pattern of the die contacts of the flip chip. An underfill 129, such as an epoxy-based polymeric material, may be provided in the space between the die and package substrate. Alternatively, no underfill is provided between the die and package substrate.
Referring back to FIGS. 1 a-c, the contact pads are coupled to the bottom package pads or contacts for providing electrical connection to the die. The package may include a cap 190 which encapsulates the die. The cap, for example, may be formed by encapsulant. For example, the cap material may be an epoxy resin, silicon or plastic. Other mold compounds may also be useful. The cap provides protection against the environment.
The package substrate comprises a conductive leadframe. The leadframe may comprise, for example, copper. Other types of conductive materials may also be useful for the leadframe. In one embodiment, the leadframe comprises a patterned leadframe. The patterned leadframe defines conductive line and traces which allow routing of signals under the chip attach region, as well as areas outside of the chip attach region. For example, the patterned leadframe defines a first line level 130 and a first via level 140. The first line level includes first conductive traces 132. In one embodiment, the first conductive traces are proximate to the top surface of the package substrate and coupled to the contact pads. The first via level comprises first via contacts 142 which coupled to the first conductive traces. The first via contacts may be coupled to the package contacts on the second surface of the package substrate. For example, the first via contacts may extend from the first line level to the second surface of the package substrate to couple to the package contacts. In one embodiment, the first via contacts couple first conductive traces to respective package contacts. Other configurations of via contacts may also be useful.
In one embodiment, a second line level 150 is provided in the package substrate. The second line level, for example, serves as the bottom line level. The second line level includes second conductive traces 152 which are coupled to the package contacts. For example, the first via contacts may extend from the first line level to the second line level, coupling the first conductive traces to the second conductive traces. In one embodiment, the first via contacts couple first conductive traces to respective second conductive traces. Other configurations of via contacts may also be useful.
In one embodiment, the second line level comprises a material separate from the lead frame. For example, the second line level comprises a built-up conductive layer of the lead frame. The second line level, for example, may comprise copper or alloys. Other types of conductive materials may also be used to form the second line level. The second line level, in some embodiments, is the same material as the lead frame. Providing second line level which is of different material than the lead frame is also useful.
The package substrate includes a dielectric layer 115. The dielectric layer isolates the conductive and via levels. The dielectric layer, for example, comprises polymer or solder mask material. Other types of dielectric materials, such as dielectric composites, may also be useful. The dielectric layer, in one embodiment, may serve as the top surface of the package substrate, with openings exposing the contact pads. For example, the openings are provided in the dielectric layer to expose the contact pads recessed below, as shown in FIG. 1 b. The top surface of the dielectric layer need not be coplanar in the package substrate. For example, the dielectric layer may be recessed below the contact pads, as shown in FIG. 1 a. In other embodiments, the contact pads may protrude above the surface of the dielectric layer.
In some embodiments, intermediate line levels may be provided between the first and second line levels, as shown in FIG. 1 c. Although the die comprises a flip-chip die, it is understood that intermediate line levels may be employed for wire bonded dies, such as shown in FIG. 1 a. As shown, one intermediate line level 164 is provided between the first and second line levels. The intermediate line level includes intermediate conductive traces 162. The intermediate conductive traces may be coupled to the first conductive traces on the first line level by first via contacts and the second conductive traces on the second line level by intermediate via contacts 167. In other embodiments, more than one intermediate line levels may be provided. Additional intermediate via levels with via contacts may be included to provide interconnections to the different line levels. For example, a package substrate with x line levels may include x−1 via levels. Providing a package substrate with multiple line levels allows more complex circuitry to be formed in the package substrate. Hence, this allows for higher I/O counts for the package which enhances device performance. The multiple line levels also assist in heat dissipation from the device to the PCB.
Although the semiconductor package is shown as a single package, FIGS. 1 a-c can be extended to stack chip configurations such as TSV stacks or wirebonded stack or a combination thereof
FIG. 2 shows an example of a plan view of an embodiment of a device 100. The plan view, for example, corresponds to a package which includes a flip chip 120 mounted on a package substrate 110 with first and second line levels 130 and 150 as indicated by the arrows. The conductive traces on the different levels are interconnected by via contacts on a via level 140. The plan view shows the overlay of first and second or more conductive traces. The flip chip, for example, is arranged in a BGA format having 9 die contacts 126. Although shown is package with a flip chip die, the overlap of the first and second conductive traces also can be employed for a wire bonded die. It is understood that other pattern of conductive traces may be employed for the different line levels, depending on the application, such as pattern of the package contacts and type of die or dies.
FIG. 3 shows another embodiment of a device 300. The device, as shown, is similar to the device as described in FIG. 1 a. As such, common elements may not be described or described in detail. The device includes a die 120 mounted on a die region of a package substrate 110. The die, as shown, may be coupled to contact pads 160 disposed on the periphery of the die region on the first surface of the package substrate by wire bonds. In other embodiments, the die may be a flip chip coupled to contact pads in the die region.
The package substrate includes additional die regions. As shown, the package substrate includes one additional die region. Providing other number of additional die regions may also be useful. The additional die region accommodates an additional die. In one embodiment, the additional die region accommodates a surface mount (SMT) device 320. The SMT device, for example, includes active or passive device. The SMT device is coupled to contact pads on the package substrate. In other embodiments, the additional die region accommodates other types of dies. For example, the additional die region may accommodate a wire bond type of die or a flip chip. The package may include a cap 190 which encapsulates the dies. The cap, for example, comprises a molding compound. The cap provides protection against the environment.
FIGS. 4 a-l show an embodiment of a method for forming a semiconductor package 400. Referring to FIG. 4 a, a base carrier or leadframe 420 is provided. The base carrier comprises a conductive substrate having first and second major surfaces 411 and 412. The conductive substrate, for example, comprises copper. Other types of conductive materials may also be useful. The first major surface of the base support carrier, in one embodiment, is patterned to create a topography which defines conductive lines or traces that permit routing of signals under the die attach region, as well as areas outside of the die attach region. For example, the first major surface of the base carrier is patterned to define the first conductive traces of a first line level. For example, mesas 433 define conductive traces of the first line level separated by recesses or trenches. The thickness of a line level, for example, may be about 5 to 50 μm. Other thickness dimensions may also be useful, depending on design and performance requirements. A bulk portion of the base substrate remains.
Patterning of the first major surface may be achieved using, for example, mask and etch techniques. The etch, for example, includes a wet etch. Other techniques for patterning the first major surface may also be useful. The patterned base carrier, for example, serves as a base leadframe carrier.
The patterning of the first major surface also defines location of contact pads. In one embodiment, a conductive layer is formed on the conductive substrate in the location of the contact pads to form contact pads 160. A contact pad, for example, comprises a metal layer. The contact pads may be formed, in one embodiment, by plating. Other techniques or materials for forming the contact pads may also be useful.
The base carrier includes a die region defined on which a die is attached. In one embodiment, the contact pads are disposed on a periphery of the die region. Providing contact pads on the periphery of the die region, for example, facilitate wirebonds between the carrier and a die mounted on the die region. Other configurations of contact pads may also be useful. For example, the contact pads may be disposed in the die attach region for mounting for a flip chip type of die.
In some embodiments, the partially processed base carrier, as shown, may be provided by a base leadframe supplier. The partially processed base carrier will then be further processed by the customer of the leadframe supplier to complete the package.
As shown in FIG. 4 b, a dielectric layer 415 is formed on the first major surface of the base carrier. The dielectric layer fills the recesses and covers the conductive lines. The dielectric layer leaves the contact pads 160 exposed to facilitate electrical connections to the die. In one embodiment, the dielectric layer comprises polymer, solder mask or dielectric composite materials. The dielectric layer, for example, may be formed on the first major surface by printing, such as screen or stencil printing, lamination or spin on techniques. Other techniques or materials may also be useful to form the dielectric layer. The dielectric layer helps to improve the structural strength of the base carrier prior to die attach.
Referring to FIG. 4 c, a die 120 is attached to the die region of the base carrier. In one embodiment, an adhesive 119 may be used to mount the die to the base carrier. The adhesive, for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful. Wirebonds 165 are formed to create electrical connection between contact pads on the carrier and bond pads 125 on the die. A cap 190 is formed over the die and first surface of the base carrier. The cap provides protection against the environment. The cap, for example, comprises a mold compound. The cap may be formed by, for example, transfer, compression or injection molding. Other techniques or materials may also be useful to form the cap.
As described, a wirebond type of die is attached to the base carrier. In other embodiments, a flip chip type of die is attached to the base carrier. In the case of a flip chip, it includes die contacts on a surface thereof. The die contacts are mated to contact pads disposed in the die region on the base carrier. The die contacts and contact pads are reflowed to form electrical connections. An underfill material may be provided between the die and base carrier. The underfill material, for example, includes an epoxy-based polymeric material. The underfill material encapsulates and protects the die contacts.
In FIG. 4 d, the second major surface of the base carrier is processed. In one embodiment, the second major surface of the base carrier is cleaned. For example, the clean comprises a wet clean or a plasma clean to remove oxide. The second major surface is patterned to remove excess material. For example, the bulk material is removed up to the surface of the dielectric layer 415. This forms conductive lines 132 of the first line level 130. Additionally, patterning of the base carrier also forms via contacts or posts 142 of a first via level 140.
The second major surface may be patterned or removed using mask and etch, grinding or polishing techniques. The etch, for example, includes a wet etch. Other techniques for patterning the second major surface may also be useful.
Referring to FIG. 4 e, a dielectric layer 416 is formed on the base carrier. The dielectric layer is formed on the patterned second surface of the base carrier. In one embodiment, the dielectric layer comprises polymer, solder mask or dielectric composite materials. The dielectric layer may be formed by, for example, printing, lamination or spin on techniques. Other techniques or dielectric materials may be used to form the dielectric layer. The top of the via contacts, for example, are exposed. This forms the carrier substrate with first metal line level and first via level.
As described, the patterning of the base carrier is performed after the molding (post-mold) process to form the cap. The cap may advantageously serve to provide structural support to facilitate the packaging process.
In one embodiment, as shown in FIG. 4 f, the process continues to form a second line level 150 of a carrier substrate. In one embodiment, the second line level is formed by forming a second line level mask on the base carrier with openings 459 corresponding to the second conductive traces of the second line level. The openings, for example comprise trench openings which correspond to the second conductive traces. The second line level mask 458, for example, comprises a patterned photoresist layer.
Referring to FIG. 4 g, the openings in the mask is filled with a conductive material 552. In one embodiment, the mask openings are filled with copper. Other types of conductive materials may also be useful. The conductive material, in one embodiment, is selectively filled. For example, mask opening is selectively filled by plating.
In FIG. 4 h, the mask is removed, leaving second conductive traces 152 on the surface of the substrate above the dielectric layer. The mask, for example, may be removed by ashing. Other techniques for removing the mask may also be useful.
As shown in FIG. 4 i, a dielectric layer 417 is deposited on the carrier substrate, filling the spaces between and covering the second conductive traces. The dielectric layer, for example, comprises polymer, solder mask or dielectric composite materials. To form the dielectric layer, printing, lamination or spin on techniques may be employed. Other types of dielectric materials or techniques may be used to form the dielectric layer. The dielectric should be sufficiently thick to cover the conductive traces. Covering the conductive traces by other thicknesses may also be useful.
Referring to FIG. 4 j, the dielectric layer is patterned to form openings 419 to expose portions of the second conductive traces. The openings correspond to locations of package contacts of the package. The patterned dielectric layer serves as a package mask for subsequently forming package contacts in the openings.
In one embodiment, package pads 472 are formed on the exposed portions of the conductive traces within the opening, as shown in FIG. 4 k. In one embodiment, the package pads comprise a conductive material. In one embodiment, the package pads are selectively formed in the openings of the dielectric layer by plating techniques. The package pads, in one embodiment have a top surface at or below a top surface of the package mask layer.
Referring to FIG. 4 l, package contacts 170 are formed in the openings of the package mask. For example, the package contacts are formed on the package pads in the openings of the package mask. The package contacts, for example, may comprise spherical shaped structures or balls arranged in grid pattern to form a BGA type package. Other types of package contacts, such as solder lands, flat shaped contacts or conductive pads may be used. The package contacts, for example, can be formed from solder, Ni—Au, Cu—OSP or ENEPIG materials. The package contacts may comprise various types of solder. In other embodiments, non-lead based package contacts may also be used.
FIGS. 5 a-c show another embodiment of a process for forming a semiconductor package 500. Referring to FIG. 5 a, a partially processed base carrier substrate 510 is provided. The base carrier substrate is at the stage of processing as described in FIG. 4 e. For example, a die 120 is mounted on the first major surface of the carrier substrate and first conductive line 130 and via 140 levels with first conductive traces 132 and first via contacts 142 are formed. A dielectric layer 416 isolates the conductive traces and via contacts and has a top surface which is coplanar with the top surface of the first via contacts.
Referring to FIG. 5 b, the process continues to form the second conductive traces of the second conductive line level. In one embodiment, a conductive layer 531 is formed on the second surface of the partially processed carrier substrate. The conductive layer, for example comprises copper. The conductive layer may be formed by, for example, lamination techniques. The thickness of the conductive layer is about the thickness of the second conductive traces. For example, the thickness of the conductive layer may be about 5 to 50 μm. Other materials or techniques for forming the conductive layer may also be useful.
In FIG. 5 c, the conductive layer is patterned to form second conductive traces 152. Patterning of the conductive layer can be achieved by mask and etch techniques. The etch, for example, includes a wet etch. Other techniques for patterning the conductive layer may also be useful. The process continues as described in FIG. 4 h and onwards.
FIGS. 6 a-d show another embodiment of a process for forming a semiconductor package 600. Referring to FIG. 6 a, a partially processed support carrier 610 is provided. The partially processed support carrier includes first and second major surfaces 611 and 612. The partially processed support carrier includes a base carrier or lead frame 608. The base carrier comprises a conductive material. For example, the base carrier comprises copper. Other types of conductive materials may also be useful.
The first major surface of the base carrier, in one embodiment, is patterned to create a topography which defines conductive traces of a line level. In one embodiment, the first major surface is patterned to define second conductive traces of a second line level 150. For example, mesas define conductive traces of the line level separated by recesses or trenches. A bulk portion of the base substrate remains. In one embodiment, patterning of the first major surface also forms via contacts 142 of a first via level 140 coupled to the conductive traces. Forming the via contacts in a separate patterning process may also be useful.
Patterning of the first major surface may be achieved using, for example, mask and etch techniques. The etch, for example, includes a wet etch. Other techniques for patterning the first major surface may also be useful. The patterned base carrier, for example, serves as a base leadframe carrier.
In one embodiment, a first line level 130 with first conductive traces 132 is disposed in a dielectric layer 115 on the first major surface of the base carrier. The first conductive traces may comprise copper while the dielectric layer comprises polymer, solder mask or dielectric composite materials. Other types of materials for the first conductive traces and dielectric layer may also be useful. The dielectric layer covers the traces, except the contact pads.
The first conductive traces include contact pads 160. In one embodiment, a contact pads comprises a conductive layer disposed on the second conductive traces. A contact pad, for example, comprises a metal, such as Ni, Au, Cu or Pd. Other types of materials may also be useful. The contact pads may be plated to the second conductive traces.
In some embodiments, the partially processed support carrier, as shown, may be provided by a leadframe supplier. The partially processed support carrier will then be further processed by the customer (or package manufacturer) of the leadframe supplier to complete the package. In other embodiments, the partially processed support carrier may be processed by the package manufacturer.
The base carrier includes a die region defined on the surface of the dielectric layer on which a die is attached. In one embodiment, the contact pads are disposed on a periphery of the die region. Providing contact pads on the periphery of the die region, for example, facilitate wirebonds between the carrier and a die mounted on the die region. Other configurations of contact pads may also be useful. For example, the contact pads may be disposed in the die attach region for mounting for a flip chip type of die.
Referring to FIG. 6 b, a die 120 is attached to the die region on the base carrier. In one embodiment, an adhesive 119 may be used to mount the die to the base carrier. The adhesive, for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful. Wirebonds 165 are formed to create electrical connection between contact pads on the carrier and bond pads 125 on the die. A cap 190 is formed over the die and first surface of the base carrier. The cap provides protection against the environment. The cap, for example, comprises a mold compound. The cap may be formed by, for example, transfer, compression or injection molding using a mold. Other techniques or materials may also be useful to form the cap.
As described, a wirebond type of die is attached to the base carrier. In other embodiments, a flip chip type of die is attached to the base carrier. In the case of a flip chip, it contacts die contacts on a surface thereof. The die contacts are mated to contact pads disposed in the die region on the base carrier. The die contacts and contact pads are reflowed to form electrical connections. An underfill material may be provided between the die and base carrier. The underfill material, for example, an epoxy-based polymeric material. The underfill material encapsulates and protects the die contacts.
In FIG. 6 c, the second major surface of the base carrier is processed. In one embodiment, the second major surface is patterned to remove excess material. For example, the bulk material is removed up to the surface of the dielectric layer 615. This forms second conductive traces 152 of the second line level 150. The second major surface may be patterned using an etch back process. For example, the etch includes a wet etch. Other techniques may also be useful.
The process continues, in one embodiment, to form package contacts 170 on the second surface of the base carrier substrate, as shown in FIG. 6 d. The process, for example, may be similar to that described in FIGS. 4 i and onwards. For example, the process continues by forming a package mask on the second surface, forming package pads and package contacts.
Although the process of FIGS. 6 a-c is described in the context of a wirebond die, it can be modified for forming a package with a flip chip. The process can be applied to forming a package with SMT devices, stacked dies or a combination thereof, including non-stacked dies.
FIGS. 7 a-d show another embodiment of a process for forming a semiconductor package 700. Referring to FIG. 7 a, a partially processed support carrier 710 is provided. The partially processed support carrier includes first and second major surfaces 711 and 712. The partially processed support carrier includes a base carrier or lead frame 608. The base carrier comprises a conductive material. For example, the base carrier comprises copper. Other types of conductive materials may also be useful.
The first major surface of the base carrier, in one embodiment, is patterned to create a topography which defines conductive traces of a line level. In one embodiment, the conductive traces are intermediate conductive traces 162 of an intermediate level. For example, mesas define intermediate conductive traces of the intermediate line level separated by recesses or trenches. A bulk portion of the base substrate remains. In one embodiment, patterning of the first major surface also forms via contacts 142 of a via contact level 140 coupled to the intermediate conductive traces. Forming the via contacts in a separate patterning process may also be useful.
Patterning of the first major surface may be achieved using, for example, mask and etch techniques. The etch, for example, includes a wet etch. Other techniques for patterning the first major surface may also be useful. The patterned base carrier substrate, for example, serves as a base leadframe carrier.
A first line level 130 with first conductive traces 132 is disposed in a dielectric layer 715 on the first major surface of the base carrier. The first conductive traces may comprise copper while the dielectric layer comprises polymer, solder mask or dielectric composite materials. Other types of materials for the second conductive traces and dielectric layer may also be useful.
The first conductive traces include contact pads 160. In one embodiment, contact pads comprise a conductive layer disposed on the first conductive traces. A contact pad, for example, comprises a metal, such as Ni, Au, Cu or Pd. Other types of materials may also be useful. The contact pads may be plated to the intermediate conductive traces. In one embodiment, the contact pads are disposed in an opening in the dielectric layer in a die region for coupling with a flip chip die. Other configurations of contact pads, such as disposing them in the periphery of a die region for coupling with a wirebond die may also be useful.
In some embodiments, the partially processed support carrier, as shown, may be provided by a leadframe supplier. The partially processed support carrier will then be further processed by the customer (or package manufacturer) of the leadframe supplier to complete the package. In other embodiments, the partially processed support carrier may be processed by the package manufacturer. For example, the partially processed support carrier may be processed by patterning the first surface of the base carrier to form intermediate conductive lines and first via contacts, forming a dielectric layer 716 on the first surface of the base carrier which covers the intermediate conductive lines and first via contacts by printing, lamination or spin on techniques, and forming first conductive traces over the dielectric layer and dielectric layer therebetween. The first conductive traces may be formed over the dielectric layer by techniques as previously described. Other techniques of forming the via and contact levels may also be useful.
Referring to FIG. 7 b, a die 120 is attached to the die region of the support carrier. As shown, a flip chip die is attached to the die region. For example, the die contacts 126 are mated to the contact pads in the die region of the base carrier. An underfill material may be provided between the die and base carrier. The underfill material, for example, includes an epoxy-based polymeric material. The underfill material encapsulates and protects the die contacts. Attaching other types of dies, such as a wirebond die may also be useful.
A cap 190 is formed over the die and first surface of the base carrier. The cap provides protection against the environment. The cap, for example, comprises a mold compound. The cap may be formed by, for example, transfer, compression or injection molding. Other techniques or materials may also be useful to form the cap. In some embodiment, the mold compound may serve as an underfill to fill the gaps between the die and support carrier.
As described, a flip chip die is attached to the base carrier. In other embodiments, a wirebond type of die is attached to the base carrier as described previously.
In FIG. 7 c, the second major surface of the base carrier is processed. The second major surface is patterned to remove excess material. In one embodiment, the bulk material is partially removed. For example, the bulk material is partially removed to the height of an intermediate via level. Partially removing the bulk material may be achieved by, for example, using an etch back process. The etch, for example, includes a wet etch.
The partially reduced bulk material is selectively patterned to form intermediate via contact 167 of an intermediate via level. Mask and etch processes may be employed to form the intermediate via contacts and intermediate conductive traces 162 of the intermediate line level.
The process continues to form conductive traces, as shown in FIG. 7 c. In one embodiment, the process continues to form second conductive traces 152 of a second conductive level 150. The conductive traces may be formed by techniques as described in FIGS. 4 f-i or as described in FIGS. 5 b-c. A dielectric layer may be formed to cover portions of the second conductive traces. Package contacts 170 are formed on the second surface of the carrier substrate, as shown in FIG. 7 d. The package contacts may be formed by a process, for example, similar to that described in FIGS. 4 i and onwards. For example, the process continues by forming a package mask on the second surface, forming package pads and package contacts.
Although the process of FIGS. 7 a-d is described in the context of a flip chip die, it can be modified to form a package with a wirebond die. The process can also be applied to forming a package with SMT devices, stacked dies or a combination thereof, including non-stacked dies.
FIGS. 8 a-e show embodiments of a semiconductor package 1800. The package includes a package substrate 110. The package substrate includes first and second major surfaces 111 and 112. The first major surface, for example, may be referred to as the top surface and the second major surface, for example, may be referred to as the bottom surface. Other designations for the surfaces may also be useful. In one embodiment, the top surface includes a chip region on which a die 120 is mounted.
In one embodiment, package contacts 170 are provided on the bottom surface. The package contacts serve as external package connections. For example, the package contacts can be electrically coupled to an external device (not shown), such as a circuit board. The package contacts may comprise spherical shaped structures or balls arranged in a grid pattern to form a BGA type package. Other types of package contacts, such as solder lands, flat shaped contacts or conductive pads, may be used. The package contacts, for example, can be formed from solder. Various types of conductive materials may be used. For example, the package contacts may be formed from solders, such as lead-based or non lead-based solders. Other types of materials, such as Cu—OSP, Ni—Au, alloys or conductive polymers, may also be used. Bottom package pads can be provided on which the package contacts are disposed. Arranging the contacts in other patterns or providing other types of contacts are also useful.
On the top surface of the substrate are disposed contact pads 160. The contact pads, for example, comprise a conductive material. The contact pads may, in one embodiment, comprise Ni, Au, Cu or Pd. Other types of conductive materials may also be useful. The contact pads are electrically coupled to the die.
In the case of a wire bond die, as shown in FIGS. 8 a, 8 b and 8 d, the contact pads are disposed on the periphery of the chip region. Wire bonds 165 are provided to couple the bond pads 125 on the die to contact pads on the package substrate. The bond pads are provided on, for example, an active top surface of the die. The die may be mounted on the package substrate by an adhesive 119. The adhesive may be an adhesive paste or an adhesive tape. Other types of adhesives may also be useful.
In another embodiment, a flip chip having die contacts 126 on an active surface of the die is mounted onto the chip region, as shown in FIGS. 8 c and 8 e. The contact pads, in the case of a flip chip application, are disposed in the chip region. The contact pads are configured to match the pattern of the die contacts of the flip chip. An underfill, such as an epoxy-based polymeric material, may be provided in the space between the die and package substrate. Alternatively, no underfill is provided between the die and carrier substrate.
Referring back to FIGS. 8 a-e, the contact pads are coupled to the package contacts for providing electrical connection to the die. The package may include a cap 190 which encapsulates the die. The cap, for example, comprises a mold compound. The cap provides protection against the environment.
The package substrate includes a base carrier such as a conductive leadframe. The leadframe may comprise, for example, copper. Other types of conductive materials may also be useful for the leadframe. In one embodiment, the leadframe comprises a patterned leadframe. The patterned leadframe defines a conductive line level and via level which allows routing of signals under the die attach region, as well as areas outside of the die attach region. In one embodiment, the patterned leadframe defines a first line level 130 and a first via level 140. The first line level includes first conductive traces 132. In one embodiment, the first conductive traces are proximate to the top surface of the package substrate and coupled to the contact pads. The first via level comprises first via contacts 142 which coupled to the first conductive traces.
In one embodiment, as shown in FIG. 8 a, the first via contacts are coupled to the package contacts on the second surface of the carrier substrate. For example, the first via contacts may extend from the first line level to the second surface of the package substrate to couple to the package contacts. In one embodiment, the first via contacts couple first conductive traces to respective package contacts. Other configurations of via contacts may also be useful.
In other embodiments, as shown in FIGS. 8 b-e, a second line level 150 is provided in the package substrate. The second line level, for example, serves as the bottom line level. The second line level includes second conductive traces 152 which are coupled to the package contacts. For example, the first via contacts may extend from the first line level to the second line level, coupling the first conductive traces to the second conductive traces. In one embodiment, the first via contacts couple first conductive traces to respective second conductive traces. Other configurations of via contacts may also be useful.
In one embodiment, the second line level comprises a material separate from the lead frame. For example, the second line level comprises a built-up conductive layer of the lead frame. The second line level, for example, may comprise copper. Other types of conductive materials may also be used to form the second line level.
The package substrate includes a dielectric layer 115. The dielectric isolates the conductive and via levels. The dielectric layer, for example, comprises polymer, solder mask or dielectric composite materials. Other types of dielectric materials may also be useful. The dielectric layer, in one embodiment, may serve as the top surface of the carrier substrate, with openings for the contact pads.
In yet other embodiments, one or more intermediate line levels may be provided between the first and second line levels (not shown). The intermediate line levels include intermediate conductive traces interconnected by intermediate via levels.
In one embodiment, the package includes package-on-package (PoP) contacts 812 extending from the top of the cap to the package substrate. In one embodiment, the PoP contacts are part of the patterned leadframe of the package substrate. In other embodiments, the PoP contacts are not part of the patterned leadframe. For example, the PoP contacts may comprise a plated conductive material, such as copper. The conductive material may be an electrolytic or electroless plated conductive material on top of the patterned lead frame. The PoP contacts, for example, are formed on the same side of the die attach region, allowing PoP contacts and the die to be encapsulated in a standard size mold in later processing. In one embodiment, the PoP contacts facilitate stacking of additional devices or packages thereon to form a 3D package. The PoP contacts provide electrical connections from the bottom package to the top package. The PoP contacts are coupled to the package contacts on the bottom surface of the package substrate via conductive traces and via contacts. Depending on the application, the conductive traces and via contacts may be from one or more levels.
In some embodiments, as shown in FIGS. 8 d-e, a heat dissipater 898 is disposed on the surface of the cap. The heat dissipater, in one embodiment, includes a conductive material which has good thermal conduction properties. For example, the heat dissipater comprises copper. Other heat dissipating materials may also be useful. The heat dissipaters, for example may be coupled to a PoP contact. The heat dissipater transfers the heat through the PoP contacts to the mother board or PCB or to the top package that are stacked on the package. The heat dissipater may also act as an electrical shield, for example, RF grounding to prevent electromagnetic radiation. In some embodiments, a plurality of heat dissipaters may be disposed on the surface of the cap. The heat dissipaters may be coupled to different PoP contacts.
FIGS. 9 a-j show another embodiment of a method for forming a semiconductor package. Referring to FIG. 9 a, a base carrier or a lead frame 810 is provided. The base carrier comprises a conductive substrate having first and second major surfaces 911 and 912. The conductive substrate, for example, comprises copper. Other types of conductive materials may also be useful. A soft mask 917 is formed on a first surface of the base carrier. The mask, for example, comprises photoresist. Other types of mask may also be useful. In some embodiment, an anti-reflective coating may be disposed beneath the photoresist to enhance image resolution.
In FIG. 9 b, the mask is patterned to form posts 918 on the first surface of the support carrier. Patterning of the mask, for example, may be achieved by selectively exposing it with an exposure using a photo mask. The exposed resist is developed, transferring the pattern of the photo mask 913 to the resist. For example, depending on whether the resist is a positive or negative resist, the exposed or unexposed regions are removed by the development process.
As shown in FIG. 9 c, the first surface of the base carrier is patterned using the resist mask as an etch mask. For example, a wet etch is performed to partially remove exposed portions of the base carrier. Other techniques may also be useful. In one embodiment, the etch forms PoP contacts or posts 812 on the first surface of the base carrier. The base carrier is etched to form PoP posts of the desired height. The height, for example, should be sufficient to accommodate the cap which is used to encapsulate the die subsequently mounted onto a die attach region of the base carrier.
After the PoP posts are formed, a resist mask 928 is formed on the first surface of the base carrier, as shown in FIG. 9 d. The resist mask is patterned to expose portions of the first surface of the base carrier for patterning. In FIG. 9 e, the base carrier is etch by, for example, a wet etch using the resist mask as an etch mask. The etch forms contact pads 160, conductive traces 132 and a die paddle. In one embodiment, the etch forms conductive traces and contacts pads on a first line level.
Referring to FIG. 9 f, a die 120 is attached to the die attach region. In one embodiment, a wirebond type of die is attached to the die attach region. The die, for example, is attached to the die paddle in the die attach region on the surface of the base carrier. An adhesive 119 may be used to mount the die to the base carrier. The adhesive, for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful. Wirebonds 165 are formed to create electrical connection between contact pads on the base carrier and bond pads 125 on the die.
In FIG. 9 g, a cap 190 is formed over the die and first surface of the base carrier. The cap provides protection against the environment. The cap, for example, comprises a mold compound. The cap may be formed by, for example, transfer, compression or injection molding. Other techniques or materials may also be useful to form the cap. In one embodiment, the PoP contacts 812 remain exposed after encapsulation. The exposed PoP contacts facilitate stacking of other devices or packages thereon.
In FIG. 9 h, the second major surface of the base carrier is processed. In one embodiment, the second major surface is patterned to form first via contacts 142 of a first via level. A pattern resist mask corresponding to the via contact pattern may be used. An etch, such as a wet etch, removes base carrier material exposed by the mask, leaving via contacts remaining under the patterned mask.
In one embodiment, the process may continue to form package contacts. For example, a dielectric layer is deposited on the underside of the mold with the exposed via contacts. The dielectric layer covers the via contacts. Openings are formed in the dielectric layer to expose the via contacts, serving as a solder mask for forming package contacts. This forms a package with one line level and one via level, such as that shown in FIG. 8 a.
In other embodiment, the process continues by forming a dielectric layer 915 on the underside of the mold with the exposed via contacts, as shown in FIG. 9 i. The dielectric layer, for example, is formed by printing, lamination or spin on techniques. The via contacts are exposed. In one embodiment, a resist mask 929 is formed on the surface of the dielectric and patterned to form trench openings corresponding to conductive traces of a second line level 950. The trench openings, in one embodiment, are selectively filled with a conductive material, such as by plating, to form second conductive traces 952. For example, the conductive material comprises copper. After the conductive traces are formed, the mask is removed. In an alternative embodiment, the second conductive traces may be formed by techniques as described previously with respect to FIGS. 5 a-c.
As shown in FIG. 9 j, a dielectric layer 917 is deposited on the base carrier, filling the spaces between and covering the second conductive traces. The dielectric layer, for example, comprises polymer, solder mask or dielectric composite materials. To form the dielectric layer, printing, lamination or spin on techniques may be employed. Other types of dielectric materials or techniques may be used to form the dielectric layer. The dielectric should be sufficiently thick to cover the conductive traces. Covering the conductive traces by other thicknesses may also be useful.
The dielectric layer is patterned to form openings to expose portions of the second conductive traces. The openings correspond to locations of package contacts of the package. The patterned dielectric layer serves as a package mask for subsequently forming package contacts in the openings.
Package contacts 170 are formed in the openings of the package mask. For example, the package contacts are formed by similar techniques as described previously with respect to FIGS. 4 j and onwards.
As described, a wirebond type of die is attached to the base carrier. FIGS. 10 a-c show another embodiment of a package for a flip chip type of die. Referring to FIG. 10 a, a partially processed base carrier or leadframe 810 is provided. The partially processed base carrier is at a stage of processing as described in FIG. 9 e. As such, the common features need not be discussed or discussed in detail. For example, the base carrier is etched by, for example, a wet etch using a resist mask as an etch mask. The etch forms contact pads 160, conductive traces and a die paddle. In one embodiment, the etch forms conductive traces and contact pads on a first line level. The partially processed base carrier further includes PoP posts 812 on the first surface of the support carrier.
Referring to FIG. 10 b, a flip chip type of die is attached to the partially processed carrier. In one embodiment, the flip chip type of die includes die contacts 126 on a surface thereof. The die contacts are mated to contact pads 160 disposed in the die region on the base carrier. The die contacts and contact pads are reflowed to form electrical connections. An underfill material may be provided between the die and base carrier. The underfill material, for example, an epoxy-based polymeric material. The underfill material encapsulates and protects the die contacts.
In FIG. 10 c, a cap 190 is formed over the flip chip type of die and first surface of the support carrier. The cap provides protection against the environment. The cap, for example, includes a mold compound. The cap may be formed by, for example, transfer, compression or injection molding. Other techniques or materials may also be used to form the cap. In one embodiment, the PoP contacts 812 remain exposed after encapsulation. The exposed PoP contacts facilitate stacking of other devices or packages thereon.
The process continues to form a semiconductor package similar to the steps described with respect to FIG. 9 h and onwards. As such, the common features need not be discussed or discussed in detail.
The PoP contacts, formed out of the base lead frame carrier or formed by plating as described facilitates stacking of one or more devices or packages thereon and provide electrical connections between the packages. Therefore, the PoP contacts are used as interconnection in the package. The advantages of having the PoP contacts formed out of the base lead frame is that the desired PoP contacts height can be easily achieved by varying the thickness of the starting base or lead frame carrier. Similarly, if a plating process is used to form the PoP contacts, the required height of the contacts can be easily adjusted using a standard size mold.
FIGS. 11 a-b show plan views of various embodiments of a base carrier 1900. FIG. 11 a show a plan view of an embodiment of the base carrier in the form of a wafer. For example, the base carrier is presented in an 8″ wafer frame. FIG. 11 b shows another embodiment of a base carrier in the form of a panel. Although the package layout in the panel form of the base carrier in FIG. 11 b is presented in a 2-D array, it is understood that a 1-D array is also useful, such as in the form of a strip. Alternatively, the base carrier may be in the form of a round plate.
FIGS. 12 a-m show another embodiment of forming a package 1200. The package, for example, comprises a fan-out structure for packages at base carrier or leadframe level. Referring to FIG. 12 a, a base carrier 1110 is provided. The base carrier includes first and second major surfaces 1111 and 1112. The first major surface maybe referred to as the top or frontside surface and the second major surface may be referred to as the bottom or backside surface. Other designation for the surfaces may also be useful. The base carrier, for example, is formed from a conductive material. In one embodiment, the base carrier is formed from copper. Other types of conductive materials, such as aluminum as well as alloys, including alloys of copper, may also be useful. The base carrier, for example, is a leadframe of the package. The top surface of the leadframe includes a die attach region. The lead frame, for example, should be sufficiently thick to prevent warpage.
As shown in FIG. 12 b, contact pads 160 are formed on the top surface of the leadframe. In one embodiment, the contact pads are formed by an under bump metallization (UBM) process. Other types of process for forming contact pads may also be useful. The contact pads are, in one embodiment, disposed in the die region of the front surface of the leadframe.
A die 120 is attached to the die region, as shown in FIG. 12 c. In one embodiment, the die is a flip chip. For example, the flip chip includes die contacts 126 disposed on an active surface. The die contacts are mated to the contact pads on the frontside surface of the leadframe. In one embodiment, as shown in FIG. 12 d, an underfill 129, such as an epoxy-based polymeric material, may be dispensed in the space between the die and base carrier substrate. Alternatively, no underfill is provided between the die and base carrier.
In FIG. 12 e, a cap 190 is formed over the die and top surface of the package. The cap, for example, may comprise a mold compound. Other types of materials may also be useful. The cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the cap. As shown the cap completely covers the top of the die. In other embodiments, the top of the cap and top of the die may be co-planar. In some embodiment, the molding process also forms the underfill in the space between the die and leadframe.
Referring to FIG. 12 f, the leadframe is processed or thinned to a thickness equal to the thickness of a line level of a package substrate. In one embodiment, thinning of the leadframe is achieved by polishing, grinding or etching the backside. For example, an etch back process may be employed. The etch back process may be a wet etch. Other techniques for thinning the backside may also be useful. As described, the thinning of the leadframe is performed after the molding process to form the cap. The cap may advantageously serve to provide structural support to facilitate the packaging process.
In other embodiments, thinning is not performed. The thinning of the leadframe depends on the thickness of the leadframe. For example, if the leadframe is already of the desired thickness, thinning is not necessary.
Referring to FIG. 12 g, a soft mask layer 1117 is formed on the backside of the leadframe. The soft mask, for example, is a photoresist. The photoresist may be formed by, for example, a spin on process. The resist is patterned to form openings. In one embodiment, the pattern of the resist layer corresponds to the conductive traces of the first level. For example, the remaining resist which forms the patterned resist mask corresponds to conductive traces.
In FIG. 12 h, the leadframe is patterned, removing portions exposed by the soft mask. For example, a wet etch is used to remove exposed portions of the leadframe. This leaves remaining portion of the leadframe which forms conductive traces 132 of the first line level 130.
Referring to FIG. 12 i, the process continues to form isolation material which fills the gaps between the conductive traces. In one embodiment, a dielectric layer 1215 is formed on the backside of the leadframe, filling the spaces between and covering the conductive traces. The dielectric layer, for example, is formed of polymer, solder mask or dielectric composite materials. The dielectric layer, for example, may be formed by printing, lamination or spin on techniques. Other dielectric materials and techniques may also be useful.
In some embodiments, this forms a package substrate 110 of the package. The process may continue to form package contacts on the bottom of the package substrate. For example, package openings are formed in the dielectric layer to expose the conductive traces. Package pads and package contacts may be formed in the opening.
In other embodiments, the process continues to form a second line level. As shown in FIG. 12 j, openings are formed in the dielectric layer. The openings correspond to via openings of a first via level 140 in which via contacts are formed. The openings may be formed by, for example, mask and etch processes. For example, the dielectric layer is etched using a patterned resist mask.
Referring to FIG. 12 k, a conductive layer 1216 is formed on the backside of the leadframe. The conductive layer fills the via openings and cover the dielectric layer. In one embodiment, the conductive layer is formed of copper. The conductive layer may be formed by plating techniques, including electrolytic and electroless plating. The conductive layer should be sufficiently thick to form the via contacts and second conductive traces 152 of a second line level 150. The formed second conductive traces 152 are separated by spaces.
In FIG. 12 k, a dielectric layer 1217 is formed on the backside, filling the spaces between and covering the second conductive traces. The dielectric layer 1217, for example, may be similar to the dielectric layer 1215. Other types of dielectric material may also be used to form the dielectric layer 1217. The dielectric layer is patterned to form openings to expose the second conductive traces. The openings correspond to locations of package contacts. Patterning of the dielectric layer may be achieved using a resist mask and an etch.
As shown in FIG. 12 l, package pads 472 are formed in the openings. The package pads, for example, may be formed by UBM process. Other types of package pads may also be useful. Package contacts 170, such as solder balls, may optionally be formed in the openings, as shown in FIG. 12 m.
As described, a fan out structure is provided at the package substrate level, avoiding the need to provide fan out at the die level. This results in improved package reliability at the board level.
FIGS. 13 a-g show another embodiment of forming a package 1300. The package, for example, includes a fan-out structure for packages in the base carrier or leadframe level. The package has similarities to that described in FIGS. 12 a-m. Common features and process steps may not be described or described in detail. Referring to FIG. 13 a, a base carrier 1110 is provided. The base carrier includes first and second major surfaces 1111 and 1112. The lead frame, for example, should be sufficiently thick to prevent warpage.
In FIG. 13 b, pad recesses 1302 are formed in the top surface of the leadframe. The recesses may be formed by a mask and etch technique. For example, the etch includes a wet etch. Other techniques of forming the pad recesses may also be useful. The recesses are disposed in a die region on the top surface of the leadframe. The recesses should be sufficiently deep and arranged in a pattern to accommodate die contacts 126 of a flip chip. Contact pads 160 are formed in the recesses. In one embodiment, the contact pads are formed by an under bump metallization (UBM) process. Other types of process for forming contact pads may also be useful. The contact pads are, in one embodiment, disposed in the pad recesses in the die region of the front surface of the leadframe.
Referring to FIG. 13 c, a die 120 is attached to the die region. In one embodiment, the die is a flip chip. For example, the flip chip includes die contacts 126 disposed on an active surface. The die contacts are mated to the contact pads on the frontside surface of the leadframe. The die contacts, for example, are disposed in the recesses. Since the die contacts are disposed in the recesses, no underfill is needed.
In FIG. 13 d, a cap 190 is formed over the die and top surface of the package. The cap, for example, may comprise a mold compound. Other types of materials may also be useful. The cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the cap. As shown the cap completely covers the top of the die. In other embodiments, the top of the cap and top of the die may be co-planar.
Referring to FIG. 13 e, the leadframe is thinned to a thickness equal to the thickness of a line level of a package substrate. For example, the leadframe is thinned to a thickness of about 5 to 50 μm. In one embodiment, thinning of the leadframe is achieved by polishing, grinding or etching the backside. For example, an etch back process may be employed. The etch back process may be a wet etch. Other techniques for thinning the backside may also be useful.
Referring to FIG. 13 f, a soft mask layer is formed on the backside of the leadframe. The soft mask 1117, for example, is a photoresist. The photoresist may be formed by, for example, a spin on process. The resist is patterned to form openings. In one embodiment, the pattern of the resist layer corresponds to conductive traces 132 of the first level 130. For example, the remaining resist which forms the patterned resist mask corresponds to conductive traces.
In FIG. 13 g, the leadframe is patterned, removing portions exposed by the soft mask. This leaves remaining portion of the leadframe which forms conductive traces 132 of the first line level 130. The process continues to form the package, as described in FIGS. 12 i-m.
FIGS. 14 a-f show another embodiment of forming a package 1400. The package, for example, includes a fan-out structure for packages in the base carrier or leadframe level. The package has similarities to that described in FIGS. 12 a-m. Common features and processes steps may not be described or described in detail. Referring to FIG. 14 a, a base carrier 1110 is provided. The base carrier includes first and second major surfaces 1111 and 1112. The lead frame, for example, should be sufficiently thick to prevent warpage.
The top surface of the base carrier is patterned. In one embodiment, the top surface of the base carrier is patterned to form trenches 1402. The trenches, for example, correspond to spaces between conductive traces of a first line level 130. For example, the depth of the recesses should be equal to the height of the conductive traces. The top surface may be patterned by an etch process using a resist mask. For example, the etch includes a wet etch. Other techniques for patterning the top surface of the leadframe may also be useful.
As shown in FIG. 14 b, contact pads 160 are formed on the top surface of the leadframe. In one embodiment, the contact pads are formed by an under bump metallization (UBM) process. Other types of process for forming contact pads may also be useful. The contact pads are, in one embodiment, disposed in the die region of the front surface of the leadframe. Such configuration may reduces the impact of frame level warpage.
A die 120 is attached to the die region, as shown in FIG. 14 c. In one embodiment, the die is a flip chip. For example, the flip chip includes die contacts 126 disposed on an active surface. The die contacts are mated to the contact pads on the frontside surface of the leadframe. In one embodiment, as shown in FIG. 14 d, an underfill 129, such as an epoxy-based polymeric material, may be dispensed in the space between the die and base carrier. The underfill, for example, may also fill the trenches formed in the base carrier. Alternatively, no underfill is provided between the die and carrier substrate.
In FIG. 14 e, a cap 190 is formed over the die and top surface of the package. The cap, for example, may comprise a mold compound. Other types of materials may also be useful. The cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the cap. As shown, the cap completely covers the top of the die. In other embodiments, the top of the cap and top of the die may be co-planar. In some embodiments, the molding process also forms the underfill in the space between the die and leadframe.
Referring to FIG. 14 f, the leadframe is thinned to at least expose the bottom of the underfill material in the trenches of the base carrier. This forms first conductive lines 132 of the first line level 130 of a package substrate. The process continues to form the package. For example, the process continues as described in FIGS. 12 i-m to form the package.
FIGS. 15 a-e show another embodiment of forming a package 1500. The package, for example, includes a fan-out structure for packages in the base carrier or leadframe level. The package has similarities to that described in FIGS. 12 a-m. Common features and processes steps may not be described or described in detail. Referring to FIG. 15 a, a base carrier 1110 is provided. The base carrier includes first and second major surfaces 1111 and 1112. The lead frame, for example, should be sufficiently thick to prevent warpage. The top surface of the leadframe includes a die attach region.
As shown in FIG. 15 b, contact pads 160 are formed on the top surface of the leadframe. In one embodiment, the contact pads are formed by an under bump metallization (UBM) process. Other types of process for forming contact pads may also be useful. The contact pads are, in one embodiment, disposed in the periphery of the die region.
A die 120 is attached to the die region, as shown in FIG. 15 c. In one embodiment, the die is a wirebond type of die. For example, the wirebond die includes bond pads 125 on an active surface. In one embodiment, an adhesive 119 may be used to mount the die to the die region. The adhesive, for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful. The inactive surface of the die is attached to the leadframe, leaving the active surface with the bond pads exposed.
In FIG. 15 d, wire bonds 165 are attached to the bond pads on the die and contact pads on the leadframe. The wirebonds may be attached using a wirebond process. A cap 190 is formed over the die and top surface of the package, as shown in FIG. 15 e. The cap, for example, may comprise a mold compound. Other types of materials may also be useful. The cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the cap. As shown the cap completely covers the top of the die and wirebonds. The process continues to form the package. For example, the process continues as described in FIGS. 12 f-m.
FIGS. 16 a-c show another embodiment of forming a package 1600. The package, for example, includes a fan-out structure for packages in the base carrier or leadframe level. The package has similarities to that described in FIGS. 12 a-m and FIGS. 15 a-e. Common features and process steps may not be described or described in detail. Referring to FIG. 16 a, a base carrier 1110 is provided. The base carrier includes first and second major surfaces 1111 and 1112. The top surface of the leadframe includes a die attach region.
As shown in FIG. 16 b, contact pads 160 are formed in pad recesses 1602 in the periphery of the die attach region on the top surface of the leadframe. The pad recesses may be formed by an etch using a resist mask while the contact pads are formed by an under bump metallization (UBM) process. Other types of process for forming contact pads may also be useful.
A die 120 is attached to the die region, as shown in FIG. 16 c. In one embodiment, the die is a wirebond type of die. For example, the wirebond die includes bond pads 125 on an active surface. In one embodiment, an adhesive 119 may be used to mount the die to the die region. The adhesive, for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful. The inactive surface of the die is attached to the leadframe, leaving the active surface with the bond pads exposed. The process continues to form the package. For example, the process continues as described in FIGS. 15 d and onwards. In some embodiments, when thinning the leadframe, the bottom of the contact pads may be exposed. In other embodiments, the bottom of the contact pads is not exposed when thinning the leadframe.
FIGS. 17 a-c show another embodiment of forming a package 1700. The package, for example, includes a fan-out structure for packages in the base carrier or leadframe level. The package has similarities to that described in FIGS. 12 a-m, FIGS. 14 a-f and FIGS. 15 a-e. Common features and process steps may not be described or described in detail.
Referring to FIG. 17 a, a base carrier 1110 is provided. The base carrier includes first and second major surfaces 1111 and 1112. The top surface of the leadframe includes a die attach region.
The top surface of the leadframe is patterned. In one embodiment, the top surface of the leadframe is patterned to form trenches 1402. The trenches, for example, correspond to spaces between conductive traces of a first line level 130. For example, the depth of the recesses should be equal to the height of the conductive traces. The top surface may be patterned by an etch process using a resist mask. Other techniques for patterning the top surface of the leadframe may also be useful.
As shown in FIG. 17 b, contact pads 160 are formed on the top surface of the leadframe. In one embodiment, the contact pads are formed by an under bump metallization (UBM) process. Other types of process for forming contact pads may also be useful. The contact pads are, in one embodiment, disposed in the periphery of the die region and on the top surface of the lead frame.
A die 120 is attached to the die region, as shown in FIG. 17 c. In one embodiment, the die is a wirebond type of die. For example, the wirebond die includes bond pads 125 on an active surface. In one embodiment, an adhesive 119 may be used to mount the die to the die region. The adhesive, for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful. The inactive surface of the die is attached to the leadframe, leaving the active surface with the bond pads exposed.
The process may continue to form the package. For example, the process may continue to form the package as described in FIG. 15 d and onwards as well as FIG. 16 c and onwards.
The package can be extended to include a die stack disposed on the package substrate to form a 3 dimensional (3D) package. A fan out structure may be included in the package substrate or on top of the cap of the package. For example, the lead frame of the package substrate may include a fan out structure. The fan out structure improves pin density as well as wiring complexity of the package.
A die stack includes a plurality of dies stack on top of each other. For example the die stack may include a plurality of flip chip dies. The dies of the stack may be interconnected by through vias (TVs), such as through silicon vias (TSVs). For example, TVs extend from the top to the bottom of the die to facilitate stacking of dies, such as flip chip dies. A redistribution layer (RDL) may be used to facilitate connections between dies. The RDL may be used, for example, to facilitate connections between different types of dies.
In other embodiments, the die stack may include a plurality of wirebond dies. In the case of wirebond dies, the die above may be smaller than the one below to expose bond pads for coupling. The die stack, in some embodiments, may include different types of dies. For example, the die stack may include both flip chip and wirebond dies. The flip chip die or dies may include TVs to facilitate stacking of the dies.
In another embodiment, multiple dies may be disposed on top of a die. For example two dies may be disposed on top of a die. For example, a die and an SMT may be disposed on top of a die. Other configurations of stack dies may also be useful.
A fan out structure may be disposed on top of a die stack or a die mounted onto a package substructure. One or more dies may be disposed on the fan out structure. In the case of more than one die, the dies may be disposed in a planar configuration, stack configuration or a combination thereof. The dies may be flip chip, wire bond, or a combination thereof.
FIGS. 18 a-j show one embodiment of a method for forming a 3-dimensional (3D) package 1800. The 3D package, for example, may be a 3D System-in-Package. The package, for example, comprises a fan-out structure for packages at base carrier or leadframe level. The package has similarities to that described in FIGS. 14 a-f. Common features and processes steps may not be described or described in detail. Referring to FIG. 18 a, a base carrier 1110 is provided. The base carrier includes first and second major surfaces 1111 and 1112. The lead frame, for example, should be sufficiently thick to prevent warpage.
The top surface of the base carrier is patterned. In one embodiment, the top surface of the base carrier is patterned to form trenches 1402. The trenches, for example, correspond to spaces between conductive traces of a first line level 130. For example, the depth of the recesses should be equal to the height of the conductive traces. The top surface may be patterned by an etch process using a resist mask. Other techniques for patterning the top surface of the leadframe may also be useful.
The trenches, in one embodiment, are filled with a dielectric layer 1815. The dielectric layer, for example, is formed of polymer, solder mask or dielectric composite materials. The dielectric layer may be formed by printing, such as stencil or screen printing, lamination or spin on techniques. Other types of dielectric materials or techniques may also be used to form the dielectric layer.
As shown in FIG. 18 b, contact pads 160 are formed on the top surface of the leadframe. In one embodiment, the contact pads are formed by an under bump metallization (UBM) process. Other types of process for forming contact pads may also be useful. The contact pads are, in one embodiment, disposed in the die region of the front surface of the leadframe.
A die 1820 is attached to the die region, as shown in FIG. 18 c. In one embodiment, the die includes a through-silicon-via (TSV) flip chip. The die of the TSV flip chip, in one embodiment, includes a plurality of through silicon via (TSV) contacts 1840 in the die substrate. The TSV flip chip, in one embodiment, includes die contacts 126 disposed on an active surface. In one embodiment, the number of the TSV contacts is the same as the number of the die contacts. Providing other number of TSV contacts is also useful. In one embodiment, the die contacts are coupled to the TSV contacts and the die contacts are mated to the contact pads on the front side surface of the leadframe. In one embodiment, as shown in FIG. 18 d, an underfill 129, such as an epoxy-based polymeric material, may be dispensed in the space between the die and base carrier. The underfill, for example, may also fill the trenches formed in the base carrier. Alternatively, no underfill is provided between the die and carrier substrate.
In FIG. 18 e, a first cap 190 is formed over the die and top surface of the package. The first cap, for example, may comprise a mold compound. Other types of materials may also be useful. The cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the cap. As shown, the first cap completely covers the top of the die.
Referring to FIG. 18 f, the leadframe is thinned to at least expose the bottom of the dielectric material in the trenches of the base carrier. This forms first conductive lines 132 of the first line level 130 of a package substrate. As described, the leadframe is thinned after the molding process to form the cap. The cap may advantageously serve to provide structural support to facilitate the packaging process. In one embodiment, the process continues by thinning a top surface of the cap until top surfaces of the TSV contacts are exposed, as shown in FIG. 18 g. The top surface of the cap is thinned, for example, by grinding. Other techniques may also be used to thin the cap. In another embodiment, the thinning process may be excluded if film molding is used to directly expose the top surface of the TSV contacts.
The exposed TSV contacts facilitate stacking of further devices or components thereon. In one embodiment, one or more devices, including both active and passive components, may be stacked onto the exposed TSV contacts and top surface of the first cap. In one embodiment, a flip chip 1831 and a passive device 1833 are attached thereon as shown in FIG. 18 h. As shown, the die contacts 1826 of the flip chip and the electrical contacts 1836 of the passive component are coupled to the exposed TSV contacts 1840 of the TSV die 1820. As such, the exposed TSV contacts facilitate electrical connection of the components to the leadframe. In one embodiment, as shown in FIG. 18 i, an underfill 129, such as an epoxy-based polymeric material, may be dispensed in the space between the flip chip 1831 and the top surface of the first cap 190. Alternatively, no underfill is provided between the flip chip and the first cap.
In FIG. 18 j, a second cap 1890 is formed over the flip chip, the passive device and top surface of the first cap. The second cap, for example, may comprise a mold compound. Other types of materials may also be useful. Providing the second cap with a material different than the first cap may also be useful. The second cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the second cap. As shown, the cap completely covers the top of the flip chip, the passive component and the top surface of the first cap. The process continues to form additional conductive line levels, dielectric layers to isolate the conductive traces and vias and package contacts to form the package. For example, the process continues as described in FIGS. 12 i-m to form the package.
FIGS. 19 a-g show another embodiment of a method for forming a 3D System-in-Package 1800. The package has similarities to that described in FIGS. 14 a-f and FIG. 18 a-j. Common features and processes steps may not be described or described in detail. The method in FIGS. 19 a-g differs from the method as described with respect to FIGS. 18 a-j in which additional conductive line levels are formed prior to attachments of additional devices on top of the first cap.
FIG. 19 a shows the package processed similarly to the stage as described in FIG. 18 f. For example, the leadframe is thinned to at least expose the bottom of the dielectric material in the trenches of the base carrier. This forms first conductive lines 132 of the first line level 130 of a package substrate. As such, the common features need not be discussed or discussed in detail.
In one embodiment, the process continues to form isolation material over the conductive traces. In one embodiment, a dielectric layer 1215 is formed on the backside of the leadframe. As shown in FIG. 19 b, openings are formed in the dielectric layer. The openings correspond to via openings of a first via level 140 in which via contacts are formed. The openings may be formed by, for example, mask and etch processes. For example, the dielectric layer is etched by an etch using a patterned resist mask.
Referring to FIG. 19 c, a conductive layer 1216 is formed on the backside of the leadframe. The conductive layer fills the via openings and cover the dielectric layer. In one embodiment, the conductive layer is formed of copper. The conductive layer may be formed by plating techniques, including electrolytic and electroless plating. The conductive layer should be sufficiently thick to form second conductive traces 152 of a second line level 150. The formed second conductive traces 152 are separated by spaces.
In FIG. 19 d, a dielectric layer 1217 is formed on the backside, filling the spaces between and covering the second conductive traces. The dielectric layer 1217, for example, may be similar to dielectric layer 1215. Other types of dielectric material may also be used to form the dielectric layer 1217. The dielectric layer is patterned to form openings to expose the second conductive traces. The openings correspond to locations of package contacts. Patterning of the dielectric layer may be achieved using a resist mask and an etch.
As shown in FIG. 19 e, package pads 472 are formed in the openings. The package pads, for example, may be formed by UBM. Other types of package pads may also be useful. In FIG. 19 f, a top surface of the first cap is thinned until top surfaces of the TSV contacts exposed. The top surface of the first cap is thinned, for example, by grinding. Other techniques may also be used to thin the first cap. In another embodiment, the thinning process may be excluded if film molding is used to directly expose the top surface of the TSV contacts.
The process continues to attach additional devices or components on top of the top surface of the first cap. For example, the process continues as described in FIG. 18 h to FIG. 18 j. In FIG. 19 g, package contacts 170, such as solder balls, are formed in the openings of the dielectric layer to complete the package.
FIGS. 20 a-e show another embodiment of a method for forming a 3D package 2000. The 3D package, for example, includes a 3D wirebond package. The package has similarities to that described in FIGS. 14 a-f, FIG. 18 a-j and FIG. 19 a-g. Common features and processes steps may not be described or described in detail.
FIG. 20 a shows the package processed similarly to the stage as described in FIG. 18 c. For example, a die 2020 is attached to the die region, as shown in FIG. 20 a. In one embodiment, the die includes a through-silicon-via (TSV) flip chip. The die of the TSV flip chip, in one embodiment, includes a plurality of through silicon via (TSV) contacts 1840 in the die substrate. However, the TSV chip in FIG. 20 a differs from the TSV flip chip of FIG. 18 c in terms of the number of TSV contacts and the distribution of the TSV contacts. In this embodiment, the arrangement and the number of the TSV contacts is different than the number of the die contacts. For example, the TSV contacts are disposed and are coupled to die contacts at the periphery of the die. The die contacts are mated to the contact pads on the front side surface of the leadframe.
The process continues to form the package. For example, the process continues to form an underfill 129 and the first cap to protect the TSV flip chip as described in FIG. 18 d to FIG. 18 f. As such, the common features need not be discussed or discussed in detail.
In FIG. 20 b, a top surface of the first cap is thinned until top surfaces of the TSV contacts exposed. The top surface of the cap is thinned, for example, by grinding. Other techniques may also be used to thin the first cap. In another embodiment, the thinning process may be excluded if film molding is used to directly expose the top surface of the TSV contacts.
A second die 2031 is attached to the top surface of the first cap, as shown in FIG. 20 c. In one embodiment, the die is a wirebond type of die. For example, the wirebond die includes bond pads 125 on an active surface. In one embodiment, an adhesive 119 may be used to mount the die to the die region. The adhesive, for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful. The inactive surface of the second die is attached to the top surface of the cap, leaving the active surface with the bond pads exposed.
In FIG. 20 d, wire bonds 165 are attached to the bond pads on the second die and the exposed top surface of the TSV contacts of the TSV flip chip. The wirebonds may be attached using a wirebond process. A second cap 1890 is formed over the second die and top surface of the first cap, as shown in FIG. 20 e. The second cap, for example, may comprise a mold compound. Other types of materials may also be useful. The cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the cap. As shown the cap completely covers the top of the second die and wirebonds. The process continues to form the package. For example, the process continues as described in FIGS. 12 i-m.
In an alternate embodiment, the process as described with respect to FIGS. 20 a-e may be modified to form a 3D Package on Package (PoP). Common features and process steps need not be discussed or discussed in detail. In one embodiment, instead of attaching a wirebond die on the top surface of the first cap, a semiconductor package 2550 may be stacked on the top surface of the first cap as shown in FIG. 20 f. The semiconductor package 2550, for example, may include a wirebond die therein. Providing other types of dies in the semiconductor package is also useful. In one embodiment, the package contacts 2526 of the semiconductor package 2550 are coupled to the exposed TSV contacts. As such, the exposed TSV contacts facilitate electrical connection between the top semiconductor package and the bottom semiconductor package with the base carrier.
In yet another alternate embodiment, the process as described with respect to FIGS. 20 a-e may be modified to form a 3D Package in Package (PiP). Common features and process steps need not be described or described in detail. In one embodiment, instead of attaching a wirebond die on the top surface of the first cap, a semiconductor package 2650 may be stacked on the top surface of the first cap as shown in FIG. 20 g. The semiconductor package 2550, for example, may include a wirebond die therein. Providing other types of dies in the semiconductor package is also useful. In one embodiment, one of the surfaces of the semiconductor package is attached to the top surface of the first cap by an adhesive. The package contacts 2625 of the semiconductor package 2550 are coupled to the exposed TSV contacts by wirebonds 2665. As such, the exposed TSV contacts facilitate electrical connection between the top semiconductor package and the bottom semiconductor package with the base carrier.
FIGS. 21 a-e show another embodiment of a method for forming a 3D package 2100. The 3D package, for example, includes a 3D multi chip module (MCM) package. The package has similarities to that described in FIG. 18 a-j and FIG. 19 a-g. The package, for example, includes a fan out structure on top of the package. Common features and process steps may not be described or described in detail.
FIG. 21 a shows the package processed similarly to the stage as described in FIG. 18 g. For example, a die 1820 is attached on the die region of the base carrier. The top surface of the first cap is thinned until top surfaces of the TSV contacts are exposed, as shown in FIG. 18 g. As such, common features and process steps need not be discussed. Referring to FIG. 21 a, the process continues to form isolation material, such as a dielectric layer 2215, is formed over the top surface of the first cap. The dielectric layer, for example, is formed of polymer, solder mask or dielectric composite materials. The dielectric layer, for example, may be formed by printing, lamination or spin on techniques. Other dielectric materials or techniques may also be useful.
In one embodiment, the process continues to form a first line level on top of the first cap. As shown in FIG. 21 b, a conductive layer 2216 is formed on the dielectric layer 2215. In one embodiment, the conductive layer is formed of copper. The conductive layer may be formed by plating techniques, including electrolytic and electroless plating. The conductive layer should be sufficiently thick to form first conductive traces of a first line level on top of the first cap. The conductive material is patterned to form first conductive traces 2152 separated by spaces.
In FIG. 21 c, a dielectric layer 2217 is formed on top of the conductive layer, filling the spaces between and covering portions of the first conductive traces on top of the first cap. The dielectric layer 2217, for example, may be similar to dielectric layer 2215. Other types of dielectric material may also be used to form the dielectric layer 2217. The dielectric layer is patterned to form openings to expose the first conductive traces 2152. The openings correspond to locations of package pads. Patterning of the dielectric layer may be achieved using a resist mask and an etch.
As shown in FIG. 21 d, package pads 2172 are formed in the openings. The package pads, for example, may be formed by UBM. Other types of package pads may also be useful. More than one device, such as two flip chip devices, may be provided on top of the package pads. Providing more than two flip chip devices may also be useful. The die contacts of the second 1831 and third flip chip 1832 are coupled to the package pads, as shown in FIG. 21 d.
In FIG. 21 e, an underfill 129, such as an epoxy-based polymeric material, may be dispensed in the space between the die contacts of the flip chips and the dielectric layer 2217. Alternatively, no underfill is provided. The process continues to form the package. For example, the process continues as described in FIGS. 12 i-m.
In an alternate embodiment, instead of forming a 3D multi chip module package, the method as described with respect to FIGS. 21 a-e may also be modified and used to form a 3D single chip package. FIG. 22 shows a 3D single chip package. FIG. 22 is similar to FIG. 21 d except that a single flip chip 2231 is attached on top of the first cap. As such, common features and process steps need not be discussed or discussed in detail.
FIGS. 23 a-c show another embodiment of a process for forming a 3D package. The 3D package, for example, includes a 3D System in Package with fan out structure at the top of the package. FIG. 23 a shows the package processed similarly to the stage as described in FIG. 21 c. For example, a dielectric layer 2217 is formed on top of the conductive layer, filling the spaces between and covering portions of the first conductive traces on top of the first cap. Hence, common features and process steps need not be described.
Referring to FIG. 23 a, one or more active and passive components are provided on top of the dielectric layer 2217. For example, a flip chip 1831, first and second passive components, 1833 and 1835, are provided on top of the dielectric layer. Providing other number of components may also be useful. In one embodiment, the one or more devices, including both active and passive components, may be stacked onto the exposed conductive traces on the top surface of the first cap. As shown in FIG. 23 a for example, the die contacts 1826 of the flip chip and the electrical contacts 1836 of the passive components are coupled to the exposed conductive traces 2152. As such, the exposed conductive traces facilitate electrical connection of the components to the package with the leadframe below. In one embodiment, as shown in FIG. 23 b, an underfill 129, such as an epoxy-based polymeric material, may be dispensed in the space between the die contacts of the flip chip and the dielectric layer. Alternatively, no underfill is provided.
In FIG. 23 c, a second cap 1890 is formed over the flip chip and the passive devices. The second cap, for example, may comprise a mold compound. Other types of materials may also be useful. Providing the second cap with a material different than the first cap may also be useful. The second cap provides protection against the environment. A transfer, compression or injection molding process may be employed to form the second cap. As shown, the cap completely covers the top of the flip chip and the passive components. The process continues to form the package. For example, the process continues as described in FIGS. 12 i-m to form the package.
FIGS. 24 a-e show another embodiment of a process for forming a 3D package 2400. For example, the 3D package includes a 3D hybrid with fan out at the top of the package. FIG. 24 a shows the package processed similarly to the stage as described in FIG. 21 c. For example, a dielectric layer 2217 is formed on top of the conductive layer, filling the spaces between and covering portions of the first conductive traces on top of the first cap. Hence, common features and process steps need not be described.
Referring to FIG. 24 a, one or more devices may be provided on top of the dielectric layer. One or more active and passive components are provided on top of the dielectric layer 2217. In this embodiment, a flip chip 1831 is provided on top of the dielectric layer. Providing other number of components may also be useful. In one embodiment, the flip chip may be stacked onto the exposed conductive traces on the top surface of the first cap. As shown in FIG. 24 a for example, the die contacts 1826 of the flip chip are coupled to the exposed conductive traces 2152. As such, the exposed conductive traces facilitate electrical connection of the flip chip to the package with the leadframe below. In one embodiment, as shown in FIG. 24 b, an underfill 129, such as an epoxy-based polymeric material, may be dispensed in the space between the die contacts of the flip chip and the dielectric layer. Alternatively, no underfill is provided.
The process continues by providing a second die 2031. A second die 2031, for example, is stacked on top of the flip chip 1831, as shown in FIG. 24 c. In one embodiment, the die is a wirebond type of die. For example, the wirebond die includes bond pads 125 on an active surface. In one embodiment, an adhesive (not shown) may be used to mount the die to the top surface of the flip chip. The adhesive, for example, may comprise an adhesive paste or die attach film, such as tape. Other types of adhesives, such as epoxy, may also be useful. The inactive surface of the second die is attached to the top surface of the flip chip, leaving the active surface with the bond pads exposed.
In FIG. 24 d, wire bonds 165 are attached to the exposed conductive traces 2152. The wirebonds may be attached using a wirebond process. A second cap 1890 is formed over the second die, wire bonds and top surface of the dielectric layer, as shown in FIG. 24 e. The second cap, for example, may comprise a mold compound. Other types of materials may also be useful. The cap provides protection against the environment. As shown the cap completely covers the top of the second die, wirebonds and the flip chip. The process continues to form the package. For example, the process continues as described in FIGS. 12 i-m.
The embodiments, as discussed, provides a semiconductor package using a base carrier or leadframe to act as a support carrier and forms part of the package substrate during the IC build up process, packaging assembly and IC wafer assembly. Since the leadframe forms part of the package substrate, an additional temporary carrier to serve as a support structure is not required. Hence, the step of removing the temporary carrier as used in conventional method is avoided and reliability issues due to remnants of adhesive left behind in the support carrier removal step is also prevented.
Furthermore, the base carrier or leadframe also forms part of the electrical interconnection within the semiconductor package. As described, the partially processed or patterned base carrier or leadframe, defines a conductive line level and traces that permit routing of signals under the die attach region, as well as routing in areas outside of the die attach region. In addition, the leadframe also serves as the starting layer where additional or multiple conductive lines or traces are later built on. As such, the use of the conductive base carrier or leadframe as part of the electrical interconnection reduces at least one build up step for the wiring layers during formation of the semiconductor package. Additionally, this enables complex interconnection circuitry structures in the semiconductor package, thereby allowing higher I/O counts for the package.
The embodiments may also be extended to wafer level packaging to build up additional conductive line levels or traces and reroute wiring structures. The embodiments as disclosed provide a more cost effective solution, in particular, the embodiments reduces the costs associated with thin wafer handling and processing compared to conventional wafer level packaging technology, including fan-out wafer level packaging.
Although method or process steps, or the like may be described in a sequential order, such processes may be configured to work in different orders. In other words, any sequence or order of steps that may be explicitly described does not necessarily indicate a requirement that the steps be performed in that order. The steps of processes described herein may be performed in any order practical. Further, some steps may be performed simultaneously despite being described or implied as occurring non-simultaneously (e.g., because one step is described after the other step). Moreover, the illustration of a process by its depiction in a drawing does not imply that the illustrated process is exclusive of other variations and modifications thereto, does not imply that the illustrated process or any of its steps are necessary to the invention, and does not imply that the illustrated process is preferred.
Although a process may be described as including a plurality of steps, that does not indicate that all or even any of the steps are essential or required. Various other embodiments within the scope of the described invention(s) include other processes that omit some or all of the described steps. Unless otherwise specified explicitly, no step is essential or required.
In addition, different aspects of the embodiments can be combined. For example, the PoP contacts or posts as described can be employed in the embodiments as described with respect to FIG. 12 onwards. The PoP contacts or posts, for example, may also be used to provide a 3D package.
The invention may be embodied in other specific forms without departing from the spirit or essential characteristics thereof. The foregoing embodiments, therefore, are to be considered in all respects illustrative rather than limiting the invention described herein. Scope of the invention is thus indicated by the appended claims, rather than by the foregoing description, and all changes that come within the meaning and range of equivalency of the claims are intended to be embraced therein.

Claims (24)

What is claimed is:
1. A method of manufacturing a semiconductor package comprising:
providing a base carrier, which comprises a conductive material, having a first and second major surface;
selectively removing a portion of the conductive material from the first major surface of the base carrier;
forming a first dielectric layer on the first major surface of the base carrier such that a portion of the first major surface is exposed from the first dielectric layer;
mounting a die on the first major surface of the base carrier, the die is coupled to the base carrier;
encapsulating the die with a cap;
selectively removing a portion of the conductive material from the second major surface of the base carrier, wherein selectively removing a portion of the conductive material from the second major surface of the base carrier comprises forming via contacts; and
forming a second dielectric layer on the second major surface of the base carrier such that a portion of the second major surface is exposed from the second dielectric layer.
2. The method of claim 1 wherein the base carrier comprises a die region and a periphery region surrounding the die region; and
wherein selectively removing a portion of the conductive material from the first major surface of the base carrier comprises forming conductive traces that extend from the die region to the periphery region.
3. The method of claim 1 further comprising forming a plurality of contact pads on the first major surface of the base carrier.
4. The method of claim 3 wherein the contact pads are exposed from the first dielectric layer.
5. The method of claim 1 further comprising forming a second conductive traces on the second major surface of the base carrier, wherein the second conductive traces are electrically coupled to the via contacts.
6. A method of forming a semiconductor package comprising:
providing a conductive base carrier which comprises a lead frame having at least a conductive line level with conductive traces separated by spaces defined on a first surface of the base carrier;
forming a first dielectric layer on the first surface, the first dielectric layer filling the spaces and covering portions of the conductive traces while leaving portions of the first surface exposed;
mounting a die on the first surface of the base carrier, the die having die contacts being coupled to the exposed first surface of the base carrier;
encapsulating the die with a cap;
patterning the second surface of the base carrier forms via contacts of a via level, wherein the conductive traces and via contacts are single unitary structures of which no seam or interface exists with and among them;
forming a second dielectric layer with openings which exposes portions of the patterned second surface of the base carrier; and
forming package contacts which conductively interconnected to the die contacts.
7. The method of claim 6 comprising forming a second conductive line level having second conductive traces separated by spaces over the second dielectric layer.
8. The method of claim 7 wherein forming the second conductive line level comprises:
forming a mask having openings corresponding to the second conductive traces, and filling the openings with conductive material; or
forming a conductive layer over the second dielectric layer, and patterning the conductive layer to form the second conductive traces.
9. A method of forming a semiconductor package comprising:
providing a conductive base carrier having at least a conductive line level with conductive traces separated by spaces defined on a first surface of the base carrier, which comprises
patterning the first surface of the base carrier to form first conductive traces of a first line level and via contacts of a first via level and to form topography defining conductive traces of a further line level;
forming a first dielectric layer on the first surface, the first dielectric layer filling the spaces and covering portions of the first conductive traces while leaving portions of the first surface exposed;
mounting a die on the first surface of the base carrier, the die having die contacts being coupled to the exposed first surface of the base carrier;
encapsulating the die with a cap;
patterning the second surface of the base carrier;
forming a second dielectric layer with openings which expose portions of the patterned second surface of the base carrier; and
forming package contacts which conductively interconnected to the die contacts.
10. The method of claim 9 wherein the topography defines second conductive traces of a second line level and patterning the second surface of the base carrier forms the second conductive traces of the second line level.
11. The method of claim 9 wherein the topography defines intermediate conductive traces of an intermediate line level.
12. The method of claim 11 wherein patterning the second surface of the base carrier forms intermediate via contacts and the intermediate conductive traces of the intermediate line level.
13. The method of claim 9 comprising forming contact pads on the exposed portions of the first surface.
14. The method of claim 10 comprising:
forming a third dielectric layer filling spaces between and covering the second conductive traces;
patterning the third dielectric layer to form openings to expose portions of the second conductive traces; and
forming package pads on the exposed portions of the second conductive traces, wherein the package contacts are formed on the package pads.
15. The method of claim 12 comprising forming a second conductive line level having second conductive traces over the intermediate via contacts, which comprises:
forming a conductive layer over the intermediate via contacts; and
patterning the conductive layer to form the second conductive traces.
16. The method of claim 12 comprising forming a second conductive line level having second conductive traces over the intermediate via contacts, which comprises:
forming a mask having openings corresponding to the second conductive traces over the second dielectric layer; and
filling the openings with conductive material to form the second conductive traces.
17. The method of claim 9 wherein patterning the second surface of the base carrier is performed after encapsulating the die with the cap.
18. A method of forming a semiconductor package comprising:
providing a conductive base carrier having at least a conductive line level with conductive traces separated by spaces defined on a first surface of the base carrier;
mounting a die on the first surface of the base carrier, the die having die contacts being coupled to the first surface of the base carrier;
encapsulating the die with a cap;
patterning a second surface of the base carrier, wherein patterning the second surface of the base carrier forms first via contacts of a first via level;
forming a dielectric layer with openings which expose portions of the patterned second surface of the base carrier; and
forming package contacts which conductively interconnected to the die contacts.
19. The method of claim 18 comprising forming a second conductive line level having second conductive traces over the dielectric layer, which comprises:
forming a mask having openings corresponding to the second conductive traces over the dielectric layer; and
filling the openings with conductive material to form the second conductive traces.
20. The method of claim 19 comprising:
removing the mask having the openings after forming the second conductive traces; and
forming a second dielectric layer filling spaces between and covering the second conductive traces.
21. The method of claim 20 comprising:
patterning the second dielectric layer to form openings to expose portions of the second conductive traces; and
forming package pads on the exposed portions of the second conductive traces, wherein the package contacts are formed on the package pads.
22. The method of claim 18 comprising forming a second conductive line level having second conductive traces over the dielectric layer, which comprises:
forming a conductive layer over the dielectric layer; and
patterning the conductive layer to form the second conductive traces.
23. The method of claim 22 comprising forming a second dielectric layer filling spaces between and covering the second conductive traces.
24. The method of claim 23 comprising:
patterning the second dielectric layer to form openings to expose portions of the second conductive traces; and
forming package pads on the exposed portions of the second conductive traces, wherein the package contacts are formed on the package pads.
US14/257,017 2010-07-01 2014-04-21 Semiconductor packages and methods of packaging semiconductor devices Active US9136142B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US14/257,017 US9136142B2 (en) 2010-07-01 2014-04-21 Semiconductor packages and methods of packaging semiconductor devices
US14/849,560 US9589875B2 (en) 2010-07-01 2015-09-09 Semiconductor packages and methods of packaging semiconductor devices
US15/428,109 US9881863B2 (en) 2010-07-01 2017-02-08 Semiconductor packages and methods of packaging semiconductor devices

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US36049810P 2010-07-01 2010-07-01
US13/174,923 US8716873B2 (en) 2010-07-01 2011-07-01 Semiconductor packages and methods of packaging semiconductor devices
US14/257,017 US9136142B2 (en) 2010-07-01 2014-04-21 Semiconductor packages and methods of packaging semiconductor devices

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US13/174,923 Division US8716873B2 (en) 2010-07-01 2011-07-01 Semiconductor packages and methods of packaging semiconductor devices

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/849,560 Division US9589875B2 (en) 2010-07-01 2015-09-09 Semiconductor packages and methods of packaging semiconductor devices

Publications (2)

Publication Number Publication Date
US20140227832A1 US20140227832A1 (en) 2014-08-14
US9136142B2 true US9136142B2 (en) 2015-09-15

Family

ID=45399083

Family Applications (4)

Application Number Title Priority Date Filing Date
US13/174,923 Active 2031-09-15 US8716873B2 (en) 2010-07-01 2011-07-01 Semiconductor packages and methods of packaging semiconductor devices
US14/257,017 Active US9136142B2 (en) 2010-07-01 2014-04-21 Semiconductor packages and methods of packaging semiconductor devices
US14/849,560 Active US9589875B2 (en) 2010-07-01 2015-09-09 Semiconductor packages and methods of packaging semiconductor devices
US15/428,109 Active US9881863B2 (en) 2010-07-01 2017-02-08 Semiconductor packages and methods of packaging semiconductor devices

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US13/174,923 Active 2031-09-15 US8716873B2 (en) 2010-07-01 2011-07-01 Semiconductor packages and methods of packaging semiconductor devices

Family Applications After (2)

Application Number Title Priority Date Filing Date
US14/849,560 Active US9589875B2 (en) 2010-07-01 2015-09-09 Semiconductor packages and methods of packaging semiconductor devices
US15/428,109 Active US9881863B2 (en) 2010-07-01 2017-02-08 Semiconductor packages and methods of packaging semiconductor devices

Country Status (1)

Country Link
US (4) US8716873B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150380346A1 (en) * 2010-07-01 2015-12-31 UTAC Headquarters Pte. Ltd. Semiconductor packages and methods of packaging semiconductor devices
US20170069558A1 (en) * 2015-09-08 2017-03-09 Amkor Technology, Inc. Semiconductor package having routable encapsulated conductive substrate and method

Families Citing this family (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9947609B2 (en) * 2012-03-09 2018-04-17 Honeywell International Inc. Integrated circuit stack
CN103681557B (en) * 2012-09-11 2017-12-22 恩智浦美国有限公司 Semiconductor devices and its assemble method
US9721878B2 (en) * 2012-09-28 2017-08-01 Intel Corporation High density second level interconnection for bumpless build up layer (BBUL) packaging technology
US8937387B2 (en) * 2012-11-07 2015-01-20 Advanced Semiconductor Engineering, Inc. Semiconductor device with conductive vias
US9773719B2 (en) * 2012-11-26 2017-09-26 Infineon Technologies Dresden Gmbh Semiconductor packages and methods of fabrication thereof
US9805956B2 (en) * 2013-01-23 2017-10-31 Asm Technology Singapore Pte Ltd Lead frame and a method of fabrication thereof
US9087777B2 (en) * 2013-03-14 2015-07-21 United Test And Assembly Center Ltd. Semiconductor packages and methods of packaging semiconductor devices
US9165878B2 (en) * 2013-03-14 2015-10-20 United Test And Assembly Center Ltd. Semiconductor packages and methods of packaging semiconductor devices
US9455218B2 (en) * 2013-03-28 2016-09-27 Intel Corporation Embedded die-down package-on-package device
JP2014203861A (en) * 2013-04-02 2014-10-27 三菱電機株式会社 Semiconductor device and semiconductor module
US9123735B2 (en) * 2013-07-31 2015-09-01 Infineon Technologies Austria Ag Semiconductor device with combined passive device on chip back side
KR101538543B1 (en) * 2013-08-13 2015-07-22 앰코 테크놀로지 코리아 주식회사 Semiconductor Device and Fabricating Method Thereof
US9401287B2 (en) * 2014-02-07 2016-07-26 Altera Corporation Methods for packaging integrated circuits
CN103745937B (en) * 2014-02-08 2016-06-01 华进半导体封装先导技术研发中心有限公司 The manufacture craft of fan-out wafer level package
US9123626B1 (en) * 2014-02-27 2015-09-01 Texas Instruments Incorporated Integrated passive flip chip package
US9437577B2 (en) * 2014-05-09 2016-09-06 Mediatek Inc. Package on package structure with pillar bump pins and related method thereof
US10515884B2 (en) * 2015-02-17 2019-12-24 Advanced Semiconductor Engineering, Inc. Substrate having a conductive structure within photo-sensitive resin
US20160276185A1 (en) * 2015-03-17 2016-09-22 Texas Instruments Incorporated Method and apparatus for making integrated circuit packages
US9627224B2 (en) * 2015-03-30 2017-04-18 Stmicroelectronics, Inc. Semiconductor device with sloped sidewall and related methods
KR101685068B1 (en) * 2015-04-03 2016-12-21 주식회사 네패스 System in package and method for manufacturing the same
US9548277B2 (en) 2015-04-21 2017-01-17 Honeywell International Inc. Integrated circuit stack including a patterned array of electrically conductive pillars
US9799571B2 (en) * 2015-07-15 2017-10-24 Globalfoundries Singapore Pte. Ltd. Methods for producing integrated circuits with interposers and integrated circuits produced from such methods
US9761534B2 (en) 2015-09-21 2017-09-12 Mediatek Inc. Semiconductor package, semiconductor device using the same and manufacturing method thereof
US10784206B2 (en) 2015-09-21 2020-09-22 Mediatek Inc. Semiconductor package
TWI582919B (en) * 2015-12-31 2017-05-11 力成科技股份有限公司 Substrateless fan-out multi-chip package and its fabricating method
US9881908B2 (en) * 2016-01-15 2018-01-30 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated fan-out package on package structure and methods of forming same
KR101747226B1 (en) * 2016-03-16 2017-06-27 해성디에스 주식회사 Semiconductor package substrate and the method for manufacturing the same
JP6643213B2 (en) * 2016-09-16 2020-02-12 新光電気工業株式会社 Lead frame, manufacturing method thereof and electronic component device
CN107978576B (en) * 2016-10-21 2023-07-28 恩智浦美国有限公司 Substrate interconnection structure for packaging semiconductor device
US20180130768A1 (en) * 2016-11-09 2018-05-10 Unisem (M) Berhad Substrate Based Fan-Out Wafer Level Packaging
US20180130720A1 (en) * 2016-11-09 2018-05-10 Unisem (M) Berhad Substrate Based Fan-Out Wafer Level Packaging
US20190259731A1 (en) * 2016-11-09 2019-08-22 Unisem (M) Berhad Substrate based fan-out wafer level packaging
JP2018164040A (en) * 2017-03-27 2018-10-18 東芝メモリ株式会社 Semiconductor device
US10586716B2 (en) * 2017-06-09 2020-03-10 Advanced Semiconductor Engineering, Inc. Semiconductor device package
US20190103349A1 (en) * 2017-09-30 2019-04-04 Intel Corporation Integrated embedded substrate and socket
US20190287918A1 (en) * 2018-03-13 2019-09-19 Texas Instruments Incorporated Integrated circuit (ic) packages with shields and methods of producing the same
US20200135632A1 (en) * 2018-10-24 2020-04-30 Texas Instruments Incorporated Die isolation on a substrate
US11222834B2 (en) * 2019-03-22 2022-01-11 Analog Devices International Unlimited Company Package with electrical pathway
US10834839B1 (en) * 2019-08-27 2020-11-10 International Business Machines Corporation Barrier for hybrid socket movement reduction
KR102615198B1 (en) * 2019-10-15 2023-12-18 삼성전자주식회사 Semiconductor package
US11610834B2 (en) * 2019-10-16 2023-03-21 Advanced Semiconductor Engineering, Inc. Leadframe including conductive pillar over land of conductive layer
US11315857B2 (en) * 2020-02-10 2022-04-26 Delta Electronics, Inc. Package structures
US11764127B2 (en) * 2021-02-26 2023-09-19 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package and manufacturing method thereof

Citations (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5477933A (en) 1994-10-24 1995-12-26 At&T Corp. Electronic device interconnection techniques
US20020022356A1 (en) 1998-03-31 2002-02-21 Shiflet Eric M. Compatible IC packages and methods for ensuring migration path
US20030207498A1 (en) * 2002-04-29 2003-11-06 Shafidul Islam Partially patterned lead frames and methods of making and using the same in semiconductor packaging
US6946324B1 (en) * 1998-06-10 2005-09-20 Asat Ltd. Process for fabricating a leadless plastic chip carrier
US7045893B1 (en) 2004-07-15 2006-05-16 Amkor Technology, Inc. Semiconductor package and method for manufacturing the same
US7045887B2 (en) 2002-10-08 2006-05-16 Chippac, Inc. Semiconductor multi-package module having inverted second package stacked over die-up flip-chip ball grid array (BGA) package
US20060170093A1 (en) 2003-11-08 2006-08-03 Chippac, Inc. Flip chip interconnection pad layout
US20060226556A1 (en) 2005-04-06 2006-10-12 Nec Electronics Corporation Semiconductor device and method of manufacturing the same
US7132753B1 (en) 2003-11-10 2006-11-07 Amkor Technology, Inc. Stacked die assembly having semiconductor die overhanging support
US20070079987A1 (en) 2005-10-12 2007-04-12 Nec Corporation Wiring board, semiconductor device, and method of manufacturing the same
US20070080439A1 (en) 2005-10-12 2007-04-12 Nec Corporation Wiring board, semiconductor device in which wiring board is used, and method for manufacturing the same
US20070079986A1 (en) 2005-10-12 2007-04-12 Nec Corporation Multilayered wiring board, semiconductor device in which multilayered wiring board is used, and method for manufacturing the same
US20070126085A1 (en) 2005-12-02 2007-06-07 Nec Electronics Corporation Semiconductor device and method of manufacturing the same
US20070164457A1 (en) 2006-01-19 2007-07-19 Elpida Memory Inc. Semiconductor package, substrate with conductive post, stacked type semiconductor device, manufacturing method of semiconductor package and manufacturing method of stacked type semiconductor device
US20080079127A1 (en) 2006-10-03 2008-04-03 Texas Instruments Incorporated Pin Array No Lead Package and Assembly Method Thereof
US20080265399A1 (en) 2007-04-27 2008-10-30 Clinton Chao Low-cost and ultra-fine integrated circuit packaging technique
US20090032960A1 (en) 2007-07-31 2009-02-05 Micron Technology, Inc. Semiconductor devices and methods of manufacturing semiconductor devices
US7501839B2 (en) 2005-04-21 2009-03-10 Endicott Interconnect Technologies, Inc. Interposer and test assembly for testing electronic devices
US20090152547A1 (en) * 2007-12-17 2009-06-18 Dongsam Park Integrated circuit packaging system with leadframe interposer and method of manufacture thereof
US20090223046A1 (en) 2008-02-29 2009-09-10 Shinko Electric Industries, Co., Ltd. Method of manufacturing wiring board and method of manufacturing semiconductor package
US20090283884A1 (en) * 2008-05-16 2009-11-19 Samsung Techwin Co., Ltd. Lead frame, semiconductor package including the same, and method of manufacturing the lead frame and the semiconductor package
US20090289336A1 (en) 2007-10-25 2009-11-26 Meghro Kouichi Semiconductor device and method for manufacturing thereof
US20090321947A1 (en) 2008-06-27 2009-12-31 Micron Technology, Inc. Surface depressions for die-to-die interconnects and associated systems and methods
US20100081236A1 (en) 2008-10-01 2010-04-01 Samsung Electronics Co., Ltd Method of manufacturing semiconductor device with embedded interposer
US20100140759A1 (en) 2008-12-10 2010-06-10 Stats Chippac, Ltd. Semiconductor Device and Method of Forming a Shielding Layer over a Semiconductor Die after Forming a Build-Up Interconnect Structure
US20100140773A1 (en) 2008-12-10 2010-06-10 Manolito Fabres Galera Stacked chip, micro-layered lead frame semiconductor package
US20100148360A1 (en) 2008-12-12 2010-06-17 Stats Chippac, Ltd. Semiconductor Device and Method of Forming a Vertical Interconnect Structure for 3-D FO-WLCSP
US20100304530A1 (en) 2009-06-01 2010-12-02 Yim Choongbin Method of forming a semiconductor device package
US7892889B2 (en) 2006-07-26 2011-02-22 Texas Instruments Incorporated Array-processed stacked semiconductor packages
US20110068453A1 (en) 2009-09-21 2011-03-24 Cho Namju Integrated circuit packaging system with encapsulated via and method of manufacture thereof
US7927917B2 (en) 2009-06-19 2011-04-19 Stats Chippac Ltd. Integrated circuit packaging system with inward and outward interconnects and method of manufacture thereof
US20110140259A1 (en) 2009-12-16 2011-06-16 Cho Namju Integrated circuit packaging system with stacking interconnect and method of manufacture thereof
US20110147901A1 (en) 2009-12-17 2011-06-23 Rui Huang Integrated circuit packaging system with package stacking and method of manufacture thereof
US20110156227A1 (en) * 2009-12-31 2011-06-30 Siliconware Precision Industries Co., Ltd. Semiconductor package structure
US20110169145A1 (en) * 2008-09-29 2011-07-14 Toppan Printing Co., Ltd. Manufacturing method of lead frame substrate and semiconductor apparatus
US20110215448A1 (en) 2010-03-02 2011-09-08 Cho Namju Integrated circuit package system with package stacking and method of manufacture thereof
US8017448B2 (en) 2008-04-18 2011-09-13 Oki Semiconductor Co., Ltd. Method for manufacturing semiconductor device
US8053275B2 (en) 2007-07-17 2011-11-08 Oki Semiconductor Co., Ltd Semiconductor device having double side electrode structure and method of producing the same
US20110285009A1 (en) 2010-05-24 2011-11-24 Chi Heejo Integrated circuit packaging system with dual side connection and method of manufacture thereof
US20110316117A1 (en) 2007-08-14 2011-12-29 Agency For Science, Technology And Research Die package and a method for manufacturing the die package
US20120043656A1 (en) 2008-10-09 2012-02-23 Renesas Electronics Corporation Semiconductor device, manufacturing method thereof, and manufacturing method of semiconductor module
US8163604B2 (en) * 2005-10-13 2012-04-24 Stats Chippac Ltd. Integrated circuit package system using etched leadframe
US8183087B2 (en) 2008-09-09 2012-05-22 Stats Chippac, Ltd. Semiconductor device and method of forming a fan-out structure with integrated passive device and discrete component
US8263439B2 (en) 2008-12-01 2012-09-11 Stats Chippac, Ltd. Semiconductor device and method of forming an interposer package with through silicon vias

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6933594B2 (en) * 1998-06-10 2005-08-23 Asat Ltd. Leadless plastic chip carrier with etch back pad singulation
US6580159B1 (en) * 1999-11-05 2003-06-17 Amkor Technology, Inc. Integrated circuit device packages and substrates for making the packages
US6812552B2 (en) * 2002-04-29 2004-11-02 Advanced Interconnect Technologies Limited Partially patterned lead frames and methods of making and using the same in semiconductor packaging
US8101464B2 (en) * 2006-08-30 2012-01-24 Micron Technology, Inc. Microelectronic devices and methods for manufacturing microelectronic devices
TWI387014B (en) * 2008-06-05 2013-02-21 Chipmos Technologies Inc A chip rearrangement structure with a dummy substrate and the package method
US7838332B2 (en) * 2008-11-26 2010-11-23 Infineon Technologies Ag Method of manufacturing a semiconductor package with a bump using a carrier
US8435837B2 (en) * 2009-12-15 2013-05-07 Silicon Storage Technology, Inc. Panel based lead frame packaging method and device
US8716873B2 (en) * 2010-07-01 2014-05-06 United Test And Assembly Center Ltd. Semiconductor packages and methods of packaging semiconductor devices

Patent Citations (45)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5477933A (en) 1994-10-24 1995-12-26 At&T Corp. Electronic device interconnection techniques
US20020022356A1 (en) 1998-03-31 2002-02-21 Shiflet Eric M. Compatible IC packages and methods for ensuring migration path
US6946324B1 (en) * 1998-06-10 2005-09-20 Asat Ltd. Process for fabricating a leadless plastic chip carrier
US20030207498A1 (en) * 2002-04-29 2003-11-06 Shafidul Islam Partially patterned lead frames and methods of making and using the same in semiconductor packaging
US7045887B2 (en) 2002-10-08 2006-05-16 Chippac, Inc. Semiconductor multi-package module having inverted second package stacked over die-up flip-chip ball grid array (BGA) package
US20060170093A1 (en) 2003-11-08 2006-08-03 Chippac, Inc. Flip chip interconnection pad layout
US7132753B1 (en) 2003-11-10 2006-11-07 Amkor Technology, Inc. Stacked die assembly having semiconductor die overhanging support
US7045893B1 (en) 2004-07-15 2006-05-16 Amkor Technology, Inc. Semiconductor package and method for manufacturing the same
US20060226556A1 (en) 2005-04-06 2006-10-12 Nec Electronics Corporation Semiconductor device and method of manufacturing the same
US7501839B2 (en) 2005-04-21 2009-03-10 Endicott Interconnect Technologies, Inc. Interposer and test assembly for testing electronic devices
US20070079987A1 (en) 2005-10-12 2007-04-12 Nec Corporation Wiring board, semiconductor device, and method of manufacturing the same
US20070080439A1 (en) 2005-10-12 2007-04-12 Nec Corporation Wiring board, semiconductor device in which wiring board is used, and method for manufacturing the same
US20070079986A1 (en) 2005-10-12 2007-04-12 Nec Corporation Multilayered wiring board, semiconductor device in which multilayered wiring board is used, and method for manufacturing the same
US8163604B2 (en) * 2005-10-13 2012-04-24 Stats Chippac Ltd. Integrated circuit package system using etched leadframe
US20070126085A1 (en) 2005-12-02 2007-06-07 Nec Electronics Corporation Semiconductor device and method of manufacturing the same
US20070164457A1 (en) 2006-01-19 2007-07-19 Elpida Memory Inc. Semiconductor package, substrate with conductive post, stacked type semiconductor device, manufacturing method of semiconductor package and manufacturing method of stacked type semiconductor device
US7892889B2 (en) 2006-07-26 2011-02-22 Texas Instruments Incorporated Array-processed stacked semiconductor packages
US20080079127A1 (en) 2006-10-03 2008-04-03 Texas Instruments Incorporated Pin Array No Lead Package and Assembly Method Thereof
US20080265399A1 (en) 2007-04-27 2008-10-30 Clinton Chao Low-cost and ultra-fine integrated circuit packaging technique
US8053275B2 (en) 2007-07-17 2011-11-08 Oki Semiconductor Co., Ltd Semiconductor device having double side electrode structure and method of producing the same
US20090032960A1 (en) 2007-07-31 2009-02-05 Micron Technology, Inc. Semiconductor devices and methods of manufacturing semiconductor devices
US20110316117A1 (en) 2007-08-14 2011-12-29 Agency For Science, Technology And Research Die package and a method for manufacturing the die package
US20090289336A1 (en) 2007-10-25 2009-11-26 Meghro Kouichi Semiconductor device and method for manufacturing thereof
US20090152547A1 (en) * 2007-12-17 2009-06-18 Dongsam Park Integrated circuit packaging system with leadframe interposer and method of manufacture thereof
US20090223046A1 (en) 2008-02-29 2009-09-10 Shinko Electric Industries, Co., Ltd. Method of manufacturing wiring board and method of manufacturing semiconductor package
US8017448B2 (en) 2008-04-18 2011-09-13 Oki Semiconductor Co., Ltd. Method for manufacturing semiconductor device
US20090283884A1 (en) * 2008-05-16 2009-11-19 Samsung Techwin Co., Ltd. Lead frame, semiconductor package including the same, and method of manufacturing the lead frame and the semiconductor package
US20090321947A1 (en) 2008-06-27 2009-12-31 Micron Technology, Inc. Surface depressions for die-to-die interconnects and associated systems and methods
US8183087B2 (en) 2008-09-09 2012-05-22 Stats Chippac, Ltd. Semiconductor device and method of forming a fan-out structure with integrated passive device and discrete component
US20110169145A1 (en) * 2008-09-29 2011-07-14 Toppan Printing Co., Ltd. Manufacturing method of lead frame substrate and semiconductor apparatus
US20100081236A1 (en) 2008-10-01 2010-04-01 Samsung Electronics Co., Ltd Method of manufacturing semiconductor device with embedded interposer
US20120043656A1 (en) 2008-10-09 2012-02-23 Renesas Electronics Corporation Semiconductor device, manufacturing method thereof, and manufacturing method of semiconductor module
US8263439B2 (en) 2008-12-01 2012-09-11 Stats Chippac, Ltd. Semiconductor device and method of forming an interposer package with through silicon vias
US20100140773A1 (en) 2008-12-10 2010-06-10 Manolito Fabres Galera Stacked chip, micro-layered lead frame semiconductor package
US20100140759A1 (en) 2008-12-10 2010-06-10 Stats Chippac, Ltd. Semiconductor Device and Method of Forming a Shielding Layer over a Semiconductor Die after Forming a Build-Up Interconnect Structure
US20100148360A1 (en) 2008-12-12 2010-06-17 Stats Chippac, Ltd. Semiconductor Device and Method of Forming a Vertical Interconnect Structure for 3-D FO-WLCSP
US20100304530A1 (en) 2009-06-01 2010-12-02 Yim Choongbin Method of forming a semiconductor device package
US7927917B2 (en) 2009-06-19 2011-04-19 Stats Chippac Ltd. Integrated circuit packaging system with inward and outward interconnects and method of manufacture thereof
US20110068453A1 (en) 2009-09-21 2011-03-24 Cho Namju Integrated circuit packaging system with encapsulated via and method of manufacture thereof
US20110140259A1 (en) 2009-12-16 2011-06-16 Cho Namju Integrated circuit packaging system with stacking interconnect and method of manufacture thereof
US8390108B2 (en) 2009-12-16 2013-03-05 Stats Chippac Ltd. Integrated circuit packaging system with stacking interconnect and method of manufacture thereof
US20110147901A1 (en) 2009-12-17 2011-06-23 Rui Huang Integrated circuit packaging system with package stacking and method of manufacture thereof
US20110156227A1 (en) * 2009-12-31 2011-06-30 Siliconware Precision Industries Co., Ltd. Semiconductor package structure
US20110215448A1 (en) 2010-03-02 2011-09-08 Cho Namju Integrated circuit package system with package stacking and method of manufacture thereof
US20110285009A1 (en) 2010-05-24 2011-11-24 Chi Heejo Integrated circuit packaging system with dual side connection and method of manufacture thereof

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150380346A1 (en) * 2010-07-01 2015-12-31 UTAC Headquarters Pte. Ltd. Semiconductor packages and methods of packaging semiconductor devices
US9589875B2 (en) * 2010-07-01 2017-03-07 UTAC Headquarters Pte. Ltd. Semiconductor packages and methods of packaging semiconductor devices
US20170069558A1 (en) * 2015-09-08 2017-03-09 Amkor Technology, Inc. Semiconductor package having routable encapsulated conductive substrate and method
US10049954B2 (en) * 2015-09-08 2018-08-14 Amkor Technology, Inc. Semiconductor package having routable encapsulated conductive substrate and method
US10685897B2 (en) 2015-09-08 2020-06-16 Amkor Technology Singapore Holding Pte. Ltd. Semiconductor package having routable encapsulated conductive substrate and method
US11508635B2 (en) 2015-09-08 2022-11-22 Amkor Technology Singapore Holding Pte. Ltd. Semiconductor package having routable encapsulated conductive substrate and method

Also Published As

Publication number Publication date
US20150380346A1 (en) 2015-12-31
US8716873B2 (en) 2014-05-06
US20170148722A1 (en) 2017-05-25
US20120001306A1 (en) 2012-01-05
US9881863B2 (en) 2018-01-30
US20140227832A1 (en) 2014-08-14
US9589875B2 (en) 2017-03-07

Similar Documents

Publication Publication Date Title
US9881863B2 (en) Semiconductor packages and methods of packaging semiconductor devices
US10867897B2 (en) PoP device
US10777502B2 (en) Semiconductor chip, package structure, and pacakge-on-package structure
US11037910B2 (en) Semiconductor device having laterally offset stacked semiconductor dies
US11094639B2 (en) Semiconductor package
KR101885036B1 (en) Semiconductor package and method of forming the same
US10672741B2 (en) Semiconductor packages with thermal-electrical-mechanical chips and methods of forming the same
US8860079B2 (en) Semiconductor packages and methods of packaging semiconductor devices
EP2779237A2 (en) A chip arrangement and a method for manufacturing a chip arrangement
US20200343184A1 (en) Semiconductor package and manufacturing method thereof
CN113808960A (en) Integrated circuit package and method
US20220310577A1 (en) Semiconductor package
US11929337B2 (en) 3D-interconnect
SG190487A1 (en) Semiconductor packages and methods of packaging semiconductor devices
CN111128914A (en) Low-warpage multi-chip packaging structure and manufacturing method thereof
US20230014913A1 (en) Heat Dissipation Structures for Integrated Circuit Packages and Methods of Forming the Same
US20230369274A1 (en) Integrated circuit package and method of forming same
CN116247030A (en) Device package and method thereof
TWI765601B (en) Semiconductor device and method of manufacture
JP2022023830A (en) Heat dissipation in semiconductor package and method of forming the same
CN116798962A (en) Electronic package and method for manufacturing the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: UNITED TEST AND ASSEMBLY CENTER LTD., SINGAPORE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WANG, CHUEN KHIANG;SUTHIWONGSUNTHORN, NATHAPONG;SAE LE, KRIANGSAK;AND OTHERS;SIGNING DATES FROM 20110719 TO 20110729;REEL/FRAME:032722/0066

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: UTAC HEADQUARTERS PTE. LTD., SINGAPORE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:UNITED TEST AND ASSEMBLY CENTER LIMITED;REEL/FRAME:037959/0822

Effective date: 20150508

AS Assignment

Owner name: UTAC HEADQUARTERS PTE. LTD., SINGAPORE

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO ADD THE ANNEX A AND THE ANNEX B WHICH WAS INADVERTENTLY LEFTOUT IN THE ORIGINAL ASSIGNMENT DOCUMENT PREVIOUSLY RECORDED ON REEL 037959 FRAME 0822. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNOR:UNITED TEST AND ASSEMBLY CENTER LIMITED;REEL/FRAME:039885/0541

Effective date: 20150508

AS Assignment

Owner name: UTAC HEADQUARTERS PTE. LTD., SINGAPORE

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE INCLUDE PATENT NUMBER 8816482 PREVIOUSLY RECORDED AT REEL: 039885 FRAME: 0541. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNOR:UNITED TEST AND ASSEMBLY CENTER LIMITED;REEL/FRAME:043979/0820

Effective date: 20150508

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8