USRE36319E - Structure for deselective broken select lines in memory arrays - Google Patents

Structure for deselective broken select lines in memory arrays Download PDF

Info

Publication number
USRE36319E
USRE36319E US08/966,042 US96604297A USRE36319E US RE36319 E USRE36319 E US RE36319E US 96604297 A US96604297 A US 96604297A US RE36319 E USRE36319 E US RE36319E
Authority
US
United States
Prior art keywords
select
select line
circuitry
lines
memory array
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/966,042
Inventor
William C. Slemmer
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics lnc USA
Micron Technology Inc
Original Assignee
STMicroelectronics lnc USA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics lnc USA filed Critical STMicroelectronics lnc USA
Priority to US08/966,042 priority Critical patent/USRE36319E/en
Assigned to STMICROELECTRONICS, INC. reassignment STMICROELECTRONICS, INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: SGS-THOMSON MICROELECTRONICS, INC.
Application granted granted Critical
Publication of USRE36319E publication Critical patent/USRE36319E/en
Anticipated expiration legal-status Critical
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: STMICROELECTRONICS, INC. (FORMERLY KNOWN AS SGS-THOMSON MICROELECTRONICS, INC.)
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/70Masking faults in memories by using spares or by reconfiguring
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/70Masking faults in memories by using spares or by reconfiguring
    • G11C29/78Masking faults in memories by using spares or by reconfiguring using programmable devices
    • G11C29/83Masking faults in memories by using spares or by reconfiguring using programmable devices with reduced power consumption
    • G11C29/832Masking faults in memories by using spares or by reconfiguring using programmable devices with reduced power consumption with disconnection of faulty elements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/14Word line organisation; Word line lay-out

Definitions

  • the present invention relates generally to integrated circuit memory devices, and more specifically to a structure for deselecting broken select lines in memory arrays.
  • SRAMs static random access memories
  • EPROMs erasable programmable read only memories
  • EEPROMs electrically erasable read only memories
  • Flash EEPROMs Flash EEPROMs
  • SRAMs static random access memories
  • EPROMs erasable programmable read only memories
  • EEPROMs electrically erasable read only memories
  • Flash EEPROMs Flash EEPROMs
  • a recent trend in the memory device field is to use more redundancy as the density of such devices increases As the density of memory devices having broken select lines increases, problems associate with these broken select lines increase as well.
  • the select lines for a memory array are connected to a large number of memory cells, or local row decoders, in the array.
  • Typical select lies may include a row line, a master row line, a word line, or an X-Line. These lines select, in a parallel fashion, the memory cells or local row decoder necessary to access a particular portion of the memory array. When that portion of the memory ray is not to be selected, the select lines are held in a deselect state to disable all connected cells or local row decoders.
  • word-select lines perform the same function as outlined above.
  • Word lines are held at a low logic level at both ends by devices, often called holding devices, which are capable of maintaining this low logic level on unselected word lines in the presence of strong capacitive coupling from a selected word line and from bit lines--half or more of which have positive-going transitions during the cycle.
  • DRAM row lines are high impedance such that a holding transistor placed on one end of the row line is not sufficient to hold the entire length of the row line in a deselected state.
  • a . .quite.!. .Iadd.quiet .Iaddend.word flip-flop or other deselect scheme is often used to provide clamping means which prevent bouncing of word lines or row lines.
  • precharge such as V cc /2, that balances this coupling for selection, separation and equilibration of bit lines to the word lines, thus making holding devices less important.
  • Floating broken select lines may drift in a positive direction, causing high standby current, and, in extreme cases, may produce enough bit line current from connected cells to disrupt the operation of some of the conned bit lines. Unlike the DRAM, however, there is no strong coupling which drives these lines positive.
  • a structure for holding broken select lines in a memory array deselected addresses the prior art problems associated with floating broken select lines, such as standby current and disruption of attached memory cells.
  • the structure is a high impedance device which is placed on the end of select lines so that if a select line is broken during fabrication, the high impedance device will hold the broken end of the select line to the desired deselect voltage.
  • Select lines which have a driver at one end only and arc broken during fabrication, but have the high impedance device on the other end, are not allowed to float.
  • the high impedance device is also suitable for select lines which are not broken and previously were anchored at just one end. Suitable high impedance devices include a reverse biased diode, a weak transistor, a poly R memory cell load device, and an ON or OFF TFT memory cell load device.
  • FIG. 1 is a schematic diagram of select lines in a portion of a memory array according to the prior art
  • FIG. 2 is a schematic diagram of a . .quite.!. .Iadd.quiet .Iaddend.word flip flop in a portion of a dynamic random access memory (DRAM) array according to the prior art; and
  • FIG. 3 is a schematic of select lines in a portion of a memory array according to a preferred embodiment of the present invention.
  • select lines in a memory array are connected to a large number of memory cells, or local row decodes, in the array.
  • Typical select lines may be a row line, a master row line, a word line, or an X-Line. These lines select, in a parallel fashion, the memory cells or local row decoders necessary to access a particular portion of the memory array. When that portion of the memory array is not to be selected, the select lines are held in a deselect state to disable all connected cells or local row decoders.
  • Master row decode logic block 12 is connected to local row decode logic blocks 14 and 16 through master row select lines 18, 20, and 22, which are in turn connected to one or more local row decode logic and driver circuitry 34 inside local row decode logic blocks 14 and 16 as shown.
  • Master row select lines 18, 20, and 22 are held deselected at the end connected to the master row decode logic block 12 by a driver inside master row decode logic 12.
  • broken master row select line 24, which was intended to be deselected by deselecting master row select line 22 and substituting a spare or redundant element is left floating.
  • a floating select line, such as broken master row select line 24, is undesirable, because it may float to the selected state causing high standby current. In extreme cases, a floating broken select line may produce enough bit line current to disrupt operation of the memory array.
  • word select lines 25, 26, 27, 28, 30, 31 and 32 are shown in FIG. 1 .
  • Word lines 25, 26, 27, 28, 30 and 31 are each held deselected at one end by local word line decoder logic and driver circuitry 34 in a an similar to how master row select lines 18, 20, 22 are held deselected.
  • Floating broken word select line 32 is analogous to floating broken master row select line 24. It too may have been deselected and replaced by a spare or redundant element to repair the memory array. Like broken master row select line 24, broken word select line 32 may cause standby current problems or interfere with the operation of the memory array.
  • word select lines are held at a low logic level at both ends by devices, often called holding devices, which are capable of maintaining this low logic level on unselected word lines in the presence of strong capacitive coupling from a selected word line and from bit lines--half or more of which have positive-going transitions during the cycle.
  • DRAM row lines have high impedance such that a holding transistor placed on one end of the row line is not sufficient to hold the entire length of the row line in a deselected state.
  • a . .quite.!. .Iadd.quiet .Iaddend.word flip-flop or other deselect scheme is often used to provide clamping means which prevent bouncing of word lines or row lines.
  • Row decode logic block 42 contains row decode logic and driver circuitry 44 which functions to hold deselected one end of word lines 46, 48, 50, 52, 54, and 56. . .Quite.!. .Iadd.Quiet .Iaddend.word flip-flop circuitry 62 is comprised of inverter 58 and transistor 60, and provides clamping means which prevent the bouncing of word lines to which they are attached. When row decode logic and driver circuitry 44 drives low, . .quiet.!.
  • .Iadd.quiet .Iaddend.word flip-flop circuitry 62 ensures that the end of the word line opposite row decode logic and driver circuitry 44 is also hold low.
  • row decode logic and driver circuitry 44 drives high, the trip point of inverter 58 is passed.
  • the output signal of inverter 58 is connected back to the gate of transistor 60, causing transistor 60 to turn off.
  • the inverter function provided by inverter 58 could also be provided by two transistors properly connected.
  • a high impedance device can be placed at the floating end of the select lines.
  • a variety of devices including a weak transistor, a poly R memory cell load device, an ON or OFF thin film technology (TFT) memory cell load device, and a reverse biased diode, maybe sufficient to hold the floating end of a broken select line deselected.
  • TFT thin film technology
  • a reverse biased diode may be used because the charging currents in an SRAM memory array are very small.
  • an ON or OFF TFT memory cell load device depends on the parasitic coupling present; an ON TFT memory cell load device may be more attractive when more parasitic coupling is present and an OFF TFT memory cell load device may be more attractive when there is less parasitic coupling.
  • the high impedance device should leak charge, pulling the floating line toward the deselect voltage, but have enough impedance to have little or no effect on the speed or level of selection on normal select lines.
  • This high impedance device may also be suitable on normal select lines where the voltage level of the select line is boosted and subjected to discharge, without the need to use the . .quite.!. .Iadd.quiet .Iaddend.word flip-flop deselect clamping scheme employed in DRAMs.
  • FIG. 3 a schematic diagram of select lines in a portion of a memory array 70 according to the present invention is shown.
  • Memory cells 98 are connected to select lines 86, 88, and 90 as shown.
  • high impedance reverse biased diodes 96 are placed at the ends of these select lines.
  • the high impedance reverse biased diodes 96 present on broken master row select line 84 and broken word select line 92 ensure that these broken select lines can be held deselected and will not randomly float.
  • high impedance reverse biased diodes 96 help to hold both ends of master row select lines 78, 80 and word select lines 85, 86, 87, 88, and 90 to the desired deselect voltage.
  • Reverse biased diodes 96 are used because the currents required for charging up the select lines is very small.
  • the impedance of reverse biased diodes 96 is carefully chosen to ensure the presence of leakage charge, which pulls the floating select lines toward the proper deselect voltage level, but with a high enough impedance value so as to have little or no effect on the speed or level of selection on normal select lines.
  • a structure for holding broken select lines in a memory array deselected has been shown.
  • the use of such a structure addresses the prior art problems associated with floating broken select lines, such as standby current and disruption of the memory array.
  • the structure is a high impedance device which is placed on select lines at the end of the select lines opposite the driver. Should a select line be broken and separated from the driver, the high impedance device holds the end opposite the driver to the desired deselect voltage.
  • the high impedance device is also suitable for select lines which are not broken and previously were anchored at just one end. Suitable high impedance devices include a reverse biased diode, a weak transistor, a poly R memory cell load device, and an ON or OFF TFT memory cell load device.

Abstract

According to the present invention, a structure for holding broken select lines in a memory array deselected addresses the prior art problems associated with floating broken select lines, such as standby current and disruption of attached memory cells. The structure is a high impedance device which is placed on the end of select lines so that if a select line is broken during fabrication, the high impedance device, will hold the broken end of the select line to the desired deselect voltage. Select lines which have a driver at one end only and are broken during fabrication, but have the high impedance device on the other end, are not allowed to float. The high impedance device is also suitable for select lines which are not broken and previously were anchored at just one end. Suitable high impedance devices include a reverse biased diode, a weak transistor, a poly R memory cell load device, and an ON or OFF TFT memory cell load device.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to integrated circuit memory devices, and more specifically to a structure for deselecting broken select lines in memory arrays.
2. Description of the Prior Art
Many memory devices with a redundancy scheme have broken select lines in the memory array. Memory devices that commonly employ broken select lines include static random access memories (SRAMs), erasable programmable read only memories (EPROMs), electrically erasable read only memories (EEPROMs), Flash EEPROMs, and other specialty memory devices such as tag RAMs and Zeropower® devices. A recent trend in the memory device field is to use more redundancy as the density of such devices increases As the density of memory devices having broken select lines increases, problems associate with these broken select lines increase as well.
In SRAM technology, the select lines for a memory array are connected to a large number of memory cells, or local row decoders, in the array. Typical select lies may include a row line, a master row line, a word line, or an X-Line. These lines select, in a parallel fashion, the memory cells or local row decoder necessary to access a particular portion of the memory array. When that portion of the memory ray is not to be selected, the select lines are held in a deselect state to disable all connected cells or local row decoders.
In the DRAM prior art, word-select lines perform the same function as outlined above. Word lines are held at a low logic level at both ends by devices, often called holding devices, which are capable of maintaining this low logic level on unselected word lines in the presence of strong capacitive coupling from a selected word line and from bit lines--half or more of which have positive-going transitions during the cycle. DRAM row lines are high impedance such that a holding transistor placed on one end of the row line is not sufficient to hold the entire length of the row line in a deselected state. A . .quite.!. .Iadd.quiet .Iaddend.word flip-flop or other deselect scheme is often used to provide clamping means which prevent bouncing of word lines or row lines. Later improvements in the development of DRAMs provided precharge, such as Vcc /2, that balances this coupling for selection, separation and equilibration of bit lines to the word lines, thus making holding devices less important.
In contrast, traditionally the number of SRAM bit lines driven during any given cycle is small, so that problems are not encountered with coupling of these bit lines to the word lines in the memory array. Thus, select lines have been held deselected at one end only, and holding devices have not been needed on both ends of a SRAM select line. However, there can be a problem with sections of broken select lines in the memory array. When the array is repaired by substituting spare or redundant elements for broken select lines, the end of each of these broken select lines near the driver is held deselected, but the far end of a broken select line may not be held deselected and may float. Floating broken select lines may drift in a positive direction, causing high standby current, and, in extreme cases, may produce enough bit line current from connected cells to disrupt the operation of some of the conned bit lines. Unlike the DRAM, however, there is no strong coupling which drives these lines positive.
Therefore, it would be desirable in the art to prevent the charging of floating select lines in memory arrays with little or no adverse effect on the speed or selection of select lines. Prevention of high standby current or bitline current is especially desirable as memory devices become more dense and use more redundancy.
SUMMARY OF THE INVENTION
Therefore, according to the present invention, a structure for holding broken select lines in a memory array deselected addresses the prior art problems associated with floating broken select lines, such as standby current and disruption of attached memory cells. The structure is a high impedance device which is placed on the end of select lines so that if a select line is broken during fabrication, the high impedance device will hold the broken end of the select line to the desired deselect voltage. Select lines which have a driver at one end only and arc broken during fabrication, but have the high impedance device on the other end, are not allowed to float. The high impedance device is also suitable for select lines which are not broken and previously were anchored at just one end. Suitable high impedance devices include a reverse biased diode, a weak transistor, a poly R memory cell load device, and an ON or OFF TFT memory cell load device.
BRIEF DESCRIPTION OF THE DRAWINGS
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as a preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
FIG. 1 is a schematic diagram of select lines in a portion of a memory array according to the prior art;
FIG. 2 is a schematic diagram of a . .quite.!. .Iadd.quiet .Iaddend.word flip flop in a portion of a dynamic random access memory (DRAM) array according to the prior art; and
FIG. 3 is a schematic of select lines in a portion of a memory array according to a preferred embodiment of the present invention.
DESCRIPTION OF THE INVENTION
In SRAM technology, select lines in a memory array are connected to a large number of memory cells, or local row decodes, in the array. Typical select lines may be a row line, a master row line, a word line, or an X-Line. These lines select, in a parallel fashion, the memory cells or local row decoders necessary to access a particular portion of the memory array. When that portion of the memory array is not to be selected, the select lines are held in a deselect state to disable all connected cells or local row decoders.
Referring to FIG. 1, a schematic diagram of select lines in a portion of a memory array 10 according to the prior art is shown. Master row decode logic block 12 is connected to local row decode logic blocks 14 and 16 through master row select lines 18, 20, and 22, which are in turn connected to one or more local row decode logic and driver circuitry 34 inside local row decode logic blocks 14 and 16 as shown. Master row select lines 18, 20, and 22 are held deselected at the end connected to the master row decode logic block 12 by a driver inside master row decode logic 12. However, broken master row select line 24, which was intended to be deselected by deselecting master row select line 22 and substituting a spare or redundant element, is left floating. A floating select line, such as broken master row select line 24, is undesirable, because it may float to the selected state causing high standby current. In extreme cases, a floating broken select line may produce enough bit line current to disrupt operation of the memory array.
Also shown in FIG. 1 are word select lines 25, 26, 27, 28, 30, 31 and 32. Word lines 25, 26, 27, 28, 30 and 31 are each held deselected at one end by local word line decoder logic and driver circuitry 34 in a an similar to how master row select lines 18, 20, 22 are held deselected. Floating broken word select line 32 is analogous to floating broken master row select line 24. It too may have been deselected and replaced by a spare or redundant element to repair the memory array. Like broken master row select line 24, broken word select line 32 may cause standby current problems or interfere with the operation of the memory array.
In the DRAM prior art, word select lines are held at a low logic level at both ends by devices, often called holding devices, which are capable of maintaining this low logic level on unselected word lines in the presence of strong capacitive coupling from a selected word line and from bit lines--half or more of which have positive-going transitions during the cycle. DRAM row lines have high impedance such that a holding transistor placed on one end of the row line is not sufficient to hold the entire length of the row line in a deselected state. A . .quite.!. .Iadd.quiet .Iaddend.word flip-flop or other deselect scheme is often used to provide clamping means which prevent bouncing of word lines or row lines.
Referring to FIG. 2, a schematic diagram 40 of a . .quite.!. .Iadd.quiet .Iaddend.word flip flop in a portion of a DRAM array according to the prior art is shown. Row decode logic block 42 contains row decode logic and driver circuitry 44 which functions to hold deselected one end of word lines 46, 48, 50, 52, 54, and 56. . .Quite.!. .Iadd.Quiet .Iaddend.word flip-flop circuitry 62 is comprised of inverter 58 and transistor 60, and provides clamping means which prevent the bouncing of word lines to which they are attached. When row decode logic and driver circuitry 44 drives low, . .quiet.!. .Iadd.quiet .Iaddend.word flip-flop circuitry 62 ensures that the end of the word line opposite row decode logic and driver circuitry 44 is also hold low. When row decode logic and driver circuitry 44 drives high, the trip point of inverter 58 is passed. The output signal of inverter 58 is connected back to the gate of transistor 60, causing transistor 60 to turn off. As is well known in the art the inverter function provided by inverter 58 could also be provided by two transistors properly connected.
While the . .quite.!. .Iadd.quiet .Iaddend.word flip-flop 62 of FIG. 2 is an effective solution to bouncing word lines in DRAMs, broken select lines in SRAMs beg a different approach To prevent the charging of floating select lines, a high impedance device can be placed at the floating end of the select lines. A variety of devices, including a weak transistor, a poly R memory cell load device, an ON or OFF thin film technology (TFT) memory cell load device, and a reverse biased diode, maybe sufficient to hold the floating end of a broken select line deselected. A reverse biased diode may be used because the charging currents in an SRAM memory array are very small. The choice or either an ON or OFF TFT memory cell load device depends on the parasitic coupling present; an ON TFT memory cell load device may be more attractive when more parasitic coupling is present and an OFF TFT memory cell load device may be more attractive when there is less parasitic coupling. In each case, the high impedance device should leak charge, pulling the floating line toward the deselect voltage, but have enough impedance to have little or no effect on the speed or level of selection on normal select lines.
This high impedance device may also be suitable on normal select lines where the voltage level of the select line is boosted and subjected to discharge, without the need to use the . .quite.!. .Iadd.quiet .Iaddend.word flip-flop deselect clamping scheme employed in DRAMs.
Referring to FIG. 3, a schematic diagram of select lines in a portion of a memory array 70 according to the present invention is shown. Memory cells 98 are connected to select lines 86, 88, and 90 as shown. In order to prevent the ends of master row select lines 78, 80, 84 and word select lines 85, 86, 87, 88, 90, and 92 from floating, high impedance reverse biased diodes 96 are placed at the ends of these select lines. The high impedance reverse biased diodes 96 present on broken master row select line 84 and broken word select line 92 ensure that these broken select lines can be held deselected and will not randomly float. Additionally, high impedance reverse biased diodes 96 help to hold both ends of master row select lines 78, 80 and word select lines 85, 86, 87, 88, and 90 to the desired deselect voltage.
Reverse biased diodes 96 are used because the currents required for charging up the select lines is very small. The impedance of reverse biased diodes 96 is carefully chosen to ensure the presence of leakage charge, which pulls the floating select lines toward the proper deselect voltage level, but with a high enough impedance value so as to have little or no effect on the speed or level of selection on normal select lines.
Many memory devices employ broken select lines in their memory arrays, including SRAMs, EPROMs, EEPROMs, and Flash EEPROMS. A structure for holding broken select lines in a memory array deselected has been shown. The use of such a structure addresses the prior art problems associated with floating broken select lines, such as standby current and disruption of the memory array. The structure is a high impedance device which is placed on select lines at the end of the select lines opposite the driver. Should a select line be broken and separated from the driver, the high impedance device holds the end opposite the driver to the desired deselect voltage. The high impedance device is also suitable for select lines which are not broken and previously were anchored at just one end. Suitable high impedance devices include a reverse biased diode, a weak transistor, a poly R memory cell load device, and an ON or OFF TFT memory cell load device.
While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes In form and detail may be made therein without departing from the spirit and scope of the invention.

Claims (11)

What is claimed is:
1. Memory array circuitry for selecting a portion of a memory array, comprising:
a plurality of memory cells;
a plurality of select lines which select a portion of the memory cells in the memory array when set to a select voltage level and which deselect a portion of the memory array when set to a deselect voltage level, each select line having a first end and a second end, with the first end of a select line connected to a driver; and
a plurality of high impedance reverse biased diodes, with a reverse biased diode connected to the second end of the select line which holds the select line to the deselect voltage level if the select line is broken.
2. The circuitry of claim 1, wherein the select line is a master row line.
3. The circuitry of claim 1, wherein the select line is a word line.
4. The circuitry of claim 1, wherein the high impedance reverse biased diode leaks charge, thereby pulling the select line, to which it is connected, to the deselect voltage level.
5. Memory array circuitry for selecting a portion of a memory array, comprising:
a plurality of local row decoders connected to a plurality of memory cells;
a plurality of select lines, both master row line and word lines, connected to the local row decoders which select a portion of the memory array when set to a select voltage level and which deselect a portion of the memory array when set to a deselect voltage level, each select line having a first end and a second end, with the first end of a select line connected to a driver; and
a plurality of high impedance reverse biased diodes, with a reverse biased diode connected to the second end of the select line which holds the select line to the deselect voltage level if the select line is broken . .with a reverse biased diode conned to the second end of the select line which holds the select line to the deselect voltage level if the select line is broken.!..
6. The circuitry of claim 5, wherein the word lines are connected to the master row lines through at least one of a row decode logic and driver circuitry.
7. The circuitry of claim 6, wherein the master row lines are connected to at least one of a master row decode logic lock which provides the driver on the first end of each of the master row lines.
8. The circuitry of claim 6, wherein the driver on the first end of each of the word lines is provided by the row decode logic and driver circuitry to which it is connected.
9. The circuitry of claim 5, wherein the high impedance reverse biased diode leaks charge, thereby pulling the select line, to which it is connected, to the deselect voltage level. .Iadd.
10. Memory array circuitry for selecting a portion of a memory array, comprising:
a plurality of memory cells;
a plurality of select lines which select a portion of the memory cells in the memory array when set to a select state and which deselect a portion of the memory array when set to a deselect state, each select line having a first end and a second end, with the first end of a select line connected to a driver; and
a plurality of high impedance reverse biased diodes, with a reverse biased diode connected to the second end of the select line which holds the second end of the select line to the deselect state if the select line is broken. .Iaddend..Iadd.11. The circuitry of claim 10, wherein the select line is a master row line. .Iaddend..Iadd.12. The circuitry of claim 10, wherein the select line is a word line. .Iaddend..Iadd.13. The circuitry of claim 10, wherein the high impedance reverse biased diode leaks charge, thereby pulling the select line, to which it is connected, to a deselect
voltage. .Iaddend..Iadd.14. Memory array circuitry for selecting a portion of a memory array, comprising:
a plurality of local row decoders connected to a plurality of memory cells;
a plurality of select lines, both master row lines and word lines, connected to the local row decoders which select a portion of the memory array when set to a select state and which deselect a portion of the memory array when set to a deselect state, each select line having a first end and a second end, with the first end of a select line connected to a driver; and
a plurality of high impedance reverse biased diodes, with a reverse biased diode connected to the second end of the select line which holds the second end of the select line to the deselect state if the select line is broken. .Iaddend..Iadd.15. The circuitry of claim 14, wherein the word lines are connected to the master row lines through at least one of a row decode logic and driver circuitry. .Iaddend..Iadd.16. The circuitry of claim 15, wherein the master row lines are connected to at least one of a master row decode logic block which provides the driver on the first end of each of the master row lines. .Iaddend..Iadd.17. The circuitry of claim 15, wherein the driver on the first end of each of the word lines is provided by the row decode logic and driver circuitry to which it is connected. .Iaddend..Iadd.18. The circuitry of claim 14, wherein the high impedance reverse biased diode leaks charge, thereby pulling the select line, to which it is connected, to a deselect voltage level. .Iaddend.
US08/966,042 1993-05-28 1997-11-07 Structure for deselective broken select lines in memory arrays Expired - Lifetime USRE36319E (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/966,042 USRE36319E (en) 1993-05-28 1997-11-07 Structure for deselective broken select lines in memory arrays

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/069,025 US5465233A (en) 1993-05-28 1993-05-28 Structure for deselecting broken select lines in memory arrays
US08/966,042 USRE36319E (en) 1993-05-28 1997-11-07 Structure for deselective broken select lines in memory arrays

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/069,025 Reissue US5465233A (en) 1993-05-28 1993-05-28 Structure for deselecting broken select lines in memory arrays

Publications (1)

Publication Number Publication Date
USRE36319E true USRE36319E (en) 1999-09-28

Family

ID=22086234

Family Applications (3)

Application Number Title Priority Date Filing Date
US08/069,025 Expired - Lifetime US5465233A (en) 1993-05-28 1993-05-28 Structure for deselecting broken select lines in memory arrays
US08/509,211 Expired - Lifetime US5648933A (en) 1993-05-28 1995-07-31 Structure for deselecting broken select lines in memory arrays
US08/966,042 Expired - Lifetime USRE36319E (en) 1993-05-28 1997-11-07 Structure for deselective broken select lines in memory arrays

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/069,025 Expired - Lifetime US5465233A (en) 1993-05-28 1993-05-28 Structure for deselecting broken select lines in memory arrays
US08/509,211 Expired - Lifetime US5648933A (en) 1993-05-28 1995-07-31 Structure for deselecting broken select lines in memory arrays

Country Status (3)

Country Link
US (3) US5465233A (en)
EP (1) EP0626645A3 (en)
JP (1) JPH07122098A (en)

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5465233A (en) * 1993-05-28 1995-11-07 Sgs-Thomson Microelectronics, Inc. Structure for deselecting broken select lines in memory arrays
EP0915421B1 (en) * 1996-03-01 2001-03-07 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device capable of preventing malfunction due to disconnection of column select line or word select line
EP0953983A3 (en) * 1996-03-01 2005-10-05 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device with clamping circuit for preventing malfunction
US5896344A (en) * 1997-10-06 1999-04-20 Vanguard International Semiconductor Corporation Local word line decoder for memory with 2 1/2 MOS devices
US5867445A (en) * 1997-10-06 1999-02-02 Vanguard International Semiconductor Corporation Local word line decoder for memory with 2 MOS devices
US6718935B2 (en) 2000-01-24 2004-04-13 International Engine Intellectual Property Company, Llc Hydraulic fuel system
US6466498B2 (en) 2001-01-10 2002-10-15 Hewlett-Packard Company Discontinuity-based memory cell sensing
JP3911440B2 (en) * 2002-05-13 2007-05-09 松下電器産業株式会社 Semiconductor memory device
EP1498906B1 (en) * 2003-07-16 2008-12-31 STMicroelectronics S.r.l. A redundancy scheme for an integrated memory circuit
DE102004026128A1 (en) 2004-05-28 2005-12-29 Infineon Technologies Ag Integrated semiconductor memory having at least one word line and having a multiplicity of memory cells
DE102004048699A1 (en) * 2004-10-06 2006-04-20 Infineon Technologies Ag Integrated semiconductor memory and method for operating an integrated semiconductor memory
US7545675B2 (en) 2005-12-16 2009-06-09 Sandisk Corporation Reading non-volatile storage with efficient setup
US7369437B2 (en) 2005-12-16 2008-05-06 Sandisk Corporation System for reading non-volatile storage with efficient setup
US7349261B2 (en) 2006-06-19 2008-03-25 Sandisk Corporation Method for increasing programming speed for non-volatile memory by applying counter-transitioning waveforms to word lines
US7492633B2 (en) 2006-06-19 2009-02-17 Sandisk Corporation System for increasing programming speed for non-volatile memory by applying counter-transitioning waveforms to word lines
US7692975B2 (en) * 2008-05-09 2010-04-06 Micron Technology, Inc. System and method for mitigating reverse bias leakage
US8477555B2 (en) * 2011-06-30 2013-07-02 Intel Corporation Deselect drivers for a memory array
US9437321B2 (en) 2014-10-28 2016-09-06 Sandisk Technologies Llc Error detection method
US9570160B1 (en) 2015-10-29 2017-02-14 Sandisk Technologies Llc Non-volatile storage system with defect detetction and early programming termination
US9711227B1 (en) 2016-04-28 2017-07-18 Sandisk Technologies Llc Non-volatile memory with in field failure prediction using leakage detection
US9910749B2 (en) 2016-06-23 2018-03-06 Sandisk Technologies Llc Non-volatile memory with dynamic repurpose of word line

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4368523A (en) * 1979-12-20 1983-01-11 Tokyo Shibaura Denki Kabushiki Kaisha Liquid crystal display device having redundant pairs of address buses
US4587638A (en) * 1983-07-13 1986-05-06 Micro-Computer Engineering Corporation Semiconductor memory device
US4714839A (en) * 1986-03-27 1987-12-22 Advanced Micro Devices, Inc. Control circuit for disabling or enabling the provision of redundancy
US4760559A (en) * 1985-07-10 1988-07-26 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device
US4905194A (en) * 1988-02-16 1990-02-27 Kabushiki Kaisha Toshiba Semiconductor memory device with a circuit for analyzing defects in word-lines
DE4132116A1 (en) * 1990-09-29 1992-04-09 Mitsubishi Electric Corp Redundancy circuit for semiconductor memory device - provides defined connection paths between main and auxiliary row and column selection lines
US5111435A (en) * 1987-03-31 1992-05-05 Kabushiki Kaisha Toshiba Bipolar-CMOS semiconductor memory device
US5146529A (en) * 1989-06-26 1992-09-08 Sumitomo Electronic Industries Ltd. Method of forming an optical fiber unit
US5161121A (en) * 1988-06-27 1992-11-03 Oki Electric Industry Co., Ltd. Random access memory including word line clamping circuits

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6020397A (en) * 1983-07-15 1985-02-01 Toshiba Corp Semiconductor memory
JP2632076B2 (en) * 1990-08-02 1997-07-16 三菱電機株式会社 Semiconductor storage device
US5465233A (en) * 1993-05-28 1995-11-07 Sgs-Thomson Microelectronics, Inc. Structure for deselecting broken select lines in memory arrays

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4368523A (en) * 1979-12-20 1983-01-11 Tokyo Shibaura Denki Kabushiki Kaisha Liquid crystal display device having redundant pairs of address buses
US4587638A (en) * 1983-07-13 1986-05-06 Micro-Computer Engineering Corporation Semiconductor memory device
US4760559A (en) * 1985-07-10 1988-07-26 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device
US4714839A (en) * 1986-03-27 1987-12-22 Advanced Micro Devices, Inc. Control circuit for disabling or enabling the provision of redundancy
US5111435A (en) * 1987-03-31 1992-05-05 Kabushiki Kaisha Toshiba Bipolar-CMOS semiconductor memory device
US4905194A (en) * 1988-02-16 1990-02-27 Kabushiki Kaisha Toshiba Semiconductor memory device with a circuit for analyzing defects in word-lines
US5161121A (en) * 1988-06-27 1992-11-03 Oki Electric Industry Co., Ltd. Random access memory including word line clamping circuits
US5146529A (en) * 1989-06-26 1992-09-08 Sumitomo Electronic Industries Ltd. Method of forming an optical fiber unit
DE4132116A1 (en) * 1990-09-29 1992-04-09 Mitsubishi Electric Corp Redundancy circuit for semiconductor memory device - provides defined connection paths between main and auxiliary row and column selection lines

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
"Simplified Static Column Decoder for CMOS Memory Bit Switches" IBM Technical Disclosure Bulletin, vol. 29, No. 8, Jan. 1987, pp. 3410-3411.
Patent Abstracts of Japan, vol. 009, No. 141 (p. 364), Jun. 15, 1995, JP 60 020397A (Toshiba KK). *
Simplified Static Column Decoder for CMOS Memory Bit Switches IBM Technical Disclosure Bulletin, vol. 29, No. 8, Jan. 1987, pp. 3410 3411. *

Also Published As

Publication number Publication date
JPH07122098A (en) 1995-05-12
US5648933A (en) 1997-07-15
EP0626645A2 (en) 1994-11-30
US5465233A (en) 1995-11-07
EP0626645A3 (en) 1998-04-01

Similar Documents

Publication Publication Date Title
USRE36319E (en) Structure for deselective broken select lines in memory arrays
US7286391B2 (en) Semiconductor memory device capable of controlling potential level of power supply line and/or ground line
US6229742B1 (en) Spare address decoder
US6445628B1 (en) Row redundancy in a content addressable memory
US8625333B2 (en) Memory device having memory cells with write assist functionality
US6657886B1 (en) Split local and continuous bitline for fast domino read SRAM
US7085175B2 (en) Word line driver circuit for a static random access memory and method therefor
US8441842B2 (en) Memory device having memory cells with enhanced low voltage write capability
US20020145907A1 (en) Non-volatile semiconductor memory device having word line defect check circuit
US20060120150A1 (en) Thin-film magnetic memory device with memory cells having magnetic tunnel junction
KR20040019876A (en) Semiconductor memory device internally generating internal data read timing
JPH0652685A (en) Semiconductor memory having power-on reset- control latch type line repeater
KR20010003913A (en) semiconductor memory and driving signal generator therefor
US5416747A (en) Semiconductor memory driven at low voltage
CN112331250A (en) Apparatus and method for fuse latch and matching circuit
US4618784A (en) High-performance, high-density CMOS decoder/driver circuit
US9449681B2 (en) Pre-charging a data line
US7061794B1 (en) Wordline-based source-biasing scheme for reducing memory cell leakage
KR100343138B1 (en) Semiconductor Memory Device Having Write Masking Function and the Write Masking Method
US5894434A (en) MOS static memory array
US7095642B1 (en) Method and circuit for reducing defect current from array element failures in random access memories
US6469947B2 (en) Semiconductor memory device having regions with independent word lines alternately selected for refresh operation
KR100301047B1 (en) Semiconductor memory device having column address decoder for prefetching 2 bits
US11682453B2 (en) Word line pulse width control circuit in static random access memory
US20020024847A1 (en) Semiconductor device having memory

Legal Events

Date Code Title Description
AS Assignment

Owner name: STMICROELECTRONICS, INC., TEXAS

Free format text: CHANGE OF NAME;ASSIGNOR:SGS-THOMSON MICROELECTRONICS, INC.;REEL/FRAME:009483/0420

Effective date: 19980519

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:STMICROELECTRONICS, INC. (FORMERLY KNOWN AS SGS-THOMSON MICROELECTRONICS, INC.);REEL/FRAME:030740/0481

Effective date: 20120523