USRE43404E1 - Methods for providing void-free layer for semiconductor assemblies - Google Patents

Methods for providing void-free layer for semiconductor assemblies Download PDF

Info

Publication number
USRE43404E1
USRE43404E1 US12/728,630 US72863010A USRE43404E US RE43404 E1 USRE43404 E1 US RE43404E1 US 72863010 A US72863010 A US 72863010A US RE43404 E USRE43404 E US RE43404E
Authority
US
United States
Prior art keywords
substrate
chip
encapsulant
gap
face surface
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US12/728,630
Inventor
Thomas H. DiStefano
Joseph Fjelstad
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Adeia Semiconductor Solutions LLC
Original Assignee
Tessera LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=24445730&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=USRE43404(E1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Tessera LLC filed Critical Tessera LLC
Priority to US12/728,630 priority Critical patent/USRE43404E1/en
Assigned to TESSERA, INC. reassignment TESSERA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DISTEFANO, THOMAS H., FJELSTAD, JOSEPH
Application granted granted Critical
Publication of USRE43404E1 publication Critical patent/USRE43404E1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/568Temporary substrate used as encapsulation process aid
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/561Batch processing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/565Moulds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3114Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49572Lead-frames or other flat leads consisting of thin flexible metallic tape with or without a film carrier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
    • H01L24/92Specific sequence of method steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/07Structure, shape, material or disposition of the bonding areas after the connecting process
    • H01L2224/08Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
    • H01L2224/081Disposition
    • H01L2224/0812Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
    • H01L2224/08151Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/08221Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/08225Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/2612Auxiliary members for layer connectors, e.g. spacers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/80001Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
    • H01L2224/802Applying energy for connecting
    • H01L2224/80201Compression bonding
    • H01L2224/80203Thermocompression bonding, e.g. diffusion bonding, pressure joining, thermocompression welding or solid-state welding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/80001Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
    • H01L2224/802Applying energy for connecting
    • H01L2224/80201Compression bonding
    • H01L2224/80205Ultrasonic bonding
    • H01L2224/80207Thermosonic bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81192Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/819Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector with the bump connector not providing any mechanical bonding
    • H01L2224/81901Pressing the bump connector against the bonding areas by means of another connector
    • H01L2224/81904Pressing the bump connector against the bonding areas by means of another connector by means of an encapsulation layer or foil
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/832Applying energy for connecting
    • H01L2224/83201Compression bonding
    • H01L2224/83209Compression bonding applying isostatic pressure, e.g. degassing using vacuum or a pressurised liquid
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/921Connecting a surface with connectors of different types
    • H01L2224/9212Sequential connecting processes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01018Argon [Ar]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01075Rhenium [Re]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA

Definitions

  • the present invention relates to the field of semiconductor chip packaging.
  • Ball grid array (“BGA”) packaged and chip scale packaged (“CSP”) semiconductor chips and flip chip attachment solutions are connected to external circuitry through contacts on a surface of the chip.
  • a supporting substrate such as a printed wiring board (“PWB”)
  • PWB printed wiring board
  • the chip contacts are either disposed in regular grid array patterns, substantially covering the face surface of the chip (commonly referred to as an “area array”) or in elongated rows extending parallel to and adjacent each edge of the chip front surface.
  • the chip when the chip is in operation, the chip heats up and also heats its supporting substrate thereby causing both the chip and the substrate to expand. When the heat is removed, the chip and substrate both contract.
  • This heating and cooling process is referred to as “thermal cycling”. Since the heat is being generated in the chip, the chip will heat up more quickly and will typically get hotter than its supporting substrate.
  • the materials comprising both the chip and the substrate have inherent expansion and contraction rates, referred to as their coefficients of thermal expansion (“CTE”), which causes them to expand and contract at different rates and in different degrees when subjected to the same thermal conditions. This thermal expansion mismatch between the chips and the substrate places considerable mechanical stress and strain on the connections between the chip contacts and corresponding bond pads on the substrate.
  • CTE coefficients of thermal expansion
  • BGA and CSP technology refers to a large range of semiconductor packages which use interconnection processes such as wirebonding, beam lead, tape automated bonding (“TAB”) or the like as an intermediate connection step to interconnect the chip contacts to the exposed package terminals. This results in a device which can be tested prior to mechanical attachment to the bond pads on supporting substrate.
  • the BGA or CSP packaged chips are then typically interconnected with their supporting substrates using standard tin-lead solder connections. In most such packaged devices, the mechanical stress/strain due to thermal cycling is almost completely placed on the solder connections between the chip and the substrate. However, solder was never intended to undergo such forces and commonly under-goes significant elastic solder deformation causing the solder to crack due to fatigue brought on by the thermal cycling. When the solder connections have smaller diameters, thermal cycling has an even more profound fatiguing affect on the solder. This has driven efforts in the packaging art to modify the solder and other elements of the packages so that they may better withstand the thermal cycling forces.
  • the number of chips packed into a given area will be greater and thus the heat dissipated by each of these chips will have a greater effect on the thermal mismatch problem.
  • the solder cracking problem is exacerbated when more than one semiconductor chip is mounted in a package, such as in a multichip module.
  • more heat will be dissipated by each package which, in turn, means the interconnections between a package and its supporting substrate will encounter greater mechanical stress due to thermal cycling.
  • each package requires additional interconnections thereby increasing the overall rigidity of the connection between the module and its supporting substrate.
  • the compliant layer was formed by stenciling a thermoset resin onto the chip carrier and then curing the resin. Next, additional resin was applied to the exposed surface of the cured layer, this additional resin was partially cured, and the resulting tacky adhesive surface was used to bond the elastomeric layer to the chip and chip carrier. Once attached, the entire structure was heated and fully cured. Although this process is effective, further improvement would be desirable.
  • the ambient gas can be occasionally entrapped when the chip carrier and die are affixed to the compliant layer. The entrapped gas can create voids and gas bubbles in the encapsulation of the surface of the die by the encapsulation material. These voids/bubbles allow moisture and other contamination to come into direct contact with the surface of the die. Accordingly, care must be taken to prevent such entrapment. This adds to the expense of the process.
  • the contact bearing face surface of the chip opposes a bond pad bearing supporting substrate.
  • Each contact on the device is joined by a solder connection to a corresponding bond pad on the supporting substrate, as by positioning solder balls on the substrate or device, juxtaposing the device with the substrate in the front-face-down orientation and momentarily reflowing the solder.
  • the flip-chip technique yields a compact assembly, which occupies an area of the substrate no larger than the area of the chip itself.
  • flip-chip assemblies suffer from significant problems when encountering thermal cycling stress because the sole thermal cycling stress bearing elements are the solder connections, as described above in relation to the BGA and CSP packages. In the case of flip chip devices, there is no package to redistribute the thermal cycling stress.
  • solder connections have a typical diameter of between about five and eight thousandths of an inch (“mils”), too small to provide much real mechanical compliance.
  • a curable liquid underfill is flowed between the chip and its attached substrate, enclosing the solder connections.
  • the underfill is then cured into a rigid form which has a CTE that is closely matched to the solder material.
  • the aim of the underfill is to reduce the stress caused by CTE mismatch by redistributing the stress more uniformly over the entire surface of the chip, supporting substrate and solder balls.
  • underfill materials examples may be found in U.S. Pat. Nos. 5,120,678, 5,194,930, 5,203,076 and 5,249,101. All of these prior art solutions are aimed at reducing the shear stress endured by the interconnections caused by thermal cycling. However, each of these solutions also encounters significant problems such as insufficient compliancy, voids and process cost. Most significant among these costs is reducing the voiding problem which occurs when the underfill flows between the chip and the substrate and traps gas therebetween. If this gas is not removed, it will typically quickly expand during a heating cycle of the chip. The force associated with the expanding gas can cause the solder connections to crack or otherwise become unreliable.
  • the underfill process involves a very costly and time-consuming process of allowing the underfill to flow very slowly between the chip and the substrate to try to avoid voids. After the underfill has flowed completely between the chip and the substrate, the assembly will then be subjected to one or more vacuuming steps in a further attempt to remove any voids in the underfill material.
  • the present invention provides a method of eliminating voids and gas bubbles within the encapsulation used in attaching and packaging microelectronic devices which solves the aforementioned problems in the art.
  • the present invention further provides an effective method of filling cavities and channels during encapsulation of a plurality of semiconductor chips formed on a semiconductor wafer.
  • the method includes providing a substantially void and bubble free underfill for a semiconductor wafer having a plurality of flip chip assemblies.
  • a flip chip device is electrically and mechanically attached to a circuitized substrate, such as a PWB, by a plurality of conductive members, which are most typically a plurality of solder balls. These solder balls provide an electrical path from each chip contact to a respective bond pad on the substrate. The solder balls further provide a gap or stand-off between the wafer and hence each flip chip device and its substrate. This gap is then sealed on all sides of the flip chip device with a curable liquid encapsulant so that either a void (vacuum) or an area containing a first gas is thereby created.
  • An isostatic or hydrostatic pressure is then applied to the semiconductor wafer assembly causing the encapsulant to flow into the gap and around the solder balls.
  • An energy is applied to cure the encapsulant once the void/bubble has been completely removed thereby ensuring that new voids and/or bubbles do not re-occur between the flip chip device and the substrate.
  • heat and/or ultra-violet radiation are used as the applied energy.
  • the method includes creating a substantially void/bubble free interposer layer between a semiconductor wafer having a plurality of microelectronic components and a sheet-like substrate.
  • an interposer layer is injected into a gap between each of the microelectronic components and the substrate such that any voids or gas bubbles are sealed within the gap.
  • Isostatic or hydrostatic pressure is then applied to the entire semiconductor wafer assembly which causes the total volume for the voids/bubbles to be reduced to the point where they are substantially eliminated from the interposer layer.
  • a further step of applying energy, such as heat, is employed to cure the interposer layer thereby ensuring that future voids/bubbles do not occur.
  • the injecting step may include providing a curable, liquid encapsulant at each edge of the gap between the microelectronic components and the substrate prior to the step of applying pressure, effectively sealing the space between the component and the substrate.
  • the pressure is then applied, it causes the sealed volume to be reduced thereby allowing the encapsulant to flow into the gap and form a substantially void/bubble free interposer layer.
  • a still further embodiment of the present invention includes a method of treating an interposer layer for a semiconductor wafer assembly to provide a substantially void/bubble free interposer layer.
  • An interposer layer is first disposed between a semiconductor wafer having a plurality of semiconductor chips and a sheet-like substrate such that any voids within or at the boundaries of the interposer are sealed within the assembly.
  • An isostatic or hydrostatic pressure is then applied to the assembly thereby reducing the volume of the voids/bubbles and substantially eliminating them from the interposer layer.
  • FIG. 1A shows a top plan view of a flip chip device attached to a circuitized substrate having encapsulant sealing the edges therebetween, according to the present invention.
  • FIG. 1B shows a fragmentary side view of the elements shown in FIG. 1A , according to the present invention.
  • FIG. 1C shows a bottom plan view of the elements shown in FIG. 1A with the substrate removed from view, according to the present invention.
  • FIG. 1D shows a bottom plan view of the elements shown in FIG. 1A with the substrate removed from view and after full encapsulation, according to the present invention.
  • FIG. 2A shows a top plan view of a semiconductor package assembly having an encapsulation sealing the edges of a gap between a sheet-like substrate and a semiconductor chip, according to the present invention.
  • FIG. 2B shows a fragmentary side view of the elements shown in FIG. 2A , according to the present invention.
  • FIG. 2C shows a fragmentary side view of the elements shown in FIG. 2A after full encapsulation, according to the present invention.
  • FIG. 2D shows a perspective view of a plurality of chips attached to a substrate which is connected to a frame to support the substrate, according to the present invention.
  • FIG. 2E shows a side view of a nozzle for depositing the encapsulant around the edges of the gap between the chips and the substrate in FIG. 2D so as to seal the voids.
  • FIG. 2F shows a perspective view of a plurality of the frames shown in FIG. 2D placed within a single carrier.
  • FIGS. 2G and 2H show cross sectional side views of two packaged devices, according to the present invention.
  • FIG. 2I shows a face view of the chip package described in FIGS. 2G and 2H , according to the present invention.
  • FIG. 2J shows a cross sectional view of a center bonded package as the void is being diffused into the encapsulation material, according to the present invention.
  • FIG. 2K shows cut-away cross section A from FIG. 2J depicting the collapsing of the void in response to isostatic pressure, according to the present invention.
  • FIG. 2L shows a cut-away cross sectional view of a fan-in/fan-out embodiment, according to the present invention.
  • FIGS. 2M-1 through 2 M- 7 show the process of creating a void free layer by injection using the center bonded package shown in FIG. 2J , according to the present invention.
  • FIGS. 2N-1 through 2 N- 7 show the process of creating a void free layer by injection using the center bonded package having a peelable compliant layer, according to the present invention.
  • FIG. 3A shows a top plan view of a semiconductor package assembly having an interposer layer disposed between a sheet-like substrate and a semiconductor chip, according to the present invention.
  • FIGS. 3B and 3C show fragmentary side views of the elements shown in FIG. 3A , according to the present invention.
  • FIG. 3D shows a fragmentary side view of the elements shown in FIG. 3A after the voids/bubbles have been removed, according to the present invention.
  • FIG. 3E shows a fragmentary side view of the elements shown in FIG. 3A after the package's leads have been encapsulated and the package is connected to a circuitized substrate, according to the present invention.
  • FIG. 4A shows a perspective illustration of a semiconductor wafer having a plurality of chips for encapsulation in accordance with one embodiment of the present invention.
  • FIG. 4B shows a perspective illustration of a semiconductor wafer having a plurality of chips for encapsulation in accordance with another embodiment of the present invention.
  • the present invention is directed toward the pressure injection of encapsulants into cavities and gaps in micro-electronic structures and the simultaneous removal of voids and gas bubbles within encapsulants and adhesive/chip attach layers.
  • the present inventive methods may be used as a method for underfilling attached flip chip devices, for injecting encapsulant and for removing voids and gas bubbles within encapsulants.
  • each of the embodiments described below could and preferably would be performed on more than one assembly at a time to facilitate the mass production of finished parts.
  • FIGS. 1A-D show a preferred method of providing a substantially gas bubble/void free underfill for a flip chip assembly, according to the present invention.
  • FIG. 1A shows top fragmentary view of a flip chip type assembly including a semiconductor chip 100 , a supporting substrate 120 (such as a PWB), a plurality of electrical connections 110 interconnecting corresponding chip contacts (not shown) and bond pads (not shown) on the substrate 120 .
  • the solder connections both electrically and mechanically interconnect the chip contacts to the bond pads and, as best shown in FIG. 1B , provide a “stand-off” or gap between the chip 100 and the substrate 120 .
  • FIG. 1C shows a bottom view of the assembly shown in FIG. 1A with the substrate 120 removed from view.
  • a curable, liquid encapsulant material 130 is deposited at each of the edges of the chip 100 so as to seal the gap between the chip 100 and the substrate 120 creating a sealed void or gas bubble 140 therebetween (depending on whether the surrounding environment has been evacuated prior to the sealing step).
  • this void/bubble 140 will generically be referred to in this specification and in the claims as a “void”.
  • the encapsulant is comprised of a curable thermoset resin material. Since it is desired in a flip chip mounted device to have the encapsulant rigid after it is cured, an example of a suitable resin would include an epoxy resin, such as Hysol® epoxy sold by Dexter Corporation of Pittsburg, Pa.
  • Isostatic pressure is then applied to the outside of the assembly.
  • This step of applying more pressure on the assembly after the void 140 has been sealed will cause a pressure differential between the compressive, ambient gas applied to the outside of the assembly and any first gas trapped within the void 140 .
  • the average diameter of the void 140 will thus be reduced allowing the encapsulant to begin encapsulating the outermost solder connections 110 on all four sides of the chip 100 .
  • This pressure differential further causes the encapsulant 130 to flow between the chip and the substrate and around the connections.
  • the amount of pressure required to collapse the void 140 depends on the type of encapsulant 130 used and on the desired time period to entirely collapse the void 140 . Typically, if more pressure is used, less time is required to collapse the void 140 .
  • the amount of pressure applied may also depend on how the pressure is applied, i.e. all at once in a virtual pressure “step” or gradually in progressively increasing pressure steps. While either pressure application method may be used, using one virtual pressure step increases the rate of collapse of the void 140 .
  • the applied ambient gas pressure may be approximately between 10 and 1000 pounds per square inch (“psi”) and will be applied for between thirty minutes to several hours; although typically no harm will come to the assembly if it is allowed to remain within the pressurized environment beyond this specified time frame.
  • Such pressure may be supplied by an autoclave device such as has been used in the aerospace industry; although the required size of an autoclave for the removal of voids within encapsulation is typically much smaller than required for the aerospace industry.
  • An example of a possible autoclave device is the Mini-bonder autoclave manufactured by United McGill of Westerville, Ohio.
  • the trapped first gas in the void 140 will begin to reach an equilibrium state with the ambient pressure applied to the outside of the assembly, i.e. the pressure of the first gas (P 1 ) will be approximately the same as the ambient pressure (P 2 ).
  • the added pressure due to the surface tension (P t ) of the void 140 begins to play a more dominant role.
  • the surface tension induced pressure acting on any first gas within the void 140 gets larger.
  • the sum of the pressures within the void 140 (P 1 ) will become greater than the ambient pressure (P 2 ) acting on the outside of the assembly.
  • the first gas within the void 140 will slowly diffuse into the encapsulant 130 . Since the gas within the void 140 is under higher pressure, during the second time period, than the ambient gas acting on the outside of the assembly, the rate of diffusion of the first gas into the encapsulant 130 will be greater than the rate of diffusion of the ambient gas into the encapsulant 130 causing the void 140 to get smaller still. As the diameter of the void 140 gets smaller and smaller, the pressure due to the surface tension (P t ) of the void 140 will progressively grow greater and greater, up until the point where the gas within the void is completely diffused within the encapsulant, as shown in FIG. 1D , and the void implodes.
  • the next step includes applying energy to cure the encapsulant 130 .
  • the object of applying the curing energy is to fully cure (cross-link) the encapsulant 130 so that new voids will not reoccur such as may happen when the ambient gas pressure (P 2 ) is released quickly.
  • the type of applied energy will depend on what encapsulant is used and how that particular encapsulant cures. Examples of possible sources of energy include heat, ultra-violet radiation, catalysis and combinations thereof.
  • heat is typically applied as the curing energy.
  • An appropriate temperature range will again depend on the type of encapsulant 130 used and the length of time desired to fully cure the encapsulant 130 .
  • thermoset encapsulant 130 will maintain its structural integrity without allowing new voids to occur. It has also been found that the step of applying energy may occur after the ambient gas pressure (P 2 ) is removed from the assembly without the reoccurrence of voids 140 if the ambient gas pressure (P 2 ) is released slowly enough so as to allow any dissolved gases within the encapsulant 130 to come to equilibrium with the surrounding ambient gas.
  • a first gas within the void 140 and an ambient gas may be comprised of different gases to facilitate the diffusion of the first gas into and through the encapsulant 130 at a greater rate than the rate of diffusion of the ambient gas into the encapsulant.
  • the first gas surrounding the assembly may be evacuated and another ambient gas may take its place.
  • the first gas contained within the void 140 may have smaller molecules than the ambient gas accelerating first gas' diffusion into the encapsulant 130 .
  • Choosing the correct sealed first gas will necessarily entail choosing the correct ambient gas and vice-versa.
  • sealed first gases include helium, hydrogen, H 2 O vapor, etc.
  • ambient gases when compared with the first gases listed above include argon, air, nitrogen, carbon dioxide and Krypton.
  • hydrostatic pressure could be used instead of the isostatic pressure discussed above to compress the voids/bubbles.
  • inert fluids would be used to compress the voids/bubbles.
  • the methods described above in connection with encapsulating flip chip device may also be used to inject a fluid encapsulant between a first intermediate substrate 225 and a chip 200 as well.
  • a fluid encapsulant between a first intermediate substrate 225 and a chip 200 as well.
  • One such embodiment where injection of encapsulation is described is in U.S. patent application Ser. No. 08/365,699 filed Dec, 12, 1994, which is hereby incorporated by reference.
  • the '699 application describes a method and structure for disposing a plurality of compliant pads 250 which provide a stand-off or gap between a first sheet-like support structure 225 , and a contact bearing face surface of a semiconductor chip 200 .
  • the first substrate 225 may be rigid, semi-rigid or flexible.
  • the first substrate 225 is a substantially inextensible dielectric film, such as polyimide having a thickness of between 0.5 mils and 3 mils.
  • the adjacent compliant pads 250 provide the structure for the gap between the chip 200 and the first substrate 225 and provide and define channels therebetween for the encapsulant 230 to eventually flow; however other alternatives could be used instead, such as cellular foam, loosely woven non-conductive strands, etc. It is only important that a gap be provided between the chip 200 and the first substrate 225 while holding the two items in a substantially coplanar relationship.
  • the compliant pad embodiment will be described in this example.
  • the compliant pads 250 are typically deposited, as by stenciling, and cured so that the chip 200 and the first substrate 225 are attached to each other in a substantially coplanar relationship.
  • a curable liquid encapsulant 230 may then be deposited completely around the perimeter of the gap between the chip 200 and the first substrate 225 so as to seal the pads 250 and create a sealed void (void/gas bubble) 240 out of the network of the channels therewithin, very much like the sealed assembly described in the flip chip embodiment above.
  • a curable, compliant thermoset resin is used as an encapsulant, such as silicone and flexiblized epoxy.
  • thermoplastic materials may be used if they are specially formulated to undergo a phase change such that they go liquid under certain conditions and not under others, such as at a temperature which would be typically higher than the normal operating temperature of the resulting device.
  • An isostatic pressure is then applied to the assembly causing the encapsulant to flow between the chip 200 and the first substrate 225 and into the channels within the void 240 .
  • the ambient gas pressure applied will depend on the encapsulant material selected and the amount of time desired for the process of removing the void 240 ; and further on whether the pressure is applied in a virtual step or is applied gradually.
  • the typical applied ambient gas pressure here will be approximately between 10 and 450 pounds per square inch (“psi”), and preferably between about 30 and 200 psi, for a time period of between about thirty minutes and several hours (the time period also depends on the volume to be encapsulated).
  • a virtual step of ambient gas pressure is preferred in order to increase the rapidity of the void removal.
  • the step of applying pressure on the assembly after the void 240 has been sealed will cause a pressure differential between the compressive, ambient gas applied to the outside of the assembly and any first gas trapped within the void 240 .
  • the average diameter of the void 240 will thus be reduced allowing the encapsulant to begin encapsulating the outermost compliant pads 250 on all four sides of the chip 200 .
  • the pressure from the ambient gas combined with the pressure from the surface tension of the void 240 itself will cause the void to grow smaller. If there is a first gas trapped within the void, as the first gas pressure becomes greater than the pressure due to the ambient gas pressure, the first gas will begin to diffuse into the encapsulant 230 . Since any first gas within the void 240 is under higher pressure, during the second time period, than the ambient gas acting on the outside of the assembly, the rate of diffusion of the first gas into the encapsulant will be greater than the rate of diffusion of the ambient gas into the encapsulant.
  • the pressure due to the surface tension of the void 240 will progressively grow greater and greater, up until the point where the void 240 is completely removed from the encapsulant, as shown in FIG. 2C .
  • energy is typically applied to cure the encapsulant 230 .
  • the type of energy applied depends on the encapsulant 230 selected and under what conditions the selected encapsulant 230 cures. If a silicone is used as the encapsulant, the energy applied is typically heat. The amount of heat and the length of time the heat is applied is again dependent upon the selected encapsulant material and the volume of material that needs to be cured. As described above, the application of energy will typically occur prior to the termination of the step of applying pressure so that no new voids are allowed to develop in the encapsulant by the reduction of the ambient pressure. A fully cured, thermoset encapsulant 130 will maintain its structural integrity so that gas bubbles and voids do not reenter the encapsulant.
  • the internal high stress zones in the chip package assembly are reduced by the substantial removal of the voids and bubbles in the cured compliant layer 270 .
  • This method of injection also works where the encapsulant is injected between a first substrate and a second substrate, such as in a fan-out chip package embodiment where at least some of the terminals 210 are disposed above a second support structure such as a thermal spreader or ring, as described more fully in the '669 application.
  • FIG. 2D shows a perspective view of a plurality of chips 200 attached to a substrate 222 , which includes the first substrate 225 and a sacrificial outer portion 227 .
  • An outer portion of the substrate 222 is also attached to a rigid or semi-rigid frame 280 to support the typically flexible substrate 222 such that it is stretched taut across the frame and further to better ensure the dimensional stability of the substrate.
  • the thickness of the frame 280 is also typically thin so that a plurality of such assembled frames 221 may be placed in the same pressure/temperature vessel after the encapsulant has been deposited, as described above.
  • FIG. 2E shows a nozzle 235 for depositing the encapsulant 230 around the edges of the gap between the chips 200 and the first substrate 225 so as to seal the voids 240 .
  • a CAM/ALOT programmable dispensing machine manufactured by Camelot Systems, Inc. in Haverhill, Mass. could be used to perform such a task.
  • the encapsulant 230 is deposited from the chip side of the frame assembly 221 .
  • a layer of sheet-like material 229 such as a coverlay or solder mask material, is attached to the terminal 210 side of the substrate 222 so that the encapsulant is bounded and does not escape through the bonding apertures 228 ( FIG.
  • the frame 280 also acts as a barrier to provide a side boundary for the deposited encapsulant should the need arise.
  • the encapsulant 230 has a thick enough consistency such that it substantially maintains its shape through the surface tension of the material.
  • the encapsulant 230 is deposited such that it does not flow onto the back surface (non-contact bearing surface) of the chip 200 . This allows the back surface of the chip to subsequently be connected to a heat sink or thermal spreader without an insulative material impeding the dissipation of heat from the chip 200 during thermal cycling.
  • the frame assembly 222 is placed within a pressure chamber, such as the aforementioned autoclave chamber, and an isostatic pressure is applied to collapse the voids and/or gas bubbles 240 thereby causing the encapsulant to engulf the supports 250 and provide a substantially void free interposer layer, as described above.
  • a plurality of frames 280 are placed within a frame assembly carrier 285 so that the frames 280 may be more easily stacked together and placed within the pressure chamber.
  • the frames are placed within the carrier 285 such that the opposite edges of the frames rest upon small shelves or projections 286 extending from the side walls of the carrier 285 .
  • the frames 280 may simply be optimized such that a plurality of such frames 280 may be stacked one on top of the other such that the individual frames do not come into contact with the substrate 222 or chips 200 on an adjacent frame 280 . Energy is then applied to cure the encapsulant, as described above.
  • the fully encapsulated semiconductor chip packages within the frame assemblies 221 are next separated (or “diced”) from their respective frame/substrate into single packaged chips, such as that shown in FIG. 2G , or the packaged chip may be diced into multi-chip modules.
  • the dicing operation is typically performed by laser cutting, stamping or sawing (such as with a water saw).
  • the component in FIG. 2G has some benefits when compared with the embodiment depicted in FIG. 2C .
  • the first substrate 225 is extended to be the same size as the contact 270 bearing surface of the chip 200 .
  • the cured encapsulant layer 230 (interposer layer) to have a substantially uniform thickness at every point between the chip 200 and the first substrate 225 , even at the periphery of the package. This provides added support for the leads 260 during thermal cycling of the component us well as added physical and environmental protection for the metallurgy of the connection between the leads 260 and the contacts 270 .
  • FIG. 2H shows a side view of an alternate embodiment which is similar to the embodiment shown in FIG. 2G .
  • the first substrate 225 is juxtaposed with the contact 270 bearing surface of the chip, but is larger than the surface of the chip 200 such that it uniformly extends beyond the perimeter of the chip 200 .
  • the interposer layer 230 correspondingly extends beyond the chip perimeter to form a bumper of encapsulant material 232 .
  • This structure may be created by dicing the packaged chips a short distance beyond the periphery of the chip 200 itself.
  • the bumper 232 further protects the chip and the metallurgy of the connection of the leads 260 to the contacts 270 .
  • FIG. 2I shows a face surface view of the chip package described in FIGS. 2G and 2H .
  • the bonding windows 228 allow the leads 260 to be detached from the sacrificial substrate 227 and be bonded to respective chip contacts 270 .
  • FIG. 2J shows a cross section view of a center bonded package as the void 240 is being diffused into the encapsulation material 230 .
  • the package in this FIG. is similar to the package shown in FIGS. 2A and 2B except that in FIG. 2J the die 200 is rectangular and the plurality of compliant pads 250 have been replaced by two compliant pads 250 ′ which create a single center channel 240 ′ therebetween instead of rows and columns of channels 240 . Also, the leads 260 ′ in FIG.
  • FIG. 2J are chip contacts which are located in a central portion of the contact bearing surface of the chip such that the leads 260 ′ extend from either side of channel 240 ′ and are bonded to the contacts in somewhat of an interleaving pattern, instead of being bonded to contacts which are peripherally positioned on the chip.
  • the encapsulant 230 is again deposited at the edges of the gap created by the compliant pads 250 ′ sealing void within channel 240 ′.
  • FIG. 2K shows cross section A from FIG. 2J depicting the collapsing of the void 240 ′ in response to isostatic pressure and any first gas contained within the void being diffused into the encapsulant, as described in the above embodiments.
  • the compliant pads 250 ′′ define a differently shaped void 240 ′′.
  • the compliant pads 250 ′′ are located in the central portion of the chip 200 and beyond the periphery of the chip 200 (typically there is a support structure surrounding the chip to support the peripheral pads). This arrangement allows for a so-called “fan-out” or “fan-in/fan-out” semiconductor package embodiment in which the terminals 210 on the substrate 225 may be located above the chip surface or beyond the chip's periphery or both, as described above.
  • FIGS. 2M-1 through 2 M- 7 graphically show the above described method (discussed in relation to FIGS. 2D through 21 ) with respect to the center bonded embodiment of FIG. 2J .
  • the chip 200 is attached to the compliant pads 250 ′ attached to the tape 225 .
  • the tape has a bonding window so that the leads 260 ′ may extend and typically be detachably held in place thereacross.
  • the leads are detached from the substrate 225 , guided and bonded to respective chip contacts 270 ′ using a bonding tool 231 which typically bonds the leads to the contacts using ultrasonic or thermosonic or thermocompression means or some combination thereof, as shown.
  • 2M-3 shows a protective sheet-like layer 229 , such as a coverlay or solder mask layer, attached to the terminal 210 side of the substrate 222 so that the encapsulant may be bounded and will not escape through the bonding apertures 228 ′ so that it does not contaminate the terminals and impede any subsequent electrical connection of the terminals 210 to the bond pads on the circuitized substrate.
  • a protective sheet-like layer 229 such as a coverlay or solder mask layer
  • FIG. 2M-4 shows a nozzle 235 depositing encapsulation material 230 around the chip 200 on the chip/compliant pad bearing surface of the substrate 222 so as to seal the gap/void 240 ′ between the chip 200 and the substrate 225 , as described in more detail above. It is evident from this that the protective layer 229 is performing the function of sealing any apertures in the substrate 225 , such as the bonding aperture 228 ′.
  • FIG. 2M-5 shows the application of isostatic force and the resulting collapse of the void 240 ′.
  • FIG. 2M-6 further shows the application of solder-balls 211 to the terminal sites 210 .
  • FIG. 2M-7 shows a finished semiconductor package after it has been cut away (or “diced”) from the frame assembly, shown in FIG. 2D , by laser cutting, stamping or sawing (such as with a water saw).
  • the package is diced such that a bumper 232 of encapsulation material is left along the side edges of the chip 200 , similar to the embodiment shown in FIG. 2H .
  • the package may be diced such that there is no bumper 232 .
  • a final step may be added in which a thermoset or thermoplastic resin sheet-like layer is vacuum laminated onto the back of the chip 200 and around each of the sides of the package to add further protection and durability to the package.
  • FIGS. 2N-1 through 2 N- 7 show a further variation on the processes and structures shown in FIGS. 2M-1 through 2 M- 7 in which a reworkable package structure is disclosed.
  • a compliant layer 250 ′′′ is attached to the substrate 225 by means of a peelable tacky surface 251 ′′′.
  • This peelable compliant layer must be compliant enough to accommodate the CTE mismatch problems in thermal cycling of the finished device, yet have the ability to be removed (or peeled off) from the substrate 225 or allow the chip 200 to be removed after attachment without substantial residue on the substrate or chip.
  • Examples of possible materials for the peelable compliant layer 230 include structures which have inherent releasable adhesive properties, such as pressure sensitive adhesives, and structures which may be “impregnated” so that they have such releasable adhesive properties, such as cured silicone pads impregnated with pressure sensitive adhesives or fully cured pads of tacky silicone gel, or fully cured compliant pad structures which have releasable adhesive on the major opposing surfaces.
  • structures which have inherent releasable adhesive properties such as pressure sensitive adhesives
  • structures which may be “impregnated” so that they have such releasable adhesive properties such as cured silicone pads impregnated with pressure sensitive adhesives or fully cured pads of tacky silicone gel, or fully cured compliant pad structures which have releasable adhesive on the major opposing surfaces.
  • the chip 200 is then attached to the tacky surface 251 ′′′ and the leads are bonded. If there is a problem or defect with the package up to this point, the chip 200 may be removed and reused hereby providing a cost saving to chip manufacturers. Further, if the problem is with the pad 230 and the lead bonding function has not occurred, the pad may be removed from the substrate 225 and a new pad 250 ′′′ may be used in its place.
  • FIG. 2N-4 shows the encapsulant 230 being deposited on the substrate 222 at the periphery of the chip 200 so as to seal the area between the chip 200 and the substrate 225 , as explained earlier. Isostatic pressure is placed on the assembly so as to reduce the volume of the void 240 .
  • any first gas trapped within the void 240 diffuses into the encapsulant until the void 240 has been completely removed, as shown in FIG. 2N-6 .
  • the encapsulant completely surrounds the peelable compliant pad 250 ′′′ thereby providing the needed means to bind the chip 200 to the substrate 225 prior to shipment to an end user, as shown in FIG. 2N-7 .
  • a pressure sealed membrane 231 may be applied or deposited in a sheet form atop the assembly, as shown in FIGS. 2N-5 and 2 N- 6 , prior to the application of pressure thereby, in effect, laminating the membrane to the structure (back surface of the chip 200 and exposed surface of the encapsulant 230 ).
  • Such a membrane 231 may be permanently sealed to the back of the chip 200 protecting the chip 200 and further binding the bumper portions 232 so that they do not de-laminate from the side edges of the chip 200 after the package has been diced, as shown in FIG. 2N-7 .
  • the membrane 231 may be removed from the back of the die leaving the back surface of the chip 200 bare to be subsequently attached to a cooling surface or heat sink.
  • hydrostatic pressure could be used instead of the isostatic pressure discussed above to compress the voids/bubbles.
  • inert fluids would be used to compress the voids/bubbles.
  • FIGS. 3A-E show a similar design to that shown in FIGS. 2A-C ; however, in this embodiment, an interposer layer, such as a compliant pad 330 , is disposed between the first substrate 325 and the semiconductor chip 300 .
  • the present invention provides a method of treating the pad 330 to provide a substantially void free layer.
  • the compliant pad 330 is comprised of a curable thermoset resin, such as silicone, flexiblized epoxy, urethane elastomer or polyimide foam.
  • the first substrate 325 is typically comprised of a substantially inextensible sheet-like material, such as polyimide, which may be substantially rigid, semi-rigid or flexible.
  • the pad 330 may be positioned and attached as a solid piece, as with adhesive on opposing sides thereof, or it may be stenciled or screened onto the face surface of the chip 300 or onto the opposing surface of the first substrate 325 . Typically, it is stenciled onto the first substrate 325 prior to the leads 360 being detached from a sacrificial outer portion 327 of the first substrate and formed and bonded to respective chip contacts 370 . The stenciled pad 330 is then at least partially cured. If a thicker compliant pad 330 is desired or if added adhesive properties are required a chip attach layer (not shown) may then be deposited on top of a typically fully cured pad 330 , as by a stenciling step.
  • the chip attach layer may then be left either uncured or may be partially cured (“B-staged”) prior to the attachment of the chip 300 .
  • the chip is attached using a heated collet placement system so that the chip is relatively hot when it is pressed against the chip attach layer so as to minimize the number and size of any voids (or gas bubbles) 340 / 340 ′.
  • these voids will occur at the boundary between the different materials in the assembly, e.g. first substrate/compliant pad, compliant pad/chip or even compliant pad/chip attach layer depending upon the materials chosen for those two materials.
  • gas bubbles or voids 340 / 340 ′ are difficult to avoid in the uncured chip attach layer whether from the entrapment of gas when the chip is attached ( FIG. 3B ) or when the pad 330 is stenciled ( FIG. 3C ).
  • the assembly is placed under isostatic pressure for a given amount of time to remove the voids 340 / 340 ′.
  • the step of applying an isostatic ambient gas to the outside of the assembly is used to create a pressure gradient between the lower pressure first gas/vacuum within the voids 340 / 340 ′ and the ambient gas pressure be applied to the outside of the assembly. This has the effect of compressing any first gas in the voids 340 / 340 ′ thereby reducing the volume of the void and increasing the pressure therewith.
  • the pressure within each void 340 / 340 ′ is the sum of the pressure from the compressed first gas and the pressure from the surface tension of the void. As the void volume decreases, the pressure from the surface tension of the void will increase dramatically. At some point during a second time period, the sum of the pressures within the void 340 will become greater than the ambient pressure acting on the outside of the assembly. Because of the greater pressure within the void in relation to the pressure outside the assembly during second time period, the first gas within the void will begin to diffuse into the compliant pad/chip attach layer 330 faster than the ambient gas diffuses into the compliant pad/chip attach layer 330 . The greater rate of diffusion of the first gas combined with the increased pressure of the first gas will cause the first gas to completely diffuse into the compliant pad/chip attach layer 330 such that the bubble has been removed.
  • the pressure which is needed to remove the voids will depend on the materials used as the compliant pad and the hip attach layer and will also depend on the time allotted for their removal and the total volume of the voids to be removed.
  • An example of a suitable pressure/time range where both the compliant pad and the chip attach layers are comprised of silicone resin includes between about 10 and 1000 psi for anywhere over approximately one hour. The assembly may be kept under pressure for more than the specified amount of time, without harm coming to it.
  • any first gas sealed within the void 340 may be comprised of the same gas as the ambient gas; however, the first gas and the ambient gas may also be different in order to facilitate a greater rate of diffusion of the sealed first gas.
  • the first gas present on the outside of the assembly may be evacuated and replaced with a different pressurized ambient gas.
  • the second ambient gas should have an inherent rate of diffusivity with respect to the chip attach layer material that is less than the rate of diffusivity of the first gas into the same chip attach material.
  • first gases include: helium, hydrogen, H 2 O vapor, methane and fluorinated hydrocarbons.
  • suitable second ambient gases in such a situation include: argon, air, nitrogen, and carbon dioxide.
  • the assembly is heated in order to cure (or fully cross link) the chip attach layer to ensure that the voids 340 / 340 ′ do not return prior to the removal of the ambient gas pressure being applied to the assembly.
  • other types of energy may be used to cause the chip attach layer to cure depending upon what the material is comprised.
  • the leads 350 are typically detached from the sacrificial outer portion 327 and coupled to respective chip contacts 370 . These leads are then encapsulated, as shown in FIG. 3E , to protect them from corrosion and to support them during thermal cycling of the finished chip package assembly. If voids are present in the lead encapsulant material, the voids may be removed by using the aforementioned methods. The encapsulation of the leads may also be performed using the same techniques described in the “back-side encapsulation” embodiment of FIGS. 2D-2H if the user desires to simultaneously produce a plurality of components.
  • hydrostatic pressure could be used instead of the isostatic pressure discussed above to compress the voids/bubbles.
  • inert fluids would be used to compress the voids/bubbles.
  • chips 428 may be provided in the form of a semiconductor wafer 430 incorporating a plurality of such chips, all of the same design or of differing designs.
  • Individual interposers 442 may be positioned on the individual chips 428 constituting wafer 430 , and the interposers may be assembled to the chips as discussed above. In this operation, the contacts on each chip 428 are secured to the leads and terminals of each interposer.
  • the encapsulation of the interposer 442 and chips 428 can be accomplished in accordance with the methods of the present invention as thus far described with respect to individual semiconductor chips.
  • encapsulation of the plurality of chips 428 on the semiconductor wafer can be achieved in accordance with the previously described process, for example, flip chip underfill encapsulation and injection of the encapsulant.
  • the individual chips are separated from the wafer 430 and from one another, as by cutting the wafer using conventional wafer severing or “dicing” equipment commonly utilized to sever individual chips without interposers. This procedure yields a plurality of encapsulated chips and interposer subassemblies, each of which may be secured to an individual substrate.
  • a wafer 530 incorporates a plurality of interposers 542 .
  • the contacts on each chip are secured to the terminals and leads of one individual interposer overlying the particular chip.
  • the encapsulation of the chip and interposer may be accomplished in using any of the methods as thus far described.
  • the wafer 530 and the sheet 535 are severed after this operation, and desirably after encapsulating, so as to provide individual subassemblies each including a chip and an interposer.

Abstract

A method of providing a substantially void free layer for one or more flip chip assemblies, or one or more microelectronic components, utilizing a curable encapsulant. Also disclosed is a method of injecting an encapsulant into an assembly and a method of treating a microelectronic component to form a void free layer.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This is a continuation application of application Ser. No. 09/188,599 filed Nov. 9, 1998, now U.S. Pat. No. 6,107,123, which is a divisional application of application Ser. No. 08/610,610 filed Mar. 7, 1996, now U.S. Pat. No. 5,834,339.
FIELD OF THE INVENTION
The present invention relates to the field of semiconductor chip packaging.
BACKGROUND OF THE INVENTION
In the construction of semiconductor chip assemblies, it has been found desirable to interpose encapsulating material between and/or around elements of the semiconductor assemblies in an effort to reduce and/or redistribute the strain and strain on the connections between the semiconductor chip and a supporting circuitized substrate during operation of the chip, and to seal the elements against corrosion.
Ball grid array (“BGA”) packaged and chip scale packaged (“CSP”) semiconductor chips and flip chip attachment solutions are connected to external circuitry through contacts on a surface of the chip. To save area on a supporting substrate, such as a printed wiring board (“PWB”), these chips are directly connected/soldered to the substrates and from there connected to external circuitry on other parts of the substrate. The chip contacts are either disposed in regular grid array patterns, substantially covering the face surface of the chip (commonly referred to as an “area array”) or in elongated rows extending parallel to and adjacent each edge of the chip front surface. Many of the techniques for attachment run into problems because of the thermal expansion mismatch between the material the chip is composed of and the material the supporting circuitized substrate is made of, such as a PWB. In other words, when the chip is in operation, the chip heats up and also heats its supporting substrate thereby causing both the chip and the substrate to expand. When the heat is removed, the chip and substrate both contract. This heating and cooling process is referred to as “thermal cycling”. Since the heat is being generated in the chip, the chip will heat up more quickly and will typically get hotter than its supporting substrate. The materials comprising both the chip and the substrate have inherent expansion and contraction rates, referred to as their coefficients of thermal expansion (“CTE”), which causes them to expand and contract at different rates and in different degrees when subjected to the same thermal conditions. This thermal expansion mismatch between the chips and the substrate places considerable mechanical stress and strain on the connections between the chip contacts and corresponding bond pads on the substrate.
BGA and CSP technology refers to a large range of semiconductor packages which use interconnection processes such as wirebonding, beam lead, tape automated bonding (“TAB”) or the like as an intermediate connection step to interconnect the chip contacts to the exposed package terminals. This results in a device which can be tested prior to mechanical attachment to the bond pads on supporting substrate. The BGA or CSP packaged chips are then typically interconnected with their supporting substrates using standard tin-lead solder connections. In most such packaged devices, the mechanical stress/strain due to thermal cycling is almost completely placed on the solder connections between the chip and the substrate. However, solder was never intended to undergo such forces and commonly under-goes significant elastic solder deformation causing the solder to crack due to fatigue brought on by the thermal cycling. When the solder connections have smaller diameters, thermal cycling has an even more profound fatiguing affect on the solder. This has driven efforts in the packaging art to modify the solder and other elements of the packages so that they may better withstand the thermal cycling forces.
As the features of semiconductor chip packages continue to be reduced in size, as in the case of CSPs, the number of chips packed into a given area will be greater and thus the heat dissipated by each of these chips will have a greater effect on the thermal mismatch problem. Further, the solder cracking problem is exacerbated when more than one semiconductor chip is mounted in a package, such as in a multichip module. As more chips are packaged together, more heat will be dissipated by each package which, in turn, means the interconnections between a package and its supporting substrate will encounter greater mechanical stress due to thermal cycling. Further, as more chips are integrated into multichip modules, each package requires additional interconnections thereby increasing the overall rigidity of the connection between the module and its supporting substrate.
Certain designs have reduced solder connection fatigue by redistributing the thermal cycling stress into a portion of the chip package itself. An example of such a design is shown in U.S. Pat. Nos. 5,148,265 and 5,148,266, the disclosure of which is incorporated herein by reference. One disclosed embodiment of these patents shows the use of a chip carrier in combination with a compliant layer to reduce the CTE mismatch problems. Typically, the compliant layer includes an elastomeric layer which, in the finished package, is disposed between the chip carrier and the face surface of the chip. The compliant layer provides resiliency to the individual terminals, allowing each terminal to move in relation to its electrically connected chip contact to accommodate CTE mismatch as necessary during testing, final assembly and thermal cycling of the device.
In some arrangements used heretofore, the compliant layer was formed by stenciling a thermoset resin onto the chip carrier and then curing the resin. Next, additional resin was applied to the exposed surface of the cured layer, this additional resin was partially cured, and the resulting tacky adhesive surface was used to bond the elastomeric layer to the chip and chip carrier. Once attached, the entire structure was heated and fully cured. Although this process is effective, further improvement would be desirable. The ambient gas can be occasionally entrapped when the chip carrier and die are affixed to the compliant layer. The entrapped gas can create voids and gas bubbles in the encapsulation of the surface of the die by the encapsulation material. These voids/bubbles allow moisture and other contamination to come into direct contact with the surface of the die. Accordingly, care must be taken to prevent such entrapment. This adds to the expense of the process.
In the flip-chip mounting technique, the contact bearing face surface of the chip opposes a bond pad bearing supporting substrate. Each contact on the device is joined by a solder connection to a corresponding bond pad on the supporting substrate, as by positioning solder balls on the substrate or device, juxtaposing the device with the substrate in the front-face-down orientation and momentarily reflowing the solder. The flip-chip technique yields a compact assembly, which occupies an area of the substrate no larger than the area of the chip itself. However, flip-chip assemblies suffer from significant problems when encountering thermal cycling stress because the sole thermal cycling stress bearing elements are the solder connections, as described above in relation to the BGA and CSP packages. In the case of flip chip devices, there is no package to redistribute the thermal cycling stress. Because of this, significant work has been done in the art to make the flip chip solder connections more reliable. However, to keep the chip's standoff from the substrate to a minimum, the solder connections have a typical diameter of between about five and eight thousandths of an inch (“mils”), too small to provide much real mechanical compliance. In an attempt to solve this problem, a curable liquid underfill is flowed between the chip and its attached substrate, enclosing the solder connections. The underfill is then cured into a rigid form which has a CTE that is closely matched to the solder material. The aim of the underfill is to reduce the stress caused by CTE mismatch by redistributing the stress more uniformly over the entire surface of the chip, supporting substrate and solder balls. Examples of the use of underfill materials may be found in U.S. Pat. Nos. 5,120,678, 5,194,930, 5,203,076 and 5,249,101. All of these prior art solutions are aimed at reducing the shear stress endured by the interconnections caused by thermal cycling. However, each of these solutions also encounters significant problems such as insufficient compliancy, voids and process cost. Most significant among these costs is reducing the voiding problem which occurs when the underfill flows between the chip and the substrate and traps gas therebetween. If this gas is not removed, it will typically quickly expand during a heating cycle of the chip. The force associated with the expanding gas can cause the solder connections to crack or otherwise become unreliable. Yet, presently, the underfill process involves a very costly and time-consuming process of allowing the underfill to flow very slowly between the chip and the substrate to try to avoid voids. After the underfill has flowed completely between the chip and the substrate, the assembly will then be subjected to one or more vacuuming steps in a further attempt to remove any voids in the underfill material.
Despite these and other efforts in the art, still further improvements in interconnection technology would be desirable.
SUMMARY OF THE INVENTION
The present invention provides a method of eliminating voids and gas bubbles within the encapsulation used in attaching and packaging microelectronic devices which solves the aforementioned problems in the art. The present invention further provides an effective method of filling cavities and channels during encapsulation of a plurality of semiconductor chips formed on a semiconductor wafer.
In one embodiment, the method includes providing a substantially void and bubble free underfill for a semiconductor wafer having a plurality of flip chip assemblies. Typically, a flip chip device is electrically and mechanically attached to a circuitized substrate, such as a PWB, by a plurality of conductive members, which are most typically a plurality of solder balls. These solder balls provide an electrical path from each chip contact to a respective bond pad on the substrate. The solder balls further provide a gap or stand-off between the wafer and hence each flip chip device and its substrate. This gap is then sealed on all sides of the flip chip device with a curable liquid encapsulant so that either a void (vacuum) or an area containing a first gas is thereby created. An isostatic or hydrostatic pressure is then applied to the semiconductor wafer assembly causing the encapsulant to flow into the gap and around the solder balls. An energy is applied to cure the encapsulant once the void/bubble has been completely removed thereby ensuring that new voids and/or bubbles do not re-occur between the flip chip device and the substrate. Typically, heat and/or ultra-violet radiation are used as the applied energy.
In another embodiment of the present invention, the method includes creating a substantially void/bubble free interposer layer between a semiconductor wafer having a plurality of microelectronic components and a sheet-like substrate. According to this method, an interposer layer is injected into a gap between each of the microelectronic components and the substrate such that any voids or gas bubbles are sealed within the gap. Isostatic or hydrostatic pressure is then applied to the entire semiconductor wafer assembly which causes the total volume for the voids/bubbles to be reduced to the point where they are substantially eliminated from the interposer layer. A further step of applying energy, such as heat, is employed to cure the interposer layer thereby ensuring that future voids/bubbles do not occur.
The injecting step may include providing a curable, liquid encapsulant at each edge of the gap between the microelectronic components and the substrate prior to the step of applying pressure, effectively sealing the space between the component and the substrate. When the pressure is then applied, it causes the sealed volume to be reduced thereby allowing the encapsulant to flow into the gap and form a substantially void/bubble free interposer layer.
A still further embodiment of the present invention includes a method of treating an interposer layer for a semiconductor wafer assembly to provide a substantially void/bubble free interposer layer. An interposer layer is first disposed between a semiconductor wafer having a plurality of semiconductor chips and a sheet-like substrate such that any voids within or at the boundaries of the interposer are sealed within the assembly. An isostatic or hydrostatic pressure is then applied to the assembly thereby reducing the volume of the voids/bubbles and substantially eliminating them from the interposer layer.
The foregoing and other objects and advantages of the present invention will be better understood from the following Detailed Description of a Preferred Embodiment, taken together with the attached Figures.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1A shows a top plan view of a flip chip device attached to a circuitized substrate having encapsulant sealing the edges therebetween, according to the present invention.
FIG. 1B shows a fragmentary side view of the elements shown in FIG. 1A, according to the present invention.
FIG. 1C shows a bottom plan view of the elements shown in FIG. 1A with the substrate removed from view, according to the present invention.
FIG. 1D shows a bottom plan view of the elements shown in FIG. 1A with the substrate removed from view and after full encapsulation, according to the present invention.
FIG. 2A shows a top plan view of a semiconductor package assembly having an encapsulation sealing the edges of a gap between a sheet-like substrate and a semiconductor chip, according to the present invention.
FIG. 2B shows a fragmentary side view of the elements shown in FIG. 2A, according to the present invention.
FIG. 2C shows a fragmentary side view of the elements shown in FIG. 2A after full encapsulation, according to the present invention.
FIG. 2D shows a perspective view of a plurality of chips attached to a substrate which is connected to a frame to support the substrate, according to the present invention.
FIG. 2E shows a side view of a nozzle for depositing the encapsulant around the edges of the gap between the chips and the substrate in FIG. 2D so as to seal the voids.
FIG. 2F shows a perspective view of a plurality of the frames shown in FIG. 2D placed within a single carrier.
FIGS. 2G and 2H show cross sectional side views of two packaged devices, according to the present invention.
FIG. 2I shows a face view of the chip package described in FIGS. 2G and 2H, according to the present invention.
FIG. 2J shows a cross sectional view of a center bonded package as the void is being diffused into the encapsulation material, according to the present invention.
FIG. 2K shows cut-away cross section A from FIG. 2J depicting the collapsing of the void in response to isostatic pressure, according to the present invention.
FIG. 2L shows a cut-away cross sectional view of a fan-in/fan-out embodiment, according to the present invention.
FIGS. 2M-1 through 2M-7 show the process of creating a void free layer by injection using the center bonded package shown in FIG. 2J, according to the present invention.
FIGS. 2N-1 through 2N-7 show the process of creating a void free layer by injection using the center bonded package having a peelable compliant layer, according to the present invention.
FIG. 3A shows a top plan view of a semiconductor package assembly having an interposer layer disposed between a sheet-like substrate and a semiconductor chip, according to the present invention.
FIGS. 3B and 3C show fragmentary side views of the elements shown in FIG. 3A, according to the present invention.
FIG. 3D shows a fragmentary side view of the elements shown in FIG. 3A after the voids/bubbles have been removed, according to the present invention.
FIG. 3E shows a fragmentary side view of the elements shown in FIG. 3A after the package's leads have been encapsulated and the package is connected to a circuitized substrate, according to the present invention.
FIG. 4A shows a perspective illustration of a semiconductor wafer having a plurality of chips for encapsulation in accordance with one embodiment of the present invention.
FIG. 4B shows a perspective illustration of a semiconductor wafer having a plurality of chips for encapsulation in accordance with another embodiment of the present invention.
DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT
The present invention is directed toward the pressure injection of encapsulants into cavities and gaps in micro-electronic structures and the simultaneous removal of voids and gas bubbles within encapsulants and adhesive/chip attach layers. As described below, the present inventive methods may be used as a method for underfilling attached flip chip devices, for injecting encapsulant and for removing voids and gas bubbles within encapsulants. As will be appreciated by one skilled in the art, each of the embodiments described below could and preferably would be performed on more than one assembly at a time to facilitate the mass production of finished parts.
I. Flip Chip Underfill Encapsulation
FIGS. 1A-D show a preferred method of providing a substantially gas bubble/void free underfill for a flip chip assembly, according to the present invention. FIG. 1A shows top fragmentary view of a flip chip type assembly including a semiconductor chip 100, a supporting substrate 120 (such as a PWB), a plurality of electrical connections 110 interconnecting corresponding chip contacts (not shown) and bond pads (not shown) on the substrate 120. The solder connections both electrically and mechanically interconnect the chip contacts to the bond pads and, as best shown in FIG. 1B, provide a “stand-off” or gap between the chip 100 and the substrate 120. Although many metals, conductive composites and alloys would be suitable to act as the electrical connections 110, the electrical connections 110 are typically comprised of an alloy of tin and lead, referred to generically in the semiconductor packaging industry as “solder balls”. FIG. 1C shows a bottom view of the assembly shown in FIG. 1A with the substrate 120 removed from view.
As shown in FIGS. 1A-B and the side fragmentary view of FIG. 1B, a curable, liquid encapsulant material 130 is deposited at each of the edges of the chip 100 so as to seal the gap between the chip 100 and the substrate 120 creating a sealed void or gas bubble 140 therebetween (depending on whether the surrounding environment has been evacuated prior to the sealing step). For the sake of simplicity, this void/bubble 140 will generically be referred to in this specification and in the claims as a “void”. Typically, in flip chip embodiments, the encapsulant is comprised of a curable thermoset resin material. Since it is desired in a flip chip mounted device to have the encapsulant rigid after it is cured, an example of a suitable resin would include an epoxy resin, such as Hysol® epoxy sold by Dexter Corporation of Pittsburg, Pa.
Isostatic pressure is then applied to the outside of the assembly. This step of applying more pressure on the assembly after the void 140 has been sealed will cause a pressure differential between the compressive, ambient gas applied to the outside of the assembly and any first gas trapped within the void 140. The average diameter of the void 140 will thus be reduced allowing the encapsulant to begin encapsulating the outermost solder connections 110 on all four sides of the chip 100. This pressure differential further causes the encapsulant 130 to flow between the chip and the substrate and around the connections. The amount of pressure required to collapse the void 140 depends on the type of encapsulant 130 used and on the desired time period to entirely collapse the void 140. Typically, if more pressure is used, less time is required to collapse the void 140. The amount of pressure applied may also depend on how the pressure is applied, i.e. all at once in a virtual pressure “step” or gradually in progressively increasing pressure steps. While either pressure application method may be used, using one virtual pressure step increases the rate of collapse of the void 140. By way of example, the applied ambient gas pressure may be approximately between 10 and 1000 pounds per square inch (“psi”) and will be applied for between thirty minutes to several hours; although typically no harm will come to the assembly if it is allowed to remain within the pressurized environment beyond this specified time frame. Such pressure may be supplied by an autoclave device such as has been used in the aerospace industry; although the required size of an autoclave for the removal of voids within encapsulation is typically much smaller than required for the aerospace industry. An example of a possible autoclave device is the Mini-bonder autoclave manufactured by United McGill of Westerville, Ohio.
Eventually, the trapped first gas in the void 140 will begin to reach an equilibrium state with the ambient pressure applied to the outside of the assembly, i.e. the pressure of the first gas (P1) will be approximately the same as the ambient pressure (P2). At this time, the added pressure due to the surface tension (Pt) of the void 140 begins to play a more dominant role. As the void 140 gets smaller, the surface tension induced pressure acting on any first gas within the void 140 gets larger. At some point, during a second time period, the sum of the pressures within the void 140 (P1) will become greater than the ambient pressure (P2) acting on the outside of the assembly. At or near this point, the first gas within the void 140 will slowly diffuse into the encapsulant 130. Since the gas within the void 140 is under higher pressure, during the second time period, than the ambient gas acting on the outside of the assembly, the rate of diffusion of the first gas into the encapsulant 130 will be greater than the rate of diffusion of the ambient gas into the encapsulant 130 causing the void 140 to get smaller still. As the diameter of the void 140 gets smaller and smaller, the pressure due to the surface tension (Pt) of the void 140 will progressively grow greater and greater, up until the point where the gas within the void is completely diffused within the encapsulant, as shown in FIG. 1D, and the void implodes.
If the area around the flip chip device has been evacuated prior to the sealing step, there will of course be virtually no first gas within the void 140. This being the case, the combination of the ambient pressure (P2) and the surface tension pressure (Pt) push the encapsulant in to the void 140 while aided by a “pulling effect” created by the vacuum within the void 140 pulling the encapsulation into the void 140. Thus, an evacuation step prior to the sealing step will cause any voids 140 to collapse more quickly.
Typically, the next step includes applying energy to cure the encapsulant 130. The object of applying the curing energy is to fully cure (cross-link) the encapsulant 130 so that new voids will not reoccur such as may happen when the ambient gas pressure (P2) is released quickly. The type of applied energy will depend on what encapsulant is used and how that particular encapsulant cures. Examples of possible sources of energy include heat, ultra-violet radiation, catalysis and combinations thereof. When an epoxy, such as Hysol®, is used as the encapsulant, heat is typically applied as the curing energy. An appropriate temperature range will again depend on the type of encapsulant 130 used and the length of time desired to fully cure the encapsulant 130. A fully cured, thermoset encapsulant 130 will maintain its structural integrity without allowing new voids to occur. It has also been found that the step of applying energy may occur after the ambient gas pressure (P2) is removed from the assembly without the reoccurrence of voids 140 if the ambient gas pressure (P2) is released slowly enough so as to allow any dissolved gases within the encapsulant 130 to come to equilibrium with the surrounding ambient gas.
In a variation of this process, a first gas within the void 140 and an ambient gas may be comprised of different gases to facilitate the diffusion of the first gas into and through the encapsulant 130 at a greater rate than the rate of diffusion of the ambient gas into the encapsulant. After the step of sealing the gap between the chip 100 and the substrate 120, the first gas surrounding the assembly may be evacuated and another ambient gas may take its place. In such an embodiment, the first gas contained within the void 140 may have smaller molecules than the ambient gas accelerating first gas' diffusion into the encapsulant 130. Choosing the correct sealed first gas will necessarily entail choosing the correct ambient gas and vice-versa. Examples of sealed first gases include helium, hydrogen, H2O vapor, etc. Examples of ambient gases when compared with the first gases listed above include argon, air, nitrogen, carbon dioxide and Krypton.
In a further variant of this process, hydrostatic pressure could be used instead of the isostatic pressure discussed above to compress the voids/bubbles. Typically in such a process, inert fluids would be used to compress the voids/bubbles.
II. Injection of an Encapsulant
As shown in FIGS. 2A-C, the methods described above in connection with encapsulating flip chip device may also be used to inject a fluid encapsulant between a first intermediate substrate 225 and a chip 200 as well. One such embodiment where injection of encapsulation is described is in U.S. patent application Ser. No. 08/365,699 filed Dec, 12, 1994, which is hereby incorporated by reference. In brief, as shown in part in FIGS. 2A-C, the '699 application describes a method and structure for disposing a plurality of compliant pads 250 which provide a stand-off or gap between a first sheet-like support structure 225, and a contact bearing face surface of a semiconductor chip 200. The first substrate 225 may be rigid, semi-rigid or flexible. For added CTE compensation, preferably the first substrate 225 is a substantially inextensible dielectric film, such as polyimide having a thickness of between 0.5 mils and 3 mils.
As described above, the adjacent compliant pads 250 provide the structure for the gap between the chip 200 and the first substrate 225 and provide and define channels therebetween for the encapsulant 230 to eventually flow; however other alternatives could be used instead, such as cellular foam, loosely woven non-conductive strands, etc. It is only important that a gap be provided between the chip 200 and the first substrate 225 while holding the two items in a substantially coplanar relationship. The compliant pad embodiment will be described in this example. As described in the '669 application, the compliant pads 250 are typically deposited, as by stenciling, and cured so that the chip 200 and the first substrate 225 are attached to each other in a substantially coplanar relationship. A curable liquid encapsulant 230 may then be deposited completely around the perimeter of the gap between the chip 200 and the first substrate 225 so as to seal the pads 250 and create a sealed void (void/gas bubble) 240 out of the network of the channels therewithin, very much like the sealed assembly described in the flip chip embodiment above. Typically, a curable, compliant thermoset resin is used as an encapsulant, such as silicone and flexiblized epoxy. Alternately, thermoplastic materials may be used if they are specially formulated to undergo a phase change such that they go liquid under certain conditions and not under others, such as at a temperature which would be typically higher than the normal operating temperature of the resulting device.
An isostatic pressure is then applied to the assembly causing the encapsulant to flow between the chip 200 and the first substrate 225 and into the channels within the void 240. Again, the ambient gas pressure applied will depend on the encapsulant material selected and the amount of time desired for the process of removing the void 240; and further on whether the pressure is applied in a virtual step or is applied gradually. The typical applied ambient gas pressure here will be approximately between 10 and 450 pounds per square inch (“psi”), and preferably between about 30 and 200 psi, for a time period of between about thirty minutes and several hours (the time period also depends on the volume to be encapsulated). A virtual step of ambient gas pressure is preferred in order to increase the rapidity of the void removal.
As described above, the step of applying pressure on the assembly after the void 240 has been sealed will cause a pressure differential between the compressive, ambient gas applied to the outside of the assembly and any first gas trapped within the void 240. The average diameter of the void 240 will thus be reduced allowing the encapsulant to begin encapsulating the outermost compliant pads 250 on all four sides of the chip 200.
The pressure from the ambient gas combined with the pressure from the surface tension of the void 240 itself will cause the void to grow smaller. If there is a first gas trapped within the void, as the first gas pressure becomes greater than the pressure due to the ambient gas pressure, the first gas will begin to diffuse into the encapsulant 230. Since any first gas within the void 240 is under higher pressure, during the second time period, than the ambient gas acting on the outside of the assembly, the rate of diffusion of the first gas into the encapsulant will be greater than the rate of diffusion of the ambient gas into the encapsulant. As the diameter of the void 240 gets smaller and smaller, the pressure due to the surface tension of the void 240 will progressively grow greater and greater, up until the point where the void 240 is completely removed from the encapsulant, as shown in FIG. 2C.
As described in the last section, energy is typically applied to cure the encapsulant 230. The type of energy applied depends on the encapsulant 230 selected and under what conditions the selected encapsulant 230 cures. If a silicone is used as the encapsulant, the energy applied is typically heat. The amount of heat and the length of time the heat is applied is again dependent upon the selected encapsulant material and the volume of material that needs to be cured. As described above, the application of energy will typically occur prior to the termination of the step of applying pressure so that no new voids are allowed to develop in the encapsulant by the reduction of the ambient pressure. A fully cured, thermoset encapsulant 130 will maintain its structural integrity so that gas bubbles and voids do not reenter the encapsulant. The above mentioned variations and embodiments listed in the Flip Chip Underfill Encapsulation section, above, would also facilitate this injection process.
Thus, in the configuration shown in FIG. 2C, the internal high stress zones in the chip package assembly are reduced by the substantial removal of the voids and bubbles in the cured compliant layer 270. This method of injection also works where the encapsulant is injected between a first substrate and a second substrate, such as in a fan-out chip package embodiment where at least some of the terminals 210 are disposed above a second support structure such as a thermal spreader or ring, as described more fully in the '669 application.
As described above and shown in FIGS. 2D-2G, the above injection methods are preferably performed on more than one assembly at a time to facilitate the mass production of finished parts. FIG. 2D shows a perspective view of a plurality of chips 200 attached to a substrate 222, which includes the first substrate 225 and a sacrificial outer portion 227. An outer portion of the substrate 222 is also attached to a rigid or semi-rigid frame 280 to support the typically flexible substrate 222 such that it is stretched taut across the frame and further to better ensure the dimensional stability of the substrate. Since the combined thickness of the chips 200 and the substrate 222 is fairly thin, the thickness of the frame 280 is also typically thin so that a plurality of such assembled frames 221 may be placed in the same pressure/temperature vessel after the encapsulant has been deposited, as described above.
FIG. 2E shows a nozzle 235 for depositing the encapsulant 230 around the edges of the gap between the chips 200 and the first substrate 225 so as to seal the voids 240. A CAM/ALOT programmable dispensing machine manufactured by Camelot Systems, Inc. in Haverhill, Mass. could be used to perform such a task. In this configuration, the encapsulant 230 is deposited from the chip side of the frame assembly 221. A layer of sheet-like material 229, such as a coverlay or solder mask material, is attached to the terminal 210 side of the substrate 222 so that the encapsulant is bounded and does not escape through the bonding apertures 228 (FIG. 21) such that it could contaminate the terminals and thus impede any subsequent electrical connection of the terminals to the bond pads on the circuitized substrate 220. The frame 280 also acts as a barrier to provide a side boundary for the deposited encapsulant should the need arise. However, preferably, the encapsulant 230 has a thick enough consistency such that it substantially maintains its shape through the surface tension of the material. Most preferably, the encapsulant 230 is deposited such that it does not flow onto the back surface (non-contact bearing surface) of the chip 200. This allows the back surface of the chip to subsequently be connected to a heat sink or thermal spreader without an insulative material impeding the dissipation of heat from the chip 200 during thermal cycling.
After the gap has been sealed, the frame assembly 222 is placed within a pressure chamber, such as the aforementioned autoclave chamber, and an isostatic pressure is applied to collapse the voids and/or gas bubbles 240 thereby causing the encapsulant to engulf the supports 250 and provide a substantially void free interposer layer, as described above. Preferably, a plurality of frames 280 are placed within a frame assembly carrier 285 so that the frames 280 may be more easily stacked together and placed within the pressure chamber. In the embodiment shown in FIG. 2F, the frames are placed within the carrier 285 such that the opposite edges of the frames rest upon small shelves or projections 286 extending from the side walls of the carrier 285. In another example, the frames 280 may simply be optimized such that a plurality of such frames 280 may be stacked one on top of the other such that the individual frames do not come into contact with the substrate 222 or chips 200 on an adjacent frame 280. Energy is then applied to cure the encapsulant, as described above.
The fully encapsulated semiconductor chip packages within the frame assemblies 221 are next separated (or “diced”) from their respective frame/substrate into single packaged chips, such as that shown in FIG. 2G, or the packaged chip may be diced into multi-chip modules. The dicing operation is typically performed by laser cutting, stamping or sawing (such as with a water saw). The component in FIG. 2G has some benefits when compared with the embodiment depicted in FIG. 2C. First, the first substrate 225 is extended to be the same size as the contact 270 bearing surface of the chip 200. This allows the cured encapsulant layer 230 (interposer layer) to have a substantially uniform thickness at every point between the chip 200 and the first substrate 225, even at the periphery of the package. This provides added support for the leads 260 during thermal cycling of the component us well as added physical and environmental protection for the metallurgy of the connection between the leads 260 and the contacts 270.
FIG. 2H shows a side view of an alternate embodiment which is similar to the embodiment shown in FIG. 2G. However, in FIG. 2H, the first substrate 225 is juxtaposed with the contact 270 bearing surface of the chip, but is larger than the surface of the chip 200 such that it uniformly extends beyond the perimeter of the chip 200. The interposer layer 230 correspondingly extends beyond the chip perimeter to form a bumper of encapsulant material 232. This structure may be created by dicing the packaged chips a short distance beyond the periphery of the chip 200 itself. The bumper 232 further protects the chip and the metallurgy of the connection of the leads 260 to the contacts 270.
FIG. 2I shows a face surface view of the chip package described in FIGS. 2G and 2H. The bonding windows 228 allow the leads 260 to be detached from the sacrificial substrate 227 and be bonded to respective chip contacts 270.
FIG. 2J shows a cross section view of a center bonded package as the void 240 is being diffused into the encapsulation material 230. The package in this FIG. is similar to the package shown in FIGS. 2A and 2B except that in FIG. 2J the die 200 is rectangular and the plurality of compliant pads 250 have been replaced by two compliant pads 250′ which create a single center channel 240′ therebetween instead of rows and columns of channels 240. Also, the leads 260′ in FIG. 2J are chip contacts which are located in a central portion of the contact bearing surface of the chip such that the leads 260′ extend from either side of channel 240′ and are bonded to the contacts in somewhat of an interleaving pattern, instead of being bonded to contacts which are peripherally positioned on the chip. The encapsulant 230 is again deposited at the edges of the gap created by the compliant pads 250′ sealing void within channel 240′. FIG. 2K shows cross section A from FIG. 2J depicting the collapsing of the void 240′ in response to isostatic pressure and any first gas contained within the void being diffused into the encapsulant, as described in the above embodiments. FIG. 2L shows the same type of void 240″ collapse described above except that the compliant pads 250″ define a differently shaped void 240″. In this Figure, the compliant pads 250″ are located in the central portion of the chip 200 and beyond the periphery of the chip 200 (typically there is a support structure surrounding the chip to support the peripheral pads). This arrangement allows for a so-called “fan-out” or “fan-in/fan-out” semiconductor package embodiment in which the terminals 210 on the substrate 225 may be located above the chip surface or beyond the chip's periphery or both, as described above.
FIGS. 2M-1 through 2M-7 graphically show the above described method (discussed in relation to FIGS. 2D through 21) with respect to the center bonded embodiment of FIG. 2J. In this embodiment, the chip 200 is attached to the compliant pads 250′ attached to the tape 225. The tape has a bonding window so that the leads 260′ may extend and typically be detachably held in place thereacross. As shown in FIG. 2M-2, the leads are detached from the substrate 225, guided and bonded to respective chip contacts 270′ using a bonding tool 231 which typically bonds the leads to the contacts using ultrasonic or thermosonic or thermocompression means or some combination thereof, as shown. FIG. 2M-3 shows a protective sheet-like layer 229, such as a coverlay or solder mask layer, attached to the terminal 210 side of the substrate 222 so that the encapsulant may be bounded and will not escape through the bonding apertures 228′ so that it does not contaminate the terminals and impede any subsequent electrical connection of the terminals 210 to the bond pads on the circuitized substrate.
FIG. 2M-4 shows a nozzle 235 depositing encapsulation material 230 around the chip 200 on the chip/compliant pad bearing surface of the substrate 222 so as to seal the gap/void 240′ between the chip 200 and the substrate 225, as described in more detail above. It is evident from this that the protective layer 229 is performing the function of sealing any apertures in the substrate 225, such as the bonding aperture 228′. FIG. 2M-5 shows the application of isostatic force and the resulting collapse of the void 240′. At this point, any gas which may be within the void 240′ diffuses into the encapsulation material 230 at a rate which is faster than the rate of gas diffusion from outside the sealed area causing the voids 240′ to reduce in size and further causing the eventual removal of the voids 240′, as shown in FIG. 2M-6. FIG. 2M-6 further shows the application of solder-balls 211 to the terminal sites 210. FIG. 2M-7 shows a finished semiconductor package after it has been cut away (or “diced”) from the frame assembly, shown in FIG. 2D, by laser cutting, stamping or sawing (such as with a water saw). In this particular embodiment, the package is diced such that a bumper 232 of encapsulation material is left along the side edges of the chip 200, similar to the embodiment shown in FIG. 2H. In a variation, the package may be diced such that there is no bumper 232. In a further variation, a final step may be added in which a thermoset or thermoplastic resin sheet-like layer is vacuum laminated onto the back of the chip 200 and around each of the sides of the package to add further protection and durability to the package.
FIGS. 2N-1 through 2N-7 show a further variation on the processes and structures shown in FIGS. 2M-1 through 2M-7 in which a reworkable package structure is disclosed. In FIG. 2N-1, a compliant layer 250′″ is attached to the substrate 225 by means of a peelable tacky surface 251′″. This peelable compliant layer must be compliant enough to accommodate the CTE mismatch problems in thermal cycling of the finished device, yet have the ability to be removed (or peeled off) from the substrate 225 or allow the chip 200 to be removed after attachment without substantial residue on the substrate or chip. Examples of possible materials for the peelable compliant layer 230 include structures which have inherent releasable adhesive properties, such as pressure sensitive adhesives, and structures which may be “impregnated” so that they have such releasable adhesive properties, such as cured silicone pads impregnated with pressure sensitive adhesives or fully cured pads of tacky silicone gel, or fully cured compliant pad structures which have releasable adhesive on the major opposing surfaces.
As shown in FIG. 2N-2 and described above, the chip 200 is then attached to the tacky surface 251′″ and the leads are bonded. If there is a problem or defect with the package up to this point, the chip 200 may be removed and reused hereby providing a cost saving to chip manufacturers. Further, if the problem is with the pad 230 and the lead bonding function has not occurred, the pad may be removed from the substrate 225 and a new pad 250′″ may be used in its place.
Such a releasable package structure would encounter durability problems in use of the finished package due to the possibility of the pads 250′″/251′″ peeling away from either the substrate 225 or the chip 200 or both unless, at some point before the package is shipped to a customer, the peelable nature of the pad is neutralized. FIG. 2N-4 shows the encapsulant 230 being deposited on the substrate 222 at the periphery of the chip 200 so as to seal the area between the chip 200 and the substrate 225, as explained earlier. Isostatic pressure is placed on the assembly so as to reduce the volume of the void 240. As explained above, during this step, any first gas trapped within the void 240 diffuses into the encapsulant until the void 240 has been completely removed, as shown in FIG. 2N-6. At this point, the encapsulant completely surrounds the peelable compliant pad 250′″ thereby providing the needed means to bind the chip 200 to the substrate 225 prior to shipment to an end user, as shown in FIG. 2N-7.
In a variation to this process, a pressure sealed membrane 231 may be applied or deposited in a sheet form atop the assembly, as shown in FIGS. 2N-5 and 2N-6, prior to the application of pressure thereby, in effect, laminating the membrane to the structure (back surface of the chip 200 and exposed surface of the encapsulant 230). Such a membrane 231 may be permanently sealed to the back of the chip 200 protecting the chip 200 and further binding the bumper portions 232 so that they do not de-laminate from the side edges of the chip 200 after the package has been diced, as shown in FIG. 2N-7. Alternately, the membrane 231 may be removed from the back of the die leaving the back surface of the chip 200 bare to be subsequently attached to a cooling surface or heat sink.
In a still further variant of this process, hydrostatic pressure could be used instead of the isostatic pressure discussed above to compress the voids/bubbles. Typically in such a process, inert fluids would be used to compress the voids/bubbles.
Treating an Interposer Layer
FIGS. 3A-E show a similar design to that shown in FIGS. 2A-C; however, in this embodiment, an interposer layer, such as a compliant pad 330, is disposed between the first substrate 325 and the semiconductor chip 300. The present invention provides a method of treating the pad 330 to provide a substantially void free layer. Typically, the compliant pad 330 is comprised of a curable thermoset resin, such as silicone, flexiblized epoxy, urethane elastomer or polyimide foam. In the embodiments shown in FIGS. 3A-E, the first substrate 325 is typically comprised of a substantially inextensible sheet-like material, such as polyimide, which may be substantially rigid, semi-rigid or flexible.
The pad 330 may be positioned and attached as a solid piece, as with adhesive on opposing sides thereof, or it may be stenciled or screened onto the face surface of the chip 300 or onto the opposing surface of the first substrate 325. Typically, it is stenciled onto the first substrate 325 prior to the leads 360 being detached from a sacrificial outer portion 327 of the first substrate and formed and bonded to respective chip contacts 370. The stenciled pad 330 is then at least partially cured. If a thicker compliant pad 330 is desired or if added adhesive properties are required a chip attach layer (not shown) may then be deposited on top of a typically fully cured pad 330, as by a stenciling step. The chip attach layer may then be left either uncured or may be partially cured (“B-staged”) prior to the attachment of the chip 300. Preferably, the chip is attached using a heated collet placement system so that the chip is relatively hot when it is pressed against the chip attach layer so as to minimize the number and size of any voids (or gas bubbles) 340/340′. Typically, these voids will occur at the boundary between the different materials in the assembly, e.g. first substrate/compliant pad, compliant pad/chip or even compliant pad/chip attach layer depending upon the materials chosen for those two materials. Even using a hot chip placement system, gas bubbles or voids 340/340′ are difficult to avoid in the uncured chip attach layer whether from the entrapment of gas when the chip is attached (FIG. 3B) or when the pad 330 is stenciled (FIG. 3C).
After the chip 300 has been attached and the voids 340/340′ have been sealed within the package assembly, the assembly is placed under isostatic pressure for a given amount of time to remove the voids 340/340′. As in the embodiments described above, the step of applying an isostatic ambient gas to the outside of the assembly is used to create a pressure gradient between the lower pressure first gas/vacuum within the voids 340/340′ and the ambient gas pressure be applied to the outside of the assembly. This has the effect of compressing any first gas in the voids 340/340′ thereby reducing the volume of the void and increasing the pressure therewith. If there is a sealed first gas within the voids 340/340′, the pressure within each void 340/340′ is the sum of the pressure from the compressed first gas and the pressure from the surface tension of the void. As the void volume decreases, the pressure from the surface tension of the void will increase dramatically. At some point during a second time period, the sum of the pressures within the void 340 will become greater than the ambient pressure acting on the outside of the assembly. Because of the greater pressure within the void in relation to the pressure outside the assembly during second time period, the first gas within the void will begin to diffuse into the compliant pad/chip attach layer 330 faster than the ambient gas diffuses into the compliant pad/chip attach layer 330. The greater rate of diffusion of the first gas combined with the increased pressure of the first gas will cause the first gas to completely diffuse into the compliant pad/chip attach layer 330 such that the bubble has been removed.
As described in the above sections, the pressure which is needed to remove the voids will depend on the materials used as the compliant pad and the hip attach layer and will also depend on the time allotted for their removal and the total volume of the voids to be removed. An example of a suitable pressure/time range where both the compliant pad and the chip attach layers are comprised of silicone resin includes between about 10 and 1000 psi for anywhere over approximately one hour. The assembly may be kept under pressure for more than the specified amount of time, without harm coming to it.
Any first gas sealed within the void 340 may be comprised of the same gas as the ambient gas; however, the first gas and the ambient gas may also be different in order to facilitate a greater rate of diffusion of the sealed first gas. After the step of sealing the first gas by attaching the chip to the compliant pad/chip attach layer 330, the first gas present on the outside of the assembly may be evacuated and replaced with a different pressurized ambient gas. Desirably, the second ambient gas should have an inherent rate of diffusivity with respect to the chip attach layer material that is less than the rate of diffusivity of the first gas into the same chip attach material. If the chip attach material is a curable thermoset resin material, suitable examples of possible first gases include: helium, hydrogen, H2O vapor, methane and fluorinated hydrocarbons. Examples of suitable second ambient gases in such a situation include: argon, air, nitrogen, and carbon dioxide.
Typically, after the voids 340/340′ have been removed from the compliant pad/chip attach layer 330, the assembly is heated in order to cure (or fully cross link) the chip attach layer to ensure that the voids 340/340′ do not return prior to the removal of the ambient gas pressure being applied to the assembly. As described above, other types of energy may be used to cause the chip attach layer to cure depending upon what the material is comprised.
As shown in FIG. 3D, after the voids 340/340′ have been removed and the compliant pad is cured, the leads 350 are typically detached from the sacrificial outer portion 327 and coupled to respective chip contacts 370. These leads are then encapsulated, as shown in FIG. 3E, to protect them from corrosion and to support them during thermal cycling of the finished chip package assembly. If voids are present in the lead encapsulant material, the voids may be removed by using the aforementioned methods. The encapsulation of the leads may also be performed using the same techniques described in the “back-side encapsulation” embodiment of FIGS. 2D-2H if the user desires to simultaneously produce a plurality of components.
In a further variant of this process, hydrostatic pressure could be used instead of the isostatic pressure discussed above to compress the voids/bubbles. Typically in such a encapsulant between a face process, inert fluids would be used to compress the voids/bubbles.
The method of the present invention has thus far been described with respect to individual semiconductor chips. However, it is contemplated that the method of encapsulation may be employed with a plurality of chips simultaneously provided on a semiconductor wafer. As illustrated in FIG. 4A, chips 428 may be provided in the form of a semiconductor wafer 430 incorporating a plurality of such chips, all of the same design or of differing designs. Individual interposers 442 may be positioned on the individual chips 428 constituting wafer 430, and the interposers may be assembled to the chips as discussed above. In this operation, the contacts on each chip 428 are secured to the leads and terminals of each interposer. The encapsulation of the interposer 442 and chips 428 can be accomplished in accordance with the methods of the present invention as thus far described with respect to individual semiconductor chips. In addition, where an interposer 442 is omitted, encapsulation of the plurality of chips 428 on the semiconductor wafer can be achieved in accordance with the previously described process, for example, flip chip underfill encapsulation and injection of the encapsulant.
After the interposers 442 and chips 428 are encapsulated, the individual chips are separated from the wafer 430 and from one another, as by cutting the wafer using conventional wafer severing or “dicing” equipment commonly utilized to sever individual chips without interposers. This procedure yields a plurality of encapsulated chips and interposer subassemblies, each of which may be secured to an individual substrate.
As illustrated in FIG. 4B, a wafer 530 incorporates a plurality of interposers 542. Again, the contacts on each chip are secured to the terminals and leads of one individual interposer overlying the particular chip. The encapsulation of the chip and interposer may be accomplished in using any of the methods as thus far described. The wafer 530 and the sheet 535 are severed after this operation, and desirably after encapsulating, so as to provide individual subassemblies each including a chip and an interposer.
Having fully described several embodiments of the present invention, it will be apparent to those of ordinary skill in the art that numerous alternatives and equivalents exist which do not depart from the invention set forth above. It is therefore to be understood that the present invention is not to be limited by the foregoing description, but only by the appended claims.

Claims (27)

1. A method of providing a substantially void free underfill for a flip chip assembly, comprising:
electrically connecting a plurality of contact pads on a surface of a semiconductor chip to corresponding bond pads on a circuitized substrate such that the connections create a gap between the chip and the substrate, wherein the substrate is rigid;
sealing the gap between the chip and the substrate with a fluid, curable encapsulant so that there is a void therebetween;
applying pressure to the assembly causing the encapsulant to flow into the gap and around the connections; and
applying energy to the assembly in order to cure the encapsulant.
2. The method as claimed in claim 1, wherein the pressure applying step is conducted for a time period that is between 30 minutes to several hours.
3. The method as claimed in claim 1, wherein the pressure applying includes gradually increasing the applied pressure.
4. A method of injecting an encapsulant between a face surface of a semiconductor chip and a juxtaposed substrate, comprising:
providing a gap between the face surface of the chip and the substrate, wherein the substrate is rigid;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate;
applying pressure to cause the encapsulant to flow between the chip and the substrate; and
applying energy to cure the encapsulant.
5. The method as claimed in claim 4, wherein the pressure applying step is conducted for a time period that is between 30 minutes to several hours.
6. The method as claimed in claim 4, wherein the pressure applying includes gradually increasing the applied pressure.
7. The method as claimed in claim 4, wherein the applied pressure is between about 10 and 450 pounds per square inch.
8. The method as claimed in claim 4, wherein the applied pressure is between about 30 and 200 pounds per square inch.
9. The method as claimed in claim 4 A method of injecting an encapsulant between a face surface of a semiconductor chip and a juxtaposed substrate, comprising:
providing a gap between the face surface of the chip and the substrate, wherein the substrate is rigid;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate; applying pressure to cause the encapsulant to flow between the chip and the substrate;
and applying energy to cure the encapsulant,
wherein the gap providing step includes: providing compliant pads on the substrate, wherein each of the compliant pads includes a peelable tacky surface to which the face surface of the chip is releasably attached.
10. A method of providing a substantially void free underfill for a semiconductor wafer having a plurality of flip chip assemblies, comprising:
electrically connecting a plurality of contact pads of flip chip assemblies disposed on a surface of a semiconductor wafer to corresponding bond pads on a circuitized substrate such that the connections create a gap between the flip chip assemblies and the substrate, wherein the substrate is rigid;
sealing the gap between the flip chip assemblies and the substrate with a fluid, curable encapsulant so that there is a void therebetween;
applying pressure to cause the encapsulant to flow into the gap and around the connections; and
applying energy to cure the encapsulant.
11. The method as claimed in claim 10, wherein the pressure applying step is conducted for a time period that is between 30 minutes to several hours.
12. The method as claimed in claim 10, wherein the pressure applying includes gradually increasing the applied pressure.
13. A method of injecting an encapsulant between a face surface of a semiconductor wafer and a juxtaposed substrate, comprising:
providing a gap between the face surface of the wafer and the substrate, wherein the substrate is rigid;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the wafer and the substrate;
applying pressure to cause the encapsulant to flow between the wafer and the substrate; and
applying energy to cure the encapsulant.
14. The method as claimed in claim 13, wherein the pressure applying step is conducted for a time period that is between 30 minutes to several hours.
15. The method as claimed in claim 13, wherein the pressure applying includes gradually increasing the applied pressure.
16. The method as claimed in claim 13, wherein the applied pressure is between about 10 and 450 pounds per square inch.
17. The method as claimed in claim 13, wherein the applied pressure is between about 30 and 200 pounds per square inch.
18. The method as claimed in claim 13, A method of injecting an encapsulant between a face surface of a semiconductor wafer and a juxtaposed substrate, comprising:
providing a gap between the face surface of the wafer and the substrate, wherein the substrate is rigid, and wherein the gap providing step includes: providing compliant pads on the substrate so as to provide the gap between the face surface of the wafer and the substrate, wherein each of the compliant pads includes a peelable tacky surface to which the face surface of the wafer is releasably attached;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the wafer and the substrate;
applying pressure to cause the encapsulant to flow between the wafer and the substrate; and
applying energy to cure the encapsulant.
19. A method of injecting an encapsulant between a front face surface of a semiconductor chip and a juxtaposed substrate, the front face surface of the chip having contacts, comprising:
providing a gap between the front face surface of the chip and the substrate, wherein the substrate is rigid, includes a dielectric layer and has terminals and a bonding window, wherein at least some of the terminals overlie the chip front face surface, and the bonding window is aligned with at least some of the contacts;
electrically connecting the terminals to the contacts using a bonding tool inserted through the bonding window;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate;
applying pressure to cause the encapsulant to flow between the chip and the substrate;
applying energy to cure the encapsulant; and
applying solder balls to the terminals.
20. The method as claimed in claim 19, further comprising positioning a barrier adjacent a side of the substrate, the side facing away from the chip, wherein the barrier prevents the encapsulant from contaminating the terminals.
21. The method as claimed in claim 20, wherein the substrate is juxtaposed with a second front face surface of a second chip.
22. The method as claimed in claim 20, further comprising providing flexibilized epoxy between the chip and the substrate.
23. A method of injecting an encapsulant between a front face surface of a semiconductor chip and a juxtaposed substrate, the front face surface of the chip having contacts, comprising:
providing a gap between the front face surface of the chip and the substrate, wherein the substrate is rigid and has terminals and a bonding window, wherein at least some of the terminals overlie the chip front face surface, and the bonding window is aligned with at least some of the contacts;
electrically connecting the terminals to the contacts using a bonding tool inserted through the bonding window;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate;
positioning a barrier in contact with a side of the substrate, the side facing away from the chip;
applying pressure to cause the encapsulant to flow between the chip and the substrate, wherein the barrier prevents the encapsulant from contaminating the terminals;
applying energy to cure the encapsulant; and
applying solder balls to the terminals.
24. A method of injecting an encapsulant between a front face surface of a semiconductor chip and a juxtaposed substrate, the front face surface of the chip having contacts, comprising:
providing a gap between the front face surface of the chip and the substrate, wherein the substrate is rigid and has terminals and a bonding window, wherein at least some of the terminals overlie the chip front face surface, and the bonding window is aligned with at least some of the contacts;
electrically connecting the terminals to the contacts using a bonding tool inserted through the bonding window;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate;
applying pressure to cause the encapsulant to flow between the chip and the substrate, the encapsulant being bounded by a barrier adjacent a side of the substrate, the side facing away from the chip, wherein the barrier prevents the encapsulant from contaminating the terminals;
applying energy to cure the encapsulant; and
applying solder balls to the terminals.
25. The method as claimed in claim 24, wherein the bonding tool is a wirebonding tool.
26. The method as claimed in claim 25, wherein the wirebonding tool connects the terminals with the contacts using ultrasonic or thermosonic or thermocompression bonding.
27. A method of injecting an encapsulant between a front face surface of a semiconductor chip and a juxtaposed substrate, the front face surface of the chip having contacts, comprising:
providing a gap between the front face surface of the chip and the substrate, wherein the substrate is rigid and has terminals and a bonding window, wherein at least some of the terminals overlie the chip front face surface, and the bonding window is aligned with at least some of the contacts;
electrically connecting the terminals to the contacts using a bonding tool inserted through the bonding window;
sealing each edge of the gap with a curable fluid encapsulant so that there is a void between the chip and the substrate;
applying pressure to cause the encapsulant to flow between the chip and the substrate, the encapsulant being bounded by a barrier in contact with a side of the substrate, the side facing away from the chip, wherein the barrier prevents the encapsulant from contaminating the terminals;
applying energy to cure the encapsulant; and
applying solder balls to the terminals.
US12/728,630 1996-03-07 2010-03-22 Methods for providing void-free layer for semiconductor assemblies Expired - Lifetime USRE43404E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/728,630 USRE43404E1 (en) 1996-03-07 2010-03-22 Methods for providing void-free layer for semiconductor assemblies

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US08/610,610 US5834339A (en) 1996-03-07 1996-03-07 Methods for providing void-free layers for semiconductor assemblies
US09/188,599 US6107123A (en) 1996-03-07 1998-11-09 Methods for providing void-free layers for semiconductor assemblies
US09/638,079 US6458681B1 (en) 1996-03-07 2000-08-14 Method for providing void free layer for semiconductor assemblies
US12/728,630 USRE43404E1 (en) 1996-03-07 2010-03-22 Methods for providing void-free layer for semiconductor assemblies

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/638,079 Reissue US6458681B1 (en) 1996-03-07 2000-08-14 Method for providing void free layer for semiconductor assemblies

Publications (1)

Publication Number Publication Date
USRE43404E1 true USRE43404E1 (en) 2012-05-22

Family

ID=24445730

Family Applications (6)

Application Number Title Priority Date Filing Date
US08/610,610 Expired - Lifetime US5834339A (en) 1994-05-19 1996-03-07 Methods for providing void-free layers for semiconductor assemblies
US09/188,599 Expired - Lifetime US6107123A (en) 1996-03-07 1998-11-09 Methods for providing void-free layers for semiconductor assemblies
US09/638,079 Ceased US6458681B1 (en) 1996-03-07 2000-08-14 Method for providing void free layer for semiconductor assemblies
US10/097,032 Expired - Lifetime US6780747B2 (en) 1996-03-07 2002-03-13 Methods for providing void-free layers for semiconductor assemblies
US10/229,593 Expired - Lifetime US6653172B2 (en) 1996-03-07 2002-08-28 Methods for providing void-free layers for semiconductor assemblies
US12/728,630 Expired - Lifetime USRE43404E1 (en) 1996-03-07 2010-03-22 Methods for providing void-free layer for semiconductor assemblies

Family Applications Before (5)

Application Number Title Priority Date Filing Date
US08/610,610 Expired - Lifetime US5834339A (en) 1994-05-19 1996-03-07 Methods for providing void-free layers for semiconductor assemblies
US09/188,599 Expired - Lifetime US6107123A (en) 1996-03-07 1998-11-09 Methods for providing void-free layers for semiconductor assemblies
US09/638,079 Ceased US6458681B1 (en) 1996-03-07 2000-08-14 Method for providing void free layer for semiconductor assemblies
US10/097,032 Expired - Lifetime US6780747B2 (en) 1996-03-07 2002-03-13 Methods for providing void-free layers for semiconductor assemblies
US10/229,593 Expired - Lifetime US6653172B2 (en) 1996-03-07 2002-08-28 Methods for providing void-free layers for semiconductor assemblies

Country Status (1)

Country Link
US (6) US5834339A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160148899A1 (en) * 2013-07-08 2016-05-26 Sony Corporation Method of determining curing conditions, method of producing circuit device, and circuit device
US11508652B2 (en) 2020-05-20 2022-11-22 Samsung Electronics Co., Ltd. Semiconductor package

Families Citing this family (138)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5834339A (en) 1996-03-07 1998-11-10 Tessera, Inc. Methods for providing void-free layers for semiconductor assemblies
US6232152B1 (en) 1994-05-19 2001-05-15 Tessera, Inc. Method of manufacturing a plurality of semiconductor packages and the resulting semiconductor package structures
US6359335B1 (en) 1994-05-19 2002-03-19 Tessera, Inc. Method of manufacturing a plurality of semiconductor packages and the resulting semiconductor package structures
US6046076A (en) * 1994-12-29 2000-04-04 Tessera, Inc. Vacuum dispense method for dispensing an encapsulant and machine therefor
US20040061220A1 (en) * 1996-03-22 2004-04-01 Chuichi Miyazaki Semiconductor device and manufacturing method thereof
JP2891665B2 (en) * 1996-03-22 1999-05-17 株式会社日立製作所 Semiconductor integrated circuit device and method of manufacturing the same
US6020220A (en) * 1996-07-09 2000-02-01 Tessera, Inc. Compliant semiconductor chip assemblies and methods of making same
WO1998018164A1 (en) * 1996-10-17 1998-04-30 Seiko Epson Corporation Semiconductor device, method for manufacturing the same, circuit board, and flexible substrate
US6127724A (en) 1996-10-31 2000-10-03 Tessera, Inc. Packaged microelectronic elements with enhanced thermal conduction
US6635514B1 (en) * 1996-12-12 2003-10-21 Tessera, Inc. Compliant package with conductive elastomeric posts
US6417029B1 (en) 1996-12-12 2002-07-09 Tessera, Inc. Compliant package with conductive elastomeric posts
US6686015B2 (en) 1996-12-13 2004-02-03 Tessera, Inc. Transferable resilient element for packaging of a semiconductor chip and method therefor
US6294040B1 (en) * 1996-12-13 2001-09-25 Tessera, Inc. Transferable resilient element for packaging of a semiconductor chip and method therefor
US5918152A (en) * 1997-09-19 1999-06-29 Chartered Semiconductor Manufacturing, Ltd. Gap filling method using high pressure
JP2954108B2 (en) * 1997-09-22 1999-09-27 九州日本電気株式会社 Semiconductor device and manufacturing method thereof
EP1202348A3 (en) * 1998-06-04 2004-05-12 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method of manufacturing same
US6130113A (en) * 1998-07-13 2000-10-10 Lsi Logic Corporation Enhanced lamination process between heatspreader to pressure sensitive adhesive (PSA) interface as a step in the semiconductor assembly process
US6284173B1 (en) * 1998-11-06 2001-09-04 Nordson Corporation Method for vacuum encapsulation of semiconductor chip packages
US6528890B1 (en) 1998-12-01 2003-03-04 Micron Technology, Inc. Circuit, method of adhering an integrated circuit device to a substrate, and method of forming a circuit
US8021976B2 (en) 2002-10-15 2011-09-20 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US6657313B1 (en) * 1999-01-19 2003-12-02 International Business Machines Corporation Dielectric interposer for chip to substrate soldering
US6492251B1 (en) * 1999-03-10 2002-12-10 Tessera, Inc. Microelectronic joining processes with bonding material application
US6048656A (en) * 1999-05-11 2000-04-11 Micron Technology, Inc. Void-free underfill of surface mounted chips
JP3587748B2 (en) * 1999-10-18 2004-11-10 ソニーケミカル株式会社 Multilayer flexible wiring board and method for manufacturing multilayer flexible wiring board
US6255142B1 (en) * 1999-10-29 2001-07-03 Nordson Corporation Method for underfilling semiconductor devices
US6602740B1 (en) 1999-11-24 2003-08-05 Tessera, Inc. Encapsulation of microelectronic assemblies
US6187653B1 (en) * 1999-12-17 2001-02-13 Lucent Technologies, Inc. Method for attractive bonding of two crystalline substrates
US6214650B1 (en) * 2000-02-01 2001-04-10 Lockheed Martin Corporation Method and apparatus for sealing a ball grid array package and circuit card interconnection
US6710454B1 (en) 2000-02-16 2004-03-23 Micron Technology, Inc. Adhesive layer for an electronic apparatus having multiple semiconductor devices
US6524891B1 (en) * 2000-02-29 2003-02-25 Micron Technology, Inc. Method of pressure curing for reducing voids in a die attach bondline and applications thereof
US6717245B1 (en) * 2000-06-02 2004-04-06 Micron Technology, Inc. Chip scale packages performed by wafer level processing
US6661082B1 (en) * 2000-07-19 2003-12-09 Fairchild Semiconductor Corporation Flip chip substrate design
US20020076854A1 (en) * 2000-12-15 2002-06-20 Pierce John L. System, method and apparatus for constructing a semiconductor wafer-interposer using B-Stage laminates
US6885106B1 (en) 2001-01-11 2005-04-26 Tessera, Inc. Stacked microelectronic assemblies and methods of making same
US6900549B2 (en) * 2001-01-17 2005-05-31 Micron Technology, Inc. Semiconductor assembly without adhesive fillets
US6617674B2 (en) * 2001-02-20 2003-09-09 Dow Corning Corporation Semiconductor package and method of preparing same
US7498196B2 (en) 2001-03-30 2009-03-03 Megica Corporation Structure and manufacturing method of chip scale package
US6601753B2 (en) * 2001-05-17 2003-08-05 Visteon Global Technologies, Inc. Void-free die attachment method with low melting metal
JP2005514760A (en) * 2001-07-09 2005-05-19 ノードソン コーポレーション Method and apparatus for underfilling electronic components using vacuum assist
US6831370B2 (en) * 2001-07-19 2004-12-14 Micron Technology, Inc. Method of using foamed insulators in three dimensional multichip structures
US20030048624A1 (en) * 2001-08-22 2003-03-13 Tessera, Inc. Low-height multi-component assemblies
US6748350B2 (en) * 2001-09-27 2004-06-08 Intel Corporation Method to compensate for stress between heat spreader and thermal interface material
AU2002337834A1 (en) * 2001-10-09 2003-04-22 Tessera, Inc. Stacked packages
US6703299B2 (en) * 2001-12-21 2004-03-09 Intel Corporation Underfill process for flip-chip device
TW544882B (en) 2001-12-31 2003-08-01 Megic Corp Chip package structure and process thereof
TW503496B (en) 2001-12-31 2002-09-21 Megic Corp Chip packaging structure and manufacturing process of the same
TW584950B (en) 2001-12-31 2004-04-21 Megic Corp Chip packaging structure and process thereof
US6673698B1 (en) * 2002-01-19 2004-01-06 Megic Corporation Thin film semiconductor package utilizing a glass substrate with composite polymer/metal interconnect layers
TW517361B (en) 2001-12-31 2003-01-11 Megic Corp Chip package structure and its manufacture process
US6958533B2 (en) * 2002-01-22 2005-10-25 Honeywell International Inc. High density 3-D integrated circuit package
CN1251318C (en) * 2002-02-25 2006-04-12 精工爱普生株式会社 Semiconductor water, semiconductor device and their producing method, circuit board and instrument
US6952047B2 (en) * 2002-07-01 2005-10-04 Tessera, Inc. Assemblies having stacked semiconductor chips and methods of making same
WO2004017399A1 (en) * 2002-08-16 2004-02-26 Tessera, Inc. Microelectronic packages with self-aligning features
US7294928B2 (en) * 2002-09-06 2007-11-13 Tessera, Inc. Components, methods and assemblies for stacked packages
US7071547B2 (en) 2002-09-11 2006-07-04 Tessera, Inc. Assemblies having stacked semiconductor chips and methods of making same
US7061122B2 (en) * 2002-10-11 2006-06-13 Tessera, Inc. Components, methods and assemblies for multi-chip packages
US7265045B2 (en) 2002-10-24 2007-09-04 Megica Corporation Method for fabricating thermal compliant semiconductor chip wiring structure for chip scale packaging
TW591770B (en) * 2003-03-14 2004-06-11 Ind Tech Res Inst Packaging method for semiconductor device
US6875636B2 (en) * 2003-07-14 2005-04-05 Delphi Technologies, Inc. Wafer applied thermally conductive interposer
KR100506035B1 (en) * 2003-08-22 2005-08-03 삼성전자주식회사 Semiconductor package and manufacturing method thereof
US7239023B2 (en) * 2003-09-24 2007-07-03 Tai-Saw Technology Co., Ltd. Package assembly for electronic device
US7061121B2 (en) 2003-11-12 2006-06-13 Tessera, Inc. Stacked microelectronic assemblies with central contacts
US7137827B2 (en) 2003-11-17 2006-11-21 International Business Machines Corporation Interposer with electrical contact button and method
US7245022B2 (en) * 2003-11-25 2007-07-17 International Business Machines Corporation Semiconductor module with improved interposer structure and method for forming the same
US7208346B2 (en) * 2004-06-14 2007-04-24 David Lee Methods of forming interposers on surfaces of dies of a wafer
JP4563748B2 (en) * 2004-08-02 2010-10-13 本田技研工業株式会社 Adhesive injection apparatus and adhesive injection method
DE102004048095A1 (en) * 2004-09-30 2006-04-06 Carl Zeiss Industrielle Messtechnik Gmbh Stylus and stylus replacement holder for a coordinate measuring machine
JP4553765B2 (en) * 2005-03-25 2010-09-29 Okiセミコンダクタ株式会社 Manufacturing method of semiconductor device
US20060286717A1 (en) * 2005-05-06 2006-12-21 Tessera, Inc. Stacked microelectronic assemblies having basal compliant layers
US8386722B1 (en) 2008-06-23 2013-02-26 Google Inc. Stacked DIMM memory interface
US8335894B1 (en) 2008-07-25 2012-12-18 Google Inc. Configurable memory system with interface circuit
US8081474B1 (en) 2007-12-18 2011-12-20 Google Inc. Embossed heat spreader
US9171585B2 (en) 2005-06-24 2015-10-27 Google Inc. Configurable memory circuit system and method
US8130560B1 (en) 2006-11-13 2012-03-06 Google Inc. Multi-rank partial width memory modules
US20080028136A1 (en) 2006-07-31 2008-01-31 Schakel Keith R Method and apparatus for refresh management of memory modules
US8089795B2 (en) 2006-02-09 2012-01-03 Google Inc. Memory module with memory stack and interface with enhanced capabilities
US10013371B2 (en) 2005-06-24 2018-07-03 Google Llc Configurable memory circuit system and method
US8077535B2 (en) 2006-07-31 2011-12-13 Google Inc. Memory refresh apparatus and method
US8438328B2 (en) * 2008-02-21 2013-05-07 Google Inc. Emulation of abstracted DIMMs using abstracted DRAMs
US8327104B2 (en) 2006-07-31 2012-12-04 Google Inc. Adjusting the timing of signals associated with a memory system
US7226821B2 (en) * 2005-06-24 2007-06-05 Cardiac Pacemakers, Inc. Flip chip die assembly using thin flexible substrates
US8055833B2 (en) 2006-10-05 2011-11-08 Google Inc. System and method for increasing capacity, performance, and flexibility of flash storage
US8041881B2 (en) 2006-07-31 2011-10-18 Google Inc. Memory device with emulated characteristics
US8090897B2 (en) 2006-07-31 2012-01-03 Google Inc. System and method for simulating an aspect of a memory circuit
US8244971B2 (en) 2006-07-31 2012-08-14 Google Inc. Memory circuit system and method
US8060774B2 (en) 2005-06-24 2011-11-15 Google Inc. Memory systems and memory modules
US9507739B2 (en) 2005-06-24 2016-11-29 Google Inc. Configurable memory circuit system and method
US20080082763A1 (en) 2006-10-02 2008-04-03 Metaram, Inc. Apparatus and method for power management of memory circuits by a system or component thereof
US7386656B2 (en) 2006-07-31 2008-06-10 Metaram, Inc. Interface circuit system and method for performing power management operations in conjunction with only a portion of a memory circuit
US7609567B2 (en) 2005-06-24 2009-10-27 Metaram, Inc. System and method for simulating an aspect of a memory circuit
US8359187B2 (en) 2005-06-24 2013-01-22 Google Inc. Simulating a different number of memory circuit devices
US8796830B1 (en) 2006-09-01 2014-08-05 Google Inc. Stackable low-profile lead frame package
US9542352B2 (en) 2006-02-09 2017-01-10 Google Inc. System and method for reducing command scheduling constraints of memory circuits
US8397013B1 (en) 2006-10-05 2013-03-12 Google Inc. Hybrid memory module
US8111566B1 (en) 2007-11-16 2012-02-07 Google, Inc. Optimal channel design for memory devices for providing a high-speed memory interface
JP2007048976A (en) * 2005-08-10 2007-02-22 Toshiba Corp Printed circuit board and electronic instrument equipped therewith
JP4553813B2 (en) * 2005-08-29 2010-09-29 Okiセミコンダクタ株式会社 Manufacturing method of semiconductor device
DE102005041354B3 (en) * 2005-08-31 2007-01-25 Siemens Audiologische Technik Gmbh Method of mounting components provided with gold stud bumps onto a circuit board using isostatic force
DE112006002300B4 (en) 2005-09-02 2013-12-19 Google, Inc. Device for stacking DRAMs
KR100649709B1 (en) * 2005-10-10 2006-11-27 삼성전기주식회사 A void-free type circuit board and semiconductor package having the same
US7563649B1 (en) * 2005-12-06 2009-07-21 Chris Karabatsos Chip packaging with metal frame pin grid array
US9632929B2 (en) 2006-02-09 2017-04-25 Google Inc. Translating an address associated with a command communicated between a system and memory circuits
US7381590B2 (en) * 2006-03-09 2008-06-03 International Business Machines Corporation Method and device including reworkable alpha particle barrier and corrosion barrier
DE102006012755B4 (en) * 2006-03-17 2012-06-21 Qimonda Ag Process for the production of semiconductor devices
US7585693B2 (en) * 2006-03-31 2009-09-08 Intel Corporation Method of forming a microelectronic package using control of die and substrate differential expansions and microelectronic package formed according to the method
US20070290378A1 (en) * 2006-06-20 2007-12-20 International Business Machines Corporation Novel reworkable underfills for ceramic mcm c4 protection
US7724589B2 (en) 2006-07-31 2010-05-25 Google Inc. System and method for delaying a signal communicated from a system to at least one of a plurality of memory circuits
US7569422B2 (en) 2006-08-11 2009-08-04 Megica Corporation Chip package and method for fabricating the same
US7545029B2 (en) 2006-08-18 2009-06-09 Tessera, Inc. Stack microelectronic assemblies
US7582966B2 (en) 2006-09-06 2009-09-01 Megica Corporation Semiconductor chip and method for fabricating the same
WO2008050635A1 (en) * 2006-10-19 2008-05-02 Panasonic Corporation Semiconductor element mounting structure and semiconductor element mounting method
KR101271225B1 (en) * 2006-10-31 2013-06-03 삼성디스플레이 주식회사 Method for manufacturing light emitting diode chip and light emitting diode light source module
US8937372B2 (en) * 2007-03-21 2015-01-20 Stats Chippac Ltd. Integrated circuit package system with molded strip protrusion
US8080874B1 (en) 2007-09-14 2011-12-20 Google Inc. Providing additional space between an integrated circuit and a circuit board for positioning a component therebetween
JP5446867B2 (en) * 2007-10-10 2014-03-19 日本電気株式会社 Semiconductor device
US7791209B2 (en) * 2008-03-12 2010-09-07 International Business Machines Corporation Method of underfill air vent for flipchip BGA
US7968981B2 (en) 2008-04-11 2011-06-28 Stats Chippac Ltd. Inline integrated circuit system
DE102008028299B3 (en) * 2008-06-13 2009-07-30 Epcos Ag System support for e.g. micro-electro-mechanical system component, has flexible support with upper side, and conductor paths guided to connecting contacts on upper side of components, which is turned away from flexible support
US8129847B2 (en) * 2008-11-20 2012-03-06 Farnworth Warren M Interconnect and method for mounting an electronic device to a substrate
WO2010144624A1 (en) 2009-06-09 2010-12-16 Google Inc. Programming of dimm termination resistance values
US9177926B2 (en) 2011-12-30 2015-11-03 Deca Technologies Inc Semiconductor device and method comprising thickened redistribution layers
US8604600B2 (en) * 2011-12-30 2013-12-10 Deca Technologies Inc. Fully molded fan-out
US9576919B2 (en) 2011-12-30 2017-02-21 Deca Technologies Inc. Semiconductor device and method comprising redistribution layers
US8922021B2 (en) 2011-12-30 2014-12-30 Deca Technologies Inc. Die up fully molded fan-out wafer level packaging
US10373870B2 (en) 2010-02-16 2019-08-06 Deca Technologies Inc. Semiconductor device and method of packaging
US20120056228A1 (en) * 2010-09-07 2012-03-08 Phostek, Inc. Led chip modules, method for packaging the led chip modules, and moving fixture thereof
US8796075B2 (en) 2011-01-11 2014-08-05 Nordson Corporation Methods for vacuum assisted underfilling
US8999758B2 (en) * 2011-08-12 2015-04-07 Infineon Technologies Ag Fixing semiconductor die in dry and pressure supported assembly processes
US9613830B2 (en) 2011-12-30 2017-04-04 Deca Technologies Inc. Fully molded peripheral package on package device
US9831170B2 (en) 2011-12-30 2017-11-28 Deca Technologies, Inc. Fully molded miniaturized semiconductor module
US10050004B2 (en) 2015-11-20 2018-08-14 Deca Technologies Inc. Fully molded peripheral package on package device
US10672624B2 (en) 2011-12-30 2020-06-02 Deca Technologies Inc. Method of making fully molded peripheral package on package device
WO2013102146A1 (en) 2011-12-30 2013-07-04 Deca Technologies, Inc. Die up fully molded fan-out wafer level packaging
US9565773B2 (en) * 2014-03-31 2017-02-07 Apple Inc. Methods for assembling electronic devices with adhesive
DE102017212796A1 (en) * 2017-07-26 2019-01-31 Robert Bosch Gmbh Electrical assembly
US10971439B2 (en) * 2018-02-22 2021-04-06 Hamilton Sundstrand Corporation Ball grid array underfilling systems
US11056453B2 (en) 2019-06-18 2021-07-06 Deca Technologies Usa, Inc. Stackable fully molded semiconductor structure with vertical interconnects
US10963607B1 (en) * 2020-03-16 2021-03-30 Ansys, Inc. Determining mechanical reliability of electronic packages assembled with thermal pads

Citations (114)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3390308A (en) 1966-03-31 1968-06-25 Itt Multiple chip integrated circuit assembly
US3413713A (en) 1965-06-18 1968-12-03 Motorola Inc Plastic encapsulated transistor and method of making same
US3614832A (en) 1966-03-09 1971-10-26 Ibm Decal connectors and methods of forming decal connections to solid state devices
US3811183A (en) 1971-02-05 1974-05-21 Philips Corp Method of manufacturing a semiconductor device and semiconductor device manufactured by the method
US3868724A (en) 1973-11-21 1975-02-25 Fairchild Camera Instr Co Multi-layer connecting structures for packaging semiconductor devices mounted on a flexible carrier
US3906144A (en) 1973-01-16 1975-09-16 Lucas Electrical Co Ltd Film circuit assemblies
US4012766A (en) 1973-08-28 1977-03-15 Western Digital Corporation Semiconductor package and method of manufacture thereof
US4017495A (en) 1975-10-23 1977-04-12 Bell Telephone Laboratories, Incorporated Encapsulation of integrated circuits
JPS5231673Y2 (en) 1974-12-30 1977-07-19
JPS53139468A (en) 1977-05-11 1978-12-05 Citizen Watch Co Ltd Mounting structure of resin mold semiconductor device
US4143456A (en) 1976-06-28 1979-03-13 Citizen Watch Commpany Ltd. Semiconductor device insulation method
US4163072A (en) 1977-06-07 1979-07-31 Bell Telephone Laboratories, Incorporated Encapsulation of circuits
JPS5511361A (en) 1978-07-11 1980-01-26 Citizen Watch Co Ltd Semiconductor fitting construction
JPS55117254A (en) 1979-02-28 1980-09-09 Seiko Epson Corp Fabrication of electronic device
US4300153A (en) 1977-09-22 1981-11-10 Sharp Kabushiki Kaisha Flat shaped semiconductor encapsulation
US4312116A (en) 1980-04-14 1982-01-26 International Business Machines Corporation Method of sealing an electronic module in a cap
US4366187A (en) 1980-10-31 1982-12-28 Western Electric Company, Inc. Immersion curing of encapsulating material
US4374080A (en) 1981-01-13 1983-02-15 Indy Electronics, Inc. Method and apparatus for encapsulation casting
US4381602A (en) 1980-12-29 1983-05-03 Honeywell Information Systems Inc. Method of mounting an I.C. chip on a substrate
JPS59143333A (en) 1983-02-03 1984-08-16 Nippon Denso Co Ltd Coating method of resin for protecting element
JPS6077446A (en) 1983-10-04 1985-05-02 Matsushita Electric Works Ltd Sealed semiconductor device
US4536469A (en) 1981-11-23 1985-08-20 Raytheon Company Semiconductor structures and manufacturing methods
US4566184A (en) 1981-08-24 1986-01-28 Rockwell International Corporation Process for making a probe for high speed integrated circuits
US4604644A (en) 1985-01-28 1986-08-05 International Business Machines Corporation Solder interconnection structure for joining semiconductor devices to substrates that have improved fatigue life, and process for making
US4605153A (en) 1985-06-17 1986-08-12 Northern Telecom Limited Shaped solder pad for reflow soldering of surface mounting cylindrical devices on a circuit board
US4616412A (en) 1981-01-13 1986-10-14 Schroeder Jon M Method for bonding electrical leads to electronic devices
US4658332A (en) 1983-04-04 1987-04-14 Raytheon Company Compliant layer printed circuit board
US4697203A (en) 1984-06-04 1987-09-29 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and manufacturing method therefor
US4701999A (en) 1985-12-17 1987-10-27 Pnc, Inc. Method of making sealed housings containing delicate structures
US4707724A (en) 1984-06-04 1987-11-17 Hitachi, Ltd. Semiconductor device and method of manufacturing thereof
US4710798A (en) 1985-09-10 1987-12-01 Northern Telecom Limited Integrated circuit chip package
US4746392A (en) 1982-12-28 1988-05-24 Gao Gesellschaft Fur Automation Und Organisation Mbh Method for producing an identification card with an integrated circuit
US4766670A (en) 1987-02-02 1988-08-30 International Business Machines Corporation Full panel electronic packaging structure and method of making same
JPS63239826A (en) 1987-03-27 1988-10-05 Hitachi Ltd Semiconductor device
JPS63241955A (en) * 1987-03-30 1988-10-07 Hitachi Ltd Manufacture of resin-reinforced lsi mounting structure
US4825284A (en) 1985-12-11 1989-04-25 Hitachi, Ltd. Semiconductor resin package structure
US4829666A (en) 1980-05-20 1989-05-16 Gao Gesellschaft Fur Automation Und Organisation Mbh Method for producing a carrier element for an IC-chip
JPH01170027A (en) 1987-12-25 1989-07-05 Ricoh Co Ltd Mounting of semiconductor
US4847146A (en) 1988-03-21 1989-07-11 Hughes Aircraft Company Process for fabricating compliant layer board with selectively isolated solder pads
JPH01191457A (en) 1988-01-27 1989-08-01 Fuji Electric Co Ltd Semiconductor device
US4857483A (en) 1986-04-30 1989-08-15 Sgs-Thomson Microelectronics S.A. Method for the encapsulation of integrated circuits
US4860088A (en) 1986-10-11 1989-08-22 Microelectronics And Computer Technology Corporation Electrical interconnect tape
WO1989010005A1 (en) 1988-04-12 1989-10-19 Bolger Justin C Pre-formed chip carrier cavity package
JPH01278755A (en) 1988-05-02 1989-11-09 Matsushita Electron Corp Lead frame and resin-sealed semiconductor device using the same
JPH01293528A (en) 1988-05-23 1989-11-27 Hitachi Ltd Semiconductor device
US4900501A (en) 1985-11-08 1990-02-13 Hitachi, Ltd. Method and apparatus for encapsulating semi-conductors
US4904610A (en) * 1988-01-27 1990-02-27 General Instrument Corporation Wafer level process for fabricating passivated semiconductor devices
US4913930A (en) 1988-06-28 1990-04-03 Wacker Silicones Corporation Method for coating semiconductor components on a dielectric film
US4915607A (en) 1987-09-30 1990-04-10 Texas Instruments Incorporated Lead frame assembly for an integrated circuit molding system
US4920074A (en) 1987-02-25 1990-04-24 Hitachi, Ltd. Surface mount plastic package semiconductor integrated circuit, manufacturing method thereof, as well as mounting method and mounted structure thereof
US4918811A (en) 1986-09-26 1990-04-24 General Electric Company Multichip integrated circuit packaging method
US4940181A (en) 1989-04-06 1990-07-10 Motorola, Inc. Pad grid array for receiving a solder bumped chip carrier
US4942140A (en) 1987-03-25 1990-07-17 Mitsubishi Denki Kabushiki Kaisha Method of packaging semiconductor device
US4953173A (en) 1987-08-08 1990-08-28 Kabushiki Kaisha Toshiba Semiconductor device
US4955132A (en) 1987-11-16 1990-09-11 Sharp Kabushiki Kaisha Method for mounting a semiconductor chip
JPH0256941B2 (en) 1985-08-22 1990-12-03 Kawasaki Heavy Ind Ltd
US4975765A (en) 1988-07-22 1990-12-04 Contraves Ag Highly integrated circuit and method for the production thereof
US4999699A (en) 1990-03-14 1991-03-12 International Business Machines Corporation Solder interconnection structure and process for making
US4999319A (en) 1986-03-19 1991-03-12 Fujitsu Limited Method of manufacturing semiconductor device having package structure
US5019673A (en) * 1990-08-22 1991-05-28 Motorola, Inc. Flip-chip package for integrated circuits
US5037779A (en) 1989-05-19 1991-08-06 Whalley Peter D Method of encapsulating a sensor device using capillary action and the device so encapsulated
US5052907A (en) 1989-07-04 1991-10-01 Kabushiki Kaisha Toshiba Resin sealing apparatus for use in manufacturing a resin-sealed semiconductor device
US5053357A (en) 1989-12-27 1991-10-01 Motorola, Inc. Method of aligning and mounting an electronic device on a printed circuit board using a flexible substrate having fixed lead arrays thereon
US5055913A (en) 1986-11-20 1991-10-08 Gao Gesellschaft Fur Automation Und Organisation Mbh Terminal arrangement for integrated circuit device
US5075760A (en) 1988-01-18 1991-12-24 Texas Instruments Incorporated Semiconductor device package assembly employing flexible tape
US5089440A (en) 1990-03-14 1992-02-18 International Business Machines Corporation Solder interconnection structure and process for making
JPH04137641A (en) 1990-09-28 1992-05-12 Toshiba Corp Semiconductor device
US5121190A (en) 1990-03-14 1992-06-09 International Business Machines Corp. Solder interconnection structure on organic substrates
US5120678A (en) 1990-11-05 1992-06-09 Motorola Inc. Electrical component package comprising polymer-reinforced solder bump interconnection
US5130781A (en) 1988-04-15 1992-07-14 Ibm Corporation Dam for lead encapsulation
US5144747A (en) 1991-03-27 1992-09-08 Integrated System Assemblies Corporation Apparatus and method for positioning an integrated circuit chip within a multichip module
US5148265A (en) 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies with fan-in leads
US5148266A (en) 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies having interposer and flexible lead
US5173764A (en) 1991-04-08 1992-12-22 Motorola, Inc. Semiconductor device having a particular lid means and encapsulant to reduce die stress
US5182632A (en) 1989-11-22 1993-01-26 Tactical Fabs, Inc. High density multichip package with interconnect structure and heatsink
US5193732A (en) 1991-10-04 1993-03-16 International Business Machines Corporation Apparatus and methods for making simultaneous electrical connections
US5194930A (en) 1991-09-16 1993-03-16 International Business Machines Dielectric composition and solder interconnection structure for its use
US5203706A (en) 1992-01-21 1993-04-20 Amos Zamir Educational device
US5203076A (en) * 1991-12-23 1993-04-20 Motorola, Inc. Vacuum infiltration of underfill material for flip-chip devices
US5218234A (en) 1991-12-23 1993-06-08 Motorola, Inc. Semiconductor device with controlled spread polymeric underfill
US5249101A (en) 1992-07-06 1993-09-28 International Business Machines Corporation Chip carrier with protective coating for circuitized surface
US5252784A (en) 1990-11-27 1993-10-12 Ibiden Co., Ltd. Electronic-parts mounting board and electronic-parts mounting board frame
US5258330A (en) 1990-09-24 1993-11-02 Tessera, Inc. Semiconductor chip assemblies with fan-in leads
US5288944A (en) 1992-02-18 1994-02-22 International Business Machines, Inc. Pinned ceramic chip carrier
US5289346A (en) 1991-02-26 1994-02-22 Microelectronics And Computer Technology Corporation Peripheral to area adapter with protective bumper for an integrated circuit chip
US5296738A (en) 1991-07-08 1994-03-22 Motorola, Inc. Moisture relief for chip carrier
US5302101A (en) 1991-01-09 1994-04-12 Rohm Co., Ltd. Mold for resin-packaging electronic components
US5304512A (en) 1991-12-25 1994-04-19 Hitachi, Ltd. Process for manufacturing semiconductor integrated circuit device, and molding apparatus and molding material for the process
US5304252A (en) 1989-04-06 1994-04-19 Oliver Sales Company Method of removing a permanent photoimagable film from a printed circuit board
US5311059A (en) 1992-01-24 1994-05-10 Motorola, Inc. Backplane grounding for flip-chip integrated circuit
US5336931A (en) 1993-09-03 1994-08-09 Motorola, Inc. Anchoring method for flow formed integrated circuit covers
US5355283A (en) 1993-04-14 1994-10-11 Amkor Electronics, Inc. Ball grid array with via interconnection
US5371044A (en) 1991-05-27 1994-12-06 Hitachi, Ltd. Method of uniformly encapsulating a semiconductor device in resin
US5385869A (en) 1993-07-22 1995-01-31 Motorola, Inc. Semiconductor chip bonded to a substrate and method of making
US5394009A (en) 1993-07-30 1995-02-28 Sun Microsystems, Inc. Tab semiconductor package with cushioned land grid array outer lead bumps
US5409865A (en) 1993-09-03 1995-04-25 Advanced Semiconductor Assembly Technology Process for assembling a TAB grid array package for an integrated circuit
US5409866A (en) 1991-12-27 1995-04-25 Fujitsu Ltd. Process for manufacturing a semiconductor device affixed to an upper and a lower leadframe
US5409362A (en) 1992-11-24 1995-04-25 Neu Dynamics Corp. Encapsulation molding equipment
US5473512A (en) 1993-12-16 1995-12-05 At&T Corp. Electronic device package having electronic device boonded, at a localized region thereof, to circuit board
US5473814A (en) 1994-01-07 1995-12-12 International Business Machines Corporation Process for surface mounting flip chip carrier modules
US5477611A (en) 1993-09-20 1995-12-26 Tessera, Inc. Method of forming interface between die and chip carrier
US5483106A (en) 1993-07-30 1996-01-09 Nippondenso Co., Ltd. Semiconductor device for sensing strain on a substrate
US5488200A (en) * 1991-12-26 1996-01-30 International Business Machines Corporation Interconnect structure with replaced semiconductor chips
US5563445A (en) 1993-04-08 1996-10-08 Seiko Epson Corporation Semiconductor device
US5594626A (en) 1992-02-07 1997-01-14 Lsi Logic Corporation Partially-molded, PCB chip carrier package for certain non-square die shapes
US5629566A (en) * 1994-08-15 1997-05-13 Kabushiki Kaisha Toshiba Flip-chip semiconductor devices having two encapsulants
US5710071A (en) 1995-12-04 1998-01-20 Motorola, Inc. Process for underfilling a flip-chip semiconductor device
US5720100A (en) 1995-12-29 1998-02-24 Motorola, Inc. Assembly having a frame embedded in a polymeric encapsulant and method for forming same
US5817545A (en) 1996-01-24 1998-10-06 Cornell Research Foundation, Inc. Pressurized underfill encapsulation of integrated circuits
US5834339A (en) 1996-03-07 1998-11-10 Tessera, Inc. Methods for providing void-free layers for semiconductor assemblies
US5834340A (en) 1993-06-01 1998-11-10 Mitsubishi Denki Kabushiki Kaisha Plastic molded semiconductor package and method of manufacturing the same
US6048656A (en) 1999-05-11 2000-04-11 Micron Technology, Inc. Void-free underfill of surface mounted chips
US6207478B1 (en) 1998-07-18 2001-03-27 Samsung Electronics Co., Ltd. Method for manufacturing semiconductor package of center pad type device
US6221697B1 (en) 1999-10-19 2001-04-24 Advanced Semiconductor Engineering, Inc. Chip scale package and manufacturing method thereof

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5656862A (en) * 1990-03-14 1997-08-12 International Business Machines Corporation Solder interconnection structure
JPH088505B2 (en) * 1991-10-03 1996-01-29 インターナショナル・ビジネス・マシーンズ・コーポレイション Apparatus and method for controlling volume of digital audio signal
US5659952A (en) * 1994-09-20 1997-08-26 Tessera, Inc. Method of fabricating compliant interface for semiconductor chip

Patent Citations (114)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3413713A (en) 1965-06-18 1968-12-03 Motorola Inc Plastic encapsulated transistor and method of making same
US3614832A (en) 1966-03-09 1971-10-26 Ibm Decal connectors and methods of forming decal connections to solid state devices
US3390308A (en) 1966-03-31 1968-06-25 Itt Multiple chip integrated circuit assembly
US3811183A (en) 1971-02-05 1974-05-21 Philips Corp Method of manufacturing a semiconductor device and semiconductor device manufactured by the method
US3906144A (en) 1973-01-16 1975-09-16 Lucas Electrical Co Ltd Film circuit assemblies
US4012766A (en) 1973-08-28 1977-03-15 Western Digital Corporation Semiconductor package and method of manufacture thereof
US3868724A (en) 1973-11-21 1975-02-25 Fairchild Camera Instr Co Multi-layer connecting structures for packaging semiconductor devices mounted on a flexible carrier
JPS5231673Y2 (en) 1974-12-30 1977-07-19
US4017495A (en) 1975-10-23 1977-04-12 Bell Telephone Laboratories, Incorporated Encapsulation of integrated circuits
US4143456A (en) 1976-06-28 1979-03-13 Citizen Watch Commpany Ltd. Semiconductor device insulation method
JPS53139468A (en) 1977-05-11 1978-12-05 Citizen Watch Co Ltd Mounting structure of resin mold semiconductor device
US4163072A (en) 1977-06-07 1979-07-31 Bell Telephone Laboratories, Incorporated Encapsulation of circuits
US4300153A (en) 1977-09-22 1981-11-10 Sharp Kabushiki Kaisha Flat shaped semiconductor encapsulation
JPS5511361A (en) 1978-07-11 1980-01-26 Citizen Watch Co Ltd Semiconductor fitting construction
JPS55117254A (en) 1979-02-28 1980-09-09 Seiko Epson Corp Fabrication of electronic device
US4312116A (en) 1980-04-14 1982-01-26 International Business Machines Corporation Method of sealing an electronic module in a cap
US4829666A (en) 1980-05-20 1989-05-16 Gao Gesellschaft Fur Automation Und Organisation Mbh Method for producing a carrier element for an IC-chip
US4366187A (en) 1980-10-31 1982-12-28 Western Electric Company, Inc. Immersion curing of encapsulating material
US4381602A (en) 1980-12-29 1983-05-03 Honeywell Information Systems Inc. Method of mounting an I.C. chip on a substrate
US4374080A (en) 1981-01-13 1983-02-15 Indy Electronics, Inc. Method and apparatus for encapsulation casting
US4616412A (en) 1981-01-13 1986-10-14 Schroeder Jon M Method for bonding electrical leads to electronic devices
US4566184A (en) 1981-08-24 1986-01-28 Rockwell International Corporation Process for making a probe for high speed integrated circuits
US4536469A (en) 1981-11-23 1985-08-20 Raytheon Company Semiconductor structures and manufacturing methods
US4746392A (en) 1982-12-28 1988-05-24 Gao Gesellschaft Fur Automation Und Organisation Mbh Method for producing an identification card with an integrated circuit
JPS59143333A (en) 1983-02-03 1984-08-16 Nippon Denso Co Ltd Coating method of resin for protecting element
US4658332A (en) 1983-04-04 1987-04-14 Raytheon Company Compliant layer printed circuit board
JPS6077446A (en) 1983-10-04 1985-05-02 Matsushita Electric Works Ltd Sealed semiconductor device
US4707724A (en) 1984-06-04 1987-11-17 Hitachi, Ltd. Semiconductor device and method of manufacturing thereof
US4697203A (en) 1984-06-04 1987-09-29 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and manufacturing method therefor
US4604644A (en) 1985-01-28 1986-08-05 International Business Machines Corporation Solder interconnection structure for joining semiconductor devices to substrates that have improved fatigue life, and process for making
US4605153A (en) 1985-06-17 1986-08-12 Northern Telecom Limited Shaped solder pad for reflow soldering of surface mounting cylindrical devices on a circuit board
JPH0256941B2 (en) 1985-08-22 1990-12-03 Kawasaki Heavy Ind Ltd
US4710798A (en) 1985-09-10 1987-12-01 Northern Telecom Limited Integrated circuit chip package
US4900501A (en) 1985-11-08 1990-02-13 Hitachi, Ltd. Method and apparatus for encapsulating semi-conductors
US4825284A (en) 1985-12-11 1989-04-25 Hitachi, Ltd. Semiconductor resin package structure
US4701999A (en) 1985-12-17 1987-10-27 Pnc, Inc. Method of making sealed housings containing delicate structures
US4999319A (en) 1986-03-19 1991-03-12 Fujitsu Limited Method of manufacturing semiconductor device having package structure
US4857483A (en) 1986-04-30 1989-08-15 Sgs-Thomson Microelectronics S.A. Method for the encapsulation of integrated circuits
US4918811A (en) 1986-09-26 1990-04-24 General Electric Company Multichip integrated circuit packaging method
US4860088A (en) 1986-10-11 1989-08-22 Microelectronics And Computer Technology Corporation Electrical interconnect tape
US5055913A (en) 1986-11-20 1991-10-08 Gao Gesellschaft Fur Automation Und Organisation Mbh Terminal arrangement for integrated circuit device
US4766670A (en) 1987-02-02 1988-08-30 International Business Machines Corporation Full panel electronic packaging structure and method of making same
US4920074A (en) 1987-02-25 1990-04-24 Hitachi, Ltd. Surface mount plastic package semiconductor integrated circuit, manufacturing method thereof, as well as mounting method and mounted structure thereof
US4942140A (en) 1987-03-25 1990-07-17 Mitsubishi Denki Kabushiki Kaisha Method of packaging semiconductor device
JPS63239826A (en) 1987-03-27 1988-10-05 Hitachi Ltd Semiconductor device
JPS63241955A (en) * 1987-03-30 1988-10-07 Hitachi Ltd Manufacture of resin-reinforced lsi mounting structure
US4953173A (en) 1987-08-08 1990-08-28 Kabushiki Kaisha Toshiba Semiconductor device
US4915607A (en) 1987-09-30 1990-04-10 Texas Instruments Incorporated Lead frame assembly for an integrated circuit molding system
US4955132A (en) 1987-11-16 1990-09-11 Sharp Kabushiki Kaisha Method for mounting a semiconductor chip
JPH01170027A (en) 1987-12-25 1989-07-05 Ricoh Co Ltd Mounting of semiconductor
US5075760A (en) 1988-01-18 1991-12-24 Texas Instruments Incorporated Semiconductor device package assembly employing flexible tape
US4904610A (en) * 1988-01-27 1990-02-27 General Instrument Corporation Wafer level process for fabricating passivated semiconductor devices
JPH01191457A (en) 1988-01-27 1989-08-01 Fuji Electric Co Ltd Semiconductor device
US4847146A (en) 1988-03-21 1989-07-11 Hughes Aircraft Company Process for fabricating compliant layer board with selectively isolated solder pads
WO1989010005A1 (en) 1988-04-12 1989-10-19 Bolger Justin C Pre-formed chip carrier cavity package
US5130781A (en) 1988-04-15 1992-07-14 Ibm Corporation Dam for lead encapsulation
JPH01278755A (en) 1988-05-02 1989-11-09 Matsushita Electron Corp Lead frame and resin-sealed semiconductor device using the same
JPH01293528A (en) 1988-05-23 1989-11-27 Hitachi Ltd Semiconductor device
US4913930A (en) 1988-06-28 1990-04-03 Wacker Silicones Corporation Method for coating semiconductor components on a dielectric film
US4975765A (en) 1988-07-22 1990-12-04 Contraves Ag Highly integrated circuit and method for the production thereof
US5304252A (en) 1989-04-06 1994-04-19 Oliver Sales Company Method of removing a permanent photoimagable film from a printed circuit board
US4940181A (en) 1989-04-06 1990-07-10 Motorola, Inc. Pad grid array for receiving a solder bumped chip carrier
US5037779A (en) 1989-05-19 1991-08-06 Whalley Peter D Method of encapsulating a sensor device using capillary action and the device so encapsulated
US5052907A (en) 1989-07-04 1991-10-01 Kabushiki Kaisha Toshiba Resin sealing apparatus for use in manufacturing a resin-sealed semiconductor device
US5182632A (en) 1989-11-22 1993-01-26 Tactical Fabs, Inc. High density multichip package with interconnect structure and heatsink
US5053357A (en) 1989-12-27 1991-10-01 Motorola, Inc. Method of aligning and mounting an electronic device on a printed circuit board using a flexible substrate having fixed lead arrays thereon
US4999699A (en) 1990-03-14 1991-03-12 International Business Machines Corporation Solder interconnection structure and process for making
US5089440A (en) 1990-03-14 1992-02-18 International Business Machines Corporation Solder interconnection structure and process for making
US5121190A (en) 1990-03-14 1992-06-09 International Business Machines Corp. Solder interconnection structure on organic substrates
US5019673A (en) * 1990-08-22 1991-05-28 Motorola, Inc. Flip-chip package for integrated circuits
US5148266A (en) 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies having interposer and flexible lead
US5148265A (en) 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies with fan-in leads
US5258330A (en) 1990-09-24 1993-11-02 Tessera, Inc. Semiconductor chip assemblies with fan-in leads
JPH04137641A (en) 1990-09-28 1992-05-12 Toshiba Corp Semiconductor device
US5120678A (en) 1990-11-05 1992-06-09 Motorola Inc. Electrical component package comprising polymer-reinforced solder bump interconnection
US5252784A (en) 1990-11-27 1993-10-12 Ibiden Co., Ltd. Electronic-parts mounting board and electronic-parts mounting board frame
US5302101A (en) 1991-01-09 1994-04-12 Rohm Co., Ltd. Mold for resin-packaging electronic components
US5289346A (en) 1991-02-26 1994-02-22 Microelectronics And Computer Technology Corporation Peripheral to area adapter with protective bumper for an integrated circuit chip
US5144747A (en) 1991-03-27 1992-09-08 Integrated System Assemblies Corporation Apparatus and method for positioning an integrated circuit chip within a multichip module
US5173764A (en) 1991-04-08 1992-12-22 Motorola, Inc. Semiconductor device having a particular lid means and encapsulant to reduce die stress
US5371044A (en) 1991-05-27 1994-12-06 Hitachi, Ltd. Method of uniformly encapsulating a semiconductor device in resin
US5296738A (en) 1991-07-08 1994-03-22 Motorola, Inc. Moisture relief for chip carrier
US5194930A (en) 1991-09-16 1993-03-16 International Business Machines Dielectric composition and solder interconnection structure for its use
US5193732A (en) 1991-10-04 1993-03-16 International Business Machines Corporation Apparatus and methods for making simultaneous electrical connections
US5218234A (en) 1991-12-23 1993-06-08 Motorola, Inc. Semiconductor device with controlled spread polymeric underfill
US5203076A (en) * 1991-12-23 1993-04-20 Motorola, Inc. Vacuum infiltration of underfill material for flip-chip devices
US5304512A (en) 1991-12-25 1994-04-19 Hitachi, Ltd. Process for manufacturing semiconductor integrated circuit device, and molding apparatus and molding material for the process
US5488200A (en) * 1991-12-26 1996-01-30 International Business Machines Corporation Interconnect structure with replaced semiconductor chips
US5409866A (en) 1991-12-27 1995-04-25 Fujitsu Ltd. Process for manufacturing a semiconductor device affixed to an upper and a lower leadframe
US5203706A (en) 1992-01-21 1993-04-20 Amos Zamir Educational device
US5311059A (en) 1992-01-24 1994-05-10 Motorola, Inc. Backplane grounding for flip-chip integrated circuit
US5594626A (en) 1992-02-07 1997-01-14 Lsi Logic Corporation Partially-molded, PCB chip carrier package for certain non-square die shapes
US5288944A (en) 1992-02-18 1994-02-22 International Business Machines, Inc. Pinned ceramic chip carrier
US5249101A (en) 1992-07-06 1993-09-28 International Business Machines Corporation Chip carrier with protective coating for circuitized surface
US5409362A (en) 1992-11-24 1995-04-25 Neu Dynamics Corp. Encapsulation molding equipment
US5563445A (en) 1993-04-08 1996-10-08 Seiko Epson Corporation Semiconductor device
US5355283A (en) 1993-04-14 1994-10-11 Amkor Electronics, Inc. Ball grid array with via interconnection
US5834340A (en) 1993-06-01 1998-11-10 Mitsubishi Denki Kabushiki Kaisha Plastic molded semiconductor package and method of manufacturing the same
US5385869A (en) 1993-07-22 1995-01-31 Motorola, Inc. Semiconductor chip bonded to a substrate and method of making
US5394009A (en) 1993-07-30 1995-02-28 Sun Microsystems, Inc. Tab semiconductor package with cushioned land grid array outer lead bumps
US5483106A (en) 1993-07-30 1996-01-09 Nippondenso Co., Ltd. Semiconductor device for sensing strain on a substrate
US5409865A (en) 1993-09-03 1995-04-25 Advanced Semiconductor Assembly Technology Process for assembling a TAB grid array package for an integrated circuit
US5336931A (en) 1993-09-03 1994-08-09 Motorola, Inc. Anchoring method for flow formed integrated circuit covers
US5477611A (en) 1993-09-20 1995-12-26 Tessera, Inc. Method of forming interface between die and chip carrier
US5473512A (en) 1993-12-16 1995-12-05 At&T Corp. Electronic device package having electronic device boonded, at a localized region thereof, to circuit board
US5473814A (en) 1994-01-07 1995-12-12 International Business Machines Corporation Process for surface mounting flip chip carrier modules
US5629566A (en) * 1994-08-15 1997-05-13 Kabushiki Kaisha Toshiba Flip-chip semiconductor devices having two encapsulants
US5710071A (en) 1995-12-04 1998-01-20 Motorola, Inc. Process for underfilling a flip-chip semiconductor device
US5720100A (en) 1995-12-29 1998-02-24 Motorola, Inc. Assembly having a frame embedded in a polymeric encapsulant and method for forming same
US5817545A (en) 1996-01-24 1998-10-06 Cornell Research Foundation, Inc. Pressurized underfill encapsulation of integrated circuits
US5834339A (en) 1996-03-07 1998-11-10 Tessera, Inc. Methods for providing void-free layers for semiconductor assemblies
US6207478B1 (en) 1998-07-18 2001-03-27 Samsung Electronics Co., Ltd. Method for manufacturing semiconductor package of center pad type device
US6048656A (en) 1999-05-11 2000-04-11 Micron Technology, Inc. Void-free underfill of surface mounted chips
US6221697B1 (en) 1999-10-19 2001-04-24 Advanced Semiconductor Engineering, Inc. Chip scale package and manufacturing method thereof

Non-Patent Citations (28)

* Cited by examiner, † Cited by third party
Title
Action Closing Prosecution, dated Sep. 21, 2009, Control No. 95/001,035.
Adamson, S., "Underfill Design and Process Considerations", Proc. SMTA Int'l., Chicago, IL, Aug. 2000, p. 69.
Babiarz, A.J., et al.; "Process Notes for Successful Encapsulation and Underfilling in MCM Assembly;" Electronic Packaging & Production; pp. 20-22 (Nov. 1994).
Bascom et al., "Air Entrapment in the Use of Structural Adhesive Films," J. Adhesion, 1972, vol. 4, pp. 193-209, Copyrgt. 1972 Gordon and Breach Science Publishers Ltd.
Bouras, C.E., "Adhesive Dispensing for Flip Chip-on-Board;" Electronic Packaging & Production; pp. S9-S11 (Oct. 1995).
Clementi et al., "Flip-Chip Encapsulation on Ceramic Substrates", 1993 Proceedings, 43rd Electronic Components and Technology Conference, IEEE, New York, NY, pp. 175-181 Jun. 1, 1993.
Excerpts from Response of Acer Inc. And Acer America Corp. To Complaint And Notice Of Investigation Under Section 337 Of the Tariff Act Of 1930, As Amended, dated Feb. 15, 2008, In the Matter of Certain Semiconductor Chips With Minimized Chip Package Size and Products Containing Same (III), ITC Investigation No. 337-TA-630.
Excerpts from Response of Nanya Technology Corp. And Nanya Technology Corp. U.S.A. To Complaint and Notice Of Investigation Under Section 337 Of The Tariff Act of 1930, As Amended, dated Feb. 15, 2008, In the Matter of Certain Semiconductor Chips With Minimized Chip Package Size and Products Containing Same (III), ITC Investigation No. 337-TA-630.
Excerpts from Response of Powerchip Semiconductor Corp. To Complaint And Notice Of Investigation Under Section 337 Of The Tariff Act of 1930, As Amended, with 22 attachments dated Feb. 15, 2008, In the Matter of Certain Semiconductor Chips With Minimized Chip Package Size and Products Containing Same (III), ITC Investigation No. 337-TA-630.
Excerpts from Response of Respondents Elpida Memory, Inc. and Elpida Memory (USA) Inc. To The Complaint And Notice Of Investigation, dated Feb. 15, 2008, In the Matter of Certain Semiconductor Chips With Minimized Chip Package Size and Products Containing Same (III), ITC Investigation No. 337-TA-630.
IBM Tech Disclosure Bull., vol. 23, No. 5, Oct. 1980, pp. 1877-1878.
IBM Tech Disclosure Bull., vol. 29, No. 11, Apr. 1987, pp. 4718-4719.
IBM Tech Disclosure Bull., vol. 32, No. 10B, Mar. 1990, p. 480.
Inter Partes Reexamination Certificate, dated Oct. 26, 2010, Control No. 95/001,035.
Nakano, F. et al., "Resin-Insertion Effect on Thermal Cycle Resistivity of Flip-Chip Mounted LSI Devices", ISHM '87 Proceedings, pp. 536-541, 1987.
Office Action in Inter Partes Reexamination, dated Jun. 6, 2008, Control No. 95/001,035.
Order Granting/Denying Request for Inter Partes Reexamination, dated Jun. 6, 2008, Control No. 95/001,035.
Park et al., "Evaluation of Epoxy Underfill Materials for Use in Chip-on-Board Method of Packaging Silicon Integrated Circuits", Annual Tech. Conf. Proceedings, pp. 2871-2876 1995.
Request for Inter Partes Reexamination and Exhibits of U.S. Patent 6,458,681, dated Apr. 2, 2008, Control No. 95/001,035.
Response to Action Closing Prosecution, dated Oct. 21, 2009, Control No. 95/001,035.
Response to Official Action, dated Aug. 6, 2008, Control No. 95/001,035.
Salmon, Edward R., Encapsulation of Electronic Devices and Components (Marcel Dekker, Inc. 1987).
Suryanarayana et al., "Encapsulants Used in Flip-Chip Packages", 1993 Proceedings, 43rd Electronic Components and Technology Conference, IEEE, New York, NY , pp. 193-198 Jun. 1, 1993.
Suryanarayana, D. et al., "Enhancement of Flip-Chip Fatigue Life by Encapsulation", IEEE Transactions on Components and Hybrids, and Manufacturing Technology, vol. 14, No. 1, Mar. 1991, pp. 218-223.
Third Party Requestor's Comments to Patent Owner's Response to Action Closing Prosecution, dated Nov. 20, 2009, Control No. 95/001,035.
Third Party's Requestor's Comments to Patent Owner's Response to Official Action, dated Oct. 10, 2008, Control No. 95/001,035.
Tummala et al., Microelectronics Packaging Handbook, 1989, pp. 420-423, 1132.
Wang, D. And K. Papathomas, "Encapsulant For Fatigue Life Enhancement of Controlled Collapse Chip Connection (C4)", Proc. Of 43rd Electronic Components & Technology Conference, Orlando, FL, Jun. 1993, p. 780.

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160148899A1 (en) * 2013-07-08 2016-05-26 Sony Corporation Method of determining curing conditions, method of producing circuit device, and circuit device
US9997491B2 (en) * 2013-07-08 2018-06-12 Sony Corporation Method of determining curing conditions, method of producing circuit device, and circuit device
US10658329B2 (en) 2013-07-08 2020-05-19 Sony Corporation Method of determining curing conditions, method of producing circuit device and circuit device
US11508652B2 (en) 2020-05-20 2022-11-22 Samsung Electronics Co., Ltd. Semiconductor package

Also Published As

Publication number Publication date
US6458681B1 (en) 2002-10-01
US6653172B2 (en) 2003-11-25
US20030027373A1 (en) 2003-02-06
US20020094671A1 (en) 2002-07-18
US6107123A (en) 2000-08-22
US6780747B2 (en) 2004-08-24
US5834339A (en) 1998-11-10

Similar Documents

Publication Publication Date Title
USRE43404E1 (en) Methods for providing void-free layer for semiconductor assemblies
US6521480B1 (en) Method for making a semiconductor chip package
US5776796A (en) Method of encapsulating a semiconductor package
US6359335B1 (en) Method of manufacturing a plurality of semiconductor packages and the resulting semiconductor package structures
US6232152B1 (en) Method of manufacturing a plurality of semiconductor packages and the resulting semiconductor package structures
US6723584B2 (en) Methods of making microelectronic assemblies including compliant interfaces
US6309915B1 (en) Semiconductor chip package with expander ring and method of making same
US9269648B2 (en) Thermally enhanced package with lid heat spreader
US6651321B2 (en) Microelectronic joining processes
US7368818B2 (en) Methods of making microelectronic assemblies including compliant interfaces
US6214640B1 (en) Method of manufacturing a plurality of semiconductor packages
US6458628B1 (en) Methods of encapsulating a semiconductor chip using a settable encapsulant
CN105762084B (en) Packaging method and packaging device of flip chip
JP2004282042A (en) Assembling method for semiconductor device
US6812125B1 (en) Substrate for semiconductor packaging
US20010049158A1 (en) Methods of making microelectronic assemblies using compressed resilient layer

Legal Events

Date Code Title Description
AS Assignment

Owner name: TESSERA, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DISTEFANO, THOMAS H.;FJELSTAD, JOSEPH;REEL/FRAME:027925/0673

Effective date: 19960821

FPAY Fee payment

Year of fee payment: 12