USRE44438E1 - Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate - Google Patents

Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate Download PDF

Info

Publication number
USRE44438E1
USRE44438E1 US13/558,586 US201213558586A USRE44438E US RE44438 E1 USRE44438 E1 US RE44438E1 US 201213558586 A US201213558586 A US 201213558586A US RE44438 E USRE44438 E US RE44438E
Authority
US
United States
Prior art keywords
substrate
semiconductor die
bumps
horizontal channel
disposed
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US13/558,586
Inventor
Rajendra D. Pendse
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Stats Chippac Pte Ltd
Original Assignee
Stats Chippac Pte Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US10/084,787 external-priority patent/US20020121707A1/en
Priority claimed from US12/965,584 external-priority patent/US8143108B2/en
Application filed by Stats Chippac Pte Ltd filed Critical Stats Chippac Pte Ltd
Priority to US13/558,586 priority Critical patent/USRE44438E1/en
Application granted granted Critical
Publication of USRE44438E1 publication Critical patent/USRE44438E1/en
Assigned to CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT reassignment CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: STATS CHIPPAC LTD., STATS CHIPPAC, INC.
Assigned to STATS CHIPPAC PTE. LTE. reassignment STATS CHIPPAC PTE. LTE. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: STATS CHIPPAC LTD.
Assigned to STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CHIPPAC LTD., STATS CHIPPAC, INC. reassignment STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CHIPPAC LTD. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT
Assigned to STATS ChipPAC Pte. Ltd. reassignment STATS ChipPAC Pte. Ltd. CORRECTIVE ASSIGNMENT TO CORRECT THE THE ASSIGNEE'S NAME PREVIOUSLY RECORDED AT REEL: 038378 FRAME: 0235. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT. Assignors: STATS CHIPPAC LTD.
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • H01L23/3128Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/64Impedance arrangements
    • H01L23/66High-frequency adaptations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/58Structural electrical arrangements for semiconductor devices not otherwise provided for
    • H01L2223/64Impedance arrangements
    • H01L2223/66High-frequency adaptations
    • H01L2223/6605High-frequency electrical connections
    • H01L2223/6627Waveguides, e.g. microstrip line, strip line, coplanar line
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48095Kinked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/83801Soldering or alloying
    • H01L2224/8382Diffusion bonding
    • H01L2224/8383Solid-solid interdiffusion
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01039Yttrium [Y]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12041LED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1532Connection portion the connection portion being formed on the die mounting surface of the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1903Structure including wave guides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance

Definitions

  • Semiconductor devices are commonly found in modern electronic products. Semiconductor devices vary in the number and density of electrical components. Discrete semiconductor devices generally contain one type of electrical component, e.g., light emitting diode (LED), small signal transistor, resistor, capacitor, inductor, and power metal oxide semiconductor field effect transistor (MOSFET). Integrated semiconductor devices typically contain hundreds to millions of electrical components. Examples of integrated semiconductor devices include microcontrollers, microprocessors, charged-coupled devices (CCDs), solar cells, and digital micro-mirror devices (DMDs).
  • LED light emitting diode
  • MOSFET power metal oxide semiconductor field effect transistor
  • Semiconductor devices perform a wide range of functions such as signal processing, high-speed calculations, transmitting and receiving electromagnetic signals, controlling electronic devices, transforming sunlight to electricity, and creating visual projections for television displays.
  • Semiconductor devices are found in the fields of entertainment, communications, power conversion, networks, computers, and consumer products. Semiconductor devices are also found in military applications, aviation, automotive, industrial controllers, and office equipment.
  • Semiconductor devices exploit the electrical properties of semiconductor materials.
  • the atomic structure of semiconductor material allows its electrical conductivity to be manipulated by the application of an electric field or base current or through the process of doping. Doping introduces impurities into the semiconductor material to manipulate and control the conductivity of the semiconductor device.
  • a semiconductor device contains active and passive electrical structures.
  • Active structures including bipolar and field effect transistors, control the flow of electrical current. By varying levels of doping and application of an electric field or base current, the transistor either promotes or restricts the flow of electrical current.
  • Passive structures including resistors, capacitors, and inductors, create a relationship between voltage and current necessary to perform a variety of electrical functions.
  • the passive and active structures are electrically connected to form circuits, which enable the semiconductor device to perform high-speed calculations and other useful functions.
  • Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer. Each die is typically identical and contains circuits formed by electrically connecting active and passive components.
  • Back-end manufacturing involves singulating individual die from the finished wafer and packaging the die to provide structural support and environmental isolation.
  • One goal of semiconductor manufacturing is to produce smaller semiconductor devices. Smaller devices typically consume less power, have higher performance, and can be produced more efficiently. In addition, smaller semiconductor devices have a smaller footprint, which is desirable for smaller end products.
  • a smaller die size can be achieved by improvements in the front-end process resulting in die with smaller, higher density active and passive components. Back-end processes may result in semiconductor device packages with a smaller footprint by improvements in electrical interconnection and packaging materials.
  • Another goal of semiconductor manufacturing is to produce semiconductor devices with adequate heat dissipation.
  • High frequency and high power consumption semiconductor devices generally generate more heat. Without effective heat dissipation, the generated heat can reduce performance, decrease reliability, and reduce the useful lifetime of the semiconductor device.
  • Chip scale packages housing semiconductor die are in increasing demand in applications such as hand-held or portable electronics and in miniaturized storage devices, such as disk drives. In many such applications, there is a need for such packages to operate at very high frequencies, typically in excess of 1 GHz, to meet the needs of analog or RF devices and of fast memories used in cellular phones. Chip scale packages are in common use in such applications. Chip scale packages conventionally employ wire bonding to electrically connect the semiconductor die and substrate.
  • FIG. 1 shows a conventional chip scale package 10 with semiconductor die 14 attached to surface 11 of substrate 12 .
  • Semiconductor die 14 is electrically connected to substrate 12 by way of bond wires 16 connected between bond wire pads 15 on semiconductor die 14 and interconnect sites 18 on surface 11 .
  • Semiconductor die 14 , bond wires 16 , and surface 11 of substrate 12 are enclosed within and protected by encapsulant 20 .
  • a plurality of second level interconnect bumps 22 is attached to interconnect sites 24 on surface 26 of substrate 12 , opposite surface 11 .
  • Substrate 12 includes electrically conductive traces formed at or near surface 11 and surface 26 for connection with bond wires 16 from semiconductor die 14 and bumps 22 .
  • a plurality of vias can be formed through substrate 12 to electrically interconnect features on surfaces 11 and 26 .
  • Chip scale packages with bond wire interconnect have an overall package height in the range of 0.6-0.8 millimeters (mm). Further reduction of package thickness is increasingly difficult in part due to the fact that wire bonding interconnection employs wire loops of finite height imposing lower limits on size in the “Z” direction) and finite span imposing lower limits on size in the “X” and “Y” directions.
  • the bond wires are routed from bond pads at the upper surface of the die, up and then across and down to bond sites on the upper surface of the substrate onto which the die is attached.
  • the bond wires are enclosed with a protective encapsulating material.
  • the bond wires and encapsulation typically contribute about 0.2-0.4 mm to the package thickness.
  • the second level interconnections between the package and the printed circuit board are less reliable. In particular, second level interconnections that lie under the footprint of the semiconductor die are most adversely affected.
  • the present invention is a method of making a semiconductor device comprising the steps of providing a first substrate having a central region, forming a plurality of bumps around a periphery of the central region of the first substrate, mounting a first semiconductor die to the central region of the first substrate, and mounting a second semiconductor die to the first semiconductor die over the central region of the first substrate.
  • a height of the first and second semiconductor die is less than or equal to a height of the bumps.
  • the method further includes the steps of providing a second substrate having a thermal conduction channel, mounting a surface of the second semiconductor die opposite the first semiconductor die to the thermal conductive channel of the second substrate with a thermal interface material, and electrically connecting the bumps to contact pads on the second substrate.
  • the present invention is a method of making a semiconductor device comprising the steps of providing a first substrate, mounting a first semiconductor die to the first substrate, mounting a second semiconductor die to the first semiconductor die over the first substrate, and forming a plurality of bumps over the first substrate around a periphery of the first and second semiconductor die.
  • a height of the first and second semiconductor die is less than or equal to a height of the bumps.
  • the method further includes the steps of providing a second substrate having a thermal conduction channel, and mounting a surface of the second semiconductor die opposite the first semiconductor die to the thermal conductive channel of the second substrate with a thermal interface material.
  • the present invention is a method of making a semiconductor device comprising the steps of providing a first substrate, mounting a first semiconductor die to the first substrate, and forming a plurality of bumps over the first substrate around a periphery of the first semiconductor die.
  • a height of the first semiconductor die is less than or equal to a height of the bumps.
  • the method further includes the steps of providing a second substrate having a thermal conduction channel, and mounting a surface of the first semiconductor die to the thermal conductive channel of the second substrate with a thermal interface material.
  • the present invention is a semiconductor device comprising a first substrate and first semiconductor die mounted to the first substrate.
  • a second semiconductor die is mounted to the first semiconductor die over the first substrate.
  • a plurality of bumps is formed over the first substrate around a periphery of the first and second semiconductor die.
  • a height of the first and second semiconductor die is less than or equal to a height of the bumps.
  • a second substrate has a thermal conduction channel.
  • a surface of the second semiconductor die opposite the first semiconductor die is mounted to the thermal conductive channel of the second substrate with a thermal interface material.
  • FIG. 1 is a sectional view of a conventional chip scale package having bond wire interconnection
  • FIG. 2 illustrates a PCB with different types of packages mounted to its surface
  • FIGS. 3a-3c illustrate further detail of the representative semiconductor packages mounted to the PCB
  • FIG. 4 is a sectional view of an embodiment of a thin high speed chip scale package
  • FIG. 5 is a sectional view of another embodiment of a thin high speed chip scale package
  • FIG. 6 is a sectional view of still another embodiment of a thin high speed chip scale package
  • FIGS. 7a-7e illustrate a process of dissipating heat from a thin PoP through a TIM to a substrate
  • FIGS. 8a-8d illustrate another process of dissipating heat from a thin PoP through a TIM to a substrate
  • FIGS. 9a-9d illustrate a heat distributing layer for dissipating heat from a thin semiconductor die mounted to a substrate
  • FIGS. 10a-10e illustrate depositing TIM over the semiconductor die or substrate
  • FIG. 11 illustrates a masking layer to contain underfill material.
  • Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer.
  • Each die on the wafer contains active and passive electrical components, which are electrically connected to form functional electrical circuits.
  • Active electrical components such as transistors and diodes, have the ability to control the flow of electrical current.
  • Passive electrical components such as capacitors, inductors, resistors, and transformers, create a relationship between voltage and current necessary to perform electrical circuit functions.
  • Passive and active components are formed over the surface of the semiconductor wafer by a series of process steps including doping, deposition, photolithography, etching, and planarization.
  • Doping introduces impurities into the semiconductor material by techniques such as ion implantation or thermal diffusion.
  • the doping process modifies the electrical conductivity of semiconductor material in active devices, transforming the semiconductor material into an insulator, conductor, or dynamically changing the semiconductor material conductivity in response to an electric field or base current.
  • Transistors contain regions of varying types and degrees of doping arranged as necessary to enable the transistor to promote or restrict the flow of electrical current upon the application of the electric field or base current.
  • Active and passive components are formed by layers of materials with different electrical properties.
  • the layers can be formed by a variety of deposition techniques determined in part by the type of material being deposited. For example, thin film deposition can involve chemical vapor deposition (CVD), physical vapor deposition (PVD), electrolytic plating, and electroless plating processes.
  • CVD chemical vapor deposition
  • PVD physical vapor deposition
  • electrolytic plating electroless plating processes.
  • Each layer is generally patterned to form portions of active components, passive components, or electrical connections between components.
  • the layers can be patterned using photolithography, which involves the deposition of light sensitive material, e.g., photoresist, over the layer to be patterned.
  • a pattern is transferred from a photomask to the photoresist using light.
  • the portion of the photoresist pattern subjected to light is removed using a solvent, exposing portions of the underlying layer to be patterned.
  • the portion of the photoresist pattern not subjected to light, the negative photoresist is removed using a solvent, exposing portions of the underlying layer to be patterned.
  • the remainder of the photoresist is removed, leaving behind a patterned layer.
  • some types of materials are patterned by directly depositing the material into the areas or voids formed by a previous deposition/etch process using techniques such as electroless and electrolytic plating.
  • Planarization can be used to remove material from the surface of the wafer and produce a uniformly flat surface. Planarization involves polishing the surface of the wafer with a polishing pad. An abrasive material and corrosive chemical are added to the surface of the wafer during polishing. The combined mechanical action of the abrasive and corrosive action of the chemical removes any irregular topography, resulting in a uniformly flat surface.
  • Back-end manufacturing refers to cutting or singulating the finished wafer into the individual die and then packaging the die for structural support and environmental isolation.
  • the wafer is scored and broken along non-functional regions of the wafer called saw streets or scribes.
  • the wafer is singulated using a laser cutting tool or saw blade.
  • the individual die are mounted to a package substrate that includes pins or contact pads for interconnection with other system components.
  • Contact pads formed over the semiconductor die are then connected to contact pads within the package.
  • the electrical connections can be made with solder bumps, stud bumps, conductive paste, or wirebonds.
  • An encapsulant or other molding material is deposited over the package to provide physical support and electrical isolation.
  • the finished package is then inserted into an electrical system and the functionality of the semiconductor device is made available to the other system components.
  • FIG. 2 illustrates electronic device 50 having a chip carrier substrate or printed circuit board (PCB) 52 with a plurality of semiconductor packages mounted on its surface.
  • Electronic device 50 can have one type of semiconductor package, or multiple types of semiconductor packages, depending on the application. The different types of semiconductor packages are shown in FIG. 2 for purposes of illustration.
  • Electronic device 50 can be a stand-alone system that uses the semiconductor packages to perform one or more electrical functions.
  • electronic device 50 can be a sub-component of a larger system.
  • electronic device 50 can be part of a cellular phone, personal digital assistant (PDA), digital video camera (DVC), or other electronic communication device.
  • PDA personal digital assistant
  • DVC digital video camera
  • electronic device 50 can be a graphics card, network interface card, or other signal processing card that can be inserted into a computer.
  • the semiconductor package can include microprocessors, memories, application specific integrated circuits (ASIC), logic circuits, analog circuits, RF circuits, discrete devices, or other semiconductor die or electrical components. Miniaturization and weight reduction are essential for these products to be accepted by the market. The distance between semiconductor devices must be decreased to achieve higher density.
  • PCB 52 provides a general substrate for structural support and electrical interconnect of the semiconductor packages mounted on the PCB.
  • Conductive signal traces 54 are formed over a surface or within layers of PCB 52 using evaporation, electrolytic plating, electroless plating, screen printing, or other suitable metal deposition process. Signal traces 54 provide for electrical communication between each of the semiconductor packages, mounted components, and other external system components. Traces 54 also provide power and ground connections to each of the semiconductor packages.
  • a semiconductor device has two packaging levels.
  • First level packaging is a technique for mechanically and electrically attaching the semiconductor die to an intermediate carrier.
  • Second level packaging involves mechanically and electrically attaching the intermediate carrier to the PCB.
  • a semiconductor device may only have the first level packaging where the die is mechanically and electrically mounted directly to the PCB.
  • first level packaging including bond wire package 56 and flip chip 58
  • second level packaging including ball grid array (BGA) 60 , bump chip carrier (BCC) 62 , dual in-line package (DIP) 64 , land grid array (LGA) 66 , multi-chip module (MCM) 68 , quad flat non-leaded package (QFN) 70 , and quad flat package 72 .
  • BGA ball grid array
  • BCC bump chip carrier
  • DIP dual in-line package
  • LGA land grid array
  • MCM multi-chip module
  • QFN quad flat non-leaded package
  • quad flat package 72 quad flat package
  • electronic device 50 includes a single attached semiconductor package, while other embodiments call for multiple interconnected packages.
  • manufacturers can incorporate pre-made components into electronic devices and systems. Because the semiconductor packages include sophisticated functionality, electronic devices can be manufactured using cheaper components and a streamlined manufacturing process. The resulting devices are less likely to fail and less expensive to manufacture resulting in a lower cost for consumers.
  • FIGS. 3a-3c show exemplary semiconductor packages.
  • FIG. 3a illustrates further detail of DIP 64 mounted on PCB 52 .
  • Semiconductor die 74 includes an active region containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and are electrically interconnected according to the electrical design of the die.
  • the circuit can include one or more transistors, diodes, inductors, capacitors, resistors, and other circuit elements formed within the active region of semiconductor die 74 .
  • Contact pads 76 are one or more layers of conductive material, such as aluminum (Al), copper (Cu), tin (Sn), nickel (Ni), gold (Au), or silver (Ag), and are electrically connected to the circuit elements formed within semiconductor die 74 .
  • semiconductor die 74 is mounted to an intermediate carrier 78 using a gold-silicon eutectic layer or adhesive material such as thermal epoxy or epoxy resin.
  • the package body includes an insulative packaging material such as polymer or ceramic.
  • Conductor leads 80 and bond wires 82 provide electrical interconnect between semiconductor die 74 and PCB 52 .
  • Encapsulant 84 is deposited over the package for environmental protection by preventing moisture and particles from entering the package and contaminating die 74 or bond wires 82 .
  • FIG. 3b illustrates further detail of BCC 62 mounted on PCB 52 .
  • Semiconductor die 88 is mounted over carrier 90 using an underfill or epoxy-resin adhesive material 92 .
  • Bond wires 94 provide first level packaging interconnect between contact pads 96 and 98 .
  • Molding compound or encapsulant 100 is deposited over semiconductor die 88 and bond wires 94 to provide physical support and electrical isolation for the device.
  • Contact pads 102 are formed over a surface of PCB 52 using a suitable metal deposition process such as electrolytic plating or electroless plating to prevent oxidation.
  • Contact pads 102 are electrically connected to one or more conductive signal traces 54 in PCB 52 .
  • Bumps 104 are formed between contact pads 98 of BCC 62 and contact pads 102 of PCB 52 .
  • semiconductor die 58 is mounted face down to intermediate carrier 106 with a flip chip style first level packaging.
  • Active region 108 of semiconductor die 58 contains analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed according to the electrical design of the die.
  • the circuit can include one or more transistors, diodes, inductors, capacitors, resistors, and other circuit elements within active region 108 .
  • Semiconductor die 58 is electrically and mechanically connected to carrier 106 through bumps 110 .
  • BGA 60 is electrically and mechanically connected to PCB 52 with a BGA style second level packaging using bumps 112 .
  • Semiconductor die 58 is electrically connected to conductive signal traces 54 in PCB 52 through bumps 110 , signal lines 114 , and bumps 112 .
  • a molding compound or encapsulant 116 is deposited over semiconductor die 58 and carrier 106 to provide physical support and electrical isolation for the device.
  • the flip chip semiconductor device provides a short electrical conduction path from the active devices on semiconductor die 58 to conduction tracks on PCB 52 in order to reduce signal propagation distance, lower capacitance, and improve overall circuit performance.
  • the semiconductor die 58 can be mechanically and electrically connected directly to PCB 52 using flip chip style first level packaging without intermediate carrier 106 .
  • FIG. 4 illustrates a chip scale package 120 having substrate 122 and flipchip semiconductor die 124 mounted to surface 126 of the substrate using bumps 128 .
  • the electrical interconnection between semiconductor die 124 and substrate 122 is made by way of bumps 128 and a plurality of conductive traces formed on active surface 130 .
  • Bumps 128 are formed on contact pads on active surface 130 and electrically connected to interconnect sites 131 on substrate 122 in a solid-state fashion, that is, the bumps are thermo-mechanically connected to interconnect sites 131 by concurrently forcing the bumps against the interconnect sites and applying sufficient heat to deform the bump against the interconnect site without melting either the bump material or interconnect site material.
  • the solid-state interconnect can provide for interconnect geometries in ranges less than 0.1 mm pitch.
  • the solid-state bonds provide finer interconnect geometries with a high input/output (I/O) count than can be obtained using a melt-bond connection.
  • Bumps 128 can also be reflowed to metallurgically and electrically connect to interconnect sites 131 .
  • a plurality of bumps 132 is formed over contact pads 133 on surface 126 .
  • semiconductor die 124 is located in a center region of substrate 122 and bumps 132 are arranged around a peripheral region of semiconductor die 124 to the edge of the substrate.
  • An underfill material or epoxy-resin adhesive material 134 is deposited in the thin gap between substrate 122 and semiconductor die 124 .
  • the gap between substrate 122 and active surface 130 is less than about 0.025 mm.
  • Substrate 122 includes a plurality of conductive traces formed on surface 126 to electrically connect bumps 128 and 132 .
  • One or more of the conductive traces on substrate 122 can be formed as coplanar waveguides, in which ground lines are formed to run along-side the signal line on a planar dielectric material.
  • Chip scale package 120 achieves miniaturization and high-speed operation by employing a flipchip interconnection between substrate 122 and semiconductor die 124 , and further by mounting the semiconductor die on the same side of the substrate as bumps 132 , which provide a second level interconnect.
  • the thickness of substrate 122 can be 0.1 mm
  • the height of semiconductor die 124 can be 0.18 mm
  • the height of bumps 132 can be 0.3 mm with a 0.5 mm pitch, to yield an overall package height of approximately 0.4 mm.
  • the combined thickness of semiconductor die 124 and the gap is less than or equal to the height of bumps 132 so that the effective die thickness is accommodated within the second level interconnect, and contributes nothing to the overall package thickness (“Z” direction miniaturization).
  • the second level interconnect reliability is superior to that of conventional chip scale packages having bumps within the footprint of the die.
  • the length of the longest conductive trace between bumps 128 and bumps 132 is less that 1.0 mm, which provides enhanced electrical performance.
  • Ground plane 136 is formed over surface 138 of substrate 122 , opposite surface 126 .
  • Ground plane 136 can be a continuous metal sheet, e.g., Cu, substantially covering surface 138 .
  • One or more conductive vias 140 are formed through substrate 122 to electrically connect ground plane 136 through bumps 132 to a low-impedance ground point.
  • FIG. 5 shows an embodiment, continuing from FIG. 4 , with a semiconductor die 150 mounted to surface 138 of substrate 122 with a die attach adhesive.
  • Semiconductor die 150 has contact pads 152 electrically connected to conductive traces 153 formed on surface 138 and conductive vias 140 with bond wires 154 .
  • Semiconductor die 150 is thus electrically connected to semiconductor die 124 and bumps 132 .
  • An encapsulant 156 is deposited over surface 138 , semiconductor die 150 , and bond wires 154 .
  • FIG. 6 shows an embodiment, continuing from FIG. 4 , with a flipchip semiconductor die 160 mounted to surface 138 of substrate 122 using bump 162 .
  • Bumps 162 are electrically connected to conductive traces or redistribution layer (RDL) 163 formed on surface 138 and conductive vias 140 .
  • Semiconductor die 160 is thus electrically connected to semiconductor die 124 and bumps 132 .
  • An underfill material or epoxy-resin adhesive material 164 is deposited between substrate 122 and semiconductor die 160 .
  • FIGS. 7a-7e illustrate, in relation to FIGS. 2 and 3 a- 3 c, a process of dissipating heat from a thin PoP mounted to a substrate.
  • FIG. 7a shows a substrate 170 having electrically conductive layers or traces 172 formed over and through the substrate to provide electrical interconnect according to the electrical design and function of semiconductor die 190 and 200 .
  • the conductive layers and traces 172 extend across surface 174 of substrate 170 and through the substrate between opposing surfaces 174 and 176 with electrical separation by insulating material 178 .
  • a plurality of bumps 180 is formed over contact pads 182 on surface 174 and electrically connected to conductive traces 172 .
  • a semiconductor die 190 has an active surface 192 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die.
  • the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 192 to implement analog circuits or digital circuits, such as digital signal processor (DSP), central processing unit (CPU), ASIC, memory, or other signal processing circuit.
  • DSP digital signal processor
  • CPU central processing unit
  • ASIC application specific integrated circuit
  • Semiconductor die 190 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing.
  • a plurality of bumps 194 is formed over contact pads 195 on active surface 192 for electrical interconnect.
  • a semiconductor die 200 has an active surface 202 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die.
  • the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 202 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit.
  • Semiconductor die 200 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing.
  • a plurality of bumps 204 is formed over contact pads 205 on active surface 202 , outside a footprint of semiconductor die 190 , for electrical interconnect.
  • Semiconductor die 200 is mounted to semiconductor die 190 .
  • Semiconductor die 190 and 200 are mounted to a central region 206 of surface 174 , as shown in FIG. 7b .
  • Bumps 194 are electrically connected to contact pads 208 and conductive traces 172 on substrate 170 using reflow or solid-state bonding.
  • bumps 204 are electrically connected to contact pads 210 and conductive traces 172 on substrate 170 using reflow or solid-state bonding.
  • bumps 194 and 204 are thermo-mechanically connected to the contact pads by concurrently forcing the bumps against the contact pads and applying sufficient heat to deform the bumps against the pads without melting either the bump material or pad material.
  • An underfill material or epoxy-resin adhesive material 212 is deposited between substrate 170 and semiconductor die 190 and 200 .
  • Semiconductor die 190 has a smaller footprint as compared to semiconductor die 200 so that bumps 204 can be electrically connected to contact pads 210 around a peripheral region of semiconductor die 190 .
  • Semiconductor die 190 and 200 constitute an ultra thin package-on-package (PoP) arrangement mounted to substrate 170 between bumps 180 .
  • the combined height of semiconductor die 190 and 200 with bumps 194 and 204 is less than or equal to the height of bumps 180 .
  • FIG. 7c shows substrate or PCB 224 with thermal conduction channels 226 routed through the PCB to conductive plane 225 .
  • the PoP and substrate structure 214 is inverted and positioned over thermal conduction channels 226 .
  • a thermal interface material (TIM) 220 is deposited over back surface 222 of semiconductor die 200 , opposite semiconductor die 190 .
  • TIM 220 can be applied to thermal conduction channel 226 of PCB 224 .
  • the PoP and substrate structure 214 is mounted to thermal conduction channels 226 of PCB 224 with TIM 220 , as shown in FIG. 7d .
  • Bumps 180 are electrically connected to contact pads 227 on PCB 224 .
  • semiconductor die 200 is a DSP, CPU, or other heat-generating signal processing die
  • semiconductor die 190 is a memory supporting the DSP or CPU.
  • semiconductor die 190 is the DSP, CPU, or other heat-generating signal processing die
  • semiconductor die 200 is the memory supporting the DSP or CPU.
  • semiconductor die 190 and 200 can operate with, for example, up to 5 watts of power consumption.
  • Semiconductor die 190 and 200 are electrically connected through bumps 194 and 204 , and conductive layers or traces 172 to PCB 224 .
  • the heat generated by semiconductor die 190 and 200 is dissipated through TIM 220 and thermal conduction channels 226 to conductive plane 225 .
  • Conductive plane 225 can be securely mounted to equipment or chassis for further heat distribution.
  • Conductive plane 225 can also serve as a ground plane for semiconductor die 190 and 200 to the equipment, as well as heat distribution.
  • the PoP and substrate structure 214 can handle high power devices and provide effective heat dissipation with a high I/O count, all in an ultra thin PoP package.
  • ground plane 228 is formed over surface 176 of substrate 170 .
  • Ground plane 228 can be a continuous metal sheet, e.g., Cu, substantially covering surface 176 .
  • Ground plane 228 is electrically connected through conductive traces 172 and bumps 180 to a low-impedance ground point.
  • a semiconductor die can be mounted to surface 176 , as shown in FIGS. 5 and 6 .
  • FIGS. 8a-8d illustrate, in relation to FIGS. 2 and 3 a- 3 c, another process of dissipating heat from a thin PoP mounted to a substrate.
  • FIG. 8a shows a substrate 230 having electrically conductive layers or traces 232 formed over and through the substrate to provide electrical interconnect according to the electrical design and function of semiconductor die 250 and 260 .
  • the conductive layers and traces 232 extend across substrate 230 and through the substrate between surface 234 and opposing surface 236 with electrical separation by insulating layer 238 .
  • a plurality of bumps 240 is formed over contact pads 242 on surface 234 of substrate 230 and electrically connected to conductive traces 232 .
  • a semiconductor die 250 has an active surface 252 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die.
  • the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 252 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit.
  • Semiconductor die 250 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing.
  • a plurality of bumps 254 is formed over contact pads 256 on active surface 252 for electrical interconnect.
  • a plurality of vias is formed through semiconductor die 250 using mechanical drilling, laser drilling, or deep reactive ion etching (DRIE).
  • the vias are filled with Al, Cu, Sn, Ni, Au, Ag, titanium (Ti), tungsten (W), polysilicon, or other suitable electrically conductive material using electrolytic plating, electroless plating process, or other suitable metal deposition process to form z-direction conductive through silicon vias (TSV) 258 .
  • a semiconductor die 260 has an active surface 262 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die.
  • the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 262 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit.
  • Semiconductor die 260 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing.
  • a plurality of bumps 264 is formed over contact pads 265 on active surface 262 for electrical interconnect.
  • Semiconductor die 250 is mounted to a central region 266 of surface 234 , as shown in FIG. 8b .
  • Bumps 254 are electrically connected to contact pads 268 and conductive traces 232 on substrate 230 using reflow or solid-state bonding.
  • Semiconductor die 260 is mounted to semiconductor die 250 with bumps 264 electrically connected to conductive TSV 258 using reflow or solid-state bonding.
  • Semiconductor die 260 is further electrically connected through conductive TSV 258 and bumps 254 to contact pads 268 and conductive traces 232 on substrate 230 .
  • bumps 254 and 264 are thermo-mechanically connected to the contact pads by concurrently forcing the bumps against the contact pads and applying sufficient heat to deform the bumps against the pads without melting either the bump material or pad material.
  • Semiconductor die 260 has a substantially similar footprint as semiconductor die 250 .
  • An underfill material or epoxy-resin adhesive material 270 is deposited between substrate 230 and semiconductor die 250 and 260 .
  • Semiconductor die 250 and 260 constitute an ultra thin PoP arrangement mounted to substrate 230 between bumps 240 .
  • the combined height of semiconductor die 250 and 260 with bumps 254 and 264 is less than or equal to the height of bumps 240 .
  • FIG. 8c shows substrate or PCB 280 with thermal conduction channels 282 routed through the PCB to conductive plane 285 .
  • the PoP and substrate structure 274 is inverted and TIM 276 is deposited over back surface 278 of semiconductor die 260 , opposite semiconductor die 250 .
  • TIM 276 can be applied to thermal conduction channel 282 of PCB 224 .
  • the PoP and substrate structure 274 is mounted to thermal conduction channels 282 of PCB 280 with TIM 276 , as shown in FIG. 8d .
  • Bumps 240 are electrically connected to contact pads 284 on PCB 280 .
  • semiconductor die 260 is a DSP, CPU, or other heat-generating signal processing die
  • semiconductor die 250 is a memory supporting the DSP or CPU.
  • semiconductor die 250 is the DSP, CPU, or other heat-generating signal processing die
  • semiconductor die 260 is the memory supporting the DSP or CPU. In either case, semiconductor die 250 and 260 can operate with, for example, up to 5 watts of power consumption.
  • Semiconductor die 250 and 260 are electrically connected through conductive TSV 258 , bumps 264 , 254 , and 240 , and conductive layers or traces 232 to PCB 280 .
  • the heat generated by semiconductor die 250 and 260 is dissipated through TIM 276 and thermal conduction channels 282 to conductive plane 285 for heat dissipation.
  • Conductive plane 285 can be securely mounted to equipment or chassis for further heat distribution.
  • Conductive plane 285 can also serve as a ground plane for semiconductor die 250 and 260 to the equipment, as well as heat distribution.
  • the PoP and substrate structure 274 can handle high power devices and provide effective heat dissipation with a high I/O count, all in an ultra thin PoP package.
  • FIG. 9a shows a substrate 290 having electrically conductive layers or traces 292 formed over and through the substrate to provide electrical interconnect according to the electrical design and function of semiconductor die 310 .
  • the conductive layers and traces 292 extend across substrate 290 and through the substrate between surface 294 and opposing surface 296 with electrical separation by insulating layer 298 .
  • a plurality of bumps 300 is formed over contact pads 302 on surface 294 of substrate 290 and electrically connected to conductive traces 292 .
  • a semiconductor die 310 has an active surface 312 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die.
  • the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 312 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit.
  • Semiconductor die 310 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing.
  • a plurality of bumps 314 is formed over contact pads 315 on active surface 312 for electrical interconnect.
  • a second semiconductor die can be mounted to semiconductor die 310 , similar to FIG. 8a .
  • a TIM 316 is formed over back surface 318 of semiconductor die 310 to aid with distribution and dissipation of heat generated by the semiconductor die.
  • TIM 316 can be aluminum oxide, zinc oxide, boron nitride, or pulverized silver.
  • An optional heat distributing layer 320 is mounted over TIM 316 .
  • Heat distributing layer 320 can be Cu, Al, or other material with high thermal conductivity.
  • Semiconductor die 310 with heat distributing layer 320 is mounted to a central region 322 of surface 294 , as shown in FIG. 9b .
  • Bumps 314 are electrically connected to contact pads 324 and conductive traces 292 on substrate 290 using reflow or solid-state bonding. In solid-state bonding, bumps 314 are thermo-mechanically connected to the contact pads by concurrently forcing the bumps against the contact pads and applying sufficient heat to deform the bumps against the pads without melting either the bump material or pad material.
  • An underfill material or epoxy-resin adhesive material 326 is deposited between substrate 290 and semiconductor die 310 .
  • the combined height of semiconductor die 310 with bumps 314 , TIM 316 , and heat distributing layer 320 is less than or equal to the height of bumps 300 .
  • FIG. 9c shows substrate or PCB 330 with thermal conduction channels 332 routed through the PCB to conductive plane 336 .
  • the semiconductor die and substrate structure 328 is inverted and mounted to PCB 330 with heat distributing layer 320 contacting thermal conduction channels 332 .
  • Bumps 300 are electrically connected to contact pads 334 on PCB 330 , as shown in FIG. 9d .
  • semiconductor die 310 is a DSP, CPU, or other heat-generating signal processing die. In this case, semiconductor die 310 can operate with, for example, up to 5 watts of power consumption.
  • Semiconductor die 310 is electrically connected through bumps 314 and 300 to conductive layers or traces 292 of PCB 330 .
  • the heat generated by semiconductor die 310 is dissipated through TIM 316 , heat distributing layer 320 , and thermal conduction channels 332 to conductive plane 336 of PCB 330 .
  • the semiconductor die and substrate structure 328 can handle high power devices and provide effective heat dissipation with a high I/O count, all in an ultra thin PoP package.
  • FIG. 10a-10e shows an embodiment with a substrate 340 having electrically conductive layers or traces 342 formed over and through the substrate to provide electrical interconnect according to the electrical design and function of semiconductor die 360 and 370 .
  • the conductive layers and traces 342 extend across substrate 340 and through the substrate between surface 344 and opposing surface 346 with electrical separation by insulating layer 348 .
  • a plurality of bumps 350 is formed over contact pads 352 on surface 344 of substrate 340 and electrically connected to conductive traces 342 .
  • a semiconductor die 360 has an active surface 362 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die.
  • the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 362 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit.
  • Semiconductor die 360 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing.
  • a plurality of bumps 364 is formed over contact pads 366 on active surface 362 for electrical interconnect.
  • a plurality of vias is formed through semiconductor die 360 using mechanical drilling, laser drilling, or DRIE.
  • the vias are filled with Al, Cu, Sn, Ni, Au, Ag, Ti, W, polysilicon, or other suitable electrically conductive material using electrolytic plating, electroless plating process, or other suitable metal deposition process to form z-direction conductive TSV 368 .
  • a semiconductor die 370 has an active surface 372 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die.
  • the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 372 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit.
  • Semiconductor die 370 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing.
  • a plurality of contact pads 374 is formed on active surface 372 .
  • Semiconductor die 370 is mounted to the back surface of semiconductor die 360 and electrically connected through conductive TSV 368 to bumps 364 .
  • Semiconductor die 360 and 370 can be similar size or different size, similar to FIGS. 7a and 8a .
  • Bumps 364 are electrically connected to contact pads 378 and conductive traces 342 on substrate 340 using reflow or solid-state bonding. In solid-state bonding, bumps 364 are thermo-mechanically connected to the contact pads by concurrently forcing the bumps against the contact pads and applying sufficient heat to deform the bumps against the pads without melting either the bump material or pad material.
  • An underfill material or epoxy-resin adhesive material 380 is deposited between substrate 340 and semiconductor die 360 and 370 .
  • semiconductor die 370 is a DSP, CPU, or other heat-generating signal processing die
  • semiconductor die 360 is a memory supporting the DSP or CPU.
  • semiconductor die 360 is the DSP, CPU, or other heat-generating signal processing die
  • semiconductor die 370 is the memory supporting the DSP or CPU.
  • semiconductor die 360 or 370 can operate with, for example, up to 5 watts of power consumption.
  • the combined height of semiconductor die 360 with bumps 364 and semiconductor die 370 is less than or equal to the height of bumps 350 .
  • FIG. 10c shows substrate or PCB 384 with contact pads 386 connected to signal trace lines routed over surface 388 and within the layers of the PCB.
  • Thermal conduction channels 390 are routed through PCB 384 to conductive plane 392 formed over surface 394 of the PCB opposite surface 388 .
  • a TIM 396 is deposited over surface 388 of PCB 340 in the area designated for mounting semiconductor die 360 and 370 to aid with distribution and dissipation of heat generated by the semiconductor die.
  • TIM 396 can be aluminum oxide, zinc oxide, boron nitride, or pulverized silver.
  • TIM 396 can be solder paste, heat-conductive polymer material, b-stage adhesive, thermal pad, or other thermal coupling agent.
  • FIG. 10d shows an embodiment with TIM 396 deposited over the back surface of semiconductor die 370 .
  • the semiconductor die and substrate structure 398 is inverted and mounted to substrate or PCB 340 .
  • the back surface of semiconductor die 370 opposite active surface 372 , is thermally bonded to surface 388 of PCB 340 with TIM 396 , as shown in FIG. 10e .
  • TIM 396 can be reflowed to molten state and then solidified to thermally bond the back surface of semiconductor die 370 to surface 388 of PCB 340 .
  • the material can be cured to thermally bond the back surface of semiconductor die 370 to surface 388 of PCB 340 .
  • Bumps 350 are electrically connected to contact pads 386 .
  • Semiconductor die 360 and 370 are electrically connected through conductive TSV 368 and bumps 364 and 350 to conductive layers or traces 342 of PCB 340 .
  • the heat generated by semiconductor die 360 and 370 is dissipated through TIM 396 and thermal conduction channels 390 to conductive plane 392 of PCB 340 .
  • Conductive plane 392 can be securely mounted to equipment or chassis for further heat distribution. Alternatively, a heat sink can be mounted to conductive plane 392 .
  • Conductive plane 392 can also serve as a ground plane for semiconductor die 360 and 370 to the equipment, as well as heat distribution.
  • the semiconductor die and substrate structure 398 can handle high power devices and provide effective heat dissipation with a high I/O count, all in an ultra thin PoP package.
  • FIG. 11 shows an embodiment, similar to FIG. 10e , with solder resist or masking layer 400 .
  • Masking layer 400 includes bump openings for bumps 350 and bumps 364 in an interior region of semiconductor die 360 . The portion of masking layer 400 around bumps 364 around a perimeter of semiconductor die 364 is open. Masking layer 400 acts as resin dam to contain underfill material 380 .

Abstract

A semiconductor device has a first substrate with a central region. A plurality of bumps is formed around a periphery of the central region of the first substrate. A first semiconductor die is mounted to the central region of the first substrate. A second semiconductor die is mounted to the first semiconductor die over the central region of the first substrate. A height of the first and second die is less than or equal to a height of the bumps. A second substrate has a thermal conduction channel. A surface of the second semiconductor die opposite the first die is mounted to the thermal conductive channel of the second substrate. A thermal interface layer is formed over the surface of the second die. The bumps are electrically connected to contact pads on the second substrate. A conductive plane is formed over a surface of the second substrate.

Description

CLAIM TO DOMESTIC PRIORITY
The present application is a reissue application of U.S. Pat. No. 8,143,108, which is a continuation-in-part of U.S. patent application Ser. No. 10/960,893, filed Oct. 7, 2004, and claims priority to the foregoing application pursuant to 35 U.S.C. §120 which is a continuation of U.S. patent application Ser. No. 10/084,787, now abandoned, filed Feb. 25, 2002, which claims the benefit of U.S. Provisional Application No. 60/272,236, filed Feb. 27, 2001.
FIELD OF THE INVENTION
Semiconductor devices are commonly found in modern electronic products. Semiconductor devices vary in the number and density of electrical components. Discrete semiconductor devices generally contain one type of electrical component, e.g., light emitting diode (LED), small signal transistor, resistor, capacitor, inductor, and power metal oxide semiconductor field effect transistor (MOSFET). Integrated semiconductor devices typically contain hundreds to millions of electrical components. Examples of integrated semiconductor devices include microcontrollers, microprocessors, charged-coupled devices (CCDs), solar cells, and digital micro-mirror devices (DMDs).
Semiconductor devices perform a wide range of functions such as signal processing, high-speed calculations, transmitting and receiving electromagnetic signals, controlling electronic devices, transforming sunlight to electricity, and creating visual projections for television displays. Semiconductor devices are found in the fields of entertainment, communications, power conversion, networks, computers, and consumer products. Semiconductor devices are also found in military applications, aviation, automotive, industrial controllers, and office equipment.
Semiconductor devices exploit the electrical properties of semiconductor materials. The atomic structure of semiconductor material allows its electrical conductivity to be manipulated by the application of an electric field or base current or through the process of doping. Doping introduces impurities into the semiconductor material to manipulate and control the conductivity of the semiconductor device.
A semiconductor device contains active and passive electrical structures. Active structures, including bipolar and field effect transistors, control the flow of electrical current. By varying levels of doping and application of an electric field or base current, the transistor either promotes or restricts the flow of electrical current. Passive structures, including resistors, capacitors, and inductors, create a relationship between voltage and current necessary to perform a variety of electrical functions. The passive and active structures are electrically connected to form circuits, which enable the semiconductor device to perform high-speed calculations and other useful functions.
Semiconductor devices are generally manufactured using two complex manufacturing processes, i.e., front-end manufacturing, and back-end manufacturing, each involving potentially hundreds of steps. Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer. Each die is typically identical and contains circuits formed by electrically connecting active and passive components. Back-end manufacturing involves singulating individual die from the finished wafer and packaging the die to provide structural support and environmental isolation.
One goal of semiconductor manufacturing is to produce smaller semiconductor devices. Smaller devices typically consume less power, have higher performance, and can be produced more efficiently. In addition, smaller semiconductor devices have a smaller footprint, which is desirable for smaller end products. A smaller die size can be achieved by improvements in the front-end process resulting in die with smaller, higher density active and passive components. Back-end processes may result in semiconductor device packages with a smaller footprint by improvements in electrical interconnection and packaging materials.
Another goal of semiconductor manufacturing is to produce semiconductor devices with adequate heat dissipation. High frequency and high power consumption semiconductor devices generally generate more heat. Without effective heat dissipation, the generated heat can reduce performance, decrease reliability, and reduce the useful lifetime of the semiconductor device.
Chip scale packages housing semiconductor die are in increasing demand in applications such as hand-held or portable electronics and in miniaturized storage devices, such as disk drives. In many such applications, there is a need for such packages to operate at very high frequencies, typically in excess of 1 GHz, to meet the needs of analog or RF devices and of fast memories used in cellular phones. Chip scale packages are in common use in such applications. Chip scale packages conventionally employ wire bonding to electrically connect the semiconductor die and substrate.
FIG. 1 shows a conventional chip scale package 10 with semiconductor die 14 attached to surface 11 of substrate 12. Semiconductor die 14 is electrically connected to substrate 12 by way of bond wires 16 connected between bond wire pads 15 on semiconductor die 14 and interconnect sites 18 on surface 11. Semiconductor die 14, bond wires 16, and surface 11 of substrate 12 are enclosed within and protected by encapsulant 20. A plurality of second level interconnect bumps 22 is attached to interconnect sites 24 on surface 26 of substrate 12, opposite surface 11. Substrate 12 includes electrically conductive traces formed at or near surface 11 and surface 26 for connection with bond wires 16 from semiconductor die 14 and bumps 22. A plurality of vias can be formed through substrate 12 to electrically interconnect features on surfaces 11 and 26.
It is desirable to minimize thickness of the chip scale package. Chip scale packages with bond wire interconnect have an overall package height in the range of 0.6-0.8 millimeters (mm). Further reduction of package thickness is increasingly difficult in part due to the fact that wire bonding interconnection employs wire loops of finite height imposing lower limits on size in the “Z” direction) and finite span imposing lower limits on size in the “X” and “Y” directions. The bond wires are routed from bond pads at the upper surface of the die, up and then across and down to bond sites on the upper surface of the substrate onto which the die is attached. The bond wires are enclosed with a protective encapsulating material. The bond wires and encapsulation typically contribute about 0.2-0.4 mm to the package thickness. In addition, as chip scale packages are made thinner, the second level interconnections between the package and the printed circuit board are less reliable. In particular, second level interconnections that lie under the footprint of the semiconductor die are most adversely affected.
Moreover, improvement of electrical performance presents significant challenges because of the difficulty in reducing the signal path length, as the bond wires typically have a length about 1.0 mm. The structure of the package necessitates wrap-around routing of conductive traces as the traces fan outward to vias and run back inward to the bump locations.
SUMMARY OF THE INVENTION
A need exists for a package structure that circumvents the above obstacles and provides for further package miniaturization, improved high-speed operation, and effective power dissipation. Accordingly, in one embodiment, the present invention is a method of making a semiconductor device comprising the steps of providing a first substrate having a central region, forming a plurality of bumps around a periphery of the central region of the first substrate, mounting a first semiconductor die to the central region of the first substrate, and mounting a second semiconductor die to the first semiconductor die over the central region of the first substrate. A height of the first and second semiconductor die is less than or equal to a height of the bumps. The method further includes the steps of providing a second substrate having a thermal conduction channel, mounting a surface of the second semiconductor die opposite the first semiconductor die to the thermal conductive channel of the second substrate with a thermal interface material, and electrically connecting the bumps to contact pads on the second substrate.
In another embodiment, the present invention is a method of making a semiconductor device comprising the steps of providing a first substrate, mounting a first semiconductor die to the first substrate, mounting a second semiconductor die to the first semiconductor die over the first substrate, and forming a plurality of bumps over the first substrate around a periphery of the first and second semiconductor die. A height of the first and second semiconductor die is less than or equal to a height of the bumps. The method further includes the steps of providing a second substrate having a thermal conduction channel, and mounting a surface of the second semiconductor die opposite the first semiconductor die to the thermal conductive channel of the second substrate with a thermal interface material.
In another embodiment, the present invention is a method of making a semiconductor device comprising the steps of providing a first substrate, mounting a first semiconductor die to the first substrate, and forming a plurality of bumps over the first substrate around a periphery of the first semiconductor die. A height of the first semiconductor die is less than or equal to a height of the bumps. The method further includes the steps of providing a second substrate having a thermal conduction channel, and mounting a surface of the first semiconductor die to the thermal conductive channel of the second substrate with a thermal interface material.
In another embodiment, the present invention is a semiconductor device comprising a first substrate and first semiconductor die mounted to the first substrate. A second semiconductor die is mounted to the first semiconductor die over the first substrate. A plurality of bumps is formed over the first substrate around a periphery of the first and second semiconductor die. A height of the first and second semiconductor die is less than or equal to a height of the bumps. A second substrate has a thermal conduction channel. A surface of the second semiconductor die opposite the first semiconductor die is mounted to the thermal conductive channel of the second substrate with a thermal interface material.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a sectional view of a conventional chip scale package having bond wire interconnection;
FIG. 2 illustrates a PCB with different types of packages mounted to its surface;
FIGS. 3a-3c illustrate further detail of the representative semiconductor packages mounted to the PCB;
FIG. 4 is a sectional view of an embodiment of a thin high speed chip scale package;
FIG. 5 is a sectional view of another embodiment of a thin high speed chip scale package;
FIG. 6 is a sectional view of still another embodiment of a thin high speed chip scale package;
FIGS. 7a-7e illustrate a process of dissipating heat from a thin PoP through a TIM to a substrate;
FIGS. 8a-8d illustrate another process of dissipating heat from a thin PoP through a TIM to a substrate;
FIGS. 9a-9d illustrate a heat distributing layer for dissipating heat from a thin semiconductor die mounted to a substrate;
FIGS. 10a-10e illustrate depositing TIM over the semiconductor die or substrate; and
FIG. 11 illustrates a masking layer to contain underfill material.
DETAILED DESCRIPTION OF THE DRAWINGS
The present invention is described in one or more embodiments in the following description with reference to the figures, in which like numerals represent the same or similar elements. While the invention is described in terms of the best mode for achieving the invention's objectives, it will be appreciated by those skilled in the art that it is intended to cover alternatives, modifications, and equivalents as may be included within the spirit and scope of the invention as defined by the appended claims and their equivalents as supported by the following disclosure and drawings.
Semiconductor devices are generally manufactured using two complex manufacturing processes: front-end manufacturing and back-end manufacturing. Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer. Each die on the wafer contains active and passive electrical components, which are electrically connected to form functional electrical circuits. Active electrical components, such as transistors and diodes, have the ability to control the flow of electrical current. Passive electrical components, such as capacitors, inductors, resistors, and transformers, create a relationship between voltage and current necessary to perform electrical circuit functions.
Passive and active components are formed over the surface of the semiconductor wafer by a series of process steps including doping, deposition, photolithography, etching, and planarization. Doping introduces impurities into the semiconductor material by techniques such as ion implantation or thermal diffusion. The doping process modifies the electrical conductivity of semiconductor material in active devices, transforming the semiconductor material into an insulator, conductor, or dynamically changing the semiconductor material conductivity in response to an electric field or base current. Transistors contain regions of varying types and degrees of doping arranged as necessary to enable the transistor to promote or restrict the flow of electrical current upon the application of the electric field or base current.
Active and passive components are formed by layers of materials with different electrical properties. The layers can be formed by a variety of deposition techniques determined in part by the type of material being deposited. For example, thin film deposition can involve chemical vapor deposition (CVD), physical vapor deposition (PVD), electrolytic plating, and electroless plating processes. Each layer is generally patterned to form portions of active components, passive components, or electrical connections between components.
The layers can be patterned using photolithography, which involves the deposition of light sensitive material, e.g., photoresist, over the layer to be patterned. A pattern is transferred from a photomask to the photoresist using light. In one embodiment, the portion of the photoresist pattern subjected to light is removed using a solvent, exposing portions of the underlying layer to be patterned. In another embodiment, the portion of the photoresist pattern not subjected to light, the negative photoresist, is removed using a solvent, exposing portions of the underlying layer to be patterned. The remainder of the photoresist is removed, leaving behind a patterned layer. Alternatively, some types of materials are patterned by directly depositing the material into the areas or voids formed by a previous deposition/etch process using techniques such as electroless and electrolytic plating.
Depositing a thin film of material over an existing pattern can exaggerate the underlying pattern and create a non-uniformly flat surface. A uniformly flat surface is required to produce smaller and more densely packed active and passive components. Planarization can be used to remove material from the surface of the wafer and produce a uniformly flat surface. Planarization involves polishing the surface of the wafer with a polishing pad. An abrasive material and corrosive chemical are added to the surface of the wafer during polishing. The combined mechanical action of the abrasive and corrosive action of the chemical removes any irregular topography, resulting in a uniformly flat surface.
Back-end manufacturing refers to cutting or singulating the finished wafer into the individual die and then packaging the die for structural support and environmental isolation. To singulate the die, the wafer is scored and broken along non-functional regions of the wafer called saw streets or scribes. The wafer is singulated using a laser cutting tool or saw blade. After singulation, the individual die are mounted to a package substrate that includes pins or contact pads for interconnection with other system components. Contact pads formed over the semiconductor die are then connected to contact pads within the package. The electrical connections can be made with solder bumps, stud bumps, conductive paste, or wirebonds. An encapsulant or other molding material is deposited over the package to provide physical support and electrical isolation. The finished package is then inserted into an electrical system and the functionality of the semiconductor device is made available to the other system components.
FIG. 2 illustrates electronic device 50 having a chip carrier substrate or printed circuit board (PCB) 52 with a plurality of semiconductor packages mounted on its surface. Electronic device 50 can have one type of semiconductor package, or multiple types of semiconductor packages, depending on the application. The different types of semiconductor packages are shown in FIG. 2 for purposes of illustration.
Electronic device 50 can be a stand-alone system that uses the semiconductor packages to perform one or more electrical functions. Alternatively, electronic device 50 can be a sub-component of a larger system. For example, electronic device 50 can be part of a cellular phone, personal digital assistant (PDA), digital video camera (DVC), or other electronic communication device. Alternatively, electronic device 50 can be a graphics card, network interface card, or other signal processing card that can be inserted into a computer. The semiconductor package can include microprocessors, memories, application specific integrated circuits (ASIC), logic circuits, analog circuits, RF circuits, discrete devices, or other semiconductor die or electrical components. Miniaturization and weight reduction are essential for these products to be accepted by the market. The distance between semiconductor devices must be decreased to achieve higher density.
In FIG. 2, PCB 52 provides a general substrate for structural support and electrical interconnect of the semiconductor packages mounted on the PCB. Conductive signal traces 54 are formed over a surface or within layers of PCB 52 using evaporation, electrolytic plating, electroless plating, screen printing, or other suitable metal deposition process. Signal traces 54 provide for electrical communication between each of the semiconductor packages, mounted components, and other external system components. Traces 54 also provide power and ground connections to each of the semiconductor packages.
In some embodiments, a semiconductor device has two packaging levels. First level packaging is a technique for mechanically and electrically attaching the semiconductor die to an intermediate carrier. Second level packaging involves mechanically and electrically attaching the intermediate carrier to the PCB. In other embodiments, a semiconductor device may only have the first level packaging where the die is mechanically and electrically mounted directly to the PCB.
For the purpose of illustration, several types of first level packaging, including bond wire package 56 and flip chip 58, are shown on PCB 52. Additionally, several types of second level packaging, including ball grid array (BGA) 60, bump chip carrier (BCC) 62, dual in-line package (DIP) 64, land grid array (LGA) 66, multi-chip module (MCM) 68, quad flat non-leaded package (QFN) 70, and quad flat package 72, are shown mounted on PCB 52. Depending upon the system requirements, any combination of semiconductor packages, configured with any combination of first and second level packaging styles, as well as other electronic components, can be connected to PCB 52. In some embodiments, electronic device 50 includes a single attached semiconductor package, while other embodiments call for multiple interconnected packages. By combining one or more semiconductor packages over a single substrate, manufacturers can incorporate pre-made components into electronic devices and systems. Because the semiconductor packages include sophisticated functionality, electronic devices can be manufactured using cheaper components and a streamlined manufacturing process. The resulting devices are less likely to fail and less expensive to manufacture resulting in a lower cost for consumers.
FIGS. 3a-3c show exemplary semiconductor packages. FIG. 3a illustrates further detail of DIP 64 mounted on PCB 52. Semiconductor die 74 includes an active region containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and are electrically interconnected according to the electrical design of the die. For example, the circuit can include one or more transistors, diodes, inductors, capacitors, resistors, and other circuit elements formed within the active region of semiconductor die 74. Contact pads 76 are one or more layers of conductive material, such as aluminum (Al), copper (Cu), tin (Sn), nickel (Ni), gold (Au), or silver (Ag), and are electrically connected to the circuit elements formed within semiconductor die 74. During assembly of DIP 64, semiconductor die 74 is mounted to an intermediate carrier 78 using a gold-silicon eutectic layer or adhesive material such as thermal epoxy or epoxy resin. The package body includes an insulative packaging material such as polymer or ceramic. Conductor leads 80 and bond wires 82 provide electrical interconnect between semiconductor die 74 and PCB 52. Encapsulant 84 is deposited over the package for environmental protection by preventing moisture and particles from entering the package and contaminating die 74 or bond wires 82.
FIG. 3b illustrates further detail of BCC 62 mounted on PCB 52. Semiconductor die 88 is mounted over carrier 90 using an underfill or epoxy-resin adhesive material 92. Bond wires 94 provide first level packaging interconnect between contact pads 96 and 98. Molding compound or encapsulant 100 is deposited over semiconductor die 88 and bond wires 94 to provide physical support and electrical isolation for the device. Contact pads 102 are formed over a surface of PCB 52 using a suitable metal deposition process such as electrolytic plating or electroless plating to prevent oxidation. Contact pads 102 are electrically connected to one or more conductive signal traces 54 in PCB 52. Bumps 104 are formed between contact pads 98 of BCC 62 and contact pads 102 of PCB 52.
In FIG. 3c, semiconductor die 58 is mounted face down to intermediate carrier 106 with a flip chip style first level packaging. Active region 108 of semiconductor die 58 contains analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed according to the electrical design of the die. For example, the circuit can include one or more transistors, diodes, inductors, capacitors, resistors, and other circuit elements within active region 108. Semiconductor die 58 is electrically and mechanically connected to carrier 106 through bumps 110.
BGA 60 is electrically and mechanically connected to PCB 52 with a BGA style second level packaging using bumps 112. Semiconductor die 58 is electrically connected to conductive signal traces 54 in PCB 52 through bumps 110, signal lines 114, and bumps 112. A molding compound or encapsulant 116 is deposited over semiconductor die 58 and carrier 106 to provide physical support and electrical isolation for the device. The flip chip semiconductor device provides a short electrical conduction path from the active devices on semiconductor die 58 to conduction tracks on PCB 52 in order to reduce signal propagation distance, lower capacitance, and improve overall circuit performance. In another embodiment, the semiconductor die 58 can be mechanically and electrically connected directly to PCB 52 using flip chip style first level packaging without intermediate carrier 106.
FIG. 4 illustrates a chip scale package 120 having substrate 122 and flipchip semiconductor die 124 mounted to surface 126 of the substrate using bumps 128. The electrical interconnection between semiconductor die 124 and substrate 122 is made by way of bumps 128 and a plurality of conductive traces formed on active surface 130. Bumps 128 are formed on contact pads on active surface 130 and electrically connected to interconnect sites 131 on substrate 122 in a solid-state fashion, that is, the bumps are thermo-mechanically connected to interconnect sites 131 by concurrently forcing the bumps against the interconnect sites and applying sufficient heat to deform the bump against the interconnect site without melting either the bump material or interconnect site material. The solid-state interconnect can provide for interconnect geometries in ranges less than 0.1 mm pitch. The solid-state bonds provide finer interconnect geometries with a high input/output (I/O) count than can be obtained using a melt-bond connection. Bumps 128 can also be reflowed to metallurgically and electrically connect to interconnect sites 131.
A plurality of bumps 132 is formed over contact pads 133 on surface 126. In this embodiment, semiconductor die 124 is located in a center region of substrate 122 and bumps 132 are arranged around a peripheral region of semiconductor die 124 to the edge of the substrate. An underfill material or epoxy-resin adhesive material 134 is deposited in the thin gap between substrate 122 and semiconductor die 124. In one embodiment, the gap between substrate 122 and active surface 130 is less than about 0.025 mm. Substrate 122 includes a plurality of conductive traces formed on surface 126 to electrically connect bumps 128 and 132. One or more of the conductive traces on substrate 122 can be formed as coplanar waveguides, in which ground lines are formed to run along-side the signal line on a planar dielectric material.
The dimensions of the various features can be selected to minimize the overall thickness of the chip scale package. Chip scale package 120 achieves miniaturization and high-speed operation by employing a flipchip interconnection between substrate 122 and semiconductor die 124, and further by mounting the semiconductor die on the same side of the substrate as bumps 132, which provide a second level interconnect. For example, the thickness of substrate 122 can be 0.1 mm, the height of semiconductor die 124 can be 0.18 mm, and the height of bumps 132 can be 0.3 mm with a 0.5 mm pitch, to yield an overall package height of approximately 0.4 mm. Accordingly, the combined thickness of semiconductor die 124 and the gap is less than or equal to the height of bumps 132 so that the effective die thickness is accommodated within the second level interconnect, and contributes nothing to the overall package thickness (“Z” direction miniaturization). With no bumps 132 within the footprint of semiconductor die 124, the second level interconnect reliability is superior to that of conventional chip scale packages having bumps within the footprint of the die. Moreover, the length of the longest conductive trace between bumps 128 and bumps 132 is less that 1.0 mm, which provides enhanced electrical performance.
An optional ground plane 136 is formed over surface 138 of substrate 122, opposite surface 126. Ground plane 136 can be a continuous metal sheet, e.g., Cu, substantially covering surface 138. One or more conductive vias 140 are formed through substrate 122 to electrically connect ground plane 136 through bumps 132 to a low-impedance ground point.
FIG. 5 shows an embodiment, continuing from FIG. 4, with a semiconductor die 150 mounted to surface 138 of substrate 122 with a die attach adhesive. Semiconductor die 150 has contact pads 152 electrically connected to conductive traces 153 formed on surface 138 and conductive vias 140 with bond wires 154. Semiconductor die 150 is thus electrically connected to semiconductor die 124 and bumps 132. An encapsulant 156 is deposited over surface 138, semiconductor die 150, and bond wires 154.
FIG. 6 shows an embodiment, continuing from FIG. 4, with a flipchip semiconductor die 160 mounted to surface 138 of substrate 122 using bump 162. Bumps 162 are electrically connected to conductive traces or redistribution layer (RDL) 163 formed on surface 138 and conductive vias 140. Semiconductor die 160 is thus electrically connected to semiconductor die 124 and bumps 132. An underfill material or epoxy-resin adhesive material 164 is deposited between substrate 122 and semiconductor die 160.
FIGS. 7a-7e illustrate, in relation to FIGS. 2 and 3a-3c, a process of dissipating heat from a thin PoP mounted to a substrate. FIG. 7a shows a substrate 170 having electrically conductive layers or traces 172 formed over and through the substrate to provide electrical interconnect according to the electrical design and function of semiconductor die 190 and 200. The conductive layers and traces 172 extend across surface 174 of substrate 170 and through the substrate between opposing surfaces 174 and 176 with electrical separation by insulating material 178. A plurality of bumps 180 is formed over contact pads 182 on surface 174 and electrically connected to conductive traces 172.
A semiconductor die 190 has an active surface 192 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die. For example, the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 192 to implement analog circuits or digital circuits, such as digital signal processor (DSP), central processing unit (CPU), ASIC, memory, or other signal processing circuit. Semiconductor die 190 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing. A plurality of bumps 194 is formed over contact pads 195 on active surface 192 for electrical interconnect.
A semiconductor die 200 has an active surface 202 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die. For example, the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 202 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit. Semiconductor die 200 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing. A plurality of bumps 204 is formed over contact pads 205 on active surface 202, outside a footprint of semiconductor die 190, for electrical interconnect.
Semiconductor die 200 is mounted to semiconductor die 190. Semiconductor die 190 and 200 are mounted to a central region 206 of surface 174, as shown in FIG. 7b. Bumps 194 are electrically connected to contact pads 208 and conductive traces 172 on substrate 170 using reflow or solid-state bonding. Likewise, bumps 204 are electrically connected to contact pads 210 and conductive traces 172 on substrate 170 using reflow or solid-state bonding. In solid-state bonding, bumps 194 and 204 are thermo-mechanically connected to the contact pads by concurrently forcing the bumps against the contact pads and applying sufficient heat to deform the bumps against the pads without melting either the bump material or pad material. An underfill material or epoxy-resin adhesive material 212 is deposited between substrate 170 and semiconductor die 190 and 200.
Semiconductor die 190 has a smaller footprint as compared to semiconductor die 200 so that bumps 204 can be electrically connected to contact pads 210 around a peripheral region of semiconductor die 190. Semiconductor die 190 and 200 constitute an ultra thin package-on-package (PoP) arrangement mounted to substrate 170 between bumps 180. The combined height of semiconductor die 190 and 200 with bumps 194 and 204 is less than or equal to the height of bumps 180.
FIG. 7c shows substrate or PCB 224 with thermal conduction channels 226 routed through the PCB to conductive plane 225. The PoP and substrate structure 214 is inverted and positioned over thermal conduction channels 226. A thermal interface material (TIM) 220 is deposited over back surface 222 of semiconductor die 200, opposite semiconductor die 190. Alternatively, TIM 220 can be applied to thermal conduction channel 226 of PCB 224. The PoP and substrate structure 214 is mounted to thermal conduction channels 226 of PCB 224 with TIM 220, as shown in FIG. 7d. Bumps 180 are electrically connected to contact pads 227 on PCB 224. In one embodiment, semiconductor die 200 is a DSP, CPU, or other heat-generating signal processing die, and semiconductor die 190 is a memory supporting the DSP or CPU. Alternatively, semiconductor die 190 is the DSP, CPU, or other heat-generating signal processing die, and semiconductor die 200 is the memory supporting the DSP or CPU. In either case, semiconductor die 190 and 200 can operate with, for example, up to 5 watts of power consumption. Semiconductor die 190 and 200 are electrically connected through bumps 194 and 204, and conductive layers or traces 172 to PCB 224.
The heat generated by semiconductor die 190 and 200 is dissipated through TIM 220 and thermal conduction channels 226 to conductive plane 225. Conductive plane 225 can be securely mounted to equipment or chassis for further heat distribution. Conductive plane 225 can also serve as a ground plane for semiconductor die 190 and 200 to the equipment, as well as heat distribution. The PoP and substrate structure 214 can handle high power devices and provide effective heat dissipation with a high I/O count, all in an ultra thin PoP package.
In FIG. 7e, an optional ground plane 228 is formed over surface 176 of substrate 170. Ground plane 228 can be a continuous metal sheet, e.g., Cu, substantially covering surface 176. Ground plane 228 is electrically connected through conductive traces 172 and bumps 180 to a low-impedance ground point. Alternatively, a semiconductor die can be mounted to surface 176, as shown in FIGS. 5 and 6.
FIGS. 8a-8d illustrate, in relation to FIGS. 2 and 3a-3c, another process of dissipating heat from a thin PoP mounted to a substrate. FIG. 8a shows a substrate 230 having electrically conductive layers or traces 232 formed over and through the substrate to provide electrical interconnect according to the electrical design and function of semiconductor die 250 and 260. The conductive layers and traces 232 extend across substrate 230 and through the substrate between surface 234 and opposing surface 236 with electrical separation by insulating layer 238. A plurality of bumps 240 is formed over contact pads 242 on surface 234 of substrate 230 and electrically connected to conductive traces 232.
A semiconductor die 250 has an active surface 252 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die. For example, the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 252 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit. Semiconductor die 250 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing. A plurality of bumps 254 is formed over contact pads 256 on active surface 252 for electrical interconnect.
A plurality of vias is formed through semiconductor die 250 using mechanical drilling, laser drilling, or deep reactive ion etching (DRIE). The vias are filled with Al, Cu, Sn, Ni, Au, Ag, titanium (Ti), tungsten (W), polysilicon, or other suitable electrically conductive material using electrolytic plating, electroless plating process, or other suitable metal deposition process to form z-direction conductive through silicon vias (TSV) 258.
A semiconductor die 260 has an active surface 262 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die. For example, the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 262 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit. Semiconductor die 260 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing. A plurality of bumps 264 is formed over contact pads 265 on active surface 262 for electrical interconnect.
Semiconductor die 250 is mounted to a central region 266 of surface 234, as shown in FIG. 8b. Bumps 254 are electrically connected to contact pads 268 and conductive traces 232 on substrate 230 using reflow or solid-state bonding. Semiconductor die 260 is mounted to semiconductor die 250 with bumps 264 electrically connected to conductive TSV 258 using reflow or solid-state bonding. Semiconductor die 260 is further electrically connected through conductive TSV 258 and bumps 254 to contact pads 268 and conductive traces 232 on substrate 230. In solid-state bonding, bumps 254 and 264 are thermo-mechanically connected to the contact pads by concurrently forcing the bumps against the contact pads and applying sufficient heat to deform the bumps against the pads without melting either the bump material or pad material. Semiconductor die 260 has a substantially similar footprint as semiconductor die 250. An underfill material or epoxy-resin adhesive material 270 is deposited between substrate 230 and semiconductor die 250 and 260.
Semiconductor die 250 and 260 constitute an ultra thin PoP arrangement mounted to substrate 230 between bumps 240. The combined height of semiconductor die 250 and 260 with bumps 254 and 264 is less than or equal to the height of bumps 240.
FIG. 8c shows substrate or PCB 280 with thermal conduction channels 282 routed through the PCB to conductive plane 285. The PoP and substrate structure 274 is inverted and TIM 276 is deposited over back surface 278 of semiconductor die 260, opposite semiconductor die 250. Alternatively, TIM 276 can be applied to thermal conduction channel 282 of PCB 224. The PoP and substrate structure 274 is mounted to thermal conduction channels 282 of PCB 280 with TIM 276, as shown in FIG. 8d. Bumps 240 are electrically connected to contact pads 284 on PCB 280. In one embodiment, semiconductor die 260 is a DSP, CPU, or other heat-generating signal processing die, and semiconductor die 250 is a memory supporting the DSP or CPU. Alternatively, semiconductor die 250 is the DSP, CPU, or other heat-generating signal processing die, and semiconductor die 260 is the memory supporting the DSP or CPU. In either case, semiconductor die 250 and 260 can operate with, for example, up to 5 watts of power consumption. Semiconductor die 250 and 260 are electrically connected through conductive TSV 258, bumps 264, 254, and 240, and conductive layers or traces 232 to PCB 280.
The heat generated by semiconductor die 250 and 260 is dissipated through TIM 276 and thermal conduction channels 282 to conductive plane 285 for heat dissipation. Conductive plane 285 can be securely mounted to equipment or chassis for further heat distribution. Conductive plane 285 can also serve as a ground plane for semiconductor die 250 and 260 to the equipment, as well as heat distribution. The PoP and substrate structure 274 can handle high power devices and provide effective heat dissipation with a high I/O count, all in an ultra thin PoP package.
In another embodiment, FIG. 9a shows a substrate 290 having electrically conductive layers or traces 292 formed over and through the substrate to provide electrical interconnect according to the electrical design and function of semiconductor die 310. The conductive layers and traces 292 extend across substrate 290 and through the substrate between surface 294 and opposing surface 296 with electrical separation by insulating layer 298. A plurality of bumps 300 is formed over contact pads 302 on surface 294 of substrate 290 and electrically connected to conductive traces 292.
A semiconductor die 310 has an active surface 312 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die. For example, the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 312 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit. Semiconductor die 310 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing. A plurality of bumps 314 is formed over contact pads 315 on active surface 312 for electrical interconnect. A second semiconductor die can be mounted to semiconductor die 310, similar to FIG. 8a.
A TIM 316 is formed over back surface 318 of semiconductor die 310 to aid with distribution and dissipation of heat generated by the semiconductor die. TIM 316 can be aluminum oxide, zinc oxide, boron nitride, or pulverized silver. An optional heat distributing layer 320 is mounted over TIM 316. Heat distributing layer 320 can be Cu, Al, or other material with high thermal conductivity.
Semiconductor die 310 with heat distributing layer 320 is mounted to a central region 322 of surface 294, as shown in FIG. 9b. Bumps 314 are electrically connected to contact pads 324 and conductive traces 292 on substrate 290 using reflow or solid-state bonding. In solid-state bonding, bumps 314 are thermo-mechanically connected to the contact pads by concurrently forcing the bumps against the contact pads and applying sufficient heat to deform the bumps against the pads without melting either the bump material or pad material. An underfill material or epoxy-resin adhesive material 326 is deposited between substrate 290 and semiconductor die 310. The combined height of semiconductor die 310 with bumps 314, TIM 316, and heat distributing layer 320 is less than or equal to the height of bumps 300.
FIG. 9c shows substrate or PCB 330 with thermal conduction channels 332 routed through the PCB to conductive plane 336. The semiconductor die and substrate structure 328 is inverted and mounted to PCB 330 with heat distributing layer 320 contacting thermal conduction channels 332. Bumps 300 are electrically connected to contact pads 334 on PCB 330, as shown in FIG. 9d. In one embodiment, semiconductor die 310 is a DSP, CPU, or other heat-generating signal processing die. In this case, semiconductor die 310 can operate with, for example, up to 5 watts of power consumption. Semiconductor die 310 is electrically connected through bumps 314 and 300 to conductive layers or traces 292 of PCB 330.
The heat generated by semiconductor die 310 is dissipated through TIM 316, heat distributing layer 320, and thermal conduction channels 332 to conductive plane 336 of PCB 330. The semiconductor die and substrate structure 328 can handle high power devices and provide effective heat dissipation with a high I/O count, all in an ultra thin PoP package.
FIG. 10a-10e shows an embodiment with a substrate 340 having electrically conductive layers or traces 342 formed over and through the substrate to provide electrical interconnect according to the electrical design and function of semiconductor die 360 and 370. The conductive layers and traces 342 extend across substrate 340 and through the substrate between surface 344 and opposing surface 346 with electrical separation by insulating layer 348. A plurality of bumps 350 is formed over contact pads 352 on surface 344 of substrate 340 and electrically connected to conductive traces 342.
A semiconductor die 360 has an active surface 362 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die. For example, the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 362 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit. Semiconductor die 360 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing. A plurality of bumps 364 is formed over contact pads 366 on active surface 362 for electrical interconnect.
A plurality of vias is formed through semiconductor die 360 using mechanical drilling, laser drilling, or DRIE. The vias are filled with Al, Cu, Sn, Ni, Au, Ag, Ti, W, polysilicon, or other suitable electrically conductive material using electrolytic plating, electroless plating process, or other suitable metal deposition process to form z-direction conductive TSV 368.
A semiconductor die 370 has an active surface 372 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die. For example, the circuit can include one or more transistors, diodes, and other circuit elements formed within active surface 372 to implement analog circuits or digital circuits, such as DSP, CPU, ASIC, memory, or other signal processing circuit. Semiconductor die 370 can also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing. A plurality of contact pads 374 is formed on active surface 372. Semiconductor die 370 is mounted to the back surface of semiconductor die 360 and electrically connected through conductive TSV 368 to bumps 364. Semiconductor die 360 and 370 can be similar size or different size, similar to FIGS. 7a and 8a.
Semiconductor die 360 and 370 are mounted to central region 376 of surface 344 of PCB 340, as shown in FIG. 10b. Bumps 364 are electrically connected to contact pads 378 and conductive traces 342 on substrate 340 using reflow or solid-state bonding. In solid-state bonding, bumps 364 are thermo-mechanically connected to the contact pads by concurrently forcing the bumps against the contact pads and applying sufficient heat to deform the bumps against the pads without melting either the bump material or pad material. An underfill material or epoxy-resin adhesive material 380 is deposited between substrate 340 and semiconductor die 360 and 370. In one embodiment, semiconductor die 370 is a DSP, CPU, or other heat-generating signal processing die, and semiconductor die 360 is a memory supporting the DSP or CPU. Alternatively, semiconductor die 360 is the DSP, CPU, or other heat-generating signal processing die, and semiconductor die 370 is the memory supporting the DSP or CPU. In either case, semiconductor die 360 or 370 can operate with, for example, up to 5 watts of power consumption. The combined height of semiconductor die 360 with bumps 364 and semiconductor die 370 is less than or equal to the height of bumps 350.
FIG. 10c shows substrate or PCB 384 with contact pads 386 connected to signal trace lines routed over surface 388 and within the layers of the PCB. Thermal conduction channels 390 are routed through PCB 384 to conductive plane 392 formed over surface 394 of the PCB opposite surface 388. A TIM 396 is deposited over surface 388 of PCB 340 in the area designated for mounting semiconductor die 360 and 370 to aid with distribution and dissipation of heat generated by the semiconductor die. TIM 396 can be aluminum oxide, zinc oxide, boron nitride, or pulverized silver. Alternatively, TIM 396 can be solder paste, heat-conductive polymer material, b-stage adhesive, thermal pad, or other thermal coupling agent.
FIG. 10d shows an embodiment with TIM 396 deposited over the back surface of semiconductor die 370.
The semiconductor die and substrate structure 398 is inverted and mounted to substrate or PCB 340. The back surface of semiconductor die 370, opposite active surface 372, is thermally bonded to surface 388 of PCB 340 with TIM 396, as shown in FIG. 10e. In the case of solder paste, TIM 396 can be reflowed to molten state and then solidified to thermally bond the back surface of semiconductor die 370 to surface 388 of PCB 340. In the case of polymer, thermal pad, or b-stage material, the material can be cured to thermally bond the back surface of semiconductor die 370 to surface 388 of PCB 340. Bumps 350 are electrically connected to contact pads 386. Semiconductor die 360 and 370 are electrically connected through conductive TSV 368 and bumps 364 and 350 to conductive layers or traces 342 of PCB 340.
The heat generated by semiconductor die 360 and 370 is dissipated through TIM 396 and thermal conduction channels 390 to conductive plane 392 of PCB 340. Conductive plane 392 can be securely mounted to equipment or chassis for further heat distribution. Alternatively, a heat sink can be mounted to conductive plane 392. Conductive plane 392 can also serve as a ground plane for semiconductor die 360 and 370 to the equipment, as well as heat distribution. The semiconductor die and substrate structure 398 can handle high power devices and provide effective heat dissipation with a high I/O count, all in an ultra thin PoP package.
FIG. 11 shows an embodiment, similar to FIG. 10e, with solder resist or masking layer 400. Masking layer 400 includes bump openings for bumps 350 and bumps 364 in an interior region of semiconductor die 360. The portion of masking layer 400 around bumps 364 around a perimeter of semiconductor die 364 is open. Masking layer 400 acts as resin dam to contain underfill material 380.
While one or more embodiments of the present invention have been illustrated in detail, the skilled artisan will appreciate that modifications and adaptations to those embodiments may be made without departing from the scope of the present invention as set forth in the following claims.

Claims (33)

What is claimed:
1. A method of making a semiconductor device, comprising:
providing a first substrate having a central region;
forming first bumps around a periphery of the central region of the first substrate;
mounting a first semiconductor die to the central region of the first substrate;
mounting an active surface of the second semiconductor die to the first semiconductor die over the central region of the first substrate, wherein a height of the first and second semiconductor die is less than or equal to a height of the first bumps;
providing a second substrate having thermal conduction channels and a conductive plane, the thermal conduction channels disposed entirely within a central region of the second substrate, the thermal conduction channels including a horizontal channel disposed on a first surface of the second substrate and vertical channels disposed through the second substrate to contact the horizontal channel and the conductive plane, the conductive plane disposed on a second surface of the second substrate and spanning across a width of the central region of the second substrate;
mounting a back surface of the second semiconductor die that is opposite the active surface of the second semiconductor die to the horizontal channel of the second substrate with a thermal interface material;
electrically connecting first contact pads disposed on the first substrate to second contact pads disposed on an active surface of the second semiconductor die using second bumps disposed between the first contact pads and second contact pads; and
electrically connecting the first bumps to third contact pads disposed outside the central region and on the first surface of the second substrate.
2. A method of making a semiconductor device, comprising:
providing a first substrate;
mounting a first semiconductor die to the first substrate;
mounting an active surface of a second semiconductor die to the first semiconductor die over the first substrate;
forming bumps over the first substrate around a periphery of the first and second semiconductor die, wherein a height of the first and second semiconductor die is less than or equal to a height of the bumps;
providing a second substrate having thermal conduction channels disposed in a central region of the second substrate and a conductive plane, the thermal conduction channels including a horizontal channel disposed on a first surface of the second substrate and vertical channels disposed through the second substrate to contact the horizontal channel and the conductive plane, the conductive plane disposed on a second surface of the second substrate and spanning across a width of the central region of the second substrate; and
mounting a back surface of the second semiconductor die opposite the active surface of the second semiconductor die to the horizontal channel of the second substrate with a thermal interface material.
3. A method of making a semiconductor device, comprising:
providing a first substrate;
mounting a first semiconductor die to the first substrate;
forming bumps over the first substrate around a periphery of the first semiconductor die, wherein a height of the first semiconductor die is less than or equal to a height of the bumps;
providing a second substrate having thermal conduction channels disposed in a central region of the second substrate and a conductive plane, the thermal conduction channels including a horizontal channel disposed entirely in the central region on a first surface of the second substrate and vertical channels disposed through the second substrate to contact the horizontal channel and the conductive plane, the conductive plane disposed on a second surface of the second substrate and spanning across an entire width of the horizontal channel; and
mounting a surface of the first semiconductor die to the horizontal channel of the second substrate with a thermal interface material.
4. A method of making a semiconductor device, comprising:
providing a first substrate;
mounting a first semiconductor die to the first substrate;
forming first bumps over the first substrate around a periphery of the first semiconductor die, wherein a height of the first semiconductor die is less than or equal to a height of the first bumps;
providing a second substrate having thermal conduction channels, the thermal conduction channels including a horizontal channel disposed on a first surface of the second substrate and vertical channels disposed through the second substrate to contact the horizontal channel; and
mounting a back surface of the first semiconductor die to the horizontal channel of the second substrate with a thermal interface material, the back surface of the first semiconductor die opposite an active surface of the first semiconductor die.
5. A method of making a semiconductor device, comprising:
providing a first substrate;
mounting a first semiconductor die to the first substrate;
forming first bumps over the first substrate around a periphery of the first semiconductor die, wherein a height of the first semiconductor die is less than or equal to a height of the first bumps;
providing a second substrate having thermal conduction channels, the thermal conduction channels including a horizontal channel disposed on a first surface of the second substrate and vertical channels disposed through the second substrate to contact the horizontal channel, wherein providing the second substrate comprises providing first contact pads on the first surface of the second substrate that are separated from the horizontal channel; and
mounting a surface of the first semiconductor die to the horizontal channel of the second substrate with a thermal interface material.
6. A method of making a semiconductor device, comprising:
providing a first substrate;
mounting a first semiconductor die to the first substrate;
forming bumps over the first substrate and around the first semiconductor die;
providing a second substrate having thermal conduction channels and first contact pads disposed on a first surface of the second substrate, the thermal conduction channels including a horizontal channel disposed on the first surface of the second substrate and vertical channels disposed through the second substrate to contact the horizontal channel, the first contact pads separated from the horizontal channel; and
mounting a surface of the first semiconductor die to the horizontal channel of the second substrate.
7. The method of claim 1, wherein the second semiconductor die has a larger footprint than the first semiconductor die.
8. The method of claim 1, further including forming a plurality of conductive vias through the first semiconductor die.
9. The method of claim 1, further including depositing an underfill material between the first substrate and first and second semiconductor die.
10. The method of claim 1, further including forming a masking layer over the first substrate.
11. The method of claim 2, wherein the thermal interface material includes solder paste, heat-conductive polymer material, or b-stage adhesive.
12. The method of claim 2, further including electrically connecting the bumps to contact pads on the second substrate.
13. The method of claim 2, further including forming a plurality of conductive vias through the first semiconductor die.
14. The method of claim 2, further including:
forming a masking layer over the first substrate; and
depositing an underfill material between the first substrate and first and second semiconductor die, the underfill material being contained by the masking layer.
15. The method of claim 2, wherein the second semiconductor die has a larger footprint than the first semiconductor die.
16. The method of claim 3, further including mounting a second semiconductor die to the first semiconductor die.
17. The method of claim 3, further including electrically connecting the bumps to contact pads on the second substrate.
18. The method of claim 3, further including depositing an underfill material between the first substrate and first semiconductor die.
19. The method of claim 16, wherein the second semiconductor die has a larger footprint than the first semiconductor die.
20. The method of claim 4, wherein mounting the back surface of the first semiconductor die to the horizontal channel comprises mounting the back surface of the first semiconductor die to the horizontal channel such that an entirety of the thermal conduction channels is disposed directly beneath the first semiconductor die.
21. The method of claim 4, wherein providing the second substrate comprises providing first contact pads on the first surface of the second substrate that are separated from the horizontal channel
22. The method of claim 21, further comprising contacting the first bumps to the first contact pads.
23. The method of claim 22, further comprising electrically connecting second contact pads disposed on an active surface of the first semiconductor die with third contact pads disposed on the first substrate using second bumps.
24. The method of claim 5, further comprising contacting the first bumps to the first contact pads.
25. The method of claim 5, wherein mounting the surface of the first semiconductor die to the horizontal channel of the second substrate comprises mounting a back surface of the first semiconductor die to the horizontal channel of the second substrate, the back surface of the first semiconductor die opposite an active surface of the first semiconductor die.
26. The method of claim 24, further comprising electrically connecting second contact pads disposed on an active surface of the first semiconductor die with third contact pads disposed on the first substrate using second bumps.
27. The method of claim 25, wherein mounting the back surface of the first semiconductor die to the horizontal channel comprises mounting the back surface of the first semiconductor die to the horizontal channel such that an entirety of the thermal conduction channels is disposed directly beneath the first semiconductor die.
28. The method of claim 6, wherein a height of the first semiconductor die is less than or equal to a height of the bumps.
29. The method of claim 6, wherein providing the second substrate includes providing a conductive plane on a second surface of the second substrate that is opposite the first surface of the second substrate.
30. The method of claim 6, wherein mounting the surface of the first semiconductor die to the horizontal channel includes mounting with a thermal interface material.
31. The method of claim 6, wherein an entirety of the vertical channels is disposed directly beneath the horizontal channel.
32. The method of claim 29, wherein a width of the conductive plane is greater than a width of the horizontal channel.
33. The method of claim 32, wherein the horizontal channel is disposed directly over a center of the substrate.
US13/558,586 2001-02-27 2012-07-26 Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate Active USRE44438E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/558,586 USRE44438E1 (en) 2001-02-27 2012-07-26 Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US27223601P 2001-02-27 2001-02-27
US10/084,787 US20020121707A1 (en) 2001-02-27 2002-02-25 Super-thin high speed flip chip package
US10/960,893 US20050056944A1 (en) 2001-02-27 2004-10-07 Super-thin high speed flip chip package
US12/965,584 US8143108B2 (en) 2004-10-07 2010-12-10 Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate
US13/558,586 USRE44438E1 (en) 2001-02-27 2012-07-26 Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/965,584 Reissue US8143108B2 (en) 2001-02-27 2010-12-10 Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate

Publications (1)

Publication Number Publication Date
USRE44438E1 true USRE44438E1 (en) 2013-08-13

Family

ID=48916843

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/558,586 Active USRE44438E1 (en) 2001-02-27 2012-07-26 Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate

Country Status (1)

Country Link
US (1) USRE44438E1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106571350A (en) * 2015-10-12 2017-04-19 三星电子株式会社 Data storage device and electronic device including the same
US10366968B2 (en) * 2016-09-30 2019-07-30 Intel IP Corporation Interconnect structure for a microelectronic device

Citations (81)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4654966A (en) 1982-10-05 1987-04-07 Mitsubishi Denki Kabushiki Kaisha Method of making a dimensionally stable semiconductor device
US4887760A (en) 1986-08-27 1989-12-19 Kabushiki Kaisha Toshiba Bonding sheet for electronic component and method of bonding electronic component using the same
US5192835A (en) 1990-10-09 1993-03-09 Eastman Kodak Company Bonding of solid state device to terminal board
US5218611A (en) 1990-03-23 1993-06-08 Rohm Co., Ltd. Laser diode system having an air-tight interconnecting solid state wave-guide means for transmitting light
DE4226167A1 (en) 1992-08-07 1994-02-10 Sel Alcatel Ag Device mounting on substrate by thermo:compression bonding - using electroplated gold@ contact bumps, esp. for chip on chip bonding
US5394490A (en) 1992-08-11 1995-02-28 Hitachi, Ltd. Semiconductor device having an optical waveguide interposed in the space between electrode members
US5426405A (en) 1993-08-03 1995-06-20 Hewlett-Packard Company Family of different-sized demountable hybrid assemblies with microwave-bandwidth interconnects
US5468681A (en) 1989-08-28 1995-11-21 Lsi Logic Corporation Process for interconnecting conductive substrates using an interposer having conductive plastic filled vias
US5477082A (en) 1994-01-11 1995-12-19 Exponential Technology, Inc. Bi-planar multi-chip module
US5535526A (en) 1994-01-07 1996-07-16 International Business Machines Corporation Apparatus for surface mounting flip chip carrier modules
JPH09186199A (en) 1995-12-28 1997-07-15 Lucent Technol Inc Bonding method and assembly manufactured according thereto
US5677246A (en) 1994-11-29 1997-10-14 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor devices
US5768109A (en) 1991-06-26 1998-06-16 Hughes Electronics Multi-layer circuit board and semiconductor flip chip connection
US5798567A (en) 1997-08-21 1998-08-25 Hewlett-Packard Company Ball grid array integrated circuit package which employs a flip chip integrated circuit and decoupling capacitors
US5818404A (en) 1996-03-04 1998-10-06 Motorola, Inc. Integrated electro-optical package
US5821627A (en) 1993-03-11 1998-10-13 Kabushiki Kaisha Toshiba Electronic circuit device
JPH10284544A (en) 1997-04-10 1998-10-23 Hitachi Ltd Semiconductor device and producing method therefor
JPH10294423A (en) 1997-04-17 1998-11-04 Nec Corp Semiconductor device
US5838061A (en) 1996-03-11 1998-11-17 Lg Semicon Co., Ltd. Semiconductor package including a semiconductor chip adhesively bonded thereto
US5846694A (en) 1996-02-13 1998-12-08 The Regents Of The University Of California Microminiature optical waveguide structure and method for fabrication
US5854507A (en) 1998-07-21 1998-12-29 Hewlett-Packard Company Multiple chip assembly
US5897341A (en) 1998-07-02 1999-04-27 Fujitsu Limited Diffusion bonded interconnect
US5926371A (en) 1997-04-25 1999-07-20 Advanced Micro Devices, Inc. Heat transfer apparatus which accommodates elevational disparity across an upper surface of a surface-mounted semiconductor device
US5939783A (en) 1998-05-05 1999-08-17 International Business Machines Corporation Electronic package
JPH11312712A (en) 1998-04-30 1999-11-09 Oki Electric Ind Co Ltd Semiconductor device and its manufacture
US5990768A (en) 1996-11-28 1999-11-23 Matsushita Electric Industrial Co., Ltd. Millimeter waveguide and a circuit apparatus using the same
WO1999062135A1 (en) 1998-05-26 1999-12-02 Circuit Components Incorporated Wideband rf port structure using coplanar waveguide and bga i/o
JPH11345897A (en) 1998-06-02 1999-12-14 Fujitsu Ltd Semiconductor device
US6002165A (en) 1998-02-23 1999-12-14 Micron Technology, Inc. Multilayered lead frame for semiconductor packages
JP2000098153A (en) 1998-09-21 2000-04-07 Nippon Telegr & Teleph Corp <Ntt> Optical device packaging structure
JP2000286360A (en) 1999-03-30 2000-10-13 Seiko Epson Corp Semiconductor device, manufacture thereof, circuit board, and electronic equipment
US6137164A (en) 1998-03-16 2000-10-24 Texas Instruments Incorporated Thin stacked integrated circuit device
US6138348A (en) 1989-12-18 2000-10-31 Polymer Flip Chip Corporation Method of forming electrically conductive polymer interconnects on electrical substrates
US6151173A (en) 1996-12-13 2000-11-21 Commissariat A L'energie Atomique Assembly of optical components optically aligned and method for making this assembly
US6166443A (en) 1998-04-30 2000-12-26 Nec Corporation Semiconductor device with reduced thickness
JP2001044358A (en) 1999-07-28 2001-02-16 Mitsubishi Electric Corp Semiconductor device and manufacture thereof
US6189208B1 (en) 1998-09-11 2001-02-20 Polymer Flip Chip Corp. Flip chip mounting technique
US6201266B1 (en) 1999-07-01 2001-03-13 Oki Electric Industry Co., Ltd. Semiconductor device and method for manufacturing the same
US6207904B1 (en) 1999-06-02 2001-03-27 Northrop Grumman Corporation Printed wiring board structure having continuous graphite fibers
US6208025B1 (en) 1997-11-25 2001-03-27 Tessera, Inc. Microelectronic component with rigid interposer
US6222740B1 (en) 1997-12-19 2001-04-24 Robert Bosch Gmbh Multilayer circuit board having at least one core substrate arranged therein
US20010001292A1 (en) * 1998-04-07 2001-05-17 Bertin Claude Louis Through-chip conductors for low inductance chip-to-chip integration and off-chip connections
US6255143B1 (en) 1999-08-04 2001-07-03 St. Assembly Test Services Pte Ltd. Flip chip thermally enhanced ball grid array
US6291264B1 (en) * 2000-07-31 2001-09-18 Siliconware Precision Industries Co., Ltd. Flip-chip package structure and method of fabricating the same
US6310386B1 (en) 1998-12-17 2001-10-30 Philips Electronics North America Corp. High performance chip/package inductor integration
US6329603B1 (en) 1999-04-07 2001-12-11 International Business Machines Corporation Low CTE power and ground planes
US6339254B1 (en) 1998-09-01 2002-01-15 Texas Instruments Incorporated Stacked flip-chip integrated circuit assemblage
US6340796B1 (en) 1999-06-02 2002-01-22 Northrop Grumman Corporation Printed wiring board structure with integral metal matrix composite core
US20020030261A1 (en) 1999-12-17 2002-03-14 Rolda Ruben A. Multi-flip-chip semiconductor assembly
US6362525B1 (en) 1999-11-09 2002-03-26 Cypress Semiconductor Corp. Circuit structure including a passive element formed within a grid array substrate and method for making the same
US6362530B1 (en) 1998-04-06 2002-03-26 National Semiconductor Corporation Manufacturing methods and construction for integrated circuit packages
US6365963B1 (en) 1999-09-02 2002-04-02 Nec Corporation Stacked-chip semiconductor device
US6373131B1 (en) 1997-05-07 2002-04-16 Signetics TBGA semiconductor package
US6376917B1 (en) 1999-07-06 2002-04-23 Sony Corporation Semiconductor device
US20020079567A1 (en) 2000-12-22 2002-06-27 Lo Randy H.Y. Package structure stacking chips on front surface and back surface of substrate
US20020079568A1 (en) 2000-12-27 2002-06-27 Yinon Degani Stacked module package
US20020079575A1 (en) 2000-12-25 2002-06-27 Hiroshi Hozoji Semiconductor module
US6437990B1 (en) 2000-03-20 2002-08-20 Agere Systems Guardian Corp. Multi-chip ball grid array IC packages
US20020121707A1 (en) 2001-02-27 2002-09-05 Chippac, Inc. Super-thin high speed flip chip package
US20020121706A1 (en) 2000-12-28 2002-09-05 Matsushita Electic Works, Ltd. Semiconductor-chip mounting substrate and method of manufacturing the same
US6507121B2 (en) 2000-08-03 2003-01-14 Siliconware Precision Industries Co., Ltd. Array structure of solder balls able to control collapse
US6512861B2 (en) 2001-06-26 2003-01-28 Intel Corporation Packaging and assembly method for optical coupling
US6566745B1 (en) 1999-03-29 2003-05-20 Imec Vzw Image sensor ball grid array package and the fabrication thereof
US6571466B1 (en) 2000-03-27 2003-06-03 Amkor Technology, Inc. Flip chip image sensor package fabrication method
US6583515B1 (en) 1999-09-03 2003-06-24 Texas Instruments Incorporated Ball grid array package for enhanced stress tolerance
US20040065933A1 (en) 2002-10-08 2004-04-08 Foong Chee Seng Flip chip optical and imaging sensor device
US20040070080A1 (en) 2001-02-27 2004-04-15 Chippac, Inc Low cost, high performance flip chip package structure
US6737295B2 (en) 2001-02-27 2004-05-18 Chippac, Inc. Chip scale package with flip chip interconnect
US20040106229A1 (en) 2002-06-27 2004-06-03 Tongbi Jiang Methods for assembling multiple semiconductor devices
US6762492B2 (en) 2001-06-15 2004-07-13 Ricoh Company, Ltd. Semiconductor device, image scanning unit and image forming apparatus
US6781241B2 (en) * 2002-04-19 2004-08-24 Fujitsu Limited Semiconductor device and manufacturing method thereof
US20040218848A1 (en) 2003-04-30 2004-11-04 Industrial Technology Research Institute Flexible electronic/optical interconnection film assembly and method for manufacturing
US20050025409A1 (en) 2001-10-09 2005-02-03 Infinera Corporation Submount for a photonic integrated circuit (PIC) chip
US20050100298A1 (en) 1998-10-27 2005-05-12 Akihiko Okubora Optical waveguide and method for producing same
US6919508B2 (en) 2002-11-08 2005-07-19 Flipchip International, Llc Build-up structures with multi-angle vias for chip to chip interconnects and optical bussing
US20050205951A1 (en) 2004-03-18 2005-09-22 Honeywell Internatioanl, Inc. Flip chip bonded micro-electromechanical system (MEMS) device
US7038142B2 (en) 2002-01-24 2006-05-02 Fujitsu Limited Circuit board and method for fabricating the same, and electronic device
US7061122B2 (en) 2002-10-11 2006-06-13 Tessera, Inc. Components, methods and assemblies for multi-chip packages
US7141778B2 (en) 2000-12-28 2006-11-28 Canon Kabushiki Kaisha Semiconductor device, optoelectronic board, and production methods therefor
US20070278655A1 (en) 2001-10-26 2007-12-06 Intel Corporation Electronic assemblies and systems with filled no-flow underfill
US20080048316A1 (en) 2006-08-25 2008-02-28 Micron Technology, Inc. Packaged microdevices and methods for manufacturing packaged microdevices

Patent Citations (86)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4654966A (en) 1982-10-05 1987-04-07 Mitsubishi Denki Kabushiki Kaisha Method of making a dimensionally stable semiconductor device
US4887760A (en) 1986-08-27 1989-12-19 Kabushiki Kaisha Toshiba Bonding sheet for electronic component and method of bonding electronic component using the same
US5468681A (en) 1989-08-28 1995-11-21 Lsi Logic Corporation Process for interconnecting conductive substrates using an interposer having conductive plastic filled vias
US6138348A (en) 1989-12-18 2000-10-31 Polymer Flip Chip Corporation Method of forming electrically conductive polymer interconnects on electrical substrates
US5218611A (en) 1990-03-23 1993-06-08 Rohm Co., Ltd. Laser diode system having an air-tight interconnecting solid state wave-guide means for transmitting light
US5192835A (en) 1990-10-09 1993-03-09 Eastman Kodak Company Bonding of solid state device to terminal board
US5768109A (en) 1991-06-26 1998-06-16 Hughes Electronics Multi-layer circuit board and semiconductor flip chip connection
DE4226167A1 (en) 1992-08-07 1994-02-10 Sel Alcatel Ag Device mounting on substrate by thermo:compression bonding - using electroplated gold@ contact bumps, esp. for chip on chip bonding
US5394490A (en) 1992-08-11 1995-02-28 Hitachi, Ltd. Semiconductor device having an optical waveguide interposed in the space between electrode members
US5821627A (en) 1993-03-11 1998-10-13 Kabushiki Kaisha Toshiba Electronic circuit device
US5426405A (en) 1993-08-03 1995-06-20 Hewlett-Packard Company Family of different-sized demountable hybrid assemblies with microwave-bandwidth interconnects
US5535526A (en) 1994-01-07 1996-07-16 International Business Machines Corporation Apparatus for surface mounting flip chip carrier modules
US5477082A (en) 1994-01-11 1995-12-19 Exponential Technology, Inc. Bi-planar multi-chip module
US5677246A (en) 1994-11-29 1997-10-14 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor devices
JPH09186199A (en) 1995-12-28 1997-07-15 Lucent Technol Inc Bonding method and assembly manufactured according thereto
US5846694A (en) 1996-02-13 1998-12-08 The Regents Of The University Of California Microminiature optical waveguide structure and method for fabrication
US5818404A (en) 1996-03-04 1998-10-06 Motorola, Inc. Integrated electro-optical package
US5838061A (en) 1996-03-11 1998-11-17 Lg Semicon Co., Ltd. Semiconductor package including a semiconductor chip adhesively bonded thereto
US5990768A (en) 1996-11-28 1999-11-23 Matsushita Electric Industrial Co., Ltd. Millimeter waveguide and a circuit apparatus using the same
US6151173A (en) 1996-12-13 2000-11-21 Commissariat A L'energie Atomique Assembly of optical components optically aligned and method for making this assembly
JPH10284544A (en) 1997-04-10 1998-10-23 Hitachi Ltd Semiconductor device and producing method therefor
JPH10294423A (en) 1997-04-17 1998-11-04 Nec Corp Semiconductor device
US6025648A (en) 1997-04-17 2000-02-15 Nec Corporation Shock resistant semiconductor device and method for producing same
US5926371A (en) 1997-04-25 1999-07-20 Advanced Micro Devices, Inc. Heat transfer apparatus which accommodates elevational disparity across an upper surface of a surface-mounted semiconductor device
US6373131B1 (en) 1997-05-07 2002-04-16 Signetics TBGA semiconductor package
US5798567A (en) 1997-08-21 1998-08-25 Hewlett-Packard Company Ball grid array integrated circuit package which employs a flip chip integrated circuit and decoupling capacitors
US6208025B1 (en) 1997-11-25 2001-03-27 Tessera, Inc. Microelectronic component with rigid interposer
US6222740B1 (en) 1997-12-19 2001-04-24 Robert Bosch Gmbh Multilayer circuit board having at least one core substrate arranged therein
US6002165A (en) 1998-02-23 1999-12-14 Micron Technology, Inc. Multilayered lead frame for semiconductor packages
US6137164A (en) 1998-03-16 2000-10-24 Texas Instruments Incorporated Thin stacked integrated circuit device
US6362530B1 (en) 1998-04-06 2002-03-26 National Semiconductor Corporation Manufacturing methods and construction for integrated circuit packages
US20010001292A1 (en) * 1998-04-07 2001-05-17 Bertin Claude Louis Through-chip conductors for low inductance chip-to-chip integration and off-chip connections
JPH11312712A (en) 1998-04-30 1999-11-09 Oki Electric Ind Co Ltd Semiconductor device and its manufacture
US6166443A (en) 1998-04-30 2000-12-26 Nec Corporation Semiconductor device with reduced thickness
US5939783A (en) 1998-05-05 1999-08-17 International Business Machines Corporation Electronic package
WO1999062135A1 (en) 1998-05-26 1999-12-02 Circuit Components Incorporated Wideband rf port structure using coplanar waveguide and bga i/o
JPH11345897A (en) 1998-06-02 1999-12-14 Fujitsu Ltd Semiconductor device
US5897341A (en) 1998-07-02 1999-04-27 Fujitsu Limited Diffusion bonded interconnect
JP2000156457A (en) 1998-07-02 2000-06-06 Fujitsu Ltd Manufacture of semiconductor device
US5854507A (en) 1998-07-21 1998-12-29 Hewlett-Packard Company Multiple chip assembly
US6339254B1 (en) 1998-09-01 2002-01-15 Texas Instruments Incorporated Stacked flip-chip integrated circuit assemblage
US6189208B1 (en) 1998-09-11 2001-02-20 Polymer Flip Chip Corp. Flip chip mounting technique
JP2000098153A (en) 1998-09-21 2000-04-07 Nippon Telegr & Teleph Corp <Ntt> Optical device packaging structure
US20050100298A1 (en) 1998-10-27 2005-05-12 Akihiko Okubora Optical waveguide and method for producing same
US6310386B1 (en) 1998-12-17 2001-10-30 Philips Electronics North America Corp. High performance chip/package inductor integration
US6566745B1 (en) 1999-03-29 2003-05-20 Imec Vzw Image sensor ball grid array package and the fabrication thereof
JP2000286360A (en) 1999-03-30 2000-10-13 Seiko Epson Corp Semiconductor device, manufacture thereof, circuit board, and electronic equipment
US6329603B1 (en) 1999-04-07 2001-12-11 International Business Machines Corporation Low CTE power and ground planes
US6340796B1 (en) 1999-06-02 2002-01-22 Northrop Grumman Corporation Printed wiring board structure with integral metal matrix composite core
US6207904B1 (en) 1999-06-02 2001-03-27 Northrop Grumman Corporation Printed wiring board structure having continuous graphite fibers
US6201266B1 (en) 1999-07-01 2001-03-13 Oki Electric Industry Co., Ltd. Semiconductor device and method for manufacturing the same
US6376917B1 (en) 1999-07-06 2002-04-23 Sony Corporation Semiconductor device
JP2001044358A (en) 1999-07-28 2001-02-16 Mitsubishi Electric Corp Semiconductor device and manufacture thereof
US6255143B1 (en) 1999-08-04 2001-07-03 St. Assembly Test Services Pte Ltd. Flip chip thermally enhanced ball grid array
US6365963B1 (en) 1999-09-02 2002-04-02 Nec Corporation Stacked-chip semiconductor device
US6583515B1 (en) 1999-09-03 2003-06-24 Texas Instruments Incorporated Ball grid array package for enhanced stress tolerance
US6362525B1 (en) 1999-11-09 2002-03-26 Cypress Semiconductor Corp. Circuit structure including a passive element formed within a grid array substrate and method for making the same
US20020030261A1 (en) 1999-12-17 2002-03-14 Rolda Ruben A. Multi-flip-chip semiconductor assembly
US6437990B1 (en) 2000-03-20 2002-08-20 Agere Systems Guardian Corp. Multi-chip ball grid array IC packages
US6571466B1 (en) 2000-03-27 2003-06-03 Amkor Technology, Inc. Flip chip image sensor package fabrication method
US6291264B1 (en) * 2000-07-31 2001-09-18 Siliconware Precision Industries Co., Ltd. Flip-chip package structure and method of fabricating the same
US6507121B2 (en) 2000-08-03 2003-01-14 Siliconware Precision Industries Co., Ltd. Array structure of solder balls able to control collapse
US20020079567A1 (en) 2000-12-22 2002-06-27 Lo Randy H.Y. Package structure stacking chips on front surface and back surface of substrate
US20020079575A1 (en) 2000-12-25 2002-06-27 Hiroshi Hozoji Semiconductor module
US20020079568A1 (en) 2000-12-27 2002-06-27 Yinon Degani Stacked module package
US20020121706A1 (en) 2000-12-28 2002-09-05 Matsushita Electic Works, Ltd. Semiconductor-chip mounting substrate and method of manufacturing the same
US7141778B2 (en) 2000-12-28 2006-11-28 Canon Kabushiki Kaisha Semiconductor device, optoelectronic board, and production methods therefor
US20040222440A1 (en) 2001-02-27 2004-11-11 Chippac, Inc Chip scale package with flip chip interconnect
US20020121707A1 (en) 2001-02-27 2002-09-05 Chippac, Inc. Super-thin high speed flip chip package
US6737295B2 (en) 2001-02-27 2004-05-18 Chippac, Inc. Chip scale package with flip chip interconnect
US20040070080A1 (en) 2001-02-27 2004-04-15 Chippac, Inc Low cost, high performance flip chip package structure
US6762492B2 (en) 2001-06-15 2004-07-13 Ricoh Company, Ltd. Semiconductor device, image scanning unit and image forming apparatus
US6512861B2 (en) 2001-06-26 2003-01-28 Intel Corporation Packaging and assembly method for optical coupling
US20050025409A1 (en) 2001-10-09 2005-02-03 Infinera Corporation Submount for a photonic integrated circuit (PIC) chip
US7498678B2 (en) 2001-10-26 2009-03-03 Intel Corporation Electronic assemblies and systems with filled no-flow underfill
US20070278655A1 (en) 2001-10-26 2007-12-06 Intel Corporation Electronic assemblies and systems with filled no-flow underfill
US7038142B2 (en) 2002-01-24 2006-05-02 Fujitsu Limited Circuit board and method for fabricating the same, and electronic device
US6781241B2 (en) * 2002-04-19 2004-08-24 Fujitsu Limited Semiconductor device and manufacturing method thereof
US6906415B2 (en) 2002-06-27 2005-06-14 Micron Technology, Inc. Semiconductor device assemblies and packages including multiple semiconductor devices and methods
US20040106229A1 (en) 2002-06-27 2004-06-03 Tongbi Jiang Methods for assembling multiple semiconductor devices
US20040065933A1 (en) 2002-10-08 2004-04-08 Foong Chee Seng Flip chip optical and imaging sensor device
US7061122B2 (en) 2002-10-11 2006-06-13 Tessera, Inc. Components, methods and assemblies for multi-chip packages
US6919508B2 (en) 2002-11-08 2005-07-19 Flipchip International, Llc Build-up structures with multi-angle vias for chip to chip interconnects and optical bussing
US20040218848A1 (en) 2003-04-30 2004-11-04 Industrial Technology Research Institute Flexible electronic/optical interconnection film assembly and method for manufacturing
US20050205951A1 (en) 2004-03-18 2005-09-22 Honeywell Internatioanl, Inc. Flip chip bonded micro-electromechanical system (MEMS) device
US20080048316A1 (en) 2006-08-25 2008-02-28 Micron Technology, Inc. Packaged microdevices and methods for manufacturing packaged microdevices

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN106571350A (en) * 2015-10-12 2017-04-19 三星电子株式会社 Data storage device and electronic device including the same
CN106571350B (en) * 2015-10-12 2021-07-02 三星电子株式会社 Data storage device and electronic device including the same
US10366968B2 (en) * 2016-09-30 2019-07-30 Intel IP Corporation Interconnect structure for a microelectronic device
US20190333886A1 (en) * 2016-09-30 2019-10-31 Intel IP Corporation Interconnect structure for a microelectronic device

Similar Documents

Publication Publication Date Title
US8941235B2 (en) Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate
US9379064B2 (en) Semiconductor device and method of mounting semiconductor die to heat spreader on temporary carrier and forming polymer layer and conductive layer over the die
US9443828B2 (en) Semiconductor device and method of embedding thermally conductive layer in interconnect structure for heat dissipation
US9559046B2 (en) Semiconductor device and method of forming a fan-in package-on-package structure using through silicon vias
US8367480B2 (en) Semiconductor device and method of forming dam material around periphery of die to reduce warpage
US9437538B2 (en) Semiconductor device including RDL along sloped side surface of semiconductor die for Z-direction interconnect
US9721925B2 (en) Semiconductor device and method of forming overlapping semiconductor die with coplanar vertical interconnect structure
US9064859B2 (en) Semiconductor device and method of forming conductive posts and heat sink over semiconductor die using leadframe
US10068843B2 (en) Semiconductor device and method of forming cavity in build-up interconnect structure for short signal path between die
US8110477B2 (en) Semiconductor device and method of forming high-frequency circuit structure and method thereof
US9263301B2 (en) Semiconductor device and method of forming Fo-WLCSP with discrete semiconductor components mounted under and over semiconductor die
US9406619B2 (en) Semiconductor device including pre-fabricated shielding frame disposed over semiconductor die
US8999760B2 (en) Semiconductor device and method of forming thermally conductive layer between semiconductor die and build-up interconnect structure
US9257356B2 (en) Semiconductor device and method of forming an IPD beneath a semiconductor die with direct connection to external devices
US20140077344A1 (en) Semiconductor Device with Protective Layer Over Exposed Surfaces of Semiconductor Die
US20120168916A1 (en) Semiconductor Device and Method of Forming Open Cavity in TSV Interposer to Contain Semiconductor Die in WLCSMP
USRE44438E1 (en) Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate

Legal Events

Date Code Title Description
AS Assignment

Owner name: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT, HONG KONG

Free format text: SECURITY INTEREST;ASSIGNORS:STATS CHIPPAC, INC.;STATS CHIPPAC LTD.;REEL/FRAME:036288/0748

Effective date: 20150806

Owner name: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY

Free format text: SECURITY INTEREST;ASSIGNORS:STATS CHIPPAC, INC.;STATS CHIPPAC LTD.;REEL/FRAME:036288/0748

Effective date: 20150806

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: STATS CHIPPAC PTE. LTE., SINGAPORE

Free format text: CHANGE OF NAME;ASSIGNOR:STATS CHIPPAC LTD.;REEL/FRAME:038378/0235

Effective date: 20160329

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

AS Assignment

Owner name: STATS CHIPPAC, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT;REEL/FRAME:052850/0237

Effective date: 20190503

Owner name: STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CHIPPAC LTD., SINGAPORE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT;REEL/FRAME:052850/0237

Effective date: 20190503

AS Assignment

Owner name: STATS CHIPPAC PTE. LTD., SINGAPORE

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE THE ASSIGNEE'S NAME PREVIOUSLY RECORDED AT REEL: 038378 FRAME: 0235. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNOR:STATS CHIPPAC LTD.;REEL/FRAME:065236/0741

Effective date: 20160329

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12