USRE45493E1 - Analog to digital conversion for a CMOS imager - Google Patents

Analog to digital conversion for a CMOS imager Download PDF

Info

Publication number
USRE45493E1
USRE45493E1 US13/532,165 US201213532165A USRE45493E US RE45493 E1 USRE45493 E1 US RE45493E1 US 201213532165 A US201213532165 A US 201213532165A US RE45493 E USRE45493 E US RE45493E
Authority
US
United States
Prior art keywords
analog
digital
converter
signals
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime, expires
Application number
US13/532,165
Inventor
Eric R. Fossum
Sandor L. Barna
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Round Rock Research LLC
Original Assignee
Round Rock Research LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Round Rock Research LLC filed Critical Round Rock Research LLC
Priority to US13/532,165 priority Critical patent/USRE45493E1/en
Assigned to ROUND ROCK RESEARCH, LLC reassignment ROUND ROCK RESEARCH, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Application granted granted Critical
Publication of USRE45493E1 publication Critical patent/USRE45493E1/en
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/1205Multiplexed conversion systems
    • H03M1/121Interleaved, i.e. using multiple converters or converter parts for one channel
    • H03M1/1215Interleaved, i.e. using multiple converters or converter parts for one channel using time-division multiplexing
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/18Automatic control for modifying the range of signals the converter can handle, e.g. gain ranging
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/34Analogue value compared with reference values
    • H03M1/38Analogue value compared with reference values sequentially only, e.g. successive approximation type
    • H03M1/46Analogue value compared with reference values sequentially only, e.g. successive approximation type with digital/analogue converter for supplying reference values to converter

Definitions

  • CMOS active pixel sensor The basic operation of a CMOS active pixel sensor is described in U.S. Pat. No. 5,471,215.
  • This kind of image sensor, and other similar image sensors often operate by using an array of photoreceptors to convert light forming an image, into signals indicative of the light, e.g. charge based signals. Those signals are often analog, and may be converted to digital by an A/D converter.
  • Image sensors which have greater numbers of elements in the image sensor array may produce more signals. In order to handle these signals, either more A/D converters must be provided, or the existing A/D converters need to digitize the data from these image sensors at higher signal rates. For example, a high precision CMOS active pixel sensor may require an A/D converter which is capable of 10 bits of resolution at 20 Megasamples per second.
  • Image sensors of this type are often limited by the available area or “real estate” on the chip, a and the available power for driving the chip.
  • An advantage of using CMOS circuitry is that power consumption of such a circuit may be minimized. Therefore, the power consumption of such a circuit remains an important criteria. Also, since real estate on the chip may be limited, the number of A/D converters and their size should be minimized.
  • A/D converters with this kind of resolution may have a power consumption of about 25 mw using a 3.3 volt power supply.
  • CMOS image sensor converts successive analog signals, representing at least a portion of an image, into successive digital signals using an analog to digital circuit block. Multiple clock cycles may be used by the circuit block to fully convert an analog signal into a corresponding digital signal. The conversion of one analog signal into a corresponding digital signal by the circuit block may be offset in time and partially overlapping with the conversion of a successive analog signal into its corresponding successive digital signal by the circuit block.
  • FIG. 1 shows a block diagram of a circuit on a chip including an image sensor and A/D converter
  • FIG. 2 shows relative timing of A/D converter cells
  • FIG. 3 shows an embodiment with built-in calibration in the system
  • FIGS. 4A and 4B show two alternative schemes for implementing the A/D converter timing and control.
  • FIG. 5 shows a method to convert a series of analog signals to a corresponding series of digital signals.
  • a plurality of successive approximation A/D converter cells are provided.
  • the embodiment recognizes that the pixel analog data is arriving at a relatively high rate, e.g. 20 Mhz.
  • a plurality of A/D converters are provided, here twelve A/D converters are provided, each running at 1.6 megasamples per second.
  • the timing of these A/D converters are staggered so that each A/D converter is ready for its pixel analog input at precisely the right time.
  • the power consumption of such cells is relatively low; and therefore the power may be reduced.
  • FIG. 1 shows how a single chip substrate 100 includes a photo sensor array 110 .
  • Photosensor array 110 can be an array of, for example, photodiodes, photogates, or any other type of photoreceptors.
  • the output 115 of the array 110 is coupled to a timing circuit 120 which arranges the data to be sent to the A/D converter array 130 .
  • the data is sent such that each A/D converter receives data at a different, staggered time.
  • FIG. 2 shows how the timing and switching of the data is carried out.
  • the input signals from the image sensor array 110 are staggered and provided to the A/D converters at different times, preferably one clock cycle apart.
  • FIG. 2 shows the relative timing of four of the twelve A/D converter cells.
  • the first row 200 for example may represent the first A/D converter.
  • Data that is input during cycle No. 1 is available at the output of the A/D converter during cycle No. 12 . Different data from different ones of the converters are output in each cycle.
  • FIG. 5 A flow chart of a method by which the four A/D converters cells shown in FIG. 2 may convert analog signals to corresponding digital signals is shown in FIG. 5.
  • a first analog signal is provided to the first A/D converter cell.
  • the first A/D converter is converting the previously provided analog signal to a corresponding digital signal.
  • a second analog signal is provided to the second A/D converter cell.
  • the first and second A/D converters are converting the previously provided analog signals to corresponding digital signals.
  • a third analog signal is provided to the third A/D converter cell.
  • the first, second, and third A/D converters are converting the previously provided analog signals to corresponding digital signals.
  • a fourth analog signal is provided to the fourth A/D converter cell.
  • the second, third, and fourth A/D converters are converting the previously provided analog signals to corresponding digital signals.
  • the first A/D converter cell outputs the corresponding digital signal.
  • FIG. 3 shows a block diagram of each of the twelve A/D converter elements.
  • the elements may operate using capacitors formed by a capacitor array 300 .
  • unit cell capacitors are formed.
  • the capacitor array 300 is formed, for example, of N different elements, each of which are identical. Matching each of these capacitors may ensure linearity.
  • a switching element 310 may switch the capacitor combinations in the proper way to convert a specific bit. As conventional in a successive approximation A/D converter, different bits are obtained and output during different clock cycles. Hence the clock input at 315 may select the different bits which are used and may hence select the number of the capacitor elements which are used.
  • This system may adaptively assign the channels to A/D converters in a different way than conventional. Conventional methods of removing fixed patterned noise, therefore, might not be as effective. Therefore, it becomes important that these A/D converters have consistent characteristics.
  • calibration may be used to compensate for offsets between the comparators of the system.
  • Successive approximation A/D converters as used herein may have built-in calibration shown as elements 320 . Any type of internal calibration system may be used.
  • comparator kickback noise may become a problem within this system. That comparator itself may produce noise which may affect the signal being processed.
  • a single preamplifier here shown as a follower 330 , is introduced between the signal and the comparator.
  • This system also requires generation of multiple timing and control signals to maintain the synchronization.
  • Each successive approximation A/D converter requires about 20 control signals.
  • the timing is offset for each of the twelve different A/D converters. Therefore, digital logic is used to replicate control signals after a delay.
  • a plurality of flip-flops are used to delay the respective signals.
  • the control signals showed as A in and B in are separately delayed using a series of flip-flops; with A in delayed by flip-flops 400 , 408 , 409 ; and B in delayed by flip-flops 404 , 421 , 422 .
  • the control signal A in is delayed by flip-flop 400 to produce signal A 1 , line 405 , which is the first control signal for the first A/D converter 402 .
  • the B in control signal is delayed by flip-flop 404 to produce the B 1 control signal for the A/D converter 402 .
  • the A 1 signal 405 also drives the input of the second D flip-flop 408 .
  • the output of flip-flop 408 similarly drives flip-flop 409 and the like.
  • Each successive output such as 405 is then delayed by the next flip-flop 408 , and used as the respective second control (here A 2 , B 2 ) for the A/D converters.
  • Each cycle of the A/D converter may require finer timing than can be offered by a usual clock.
  • the clock input 410 may be a divided higher speed clock.
  • Two D type flip-flops are required to delay each signal. Any signal which is only half a clock cycle in length may require falling edge flip-flops, in addition to the rising edge flip-flops, and may also require additional logic.
  • FIG. 4B shows an A/D converter cell with a trigger signal that is staggered by one or two flip-flops according to the master clocks. All of the local control signals may be generated locally within the A/D converter. Delayed versions of the clock are still obtained. For example, the D type flip-flops 450 produces a delayed version 452 . Delayed version 452 triggers the next the flip-flop 454 to produce delayed version 456 . Each of the delayed versions, such as 452 , is further processed by the logic block 460 .
  • Logic block for 60 outputs the two control signals A 1 and B 1 . For example, the control signal A 1 may be output directly, with control signal B 1 being delayed by a series of logic gates or transistors. Since this system uses fewer flip-flops, and only a single input signal, it may allow for improved symmetry between the A/D converters.
  • capacitors can be scaled relative to one another by some amount, e.g. in powers of two.

Abstract

An image sensor system using offset analog to digital converters. The analog to digital converters require a plurality of clock cycles to carry out the actual conversion. These conversions are offset in time from one another, so that at each clock cycle, new data is available.A CMOS image sensor converts successive analog signals, representing at least a portion of an image, into successive digital signals using an analog to digital circuit block. Multiple clock cycles may be used by the circuit block to fully convert an analog signal into a corresponding digital signal. The conversion of one analog signal into a corresponding digital signal by the circuit block may be offset in time and partially overlapping with the conversion of a successive analog signal into its corresponding successive digital signal by the circuit block.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 10/061,938, filed Oct. 25, 2001 (scheduled to issue as U.S. Pat. No. 6,646,583 on Nov. 11, 2003), which claims priority from provisional Application No. 60/243,324 filed Oct. 25, 2000 reissue of U.S. Ser. No. 10/694,759, which issued on Jun. 21, 2005 as U.S. Pat. No. 6,909,392, which is a continuation application of application Ser. No. 10/061,938, filed Oct. 25, 2001 (issued as U.S. Pat. No. 6,646,583 on Nov. 11, 2003) which claims priority from provisional Application No. 60/243,324 filed Oct. 25, 2000. Multiple Reissues of U.S. Pat. No. 6,909,932 have been filed. This application is a continuation reissue of U.S. application Ser. No. 12/878,368, filed Sep. 9, 2010, which is a continuation reissue of U.S. application Ser. No. 11/896,442, filed on Aug. 31, 2007, which issued as U.S. Pat. No. Re. 41,730, which is a continuation reissue of application Ser. No. 11/812,785, filed Jun. 21, 2007, which issued as U.S. Pat. No. Re. 41,519, which is a reissue application of U.S. Pat. No. 6,909,392, which issued on Jun. 21, 2005. The subject matter of applications Ser. Nos. 10/061,938 and 60/243,324 are hereby incorporated by reference.
BACKGROUND
The basic operation of a CMOS active pixel sensor is described in U.S. Pat. No. 5,471,215. This kind of image sensor, and other similar image sensors, often operate by using an array of photoreceptors to convert light forming an image, into signals indicative of the light, e.g. charge based signals. Those signals are often analog, and may be converted to digital by an A/D converter. Image sensors which have greater numbers of elements in the image sensor array may produce more signals. In order to handle these signals, either more A/D converters must be provided, or the existing A/D converters need to digitize the data from these image sensors at higher signal rates. For example, a high precision CMOS active pixel sensor may require an A/D converter which is capable of 10 bits of resolution at 20 Megasamples per second.
Image sensors of this type are often limited by the available area or “real estate” on the chip, a and the available power for driving the chip. An advantage of using CMOS circuitry is that power consumption of such a circuit may be minimized. Therefore, the power consumption of such a circuit remains an important criteria. Also, since real estate on the chip may be limited, the number of A/D converters and their size should be minimized.
A/D converters with this kind of resolution, in the prior art, may have a power consumption of about 25 mw using a 3.3 volt power supply.
SUMMARY
The present application describes a system, and a special A/D converter using individual successive approximation A/D converter cells which operate in a pipelined fashion.In accordance with one embodiment, a CMOS image sensor converts successive analog signals, representing at least a portion of an image, into successive digital signals using an analog to digital circuit block. Multiple clock cycles may be used by the circuit block to fully convert an analog signal into a corresponding digital signal. The conversion of one analog signal into a corresponding digital signal by the circuit block may be offset in time and partially overlapping with the conversion of a successive analog signal into its corresponding successive digital signal by the circuit block.
BRIEF DESCRIPTION OF THE DRAWINGS
These and other aspects will now be described in detail with reference to the accompanying drawings, wherein:
FIG. 1 shows a block diagram of a circuit on a chip including an image sensor and A/D converter;
FIG. 2 shows relative timing of A/D converter cells;
FIG. 3 shows an embodiment with built-in calibration in the system;
FIGS. 4A and 4B show two alternative schemes for implementing the A/D converter timing and control.; and
FIG. 5 shows a method to convert a series of analog signals to a corresponding series of digital signals.
DETAILED DESCRIPTION
According to the present system, a plurality of successive approximation A/D converter cells are provided. The embodiment recognizes that the pixel analog data is arriving at a relatively high rate, e.g. 20 Mhz. A plurality of A/D converters are provided, here twelve A/D converters are provided, each running at 1.6 megasamples per second. The timing of these A/D converters are staggered so that each A/D converter is ready for its pixel analog input at precisely the right time. The power consumption of such cells is relatively low; and therefore the power may be reduced.
In the embodiment, an A/D converter with 10 bits of resolution and 20 megasamples per second is provided that has a power consumption on the order of 1 mW. Twelve individual successive approximation A/D converter cells are provided. Each requires 600 ns to make each conversion. Since twelve stages are necessary, the total data throughput equals twelve/600 ns=20 megasamples per second. Each successive approximation A/D converter requires 12 complete clock cycles to convert the 10 bit data. The first clock cycle samples the input data, then 10 clock cycles are used to convert each of the bits. A single clock cycle is used for data readout.
A block diagram is shown in FIG. 1. FIG. 1 shows how a single chip substrate 100 includes a photo sensor array 110. Photosensor array 110 can be an array of, for example, photodiodes, photogates, or any other type of photoreceptors. The output 115 of the array 110 is coupled to a timing circuit 120 which arranges the data to be sent to the A/D converter array 130. The data is sent such that each A/D converter receives data at a different, staggered time.
FIG. 2 shows how the timing and switching of the data is carried out. The input signals from the image sensor array 110 are staggered and provided to the A/D converters at different times, preferably one clock cycle apart. FIG. 2 shows the relative timing of four of the twelve A/D converter cells. The first row 200 for example may represent the first A/D converter. Data that is input during cycle No. 1 is available at the output of the A/D converter during cycle No. 12. Different data from different ones of the converters are output in each cycle.
A flow chart of a method by which the four A/D converters cells shown in FIG. 2 may convert analog signals to corresponding digital signals is shown in FIG. 5. At step 510, a first analog signal is provided to the first A/D converter cell. At step 520, the first A/D converter is converting the previously provided analog signal to a corresponding digital signal. Also, at step 520, a second analog signal is provided to the second A/D converter cell. At step 530, the first and second A/D converters are converting the previously provided analog signals to corresponding digital signals. Also, at step 530, a third analog signal is provided to the third A/D converter cell. At step 540, the first, second, and third A/D converters are converting the previously provided analog signals to corresponding digital signals. Also, at step 540, a fourth analog signal is provided to the fourth A/D converter cell. At step 550, the second, third, and fourth A/D converters are converting the previously provided analog signals to corresponding digital signals. Also, at step 550, the first A/D converter cell outputs the corresponding digital signal.
FIG. 3 shows a block diagram of each of the twelve A/D converter elements. The elements may operate using capacitors formed by a capacitor array 300. In this embodiment, unit cell capacitors are formed. The capacitor array 300 is formed, for example, of N different elements, each of which are identical. Matching each of these capacitors may ensure linearity. A switching element 310 may switch the capacitor combinations in the proper way to convert a specific bit. As conventional in a successive approximation A/D converter, different bits are obtained and output during different clock cycles. Hence the clock input at 315 may select the different bits which are used and may hence select the number of the capacitor elements which are used.
This system may adaptively assign the channels to A/D converters in a different way than conventional. Conventional methods of removing fixed patterned noise, therefore, might not be as effective. Therefore, it becomes important that these A/D converters have consistent characteristics. In this embodiment, calibration may be used to compensate for offsets between the comparators of the system.
Successive approximation A/D converters as used herein may have built-in calibration shown as elements 320. Any type of internal calibration system may be used.
The inventors also realize that comparator kickback noise may become a problem within this system. That comparator itself may produce noise which may affect the signal being processed. In this embodiment, a single preamplifier, here shown as a follower 330, is introduced between the signal and the comparator.
This system also requires generation of multiple timing and control signals to maintain the synchronization. Each successive approximation A/D converter requires about 20 control signals. The timing is offset for each of the twelve different A/D converters. Therefore, digital logic is used to replicate control signals after a delay.
In one embodiment, shown in FIG. 4A, a plurality of flip-flops, here D type flip-flops, are used to delay the respective signals. In FIG. 4A, the control signals showed as A in and B in are separately delayed using a series of flip-flops; with A in delayed by flip- flops 400, 408, 409; and B in delayed by flip- flops 404, 421, 422. For example, the control signal A in is delayed by flip-flop 400 to produce signal A1, line 405, which is the first control signal for the first A/D converter 402. Similarly, the B in control signal is delayed by flip-flop 404 to produce the B1 control signal for the A/D converter 402. The A1 signal 405 also drives the input of the second D flip-flop 408. The output of flip-flop 408 similarly drives flip-flop 409 and the like. Each successive output such as 405 is then delayed by the next flip-flop 408, and used as the respective second control (here A2, B2) for the A/D converters.
Each cycle of the A/D converter may require finer timing than can be offered by a usual clock. Hence, the clock input 410 may be a divided higher speed clock.
Two D type flip-flops are required to delay each signal. Any signal which is only half a clock cycle in length may require falling edge flip-flops, in addition to the rising edge flip-flops, and may also require additional logic.
FIG. 4B shows an A/D converter cell with a trigger signal that is staggered by one or two flip-flops according to the master clocks. All of the local control signals may be generated locally within the A/D converter. Delayed versions of the clock are still obtained. For example, the D type flip-flops 450 produces a delayed version 452. Delayed version 452 triggers the next the flip-flop 454 to produce delayed version 456. Each of the delayed versions, such as 452, is further processed by the logic block 460. Logic block for 60 outputs the two control signals A1 and B1. For example, the control signal A1 may be output directly, with control signal B1 being delayed by a series of logic gates or transistors. Since this system uses fewer flip-flops, and only a single input signal, it may allow for improved symmetry between the A/D converters.
Although only a few embodiments have been disclosed in detail above, other modifications are possible. For example, different logic techniques may be used herein. In addition, while the above describes specific numbers of bits, the same techniques are applicable to other numbers of elements. For example, this system may be used with as few as three elements, with the three successive approximation devices staggered to receive one out of every three inputs.
The above has described matched unit cell capacitors, but it should also be understood that other capacitors could be used. Conventional capacitors which are not matched in this way can be used. In addition, the capacitors can be scaled relative to one another by some amount, e.g. in powers of two.
All such modifications are intended to be used within the following claims.

Claims (28)

What is claimed is:
1. An analog-to-digital (A/D) converter, comprising:
an input, for receiving a series of analog signals;
an output, for outputting a series of digital signals respectively corresponding to said series of analog signals;
a plurality of A/D cells, each of said A/D cells for converting one of said series of analog signals to a corresponding one of said series of digital signals; and
a control circuit, coupled to said input, said output, and said plurality of A/D cells;
wherein said control circuit operates said input, said output, and said plurality of A/D cells so that each successive A/D cell is assigned, at a different time, to convert a different one of each successive analog signal from said series of analog signals to a corresponding digital signal in said series of digital signals.
2. The analog-to-digital converter of claim 1, wherein said different time correspond to a different period of a clock signal provided to said analog-to-digital converter.
3. The analog-to-digital converter of claim 1, wherein each of said A/D cells further comprises a calibration element, said calibration element being set so that each A/D cell coverts the same analog signal present at said input to a same digital value at said output.
4. The analog-to-digital converter of claim 1, wherein each of said A/D cells further comprises a noise suppression element.
5. The analog-to-digital converter of claim 4, wherein said noise suppression element comprises a transistor.
6. The analog-to-digital converter of claim 1, wherein each A/D cell performs an A/D conversion in a same amount of time.
7. The analog-to-digital converter of claim 1, wherein each A/D cell performs an A/D conversion using successive approximation.
8. The analog-to-digital converter of claim 1, wherein said control circuit operates to cause said analog-to-digital converter to begin converting a different one of said series of analog signals on each of a series of successive clock signals.
9. The analog-to-digital converter of claim 1, wherein said control circuit operates to cause said analog-to-digital converter to output a series of digital signals on each of a series of successive clock signals.
10. A method for converting a series of analog signals to a corresponding series of digital signals, comprising:
receiving over a period of time, a series of analog signals;
assigning each analog signal from said series of analog signals as they are received to an available A/D cell for analog-to-digital conversion to a corresponding digital signal; and
outputting a different digital signal corresponding to a respective analog signal from said series of analog signals as each A/D cell finishes its analog-to-digital conversion;
wherein at least two A/D cells are performing respective analog-to-digital conversions while another A/D cell outputs one of said digital signals.
11. The method of claim 10, further comprising:
calibrating each A/D cell so that an analog-to-digital conversion performed on a same analog signal by any A/D cell results in a same digital signal.
12. The method of claim 10, wherein said step of assigning comprises a step of suppressing comparator kickback noise during said analog-to-digital conversion.
13. The method of claim 10, wherein each A/D cell performs an analog-to-digital conversion in a same amount of time.
14. The method of claim 10, wherein each A/D cell perform an analog-to-digital conversion using successive approximation.
15. A method comprising:
receiving light on an array of photoreceptors of a CMOS imager, the light forming at least a portion of an image;
converting the light into successive analog signals;
providing the successive analog signals to an input of an analog to digital (A/D) converter of the CMOS imager during a first period of time; and
determining at least one bit of respective successive digital signals corresponding to the successive analog signals, respectively, during a second period of time that begins after the first period of time ends.
16. The method of claim 15, wherein determining the at least one bit comprises determining a final bit of the respective successive digital signals.
17. The method of claim 16, wherein the determining the final bit comprises determining the tenth bit of the respective successive digital signals.
18. The method of claim 15, wherein providing the successive analog signals comprises providing at least four successive analog signals.
19. The method of claim 18, wherein determining the at least one bit comprises determining at least four bits.
20. The method of claim 15, wherein determining the at least one bit comprises determining at least four bits.
21. A method comprising:
converting an image impinging upon a CMOS imager array into analog signals;
providing a first analog signal associated with the image to an input of an analog to digital (A/D) converter of the CMOS imager, and, during a first time period, the A/D converter converting the first analog signal into a corresponding first digital signal;
providing a second analog signal associated with the image to the input of the A/D converter, and, during a second time period, the A/D converter converting the second analog signal into a corresponding second digital signal; and
providing a third analog signal associated with the image to the input of the A/D converter, and, during a third time period, the A/D converter converting the third analog signal into a corresponding third digital signal, wherein the first, second, and third time periods are offset from each other and partially overlapping.
22. The method of claim 21, further comprising providing a fourth analog signal associated with the image to the input of the A/D converter, and, during a fourth time period, the A/D converter converting the fourth analog signal into a corresponding fourth digital signal, wherein the first, second, third, and fourth time periods are offset from each other and partially overlapping.
23. The method of claim 22, wherein by the time the fourth period of time begins, the A/D converter has determined at least some, but not all, of the bits of the first digital signal.
24. The method of claim 21, wherein the first, second, and third time periods are offset from each other by one clock cycle.
25. The method of claim 21, wherein the first, second, and third analog signals are successive.
26. The method of claim 25, wherein by the time the third period of time begins, the A/D converter has determined at least one of the bits of the first digital signal.
27. The method of claim 21, wherein when the third period of time begins, the A/D converter has determined some, but not all, of the bits of the first digital signal.
28. The method of claim 21, wherein during the partially overlapping time period of the first, second, and third time periods, different bits of the first, second, and third digital signals are determined during identical clock cycles.
US13/532,165 2000-10-25 2012-06-25 Analog to digital conversion for a CMOS imager Expired - Lifetime USRE45493E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/532,165 USRE45493E1 (en) 2000-10-25 2012-06-25 Analog to digital conversion for a CMOS imager

Applications Claiming Priority (7)

Application Number Priority Date Filing Date Title
US24332400P 2000-10-25 2000-10-25
US10/061,938 US6646583B1 (en) 2000-10-25 2001-10-25 High speed digital to analog converter using multiple staggered successive approximation cells
US10/694,759 US6909392B2 (en) 2000-10-25 2003-10-29 Analog to digital converter using multiple staggered successive approximation cells
US11/812,785 USRE41519E1 (en) 2000-10-25 2007-06-21 Method and apparatus for operating a CMOS imager having a pipelined analog to digital converter
US11/896,442 USRE41730E1 (en) 2000-10-25 2007-08-31 Method for operating a CMOS imager having a pipelined analog to digital converter
US87836810A 2010-09-09 2010-09-09
US13/532,165 USRE45493E1 (en) 2000-10-25 2012-06-25 Analog to digital conversion for a CMOS imager

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/694,759 Reissue US6909392B2 (en) 2000-10-25 2003-10-29 Analog to digital converter using multiple staggered successive approximation cells

Publications (1)

Publication Number Publication Date
USRE45493E1 true USRE45493E1 (en) 2015-04-28

Family

ID=29405671

Family Applications (7)

Application Number Title Priority Date Filing Date
US10/061,938 Expired - Lifetime US6646583B1 (en) 2000-10-25 2001-10-25 High speed digital to analog converter using multiple staggered successive approximation cells
US10/694,759 Ceased US6909392B2 (en) 2000-10-25 2003-10-29 Analog to digital converter using multiple staggered successive approximation cells
US11/812,785 Ceased USRE41519E1 (en) 2000-10-25 2007-06-21 Method and apparatus for operating a CMOS imager having a pipelined analog to digital converter
US11/896,441 Expired - Lifetime USRE42117E1 (en) 2000-10-25 2007-08-31 Apparatus for operating a CMOS imager having a pipelined analog to digital converter
US11/896,442 Expired - Lifetime USRE41730E1 (en) 2000-10-25 2007-08-31 Method for operating a CMOS imager having a pipelined analog to digital converter
US13/357,118 Expired - Lifetime USRE45282E1 (en) 2000-10-25 2012-01-24 Method and apparatus for operating a CMOS imager having a pipelined analog to digital converter
US13/532,165 Expired - Lifetime USRE45493E1 (en) 2000-10-25 2012-06-25 Analog to digital conversion for a CMOS imager

Family Applications Before (6)

Application Number Title Priority Date Filing Date
US10/061,938 Expired - Lifetime US6646583B1 (en) 2000-10-25 2001-10-25 High speed digital to analog converter using multiple staggered successive approximation cells
US10/694,759 Ceased US6909392B2 (en) 2000-10-25 2003-10-29 Analog to digital converter using multiple staggered successive approximation cells
US11/812,785 Ceased USRE41519E1 (en) 2000-10-25 2007-06-21 Method and apparatus for operating a CMOS imager having a pipelined analog to digital converter
US11/896,441 Expired - Lifetime USRE42117E1 (en) 2000-10-25 2007-08-31 Apparatus for operating a CMOS imager having a pipelined analog to digital converter
US11/896,442 Expired - Lifetime USRE41730E1 (en) 2000-10-25 2007-08-31 Method for operating a CMOS imager having a pipelined analog to digital converter
US13/357,118 Expired - Lifetime USRE45282E1 (en) 2000-10-25 2012-01-24 Method and apparatus for operating a CMOS imager having a pipelined analog to digital converter

Country Status (1)

Country Link
US (7) US6646583B1 (en)

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6646583B1 (en) * 2000-10-25 2003-11-11 Micron Technology, Inc. High speed digital to analog converter using multiple staggered successive approximation cells
US6787752B2 (en) 2001-07-19 2004-09-07 Micron Technology, Inc. Pseudorandom assignment between elements of the image processor and the A/D converter cells
US7068319B2 (en) * 2002-02-01 2006-06-27 Micron Technology, Inc. CMOS image sensor with a low-power architecture
US7274321B2 (en) * 2005-03-21 2007-09-25 Analog Devices, Inc. Analog to digital converter
US7042382B1 (en) * 2005-05-19 2006-05-09 The United States Of America As Represented By The Secretary Of The Navy Method of time synchronization of multiple A/D sample data records
US7218259B2 (en) * 2005-08-12 2007-05-15 Analog Devices, Inc. Analog-to-digital converter with signal-to-noise ratio enhancement
JP4996323B2 (en) * 2007-04-27 2012-08-08 株式会社東芝 Two-dimensional digital data acquisition element and holographic storage device
DE102007043145B4 (en) * 2007-09-11 2011-12-08 Texas Instruments Deutschland Gmbh Method and device for controlling a successive approximation analog-to-digital converter
JP4900200B2 (en) * 2007-11-15 2012-03-21 ソニー株式会社 Solid-state imaging device and camera system
EP2388923B1 (en) * 2010-05-21 2013-12-04 Stichting IMEC Nederland Asynchronous digital slope analog-to-digital converter and method thereof
US8755460B2 (en) 2010-07-30 2014-06-17 National Instruments Corporation Phase aligned sampling of multiple data channels using a successive approximation register converter
US8560592B2 (en) 2010-07-30 2013-10-15 National Instruments Corporation Performing multiplication for a multi-channel notch rejection filter
US9002917B2 (en) 2010-07-30 2015-04-07 National Instruments Corporation Generating filter coefficients for a multi-channel notch rejection filter
US8237598B2 (en) 2010-07-30 2012-08-07 National Instruments Corporation Sampling of multiple data channels using a successive approximation register converter
US8462240B2 (en) 2010-09-15 2013-06-11 Aptina Imaging Corporation Imaging systems with column randomizing circuits
JP5806539B2 (en) * 2011-07-22 2015-11-10 ルネサスエレクトロニクス株式会社 Solid-state imaging device
US10291251B1 (en) * 2018-09-21 2019-05-14 Semiconductor Components Industries, Llc Imaging systems with sub-radix-2 charge sharing successive approximation register (SAR) analog-to-digital converters

Citations (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4366469A (en) 1980-09-22 1982-12-28 Ilc Data Device Corporation Companding analog to digital converter
US5382975A (en) 1991-08-30 1995-01-17 Fuji Xerox Co., Ltd. Image reading apparatus
US5471515A (en) 1994-01-28 1995-11-28 California Institute Of Technology Active pixel sensor with intra-pixel charge transfer
US5801657A (en) * 1997-02-05 1998-09-01 Stanford University Serial analog-to-digital converter using successive comparisons
US5880691A (en) * 1995-11-07 1999-03-09 California Institute Of Technology Capacitively coupled successive approximation ultra low power analog-to-digital converter
US5886659A (en) * 1996-08-21 1999-03-23 California Institute Of Technology On-focal-plane analog-to-digital conversion for current-mode imaging devices
US5920274A (en) * 1997-08-05 1999-07-06 International Business Machines Corporation Image sensor employing non-uniform A/D conversion
US6124819A (en) * 1996-08-05 2000-09-26 California Institute Of Technology Charge integration successive approximation analog-to-digital converter for focal plane applications using a single amplifier
US6377303B2 (en) * 1997-11-26 2002-04-23 Intel Corporation Strobe compatible digital image sensor with low device count per pixel analog-to-digital conversion
US6456326B2 (en) * 1994-01-28 2002-09-24 California Institute Of Technology Single chip camera device having double sampling operation
US6518907B2 (en) 2000-11-27 2003-02-11 Micron Technology, Inc. System with high-speed A/D converter using multiple successive approximation cells
US6646583B1 (en) * 2000-10-25 2003-11-11 Micron Technology, Inc. High speed digital to analog converter using multiple staggered successive approximation cells
US20040041927A1 (en) 2002-08-29 2004-03-04 Kwang-Bo Cho High intrascene dynamic range NTSC and PAL imager
US6734817B2 (en) 2001-12-26 2004-05-11 Matsushita Electric Industrial Co., Ltd. A/D converter, method of A/D conversion, and signal processing device
US6771202B2 (en) 2002-04-24 2004-08-03 Denso Corporation Analog-to-digital conversion method and device
US6816196B1 (en) * 2001-06-18 2004-11-09 Ess Technology, Inc. CMOS imager with quantized correlated double sampling
US20070223626A1 (en) 2006-03-21 2007-09-27 Shay Waxman Dynamic analog power management in mobile station receivers
US7283080B2 (en) 2005-03-30 2007-10-16 Micron Technology, Inc. High density row RAM for column parallel CMOS image sensors
US7313380B2 (en) 2002-12-27 2007-12-25 Kabushiki Kaisha Toshiba Variable resolution A/D converter
USRE42918E1 (en) * 1994-01-28 2011-11-15 California Institute Of Technology Single substrate camera device with CMOS image sensor

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH1011936A (en) * 1996-06-21 1998-01-16 Fuji Photo Film Co Ltd Magnetic disk cartridge

Patent Citations (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4366469A (en) 1980-09-22 1982-12-28 Ilc Data Device Corporation Companding analog to digital converter
US5382975A (en) 1991-08-30 1995-01-17 Fuji Xerox Co., Ltd. Image reading apparatus
US6456326B2 (en) * 1994-01-28 2002-09-24 California Institute Of Technology Single chip camera device having double sampling operation
US5471515A (en) 1994-01-28 1995-11-28 California Institute Of Technology Active pixel sensor with intra-pixel charge transfer
USRE42918E1 (en) * 1994-01-28 2011-11-15 California Institute Of Technology Single substrate camera device with CMOS image sensor
USRE42974E1 (en) * 1994-01-28 2011-11-29 California Institute Of Technology CMOS active pixel sensor type imaging system on a chip
US5880691A (en) * 1995-11-07 1999-03-09 California Institute Of Technology Capacitively coupled successive approximation ultra low power analog-to-digital converter
US6124819A (en) * 1996-08-05 2000-09-26 California Institute Of Technology Charge integration successive approximation analog-to-digital converter for focal plane applications using a single amplifier
US5886659A (en) * 1996-08-21 1999-03-23 California Institute Of Technology On-focal-plane analog-to-digital conversion for current-mode imaging devices
US5801657A (en) * 1997-02-05 1998-09-01 Stanford University Serial analog-to-digital converter using successive comparisons
US5920274A (en) * 1997-08-05 1999-07-06 International Business Machines Corporation Image sensor employing non-uniform A/D conversion
US6377303B2 (en) * 1997-11-26 2002-04-23 Intel Corporation Strobe compatible digital image sensor with low device count per pixel analog-to-digital conversion
US6646583B1 (en) * 2000-10-25 2003-11-11 Micron Technology, Inc. High speed digital to analog converter using multiple staggered successive approximation cells
USRE41730E1 (en) * 2000-10-25 2010-09-21 Round Rock Research, Llc Method for operating a CMOS imager having a pipelined analog to digital converter
USRE42117E1 (en) 2000-10-25 2011-02-08 Round Rock Research, Llc Apparatus for operating a CMOS imager having a pipelined analog to digital converter
US6518907B2 (en) 2000-11-27 2003-02-11 Micron Technology, Inc. System with high-speed A/D converter using multiple successive approximation cells
US6816196B1 (en) * 2001-06-18 2004-11-09 Ess Technology, Inc. CMOS imager with quantized correlated double sampling
US6734817B2 (en) 2001-12-26 2004-05-11 Matsushita Electric Industrial Co., Ltd. A/D converter, method of A/D conversion, and signal processing device
US6771202B2 (en) 2002-04-24 2004-08-03 Denso Corporation Analog-to-digital conversion method and device
US20040041927A1 (en) 2002-08-29 2004-03-04 Kwang-Bo Cho High intrascene dynamic range NTSC and PAL imager
US20080218621A1 (en) 2002-08-29 2008-09-11 Micron Technology, Inc. High intrascene dynamic range NTSC and PAL imager
US7313380B2 (en) 2002-12-27 2007-12-25 Kabushiki Kaisha Toshiba Variable resolution A/D converter
US7283080B2 (en) 2005-03-30 2007-10-16 Micron Technology, Inc. High density row RAM for column parallel CMOS image sensors
US20070223626A1 (en) 2006-03-21 2007-09-27 Shay Waxman Dynamic analog power management in mobile station receivers

Also Published As

Publication number Publication date
US6909392B2 (en) 2005-06-21
US6646583B1 (en) 2003-11-11
USRE41730E1 (en) 2010-09-21
US20040085237A1 (en) 2004-05-06
USRE45282E1 (en) 2014-12-09
USRE42117E1 (en) 2011-02-08
USRE41519E1 (en) 2010-08-17

Similar Documents

Publication Publication Date Title
USRE45493E1 (en) Analog to digital conversion for a CMOS imager
CN101512905B (en) Single slope analog-to-digital converter
US7629913B2 (en) Data processing method, data processing apparatus, solid-state image pickup apparatus, image pickup apparatus and electronic apparatus
EP2104235B1 (en) Analog-to-digital converter, analog-to-digital converting method, solid-state image pickup device.
US9479189B2 (en) A/D converter, solid-state imaging device and camera system
EP0954167B1 (en) Improvements in or relating to image processing systems
US7629914B2 (en) Counter circuit, AD conversion method, AD converter, semiconductor device for detecting distribution of physical quantities, and electronic apparatus
JP3904111B2 (en) Solid-state imaging device and signal processing method thereof
EP2048786A2 (en) Data processor, solid-state imaging device, imaging device, and electronic apparatus
KR19990084630A (en) CMOS image sensor and its driving method
US20130020471A1 (en) Solid-state imaging device
US6137432A (en) Low-power column parallel ADC in CMOS image sensors
US6583817B1 (en) Autocalibration of the A/D converter within the CMOS type image sensor
US20150124137A1 (en) A/d conversion device, solid-state image-capturing device, and electronic device
CN102801419A (en) Method and apparatus for analog-to-digital (A/D) conversion, semiconductor device and electronic apparatus
JP3141832B2 (en) A / D converter and A / D converter using the same
US20170339358A1 (en) Phase delay counting analog-to-digital converter circuitry
US6518907B2 (en) System with high-speed A/D converter using multiple successive approximation cells
US20020126215A1 (en) Data conversion/output apparatus
US6677873B2 (en) Oversampled centroid A to D converter
US6553437B1 (en) Addressing and communication for multiple-chip optical sensor arrays
CN112087227A (en) Gray code counting signal distribution system
US8907835B2 (en) A/D conversion circuit and solid-state image pickup device
EP0608130A1 (en) Solid-state imaging device with fast clock speed for improved image quality
KR101738694B1 (en) Parallel mode readout ic for x-ray image sensor and method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: ROUND ROCK RESEARCH, LLC, NEW JERSEY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:030864/0669

Effective date: 20091223

FPAY Fee payment

Year of fee payment: 12