WO1985005525A1 - Non-linear sync signal processing circuit - Google Patents

Non-linear sync signal processing circuit Download PDF

Info

Publication number
WO1985005525A1
WO1985005525A1 PCT/US1985/000844 US8500844W WO8505525A1 WO 1985005525 A1 WO1985005525 A1 WO 1985005525A1 US 8500844 W US8500844 W US 8500844W WO 8505525 A1 WO8505525 A1 WO 8505525A1
Authority
WO
WIPO (PCT)
Prior art keywords
timer
sync
window
signals
signal
Prior art date
Application number
PCT/US1985/000844
Other languages
French (fr)
Inventor
Frederick H. Auld, Jr.
David L. Walker
Original Assignee
Zenith Electronics Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Zenith Electronics Corporation filed Critical Zenith Electronics Corporation
Publication of WO1985005525A1 publication Critical patent/WO1985005525A1/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/16Analogue secrecy systems; Analogue subscription systems
    • H04N7/167Systems rendering the television signal unintelligible and subsequently intelligible
    • H04N7/171Systems operating in the amplitude domain of the television signal
    • H04N7/1713Systems operating in the amplitude domain of the television signal by modifying synchronisation signals

Definitions

  • This invention relates generally to sync signal recovery systems and specifically to systems for re ⁇ covering synchronizing signals that have been distorted.
  • the characteristics of synchronizing signals in NTSC television signals are controlled by FCC stand ⁇ ards and are applicable to both over-the-air and cable transmissions.
  • the width or duration of the synchon-. _. izing signal tip is specified to be 4.7 +_ 0.1 micro ⁇ seconds. In the 525 scanning line system used in the United States, the length of a horizontal line, that is the period between synchronizing signal tips, is 63.5 microseconds.
  • the regen ⁇ erated sync signals need to be identified as to vertical field to properly and automatically control the decoding equipment. This is because of field interlacing in the television signal which requires the regenerated sync signal to be correlated with the video display to result in a properly decoded signal.
  • this invention seeks to provide a novel synchronizing signal recovery circuit primarily designed for use with distorted sync signals.
  • the present invention therefore provides a sync signal processing circuit for use in a television system with sync signals having first, second and third characteristics, characterized by the combination of means for detecting first signals in said video signal having said first characteristic; means for detecting second signals in said video signal having said first charact ⁇ eristic; means for detecting second signals in said video signal having said second characteristic? and means for processing said first and second detected signals to determine the presence of said third charact ⁇ eristic.
  • One of the features of this invention is that it provides a processor for suppressed sync that requires only the video signal to reconstitute sync signals.
  • FIGURE 1 is a schematic diagram of a non-linear sync processor constructed in accordance with the invention
  • FIGURE 2 is a series of waveforms illustrating operation of the invention.
  • FIGURE 3 is a series of waveforms indicating the vertical field identification feature of the invention.
  • an operational amplifier 10 has its negative input terminal connected through a resistor 14 to a video input terminal 12 and its posi- tive input terminal connected to a fixed source of potential VI.
  • the fixed potential VI is developed at the junction of a resistor 22, connected to a voltage source V, and the parallel combination of a resistor 24 and a capacitor 26 connected to ground.
  • the output terminal of amplifier 10 is coupled back to its negative input terminal by a feedback resistor 16.
  • This output terminal is also connected to a capacitor 18 which, with a resistor 20, forms a differentiation network for the input baseband composite video signal at terminal 12.
  • the lower end of resistor 20 is connected back to VI.
  • the Voltage VI raises the level of the operational amplifier to assure that the positive and negative peaks of the differentiated signals are reproduced.
  • the various wave- forms indicated at points throughout the circuits are included for ease in understanding the operation of the invention. As shown, the sync is suppressed below the peaks of video signal.
  • the differentiated video signal is coupled through a resistor 25 to the negative input terminal of another operational amplifier 28 having its positive input terminal connected to VI and its output terminal connected to its negative input terminal through a feed ⁇ back resistor 29.
  • the output terminal of amplifier 28 is coupled to a pair of comparators 30 and 40.
  • Compara ⁇ tor 30 has its positive input terminal connected to the output terminal of amplifier 28 and its negative input terminal connected to the junction of a resistor 32 connected to a voltage source V, and to the parallel combination of a resistor 34 and a capacitor 36 connected to ground.
  • comparator 40 has its negative input terminal connected to the output terminal of ampli ⁇ bomb 28 and its positive input terminal connected to the junction of a resistor 42 connected to voltage source V, and to the parallel combination of a resistor 44 and a capacitor 46 connected to ground. With this arrangement. comparator 40 operates on the negative-going signal output from amplifier 28 to produce a positive pulse output and comparator 30 operates on the positive-going signal output of amplifier 28 to produce a similar posi- tive pulse output.
  • the pulse outputs of the comparators are displaced in time with that of comparator 40 corresponding to nega ⁇ tive-going signal charges including the leading edge of a suppressed sync pulse and that of comparator 30 cor- responding to positive-going signal charges including the trailing edge of the suppressed sync pulse.
  • the output terminal of comparator 30 is coupled to a voltage source V2 through a resistor 38 and to a- terminal A of a non-retriggerable monostable timer 50.
  • An RC timing network comprising a resistor 52 and a capacitor 54 connected between V2 and ground, is suitably coupled across timer circuit 50.
  • the Q output terminal of timer 50 is connected to a sync output terminal 56 where a regenerated sync-like output is produced.
  • the output terminal of comparator 40 is connected to voltage source V2 through a resistor 48 and to a ter ⁇ minal A of another non-retriggerable monostable timer 60 having its B terminal connected to the Q terminal of timer 50.
  • The-RC timing network for timer 60 comprises a resistor 62 and a compacitor 64 coupled between V2 and ground.
  • the Q output terminal of timer 60 is con ⁇ nected to the B terminal of timer 50.
  • the timing dura ⁇ tions of timers 60 and 50 are 6 microseconds and 58 micro ⁇ seconds, respectively.
  • Reference to FIGURE 1 and FIGURE 2 together may be of assistance in understanding the operation of the invention.
  • waveform A represents the video signal at terminal 12 and includes a suppressed sync pulse 68 having a leading edge 70 and a trailing edge 80. The sync pulse is seen to be completely lost in the video signal.
  • the width of the suppressed sync pulse is 4.7 microseconds and the time between sync pulses, that is between the leading edges of successive sync pulses, is 63.5 microseconds.
  • Wave ⁇ form B illustrates the differentiated signal present at the output terminal of amplifier 28 with peak 72 repre ⁇ senting the leading edge of the sync pulse and portion 82 the trailing edge. Peak 91 corresponds to positive-going video portion 65 and peak 73 corresponds to negative- going video portion 66.
  • Waveforms C and D represent the pulse outputs of comparators 40 and 30, respectively.
  • the cross hatched pulses 83 and 75 correspond to video portions, whereas pulses 74 and 84 correspond to the leading and trailing edges of a suppressed sync pulse.
  • Waveform E represents the signal at the Q terminal of timer 60 and is a pulse having a leading edge 76 and a trailing edge 77 and a duration of 6 microseconds.
  • Wave ⁇ form F represents the signal at the Q terminal of timer 50 and is a regenerated sync-like pulse having a leading edge 78 and a trailing edge 86.
  • This pulse is formed by combining the effect of timer 60 on the input circuit of timer 50, since timer 50 is activated by timer 60 and in turn controls activiation of timer 50.
  • the potential on the Q terminal of timer 50 goes high and persists for 58 microseconds when activated.
  • timer 60 is immune to triggering input signals at its ter ⁇ minal A during this period. While timer 60 is immune, pulse 75 is discriminated against and while timer 50 is immune, pulse 83 is discriminated against.
  • the circuit operates to seek a leading edge of a given polarity in the video signal and establish a first window during which a trailing edge of opposite polarity must appear. If such an edge appears, it is assumed that a sync pulse has been found and a second window is established to preclude other information until a minimum time period has elapsed.
  • the timing of the windows is - 6 - based upon knowledge of the characteristics of NTSC system synchronizing signals.
  • Timing rela ⁇ tionship which, is known for synchronizing signals, that is used to discriminate against video and noise. Initially, the logic levels on the Q terminal of both, timers 50 and 60 are high and these at their Q terminals are low. Timer 60 is therefore enabled Cits B input terminal is connected to the low logic level at the Q terminal of timer 50) and will be triggered by a pulse from comparator 40 to begin a 6 microsecond timing interval (first window) . Since the timer is non- retriggerable, it must be reset by appropriate voltage on the Q terminal of timer 50.
  • timer 60 when timer 60 is triggered, it enables the B input of timer 50 for 6 microseconds to look for a pulse from comparator 30 corresponding to the sync pulse trailing edge. If one occurs within the 6 microsecond period, timer 50 is trig ⁇ gered to begin a 58 microsecond period (second window) during which timer 60 is disabled since the Q terminal of timer 50 goes high. If a true sync signal has been detected rather than video or noise, a subsequent leading edge will be differentiated just after expiration of the 58 microsecond period.
  • the regenerated signal is measured against three characteristics of a conventional sync signal.
  • the circuit of the invention determines the presence of a leading edge, establishes a 6 microsecond first window for the detection of a trailing edge and establishes a 58 microsecond second window from the trailing edge before a subsequent leading edge will be recognized.
  • leading edges of the pulses may not necessarily be precisely timed in their occurrence 'because upon expiration of the 58 microsecond window, the voltage on the Q terminal of timer 50 goes low and marks the beginning of a new regenerated pulse although this is before the occurrence of a subsequent sync pulse.
  • the trailing edges of the regenerated pulses are in precise time relation ⁇ ship and subsequent sync processing circuitry (not shown) is triggered by these trailing edges.
  • FIGURE 3 a portion of the synchronizing signal corresponding to two successive television signal vertical blanking intervals is depicted. Specifically during one vertical blanking interval, narrow equalizing pulses occur in the signal for three horizontal lines and broad pulses occur for three lines to develop the vertical blanking pulse. Because of field interlacing of the scanned tele- vision picture, only half of the horizontal lines are scanned during each field with successive fields being interlaced. Thus successive vertical blanking intervals include sync signals displaced by one half of a line.
  • the circuit of the invention does not respond to the nar- row equalizing pulses because of the second window timing interval but does respond to the displaced sync-like sig ⁇ nals to yield .regenerated sync signals that are identi- fiably different for the two fields. Specifically a broad horizontal "sync" pulse is generated during one field which may be used as an identifier of that parti ⁇ cular field. In the other field, the vertical blanking pulse developed is slightly narrower, which has no adverse effect on system operation.
  • Waveform Fl represents a portion of the video signal commencing with horizontal line 1 of the vertical blanking interval.
  • the narrow equalizing pulses during lines 1, 2, and 3, the broad vertical pulses during lines 4, 5, and 6 and the narrow equalizing pulses during lines 7, 8, and 9 of Fl should be compared with their counter- part pulses of F2, which represents the next vertical interval.
  • the displacement of one half line in commencing - a - horizontal line 1 results in line 9 not having an equalizing pulse.
  • the circuit of the invention produces regenerated sync-like signals depicted by waveform SI and S2, corres- ponding to Fl and F2, respectively.
  • Pulses 88, 90, and 92 are developed in response to Fl.
  • the one half line displacement causes the last of pulses 94 positioned at the beginning of. line 3, to be followed one half line later by the first broad vertical pulse. This latter pulse occurs before the second window has terminated and is therefore ignored by the circuit of the invention.
  • the result is a slightly shorter duration vertical pulse 96.
  • the equal ⁇ izing pulses are again ignored by the circuit of the invention and pulses 98 are generated.
  • the last equal ⁇ izing pulse (in line 9) is missing in F2 and the second window terminates thus creating a wide pulse 99 until the next pulse 98 is generated. Broad pulse 99 is thus a distinct identifier marking the particular one of the two different vertical fields being transmitted.

Abstract

A non-linear sync signal processor for deriving a sync-like signal from video information with suppressed sync signals includes a differentiating circuit (18, 20) for deriving pulse potentials from the leading and trailing edges of suppressed sync signals, a pair of comparators (30, 40) for generating signals corresponding to the pulse potentials and a pair of non-retriggerable monostable timers (50, 60), one (60) for creating a 6 microsecond first window in response to a leading edge and the other (50) for creating a 58 microsecond second window in response to a trailing edge occurring in the first window. The second timer (50) is enabled by operation of the first timer (60) and the first timer (60) is inhibited during operation of the second timer (50). Thus only sync-like signals having three characteristics of conventional sync signals are regenerated.

Description

NON-LINEAR SYNC SIGNAL PROCESSING CIRCUIT
This invention relates generally to sync signal recovery systems and specifically to systems for re¬ covering synchronizing signals that have been distorted. The characteristics of synchronizing signals in NTSC television signals are controlled by FCC stand¬ ards and are applicable to both over-the-air and cable transmissions. The width or duration of the synchon-. _. izing signal tip is specified to be 4.7 +_ 0.1 micro¬ seconds. In the 525 scanning line system used in the United States, the length of a horizontal line, that is the period between synchronizing signal tips, is 63.5 microseconds.
It is common in both over-the-air and cable transmissions, to encode or scramble television signals to prevent their unauthorized use by those not having the requisite decoding equipment. A very common form of scrambling involves suppression of sync signals so that conventional television receiver synchronizing signal circuits are incapable of recovering them. In those instances, a form of pilot signal or other sync signal reference is also transmitted to enable the decoding equipment to appropriately reconstitute the synchronizing signals. It is however, often desirable to have the capability of regenerating proper sync signal information from the video information alone, without the need for supplemental pilot or reference signals.
In the encoding system mentioned, the regen¬ erated sync signals need to be identified as to vertical field to properly and automatically control the decoding equipment. This is because of field interlacing in the television signal which requires the regenerated sync signal to be correlated with the video display to result in a properly decoded signal.
Essentially, therefore, this invention seeks to provide a novel synchronizing signal recovery circuit primarily designed for use with distorted sync signals.
The present invention therefore provides a sync signal processing circuit for use in a television system with sync signals having first, second and third characteristics, characterized by the combination of means for detecting first signals in said video signal having said first characteristic; means for detecting second signals in said video signal having said first charact¬ eristic; means for detecting second signals in said video signal having said second characteristic? and means for processing said first and second detected signals to determine the presence of said third charact¬ eristic.
One of the features of this invention is that it provides a processor for suppressed sync that requires only the video signal to reconstitute sync signals.
Further features and advantages of the invention will become apparent upon reading the following descrip¬ tion of a preferred embodiment of the invention in con- junction with the drawingsof which:
FIGURE 1 is a schematic diagram of a non-linear sync processor constructed in accordance with the invention;
FIGURE 2 is a series of waveforms illustrating operation of the invention; and
FIGURE 3 is a series of waveforms indicating the vertical field identification feature of the invention.
Referring to FIGURE 1, an operational amplifier 10 has its negative input terminal connected through a resistor 14 to a video input terminal 12 and its posi- tive input terminal connected to a fixed source of potential VI. The fixed potential VI is developed at the junction of a resistor 22, connected to a voltage source V, and the parallel combination of a resistor 24 and a capacitor 26 connected to ground. The output terminal of amplifier 10 is coupled back to its negative input terminal by a feedback resistor 16. This output terminal is also connected to a capacitor 18 which, with a resistor 20, forms a differentiation network for the input baseband composite video signal at terminal 12. The lower end of resistor 20 is connected back to VI. The Voltage VI raises the level of the operational amplifier to assure that the positive and negative peaks of the differentiated signals are reproduced. The various wave- forms indicated at points throughout the circuits are included for ease in understanding the operation of the invention. As shown, the sync is suppressed below the peaks of video signal.
The differentiated video signal is coupled through a resistor 25 to the negative input terminal of another operational amplifier 28 having its positive input terminal connected to VI and its output terminal connected to its negative input terminal through a feed¬ back resistor 29. The output terminal of amplifier 28 is coupled to a pair of comparators 30 and 40. Compara¬ tor 30 has its positive input terminal connected to the output terminal of amplifier 28 and its negative input terminal connected to the junction of a resistor 32 connected to a voltage source V, and to the parallel combination of a resistor 34 and a capacitor 36 connected to ground. Similarly, comparator 40 has its negative input terminal connected to the output terminal of ampli¬ fier 28 and its positive input terminal connected to the junction of a resistor 42 connected to voltage source V, and to the parallel combination of a resistor 44 and a capacitor 46 connected to ground. With this arrangement. comparator 40 operates on the negative-going signal output from amplifier 28 to produce a positive pulse output and comparator 30 operates on the positive-going signal output of amplifier 28 to produce a similar posi- tive pulse output. As is shown more clearly in FIGURE 2, the pulse outputs of the comparators are displaced in time with that of comparator 40 corresponding to nega¬ tive-going signal charges including the leading edge of a suppressed sync pulse and that of comparator 30 cor- responding to positive-going signal charges including the trailing edge of the suppressed sync pulse.
The output terminal of comparator 30 is coupled to a voltage source V2 through a resistor 38 and to a- terminal A of a non-retriggerable monostable timer 50. An RC timing network, comprising a resistor 52 and a capacitor 54 connected between V2 and ground, is suitably coupled across timer circuit 50. The Q output terminal of timer 50 is connected to a sync output terminal 56 where a regenerated sync-like output is produced. The output terminal of comparator 40 is connected to voltage source V2 through a resistor 48 and to a ter¬ minal A of another non-retriggerable monostable timer 60 having its B terminal connected to the Q terminal of timer 50. The-RC timing network for timer 60 comprises a resistor 62 and a compacitor 64 coupled between V2 and ground. The Q output terminal of timer 60 is con¬ nected to the B terminal of timer 50. The timing dura¬ tions of timers 60 and 50 are 6 microseconds and 58 micro¬ seconds, respectively. Reference to FIGURE 1 and FIGURE 2 together may be of assistance in understanding the operation of the invention. In FIGURE 2 waveform A represents the video signal at terminal 12 and includes a suppressed sync pulse 68 having a leading edge 70 and a trailing edge 80. The sync pulse is seen to be completely lost in the video signal. The width of the suppressed sync pulse, as - 5 - mentioned above, is 4.7 microseconds and the time between sync pulses, that is between the leading edges of successive sync pulses, is 63.5 microseconds. Wave¬ form B illustrates the differentiated signal present at the output terminal of amplifier 28 with peak 72 repre¬ senting the leading edge of the sync pulse and portion 82 the trailing edge. Peak 91 corresponds to positive-going video portion 65 and peak 73 corresponds to negative- going video portion 66. Waveforms C and D represent the pulse outputs of comparators 40 and 30, respectively. The cross hatched pulses 83 and 75 correspond to video portions, whereas pulses 74 and 84 correspond to the leading and trailing edges of a suppressed sync pulse. As will be seen the inventive circuit only responds to pulses 74 and 84. Waveform E represents the signal at the Q terminal of timer 60 and is a pulse having a leading edge 76 and a trailing edge 77 and a duration of 6 microseconds. Wave¬ form F represents the signal at the Q terminal of timer 50 and is a regenerated sync-like pulse having a leading edge 78 and a trailing edge 86. This pulse is formed by combining the effect of timer 60 on the input circuit of timer 50, since timer 50 is activated by timer 60 and in turn controls activiation of timer 50. The potential on the Q terminal of timer 50 goes high and persists for 58 microseconds when activated. This potential renders timer 60 immune to triggering input signals at its ter¬ minal A during this period. While timer 60 is immune, pulse 75 is discriminated against and while timer 50 is immune, pulse 83 is discriminated against. The circuit operates to seek a leading edge of a given polarity in the video signal and establish a first window during which a trailing edge of opposite polarity must appear. If such an edge appears, it is assumed that a sync pulse has been found and a second window is established to preclude other information until a minimum time period has elapsed. The timing of the windows is - 6 - based upon knowledge of the characteristics of NTSC system synchronizing signals. It is the timing rela¬ tionship, which, is known for synchronizing signals, that is used to discriminate against video and noise. Initially, the logic levels on the Q terminal of both, timers 50 and 60 are high and these at their Q terminals are low. Timer 60 is therefore enabled Cits B input terminal is connected to the low logic level at the Q terminal of timer 50) and will be triggered by a pulse from comparator 40 to begin a 6 microsecond timing interval (first window) . Since the timer is non- retriggerable, it must be reset by appropriate voltage on the Q terminal of timer 50. Thus, when timer 60 is triggered, it enables the B input of timer 50 for 6 microseconds to look for a pulse from comparator 30 corresponding to the sync pulse trailing edge. If one occurs within the 6 microsecond period, timer 50 is trig¬ gered to begin a 58 microsecond period (second window) during which timer 60 is disabled since the Q terminal of timer 50 goes high. If a true sync signal has been detected rather than video or noise, a subsequent leading edge will be differentiated just after expiration of the 58 microsecond period.
Thus the regenerated signal is measured against three characteristics of a conventional sync signal.
The first is that it has a leading edge of proper polar¬ ity; the second is that it has a trailing edge of opposite polarity occurring within a predetermined time of the lead¬ ing edge; and the third, is that the period between suc- cessive pulses is correct. The circuit of the invention determines the presence of a leading edge, establishes a 6 microsecond first window for the detection of a trailing edge and establishes a 58 microsecond second window from the trailing edge before a subsequent leading edge will be recognized. It will be appreciated that the leading edges of the pulses may not necessarily be precisely timed in their occurrence 'because upon expiration of the 58 microsecond window, the voltage on the Q terminal of timer 50 goes low and marks the beginning of a new regenerated pulse although this is before the occurrence of a subsequent sync pulse. The trailing edges of the regenerated pulses, however are in precise time relation¬ ship and subsequent sync processing circuitry (not shown) is triggered by these trailing edges.
Tn FIGURE 3, a portion of the synchronizing signal corresponding to two successive television signal vertical blanking intervals is depicted. Specifically during one vertical blanking interval, narrow equalizing pulses occur in the signal for three horizontal lines and broad pulses occur for three lines to develop the vertical blanking pulse. Because of field interlacing of the scanned tele- vision picture, only half of the horizontal lines are scanned during each field with successive fields being interlaced. Thus successive vertical blanking intervals include sync signals displaced by one half of a line. The circuit of the invention does not respond to the nar- row equalizing pulses because of the second window timing interval but does respond to the displaced sync-like sig¬ nals to yield .regenerated sync signals that are identi- fiably different for the two fields. Specifically a broad horizontal "sync" pulse is generated during one field which may be used as an identifier of that parti¬ cular field. In the other field, the vertical blanking pulse developed is slightly narrower, which has no adverse effect on system operation.
Waveform Fl represents a portion of the video signal commencing with horizontal line 1 of the vertical blanking interval. The narrow equalizing pulses during lines 1, 2, and 3, the broad vertical pulses during lines 4, 5, and 6 and the narrow equalizing pulses during lines 7, 8, and 9 of Fl should be compared with their counter- part pulses of F2, which represents the next vertical interval. The displacement of one half line in commencing - a - horizontal line 1 results in line 9 not having an equalizing pulse.
The circuit of the invention produces regenerated sync-like signals depicted by waveform SI and S2, corres- ponding to Fl and F2, respectively. Pulses 88, 90, and 92 are developed in response to Fl. In S2 however, the one half line displacement causes the last of pulses 94 positioned at the beginning of. line 3, to be followed one half line later by the first broad vertical pulse. This latter pulse occurs before the second window has terminated and is therefore ignored by the circuit of the invention. The result is a slightly shorter duration vertical pulse 96. At the end of pulse 96, the equal¬ izing pulses are again ignored by the circuit of the invention and pulses 98 are generated. The last equal¬ izing pulse (in line 9) is missing in F2 and the second window terminates thus creating a wide pulse 99 until the next pulse 98 is generated. Broad pulse 99 is thus a distinct identifier marking the particular one of the two different vertical fields being transmitted.
What has been described is a novel non-linear sync processing circuit for generating a sync-like signal from only the video signal despite distortions in the sync sig¬ nal. It will be appreciated that the circuit may also be used to generate sync-like signals from video information in which the sync signals are not distorted. It is recognized that numerous modifications and changes in the described embodiment of the invention will be apparent to those skilled in the art without departing from the true spirit and scope thereof. The invention is to be limited only as defined in the claims.

Claims

CLAIMS 1. A sync signal processing circuit for use in a television system with sync signals having first, second and third characteristics, characterized by the combination of means (10, 12) for deriving a video signal including said sync signals; means (18, 20, 40) for detecting first signals in said video signal having said first characteristic; means (18, 20, 30) for detecting second signals in. said video signal having said second characteristic; and means (50, 60) for processing said first and second detected signals to determine the presence of said third characteristic.
2. The circuit of claim 1 characterized in that said first characteristic is the leading edge of the sync pulse, said second characteristic is the trailing edge of the sync pulse occurring within a predetermined time of said leading edge, and said third characteristic is the time between successive sync pulses.
3. The circuit of claim 1 or 2 characterized by first window means (60) for creating a first window in .. response to a detected signal having said first character¬ istic; and second window means (50) creating a second window in response to a detected signal havinσ said second charac¬ teristic to determine the presence of said third character¬ istic.
4. The circuit of claim 3 characterized in that said first and said second window means include a different¬ iating circuit (18,20) and a first and second timer (60,50) .
5. The circuit of claim 4 characterized in that said first timer (60) is activated by a detected first signal and said second timer (50) is activated by a detected second signal occurring during said first window.
6. The circuit of claim 5 characterized in that an identifier siσnal is produced for particular alternate fields of said television signal.
7. A non-linear sync processor for a television signal including suppressed sync signals, characterized by the combination of differentiation means (18, 20) for detecting leading and trailing edges of said suppressed sync signals; first window means including a first timer (60) activated by a first of said leading edges for estab¬ lishing a period slightly in excess of the time betweeen said leading and trailing edges; second window means, in¬ cluding a second timer (50) activated by a first of said trailing edges occurring during said first window for establishing a second window of a duration slightly less than the time interval between successive sync signals; and means interconnecting said second timer (50) and said first timer (60) to inhibit said first timer (60) during said second window.
8. The system of claim 7 characterized in that said first timer (60) has a duration of 6 microseconds and said second timer (50) has a duration of 58 microseconds.
9. The system of claim 6 characterized in that said first and said second timers are non-retriggerable monostable' circuits (60, 50) .
PCT/US1985/000844 1984-05-16 1985-05-09 Non-linear sync signal processing circuit WO1985005525A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US610,560 1984-05-16
US06/610,560 US4703354A (en) 1984-05-16 1984-05-16 Non-linear sync signal processing circuit

Publications (1)

Publication Number Publication Date
WO1985005525A1 true WO1985005525A1 (en) 1985-12-05

Family

ID=24445526

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1985/000844 WO1985005525A1 (en) 1984-05-16 1985-05-09 Non-linear sync signal processing circuit

Country Status (3)

Country Link
US (1) US4703354A (en)
EP (1) EP0181916A1 (en)
WO (1) WO1985005525A1 (en)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5113440A (en) * 1989-07-21 1992-05-12 Oci Communcations, Inc. Universal decoder
JP2697231B2 (en) * 1990-03-12 1998-01-14 松下電器産業株式会社 CATV system
GB2253960B (en) * 1991-02-21 1995-02-15 Gen Electric Co Ltd A duo-binary and/or binary data slicer
US5644637A (en) * 1995-09-27 1997-07-01 General Instrument Corporation Of Delaware Method and apparatus for recovering synchronizing signals in scrambled television pictures
US6424716B1 (en) * 1998-12-15 2002-07-23 Macrovision Corp. Method and apparatus for improved horizontal and vertical overlay signals for greater concealment in modern TV sets

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3460161A (en) * 1964-04-07 1969-08-05 R & R Research Ltd Secrecy television apparatus with scrambled synchronizing signals
US4095258A (en) * 1976-10-15 1978-06-13 Blonder-Tongue Laboratories, Inc. Apparatus for decoding scrambled television and similar transmissions
US4159481A (en) * 1976-08-12 1979-06-26 Nippon Television Industry Corporation Synchronizing signal selecting circuit
FR2493635A1 (en) * 1980-10-31 1982-05-07 Texas Instruments France Pulse synchronising circuit for e.g. teletext system - compares outputs of two detectors for pulse peaks and envelopes respectively using RC transistor circuit

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE1274176B (en) * 1967-02-25 1968-08-01 Fernseh Gmbh Arrangement for deriving interference-free synchronization information from the synchronization signal of a television signal
JPS5246771B2 (en) * 1973-04-18 1977-11-28
US4523228A (en) * 1983-02-15 1985-06-11 Scientific Atlanta Inc. Sync suppression scrambling of television signals for subscription TV

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3460161A (en) * 1964-04-07 1969-08-05 R & R Research Ltd Secrecy television apparatus with scrambled synchronizing signals
US4159481A (en) * 1976-08-12 1979-06-26 Nippon Television Industry Corporation Synchronizing signal selecting circuit
US4095258A (en) * 1976-10-15 1978-06-13 Blonder-Tongue Laboratories, Inc. Apparatus for decoding scrambled television and similar transmissions
FR2493635A1 (en) * 1980-10-31 1982-05-07 Texas Instruments France Pulse synchronising circuit for e.g. teletext system - compares outputs of two detectors for pulse peaks and envelopes respectively using RC transistor circuit

Also Published As

Publication number Publication date
US4703354A (en) 1987-10-27
EP0181916A1 (en) 1986-05-28

Similar Documents

Publication Publication Date Title
KR100307979B1 (en) Secondary Video Data Slicer
ES554085A0 (en) METHOD AND ITS CORRESPONDING DEVICE FOR THE PROCESS OF VIDEO SIGNALS IN ORDER TO PREVENT THE REALIZATION OF ACCEPTABLE VIDEO RECORDINGS FROM THE SAME
DE3119015C2 (en) Method for encrypting and decrypting video and audio signals
US4336553A (en) Method of coding audio and video signals
US4424532A (en) Coding and decoding system for video and audio signals
KR880001922B1 (en) Non-copiable video tape recording system
US4691354A (en) Vertical interval data blanker
KR960002698B1 (en) Clamping circuit
US4723164A (en) Tri-state sync technique
WO1985005525A1 (en) Non-linear sync signal processing circuit
US3564141A (en) Sync regenerator
US4491870A (en) Digital sync separator
US4463376A (en) Television signal processing system for a wireless pay system
US4228456A (en) Burst gating signal generating circuit
US3867010A (en) Vertical interval reference signal extraction circuit arrangement
EP0081875B1 (en) Electrical data pulse processing
US3641265A (en) Television recording system with alternate period inversion and automatic frequency control
US4689680A (en) Circuit arrangement for generating clamping pulses
US3674918A (en) Method and arrangement for the transmission of synchronizing information to color television apparatus
JPH025073B2 (en)
JPS6151831B2 (en)
GB2088663A (en) Circuit arrangement for deriving a field synchronising signal from a composite television synchronising signal
JPS6151473B2 (en)
CA1208760A (en) Vertical interval data blanker
JPS59193680A (en) Automatic discriminating system of television broadcast system

Legal Events

Date Code Title Description
AK Designated states

Designated state(s): DK FI NO

AL Designated countries for regional patents

Designated state(s): AT BE CH DE FR GB IT LU NL SE