WO2001077007A1 - Mechanical landing pad formed on the underside of a mems device - Google Patents

Mechanical landing pad formed on the underside of a mems device Download PDF

Info

Publication number
WO2001077007A1
WO2001077007A1 PCT/US2001/011046 US0111046W WO0177007A1 WO 2001077007 A1 WO2001077007 A1 WO 2001077007A1 US 0111046 W US0111046 W US 0111046W WO 0177007 A1 WO0177007 A1 WO 0177007A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
landing pad
device layer
plug
standoff
Prior art date
Application number
PCT/US2001/011046
Other languages
French (fr)
Inventor
Michael J. Daneman
Behrang Behin
Meng-Hsiung Kiang
Original Assignee
Onix Microsystems, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Onix Microsystems, Inc. filed Critical Onix Microsystems, Inc.
Priority to AU2001253159A priority Critical patent/AU2001253159A1/en
Publication of WO2001077007A1 publication Critical patent/WO2001077007A1/en
Priority to PCT/US2002/009038 priority patent/WO2002091464A1/en

Links

Classifications

    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B26/00Optical devices or arrangements for the control of light using movable or deformable optical elements
    • G02B26/08Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light
    • G02B26/0816Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light by means of one or more reflecting elements
    • G02B26/0833Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light by means of one or more reflecting elements the reflecting element being a micromechanical device, e.g. a MEMS mirror, DMD
    • G02B26/085Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light by means of one or more reflecting elements the reflecting element being a micromechanical device, e.g. a MEMS mirror, DMD the reflecting means being moved or deformed by electromagnetic means
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B3/00Devices comprising flexible or deformable elements, e.g. comprising elastic tongues or membranes
    • B81B3/0002Arrangements for avoiding sticking of the flexible or moving parts
    • B81B3/0008Structures for avoiding electrostatic attraction, e.g. avoiding charge accumulation
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B3/00Devices comprising flexible or deformable elements, e.g. comprising elastic tongues or membranes
    • B81B3/0002Arrangements for avoiding sticking of the flexible or moving parts
    • B81B3/001Structures having a reduced contact area, e.g. with bumps or with a textured surface
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B3/00Devices comprising flexible or deformable elements, e.g. comprising elastic tongues or membranes
    • B81B3/0035Constitution or structural means for controlling the movement of the flexible or deformable elements
    • B81B3/0051For defining the movement, i.e. structures that guide or limit the movement of an element
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B26/00Optical devices or arrangements for the control of light using movable or deformable optical elements
    • G02B26/08Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light
    • G02B26/0816Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light by means of one or more reflecting elements
    • G02B26/0833Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light by means of one or more reflecting elements the reflecting element being a micromechanical device, e.g. a MEMS mirror, DMD
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B26/00Optical devices or arrangements for the control of light using movable or deformable optical elements
    • G02B26/08Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light
    • G02B26/0816Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light by means of one or more reflecting elements
    • G02B26/0833Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light by means of one or more reflecting elements the reflecting element being a micromechanical device, e.g. a MEMS mirror, DMD
    • G02B26/0841Optical devices or arrangements for the control of light using movable or deformable optical elements for controlling the direction of light by means of one or more reflecting elements the reflecting element being a micromechanical device, e.g. a MEMS mirror, DMD the reflecting element being moved or deformed by electrostatic means

Definitions

  • This invention relates generally microelectromechanical systems (MEMS). More particularly, forming landing pads on MEMS structures.
  • Microelectromechanical systems are miniature mechanical devices manufactured using the techniques developed by the semiconductor industry for integrated circuit fabrication. Such techniques generally involve depositing layers of material that form the device, selectively etching features in the layer to shape the device and removing certain layers (known as sacrificial layers, to release the device. Such techniques have been used, for example, to fabricate miniature electric motors as described in U.S. Patent 5,043,043.
  • MEMS devices have been developed for optical switching.
  • Such systems typically include an array of mechanically actuatable mirrors that deflect light from on optical fiber to another.
  • the mirrors are configured to translate or rotate into the path of the light from the fiber.
  • Mirrors that rotate into the light path generally rotate about an substantially horizontal, i.e., they "flip up" from a horizontal position into a vertical position.
  • MEMS mirrors of this type are usually actuated by magnetic interaction, electrostatic interaction, thermal actuation or some combination of these.
  • the mirror When the mirror is rMhe horizontal position, it rests against a substrate that forms a base. Often, the mirror is subject to electromechanical forces, sometimes referred to as "stiction” that cause the mirror to stick to the substrate and prevent the mirror from rotating. The same stiction forces can also prevent the mirror from being properly released from the substrate during manufacture.
  • landing pads also called dimples or bumps have been used extensively in MEMS devices to minimize or otherwise control the contact area between the device and the underlying substrate. In the prior art, such landing pads are formed prior to deposition of a device layer either by etching pits in an underlying sacrificial layer or by depositing pads of another material prior to the deposition of the layer forming the device.
  • SOI silicon on insulator
  • OBJECTS AND ADVANTAGES Accordingly, it is a primary object of the present invention to provide a controlled landing pad between a device layer and a substrate. It is a further object of the invention to control the material and shape of such a landing surface. It is an additional object of the invention to provide a method for fabricating such landing pads that is consistent with SOI fabrication techniques.
  • a method for fabricating a landing pad structure on an underside of a device comprises providing a substrate having a sacrificial layer disposed between a base layer and a device layer. One or more vias are etched through the device layer. The sacrificial layer is then partially etched to form one or more depressions in the sacrificial layer at locations corresponding to locations of the vias in the device layer. The vias and depressions are then filled with a landing pad material to form a structure having one or more landing pads protruding from an underside of the device layer. The sacrificial layer is subsequently removed to release the structure.
  • MEMS microelectromechanical systems
  • the device layer is bonded to the sacrificial layer after forming the depressions in the sacrificial layer.
  • the various embodiments of the present invention produce an inventive device having a device layer with at least one landing pad on an underside of the device layer attached to the device layer by a plug passing through an opening in the device layer.
  • the device may be attached to the device layer by one or more compliant flexures, which allow the device to rotate in and out of a plane defined by the device layer.
  • the various embodiments are well suited to use with silicon on insulator substrates since the patterning of a sacrificial oxide layer may be performed either before or after bonding the device layer to the rest of the substrate.
  • FIG. 1A depicts a landing pad structure according to a first embodiment of the present invention
  • Fig. IB depicts a landing pad structure according to a second embodiment of the present invention.
  • Fig. 1C depicts a multilayer landing pad structure according to a third embodiment of , the present invention.
  • FIGs. 2A-2E depict fabrication of a device according to a fourth embodiment of the present invention.
  • FIG. 3A-3E depict fabrication of a device according to a fifth embodiment of the present invention.
  • Figs. 4A-4B depicts a microelectromechanical mirror element according to a sixth embodiment of the present invention.
  • FIGS. 5A-5F depict fabrication of a device according to a seventh embodiment of the present invention
  • Figs. 6A-6B depict fabrication of a device according to a seventh embodiment of the present invention.
  • Figs. 7A-7B depict fabrication of a device according to an eighth embodiment of the present invention.
  • a basic device 100 includes a device layer 102 and at least one landing pad 104 protruding from an underside 106 of device layer 102.
  • Landing pad 104 is attached to device layer 102 by a plug 108 passing through an opening 110 in device layer 102.
  • the landing pad provides a smaller contact area 112 than an area of underside 106.
  • the smaller contact area serves to reduce stiction between device 100 and an underlying substrate 90. Stiction may also be reduced by proper choice of the material comprising landing pad 104.
  • Device 100 may be any type of electromechanical device. Suitable devices include side-actuated motors, and electromagnetically or thermally actuatable mirrors for optical switches.
  • Device layer 102 is typically a semiconductor material such as silicon, although other possible materials including metals and dielectrics may also be used.
  • landing pad 104 may be made from a dielectric material, such as silicon nitride, or a metal, such as Tungsten, titanium nitride or the like. Alternatively the landing pad may be made from polycrystalline silicon or other similar material.
  • Fig. IB depicts a second embodiment of the invention.
  • the basic structure of the device in this embodiment shares features in common with device 100 of Fig. 1A.
  • a device 120 includes at least one landing pad 124 having a diameter greater than a plug 126.
  • This type of device can be fabricated using wet processing, which is a lower cost process than dry processing.
  • Fig. IC depicts a third embodiment, in which a device 130 includes at least one landing pad 134 comprised of two or more separate layers 135 and 136.
  • layers 135 and 136 are made from different materials.
  • layer 136 maybe a conductive material, which is part of an electrode structure.
  • Layer 135 insulates layer 136 from electrical contact with substrate 112.
  • Figs. 1A-1C maybe fabricated by an inventive method according to a fourth embodiment of the invention.
  • the basic steps of the method are depicted in Figs. 2A-2E.
  • Fig. 2A depicts the basic substrate 200 from which the device is made.
  • Substrate 200 generally includes a sacrificial layer 202 disposed between a base layer 204 and a device layer 206.
  • the substrate may be formed by a silicon on insulator (SOI) fabrication process.
  • SOI silicon on insulator
  • SOI silicon on oxide
  • SOI silicon on oxide
  • sacrificial layer 202 may be a nitride layer, in which case the structure is sometimes referred to as silicon on nitride.
  • substrate 200 include silicon on polymer, glass on silicon, glass on nitride and other multiple-layer substrates.
  • Vias 208 are formed through device layer 206 all the way to sacrificial layer 202 as shown in Fig. 2B.
  • Vias 208 may be formed in device layer 206 by dry etch processes, such as reactive ion etching (RIE) or wet etch processes, e.g., anisotropic etching of Si with KOH.
  • RIE reactive ion etching
  • wet etch processes e.g., anisotropic etching of Si with KOH.
  • sacrificial layer 202 often resists attack by etchants used to form vias 208 and therefore acts as an etch stop.
  • vias 208 may be laser drilled or formed by local oxidation (LOCOS) and oxide etch.
  • LOC local oxidation
  • sacrificial layer 202 is partially etched as shown in Fig. 2C.
  • the etching of sacrificial layer 202 forms one or more depressions 210 having a depth d at locations corresponding to locations of vias in the device layer.
  • a different etch process than that used to form vias 208 may be used to form depressions 210.
  • depressions 210 do not penetrate all the way through to base layer 204. In other words the depth d of the depressions is less than the thickness t of sacrificial layer 202.
  • vias 208 and depressions 210 are filled with a layer landing pad material 220 as shown in Fig. 2D.
  • Layer 220 may optionally be planarized down to a top surface 205 of device layer 206, e.g. by chemical mechanical polishing (CMP).
  • CMP chemical mechanical polishing
  • Filling depressions 210 and vias 208 forms a structure 222 having one or more landing pads 224 protruding from an underside 207 of device layer 206.
  • Each landing pad 224 is connected to structure 220 by. a plug 226 of material that fills via 208.
  • the depth d of depressions 210 determines the thickness of landing pads 224.
  • Landing pad 224 can have a larger diameter than a diameter of plug 226 resulting in a landing pad structure similar to that shown in Fig. IB.
  • the landing pad structure shown in Fig. IC may be fabricated by partially etching plugs 226 and filling the resulting void with a layer of material.
  • landing pad material 220 is deposited inside vias 208 to a thickness of at least one-half the diameter of a widest via 208 to ensure that the landing pad material 220 plugs the vias.
  • Pad material layer 220 and device layer 206 generally comprise a device 230.
  • sacrificial layer 202 is removed to release device 230 as shown in Fig. 2E.
  • Sacrificial layer 202 may be removed by any suitable method, such as wet etch or other isotropic etch process.
  • FIG. 1A-1C Devices of the type shown in Figs. 1A-1C may alternatively be fabricated by a method according to a fifth embodiment of the invention.
  • the basic steps of the method are depicted in Figs. 3A-3E.
  • Fig. 3A depicts a basic substrate 300 from which the device is made.
  • Substrate 300 generally includes a sacrificial layer 302 disposed on top of a base layer 304.
  • Substrate 300 may be formed by a silicon-on-insulator (SOI) fabrication process, e.g. by oxidizing a silicon base layer 304.
  • SOI silicon-on-insulator
  • an oxide or nitride layer may be deposited on top of base layer 304.
  • Other possible configurations for substrate 300 include silicon on polymer, glass on silicon, glass on nitride and the like.
  • sacrificial layer 302 is partially etched to form one or more depressions 310 as shown in Fig. 3B. Depressions 310 having a depth d that is less than the thickness t of sacrificial layer 302.
  • a device layer 306 is bonded to sacrificial layer 302 as shown in Fig. 3C.
  • Device layer 306 may be any suitable material depending on the desired application. In a specific embodiment, device layer 306 is a layer of silicon.
  • Vias 308 are formed through device layer 306 all the way through to depressions 310 in sacrificial layer 302 as shown in Fig. 3D.
  • Vias 308 may be formed in device layer 306 by dry etch processes, such as reactive ion etching (RIE) or wet etch processes, e.g., anisotropic etching of Si with KOH as described above.
  • RIE reactive ion etching
  • vias 308 may be laser drilled or formed by local oxidation (LOCOS) and oxide etch, hi the exemplary embodiment shown, depressions 310 have a diameter that is greater than a diameter of vias 308.
  • the diameter of depressions 310 maybe the same as or smaller than the diameter of vias 308.
  • vias 308 and depressions 310 are filled with a layer landing pad material 320 as shown in Fig. 3E.
  • Layer 320 may optionally be planarized down to a top surface 305 of device layer 306, e.g. by chemical mechanical polishing (CMP).
  • CMP chemical mechanical polishing
  • Filling depressions 310 and vias 308 forms a structure having one or more landing pads 324 protruding from an underside 307 of device layer 306.
  • Each landing pad 324 is connected to the structure by a plug 326 of material that fills via 308.
  • the depth d of depressions 310 determines the thickness of landing pads 324. Because depressions 310 have larger diameters that vias 308, landing pads 324 have a larger diameter than plugs 326 resulting in a landing pad structure similar to that shown in Fig. IB.
  • Pad material layer 320 and device layer 306 generally comprise a device 330. After landing pad material 320 has been deposited, sacrificial layer 302 is removed to release device 330 as shown in Fig. 3F. Sacrificial layer 302 may be removed by any suitable method, such as wet etch or other isotropic etch process.
  • a sixth embodiment of the present invention includes an electromechanically actuatable mirror element of a type used in optical fiber switching arrays.
  • Micromechanical elements are described in U.S. Patent, Application Serial Number 09/511,428 to Berhang Behin, Kam Lau and Richard Muller, filed February 23, 2000 and titled "Cantilevered Microstracture Methods and Apparatus" which is incorporated herein by reference.
  • An exemplary embodiment of such a mirror element 400 according the present invention is depicted in Fig. 4A.
  • Mirror element 400 generally is formed from a device layer 402 as described above with respect to Figs 2A-2E or 3A-3F. At least one landing pad 404 protrudes from an underside 406 of mirror element 400.
  • Landing pad 404 is attached to mirror element 400 by a plug 408 passing through an opening 410 in mirror element 400. Landing pad 404 provides a smaller contact area 412 that serves to reduce stiction between mirror element 400 and an underlying substrate 414. Stiction may also be reduced by proper choice of the material comprising landing pad 404.
  • Mirror element 400 may be attached to mirror layer 402 via one or more compliant flexures 416. Such a mirror element can be actuated between an 'on' position, at which it intercepts an optical beam 411 as shown in Fig. 4B, and an 'off position, at which it allows optical beam 411 to pass as shown in Fig. 4A.
  • a second chip 420 containing vertical sidewall 422 may be positioned on top of the chip containing mirror 400, so that when flipped vertically by application of a magnetic field, mirror 400 can be pulled in to the sidewall by
  • Electrostatic clamping to a precise vertical clamping surface 424 on a sidewall 426 defines the mirror position accurately and reproducibly when it ' is in the 'on' position.
  • the clamping surfaces for different mirrors may be constructed at the same angle on a single substrate. This provides a global mechanical positioning mechanism for a field of actuated
  • Mirror element 400 and the clamping surfaces are typically constructed from electrically conductive material.
  • Landing pads 404 made of an insulating material may prevent electrical contact between the mirrors and the clamping surfaces when the two .5 conductive surfaces are brought together.
  • Flexures 416 allow mirror element 400 to rotate out of a plane defined by mirror layer 402 as shown in Fig. 4B.
  • Mirror actuation may be performed by applying an external magnetic field that interacts with a magnetic material on the mirror element 400.
  • 0 compliance of the torsional flexures 416 reduces the electric field necessary to pull the mirror to sidewall 422, and allows mirror element 400 to make contact with sidewall 422 at three or more points when sufficient electrostatic field is applied. After mirror element 400 is electrostatically clamped to sidewall 422, the magnetic field can be switched on and off without affecting the mirror position. Once the electrostatic field is turned off, torsional
  • flexures 416 pull mirror element 400 back to its horizontal position by torsional flexures 416.
  • a horizontal magnetic field may also be employed to aid in actuating mirror element 400 back to the horizontal position.
  • Mirror 400 in the horizontal position, can be clamped electrostatically to substrate 414 10 to prevent it from responding to an external field.
  • Selective electrostatic clamping of mirrors in both the vertical and horizontal positions allows individual addressing of mirrors belonging to an array and subject to the same external magnetic field.
  • Mirror 400 and the top chip 420 may be fabricated by silicon microfabrication i 5 techniques such as polycrystalline-silicon surface-micromachining process.
  • the top chip 420 containing the sidewalls 422 may be fabricated by anisotropic etching of (110)-oriented Si. Such a method ensures angular uniformity of the sidewalls over the area of the top chip.
  • mirror 400 may be fabricated from a silicon on insulator (SOI) substrate by either of the two methods described above.
  • SOI silicon on insulator
  • Figs. 1A-1C and 4 may alternatively be fabricated by a method according to a seventh embodiment of the invention.
  • the basic steps of the method are depicted in Figs. 5A-5F.
  • Fig. 5A depicts a substrate 500 from which the device is made.
  • Substrate 500 generally comprises a device layer 501 and a landing pad material layer 502.
  • Device layer 501 may be any suitable material depending on the desired application.
  • device layer 501 is a layer of silicon.
  • Landing-pad material layer 502 may be deposited or formed on a surface of device layer 501 by any conventional means.
  • Next landing-pad material layer 502 is partially etched to form one or more landing pads 504 having a height h as shown in Fig. 5B.
  • Landing pads 504 may be formed by any suitable technique such as reactive ion etching (RLE) or wet etch processes, e.g., anisotropic etching of silicon with KOH as described above.
  • landing pads 504 may be ion milled or formed by local oxidation (LOCOS) and oxide etch.
  • RLE reactive ion etching
  • LOC local oxidation
  • a sacrificial layer 506 is deposited over landing pads and substrate 500 as shown in Fig. 5C.
  • sacrificial layer 506 includes an oxide.
  • Alternative sacrificial layers include nitrides, glasses and polymers.
  • Sacrificial layer 506 is typically planarized, e.g. by CMP to a thickness t.
  • height h of landing pads 504 is less than thickness t of sacrificial layer 506 so that landing pads 504 are not exposed. If the landing pads 504 may have different heights t is preferably greater than the height of the tallest landing pad.
  • substrate 500 may be inverted so that sacrificial layer 506 faces a base layer 508 as shown in Fig. 5D. As a result of this step, landing-pads 504 protrude from an underside 509 of substrate 500. Next, substrate 500 is bonded to base layer 508 via sacrificial layer 506 as shown in Fig. 5E.
  • Device layer 501 and landing pads 504 generally comprise a device 520, which may be released by removing sacrificial layer 506 as shown in Fig. 5F.
  • Sacrificial layer 506 may be removed by any suitable method, such as wet etch or other isotropic etch process.
  • the device 600 depicted in Figs. 6A-6B, includes a device layer 602 and at least one landing pad 604 protruding from an underside 606 of device layer 602. Landing pad 604 has a plug 605 that protrudes through an opening 610 in device layer 602. Landing pad 604 is attached to device layer 602 by a flange 608. The landing pad 604 provides a smaller contact area 612 than an area of underside 606. Plug 605 generally has a diameter that is smaller than a diameter of opening 610.
  • This configuration produces a gap 611 between plug 605 and device layer 602.
  • the resulting structure provides an air-spaced standoff.
  • Flanges 610 on neighboring landing pads 604 may be isolated from each other as shown in Figs. 6A-6B. Alternatively, neighboring landing pads 604 may protrude from a common layer of landing pad material.
  • Device 600 may be manufactured on a substrate 601 according to any of the methods described above.
  • Fig. 6A depicts the device 600 prior to removal of a sacrificial layer 620.
  • Fig. 6B depicts the device 600 after removal of a sacrificial layer 620.
  • the device 700 is typically manufactured on a substrate 701 having a sacrificial layer 720 as shown in Fig. 7A.
  • the device 700 includes a device layer 702 and at least one landing pad 704 protruding from an underside 706 of device layer 702.
  • Landing pad 704 has a plug 705 that protrudes through an opening 710 in a standoff region 703 of device layer 702.
  • Landing pad 704 is attached to standoff region 703 by a flange 708.
  • One or more trenches 710 formed in device layer 702 separate standoff region 703 from the rest of device layer 702.
  • sacrificial layer 720 mechanically supports device layer 702, standoff region 703 and landing pad 704.
  • a layer of support material 712, formed over trenches 710 provides a connection between standoff region 703 and the rest of device layer 702.
  • Standoff region 703 and landing pad 704 form a separated standoff 714 when sacrificial layer 720 is removed, as shown in Fig. 7B.
  • Support material 712 provides a mechanical structural support for standoff 714 and device layer 702 after sacrificial layer 720 is removed.
  • Such a configuration is useful, for example, in applications where it is desirable to electrically isolate standoff 714 from device layer 702.

Abstract

A device having a landing pad structure on an underside of a device and method for fabricating same. The device is formed from a device layer with at least one landing pad protruding from an underside thereof. The landing pad is attached to the device layer by a plug passing through an opening in the device layer. The device may be attached to the device layer by one or more compliant flexures, which allow the device to rotate in and out of a plane defined by the device layer. The landing pads are fabricated by forming one or more via through the device layer. An underlying sacrificial layer is then partially etched to form one or more depressions at locations corresponding to locations of the vias in the device layer. The vias and depressions are then filled with a landing pad material to form a structure having one or more landing pads protruding from an underside of the device layer. The sacrificial layer is subsequently removed to release the device. Particular embodiments of both methods may be applied to fabricating microeletromechanical systems (MEMS) especially MEMS mirrors. The various embodiments are well suited to use with silicon on insulator (SOI) substrates.

Description

S P E C I F I C A T I O N
TITLE OF INVENTION
MECHANICAL LANDING PAD FORMED ON THE UNDERSIDE OF A MEMS DEVICE
FIELD OF THE INVENTION This invention relates generally microelectromechanical systems (MEMS). More particularly, forming landing pads on MEMS structures.
CROSS REFERENCE TO RELATED APPLICATION This application is based on United States Application Serial No. 09/546,432, filed April 10, 2000, which is herein incorporated by reference.
BACKGROUND ART Microelectromechanical systems (MEMS) are miniature mechanical devices manufactured using the techniques developed by the semiconductor industry for integrated circuit fabrication. Such techniques generally involve depositing layers of material that form the device, selectively etching features in the layer to shape the device and removing certain layers (known as sacrificial layers, to release the device. Such techniques have been used, for example, to fabricate miniature electric motors as described in U.S. Patent 5,043,043.
Recently, MEMS devices have been developed for optical switching. Such systems typically include an array of mechanically actuatable mirrors that deflect light from on optical fiber to another. The mirrors are configured to translate or rotate into the path of the light from the fiber. Mirrors that rotate into the light path generally rotate about an substantially horizontal, i.e., they "flip up" from a horizontal position into a vertical position. MEMS mirrors of this type are usually actuated by magnetic interaction, electrostatic interaction, thermal actuation or some combination of these.
When the mirror is rMhe horizontal position, it rests against a substrate that forms a base. Often, the mirror is subject to electromechanical forces, sometimes referred to as "stiction" that cause the mirror to stick to the substrate and prevent the mirror from rotating. The same stiction forces can also prevent the mirror from being properly released from the substrate during manufacture. To overcome stiction problems, landing pads (also called dimples or bumps have been used extensively in MEMS devices to minimize or otherwise control the contact area between the device and the underlying substrate. In the prior art, such landing pads are formed prior to deposition of a device layer either by etching pits in an underlying sacrificial layer or by depositing pads of another material prior to the deposition of the layer forming the device.
Recently, silicon on insulator (SOI) techniques have been developed for fabricating MEMS devices. In SOI, an oxide layer is grown or deposited on a silicon wafer. A second silicon wafer is then bonded to the oxide layer, e.g. by plasma bonding. After bonding, the second silicon wafer is cleaved such that a thin layer of silicon is left attached to the oxide layer to form an SOI substrate. However, when that thin silicon layer is a MEMS device layer it is generally not possible to process the underside of the device layer prior to bonding the device layer to the oxide layer. Any processing of the device layer must therefore be done after it is attached to the underlying substrate. However since the underside of the device layer is firmly attached to the oxide layer it is not normally possible to deposit material on or etch material from the underside of the device layer. Currently, no technology exists for forming pads on the underside of the device layer of a MEMS device fabricated using SOI.
There is a need, therefore, for an SOI MEMS device having landing pads on an underside of the device layer and a method of fabricating same.
OBJECTS AND ADVANTAGES Accordingly, it is a primary object of the present invention to provide a controlled landing pad between a device layer and a substrate. It is a further object of the invention to control the material and shape of such a landing surface. It is an additional object of the invention to provide a method for fabricating such landing pads that is consistent with SOI fabrication techniques.
SUMMARY These objects and advantages are attained by a method for fabricating a landing pad structure on an underside of a device. The method comprises providing a substrate having a sacrificial layer disposed between a base layer and a device layer. One or more vias are etched through the device layer. The sacrificial layer is then partially etched to form one or more depressions in the sacrificial layer at locations corresponding to locations of the vias in the device layer. The vias and depressions are then filled with a landing pad material to form a structure having one or more landing pads protruding from an underside of the device layer. The sacrificial layer is subsequently removed to release the structure. Particular embodiments of both methods may be applied to fabricating microelectromechanical systems (MEMS) especially MEMS mirrors. In an alternative embodiment of the invention, the device layer is bonded to the sacrificial layer after forming the depressions in the sacrificial layer.
The various embodiments of the present invention produce an inventive device having a device layer with at least one landing pad on an underside of the device layer attached to the device layer by a plug passing through an opening in the device layer. The device may be attached to the device layer by one or more compliant flexures, which allow the device to rotate in and out of a plane defined by the device layer.
The various embodiments are well suited to use with silicon on insulator substrates since the patterning of a sacrificial oxide layer may be performed either before or after bonding the device layer to the rest of the substrate.
BRIEF DESCRIPTION OF THE FIGURES Fig. 1A depicts a landing pad structure according to a first embodiment of the present invention;
Fig. IB depicts a landing pad structure according to a second embodiment of the present invention;
Fig. 1C depicts a multilayer landing pad structure according to a third embodiment of , the present invention;
Figs. 2A-2E depict fabrication of a device according to a fourth embodiment of the present invention;
Fig. 3A-3E depict fabrication of a device according to a fifth embodiment of the present invention;
Figs. 4A-4B depicts a microelectromechanical mirror element according to a sixth embodiment of the present invention;
Figs. 5A-5F depict fabrication of a device according to a seventh embodiment of the present invention; Figs. 6A-6B depict fabrication of a device according to a seventh embodiment of the present invention; and
Figs. 7A-7B depict fabrication of a device according to an eighth embodiment of the present invention.
DETAILED DESCPJP TION Although the following detailed description contains many specifics for the purposes of illustration, anyone of ordinary skill in the art will appreciate that many variations and alterations to the following details are within the scope of the invention. Accordingly, the following preferred embodiment of the invention is set forth without any loss of generality to, and without imposing limitations upon, the claimed invention.
Variations on a device with the inventive landing pad structure are depicted in Figs. 1 A- IC, In a first embodiment of the invention, depicted in Fig. 1A, a basic device 100 includes a device layer 102 and at least one landing pad 104 protruding from an underside 106 of device layer 102. Landing pad 104 is attached to device layer 102 by a plug 108 passing through an opening 110 in device layer 102. The landing pad provides a smaller contact area 112 than an area of underside 106. The smaller contact area serves to reduce stiction between device 100 and an underlying substrate 90. Stiction may also be reduced by proper choice of the material comprising landing pad 104.
Device 100 may be any type of electromechanical device. Suitable devices include side-actuated motors, and electromagnetically or thermally actuatable mirrors for optical switches. Device layer 102 is typically a semiconductor material such as silicon, although other possible materials including metals and dielectrics may also be used.
Depending on the specific application, landing pad 104 maybe made from a dielectric material, such as silicon nitride, or a metal, such as Tungsten, titanium nitride or the like. Alternatively the landing pad may be made from polycrystalline silicon or other similar material.
Two variations on the basic device 100 are depicted in Figs. IB and IC. Fig. IB depicts a second embodiment of the invention. The basic structure of the device in this embodiment shares features in common with device 100 of Fig. 1A. In the second embodiment, a device 120 includes at least one landing pad 124 having a diameter greater than a plug 126. This type of device can be fabricated using wet processing, which is a lower cost process than dry processing. Fig. IC depicts a third embodiment, in which a device 130 includes at least one landing pad 134 comprised of two or more separate layers 135 and 136. Generally, layers 135 and 136 are made from different materials. For example, layer 135, which contacts substrate 112, maybe a dielectric layer. For example, layer 136, maybe a conductive material, which is part of an electrode structure. Layer 135 insulates layer 136 from electrical contact with substrate 112.
The devices depicted in Figs. 1A-1C maybe fabricated by an inventive method according to a fourth embodiment of the invention. The basic steps of the method are depicted in Figs. 2A-2E. Fig. 2A depicts the basic substrate 200 from which the device is made. Substrate 200 generally includes a sacrificial layer 202 disposed between a base layer 204 and a device layer 206. The substrate may be formed by a silicon on insulator (SOI) fabrication process. When an SOI substrate is used, sacrificial layer 202 is typically an oxide fonned by oxidizing a silicon base layer 204. Such a structure is sometimes referred to as silicon on oxide (SOI). Alternatively, sacrificial layer 202 may be a nitride layer, in which case the structure is sometimes referred to as silicon on nitride. Other possible configurations for substrate 200 include silicon on polymer, glass on silicon, glass on nitride and other multiple-layer substrates.
Next one or more vias 208 are formed through device layer 206 all the way to sacrificial layer 202 as shown in Fig. 2B. Vias 208 may be formed in device layer 206 by dry etch processes, such as reactive ion etching (RIE) or wet etch processes, e.g., anisotropic etching of Si with KOH. In such etch processes, sacrificial layer 202 often resists attack by etchants used to form vias 208 and therefore acts as an etch stop. Alternatively, vias 208 may be laser drilled or formed by local oxidation (LOCOS) and oxide etch.
After vias 208 have been formed in device layer 206 sacrificial layer 202 is partially etched as shown in Fig. 2C. The etching of sacrificial layer 202 forms one or more depressions 210 having a depth d at locations corresponding to locations of vias in the device layer. A different etch process than that used to form vias 208 may be used to form depressions 210. By whatever process they are formed, depressions 210 do not penetrate all the way through to base layer 204. In other words the depth d of the depressions is less than the thickness t of sacrificial layer 202.
After forming depressions 210, vias 208 and depressions 210 are filled with a layer landing pad material 220 as shown in Fig. 2D. Layer 220 may optionally be planarized down to a top surface 205 of device layer 206, e.g. by chemical mechanical polishing (CMP). Filling depressions 210 and vias 208 forms a structure 222 having one or more landing pads 224 protruding from an underside 207 of device layer 206. Each landing pad 224 is connected to structure 220 by. a plug 226 of material that fills via 208. The depth d of depressions 210 determines the thickness of landing pads 224. If depressions 210 are formed such that they undercut device layer 206, e.g., by isotropic etching. Landing pad 224 can have a larger diameter than a diameter of plug 226 resulting in a landing pad structure similar to that shown in Fig. IB. The landing pad structure shown in Fig. IC may be fabricated by partially etching plugs 226 and filling the resulting void with a layer of material. In a particular embodiment landing pad material 220 is deposited inside vias 208 to a thickness of at least one-half the diameter of a widest via 208 to ensure that the landing pad material 220 plugs the vias.
Pad material layer 220 and device layer 206 generally comprise a device 230. After landing pad material 220 has been deposited, sacrificial layer 202 is removed to release device 230 as shown in Fig. 2E. Sacrificial layer 202 may be removed by any suitable method, such as wet etch or other isotropic etch process.
Devices of the type shown in Figs. 1A-1C may alternatively be fabricated by a method according to a fifth embodiment of the invention. The basic steps of the method are depicted in Figs. 3A-3E. Fig. 3A depicts a basic substrate 300 from which the device is made.
Substrate 300 generally includes a sacrificial layer 302 disposed on top of a base layer 304. Substrate 300 may be formed by a silicon-on-insulator (SOI) fabrication process, e.g. by oxidizing a silicon base layer 304. Alternatively, an oxide or nitride layer may be deposited on top of base layer 304. Other possible configurations for substrate 300 include silicon on polymer, glass on silicon, glass on nitride and the like.
Next sacrificial layer 302 is partially etched to form one or more depressions 310 as shown in Fig. 3B. Depressions 310 having a depth d that is less than the thickness t of sacrificial layer 302.
After depressions 310 have been formed, a device layer 306 is bonded to sacrificial layer 302 as shown in Fig. 3C. Device layer 306 may be any suitable material depending on the desired application. In a specific embodiment, device layer 306 is a layer of silicon.
Next one or more vias 308 are formed through device layer 306 all the way through to depressions 310 in sacrificial layer 302 as shown in Fig. 3D. Vias 308 may be formed in device layer 306 by dry etch processes, such as reactive ion etching (RIE) or wet etch processes, e.g., anisotropic etching of Si with KOH as described above. Alternatively, vias 308 may be laser drilled or formed by local oxidation (LOCOS) and oxide etch, hi the exemplary embodiment shown, depressions 310 have a diameter that is greater than a diameter of vias 308. Alternatively, the diameter of depressions 310 maybe the same as or smaller than the diameter of vias 308.
After vias 308 have been formed in device layer 306, vias 308 and depressions 310 are filled with a layer landing pad material 320 as shown in Fig. 3E. Layer 320 may optionally be planarized down to a top surface 305 of device layer 306, e.g. by chemical mechanical polishing (CMP). Filling depressions 310 and vias 308 forms a structure having one or more landing pads 324 protruding from an underside 307 of device layer 306. Each landing pad 324 is connected to the structure by a plug 326 of material that fills via 308. The depth d of depressions 310 determines the thickness of landing pads 324. Because depressions 310 have larger diameters that vias 308, landing pads 324 have a larger diameter than plugs 326 resulting in a landing pad structure similar to that shown in Fig. IB.
Pad material layer 320 and device layer 306 generally comprise a device 330. After landing pad material 320 has been deposited, sacrificial layer 302 is removed to release device 330 as shown in Fig. 3F. Sacrificial layer 302 may be removed by any suitable method, such as wet etch or other isotropic etch process.
A sixth embodiment of the present invention includes an electromechanically actuatable mirror element of a type used in optical fiber switching arrays. Micromechanical elements are described in U.S. Patent, Application Serial Number 09/511,428 to Berhang Behin, Kam Lau and Richard Muller, filed February 23, 2000 and titled "Cantilevered Microstracture Methods and Apparatus" which is incorporated herein by reference. An exemplary embodiment of such a mirror element 400 according the present invention is depicted in Fig. 4A. Mirror element 400 generally is formed from a device layer 402 as described above with respect to Figs 2A-2E or 3A-3F. At least one landing pad 404 protrudes from an underside 406 of mirror element 400. Landing pad 404 is attached to mirror element 400 by a plug 408 passing through an opening 410 in mirror element 400. Landing pad 404 provides a smaller contact area 412 that serves to reduce stiction between mirror element 400 and an underlying substrate 414. Stiction may also be reduced by proper choice of the material comprising landing pad 404.
Mirror element 400 may be attached to mirror layer 402 via one or more compliant flexures 416. Such a mirror element can be actuated between an 'on' position, at which it intercepts an optical beam 411 as shown in Fig. 4B, and an 'off position, at which it allows optical beam 411 to pass as shown in Fig. 4A. A second chip 420 containing vertical sidewall 422 may be positioned on top of the chip containing mirror 400, so that when flipped vertically by application of a magnetic field, mirror 400 can be pulled in to the sidewall by
5 application of an electrostatic force. Electrostatic clamping to a precise vertical clamping surface 424 on a sidewall 426 defines the mirror position accurately and reproducibly when it ' is in the 'on' position. To ensure that all mirrors in an array have the same 'on' angle, the clamping surfaces for different mirrors may be constructed at the same angle on a single substrate. This provides a global mechanical positioning mechanism for a field of actuated
.0 mirrors.
Mirror element 400 and the clamping surfaces are typically constructed from electrically conductive material. Landing pads 404 made of an insulating material may prevent electrical contact between the mirrors and the clamping surfaces when the two .5 conductive surfaces are brought together.
Flexures 416 allow mirror element 400 to rotate out of a plane defined by mirror layer 402 as shown in Fig. 4B. Mirror actuation may be performed by applying an external magnetic field that interacts with a magnetic material on the mirror element 400. Lateral
: 0 compliance of the torsional flexures 416 reduces the electric field necessary to pull the mirror to sidewall 422, and allows mirror element 400 to make contact with sidewall 422 at three or more points when sufficient electrostatic field is applied. After mirror element 400 is electrostatically clamped to sidewall 422, the magnetic field can be switched on and off without affecting the mirror position. Once the electrostatic field is turned off, torsional
! 5 flexures 416 pull mirror element 400 back to its horizontal position by torsional flexures 416. A horizontal magnetic field may also be employed to aid in actuating mirror element 400 back to the horizontal position.
Mirror 400, in the horizontal position, can be clamped electrostatically to substrate 414 10 to prevent it from responding to an external field. Selective electrostatic clamping of mirrors in both the vertical and horizontal positions allows individual addressing of mirrors belonging to an array and subject to the same external magnetic field.
Mirror 400 and the top chip 420 may be fabricated by silicon microfabrication i 5 techniques such as polycrystalline-silicon surface-micromachining process. The top chip 420 containing the sidewalls 422 may be fabricated by anisotropic etching of (110)-oriented Si. Such a method ensures angular uniformity of the sidewalls over the area of the top chip. Furthermore, mirror 400 may be fabricated from a silicon on insulator (SOI) substrate by either of the two methods described above.
Devices of the type shown in Figs. 1A-1C and 4 may alternatively be fabricated by a method according to a seventh embodiment of the invention. The basic steps of the method are depicted in Figs. 5A-5F. Fig. 5A depicts a substrate 500 from which the device is made.
Substrate 500 generally comprises a device layer 501 and a landing pad material layer 502.
Device layer 501 may be any suitable material depending on the desired application. In a specific embodiment, device layer 501 is a layer of silicon. Landing-pad material layer 502 may be deposited or formed on a surface of device layer 501 by any conventional means.
Next landing-pad material layer 502 is partially etched to form one or more landing pads 504 having a height h as shown in Fig. 5B. Landing pads 504 may be formed by any suitable technique such as reactive ion etching (RLE) or wet etch processes, e.g., anisotropic etching of silicon with KOH as described above. Alternatively, landing pads 504 may be ion milled or formed by local oxidation (LOCOS) and oxide etch.
Next, a sacrificial layer 506 is deposited over landing pads and substrate 500 as shown in Fig. 5C. Typically, sacrificial layer 506 includes an oxide. Alternative sacrificial layers include nitrides, glasses and polymers. Sacrificial layer 506 is typically planarized, e.g. by CMP to a thickness t. Preferably, height h of landing pads 504 is less than thickness t of sacrificial layer 506 so that landing pads 504 are not exposed. If the landing pads 504 may have different heights t is preferably greater than the height of the tallest landing pad.
After sacrificial layer 506 has been planarized, substrate 500 may be inverted so that sacrificial layer 506 faces a base layer 508 as shown in Fig. 5D. As a result of this step, landing-pads 504 protrude from an underside 509 of substrate 500. Next, substrate 500 is bonded to base layer 508 via sacrificial layer 506 as shown in Fig. 5E.
Device layer 501 and landing pads 504 generally comprise a device 520, which may be released by removing sacrificial layer 506 as shown in Fig. 5F. Sacrificial layer 506 may be removed by any suitable method, such as wet etch or other isotropic etch process.
Other variations on the above described devices and fabrication methods are possible. For example, in a seventh embodiment of any of the above described fabrication methods may be used to fabricate a device having landing pads with "air-spaced" standoffs. The device 600, depicted in Figs. 6A-6B, includes a device layer 602 and at least one landing pad 604 protruding from an underside 606 of device layer 602. Landing pad 604 has a plug 605 that protrudes through an opening 610 in device layer 602. Landing pad 604 is attached to device layer 602 by a flange 608. The landing pad 604 provides a smaller contact area 612 than an area of underside 606. Plug 605 generally has a diameter that is smaller than a diameter of opening 610. This configuration produces a gap 611 between plug 605 and device layer 602. The resulting structure provides an air-spaced standoff. Flanges 610 on neighboring landing pads 604 may be isolated from each other as shown in Figs. 6A-6B. Alternatively, neighboring landing pads 604 may protrude from a common layer of landing pad material.
Device 600 may be manufactured on a substrate 601 according to any of the methods described above. For example, Fig. 6A depicts the device 600 prior to removal of a sacrificial layer 620. Fig. 6B depicts the device 600 after removal of a sacrificial layer 620.
In an eighth embodiment of the invention, a maybe manufactured with one or more standoffs separated from the rest of the device layer as depicted in Figs. 7A-7B. The device 700 is typically manufactured on a substrate 701 having a sacrificial layer 720 as shown in Fig. 7A. The device 700 includes a device layer 702 and at least one landing pad 704 protruding from an underside 706 of device layer 702. Landing pad 704 has a plug 705 that protrudes through an opening 710 in a standoff region 703 of device layer 702. Landing pad 704 is attached to standoff region 703 by a flange 708. One or more trenches 710 formed in device layer 702 separate standoff region 703 from the rest of device layer 702. During fabrication, sacrificial layer 720 mechanically supports device layer 702, standoff region 703 and landing pad 704. A layer of support material 712, formed over trenches 710 provides a connection between standoff region 703 and the rest of device layer 702. Standoff region 703 and landing pad 704 form a separated standoff 714 when sacrificial layer 720 is removed, as shown in Fig. 7B. Support material 712 provides a mechanical structural support for standoff 714 and device layer 702 after sacrificial layer 720 is removed. Such a configuration is useful, for example, in applications where it is desirable to electrically isolate standoff 714 from device layer 702.
It will be clear to one skilled in the art that the above embodiments may be altered in many ways without departing from the scope of the invention. Accordingly, the scope of the invention should be determined by the following claims and their legal equivalents.

Claims

CLAIMSWhat is claimed is:
1. A method for fabricating a landing pad structure, on an underside of a device comprising: providing a substrate having a sacrificial layer disposed between a base layer and a device layer; etching one or more vias through the device layer; partially etching the sacrificial layer at locations corresponding to locations of the vias in the device layer to form one or more depressions in the sacrificial layer; filling the vias and the depressions with a landing pad material to form a structure having one or more landing pads protruding from an underside of the device layer; and removing the sacrificial layer to release the structure.
2. The method of claim 1 wherein the substrate is a silicon on insulator substrate.
3. The method of claim 1 wherein the sacrificial layer includes an oxide.
4. The method of claim 1 wherein the landing pad material comprises two or more layers of different materials.
5. The method of claim 1 wherein said etching is performed prior to said partially etching.
6. The method of claim 1 wherein said partially etching is performed prior to said etching.
7. The method of claim 6 wherein said providing includes bonding the device layer to the sacrificial layer after said partially etching.
8. The method of claim 6 wherein at least one of the depressions has a diameter larger than a diameter a corresponding via.
9. The method of claim 1 further comprising after said partially etching and prior to said filling depositing a sacrificial material into the vias and depressions.
10. The method of claim 1 wherein the landing pad comprises a plug that protrudes through the via.
11. The method of claim 11 wherein the plug is attached to a flange. 5
12. The method of claim 11 wherein the plug is separated from the device layer by a gap-
13. The method of claim 1 wherein a standoff region of the device layer adjacent the landing pad is separated from a remainder of the device layer such that the standoff region
.0 and the landing pad for form a separated standoff.
14. The method of claim 13 wherein the standoff is mechanically connected to the device layer by a support layer.
.5 15. The method of claim 1 wherein the landing pad material is deposited inside the vias to a thickness of at least one-half the diameter of a widest via, thereby plugging the vias.
16. A method for fabricating a micro-electromechanical mirror, comprising: providing a substrate having a sacrificial layer disposed between a base layer and a device
: 0 layer; etching one or more vias through the device layer; partially etching the sacrificial layer at locations corresponding to locations of the vias in the device layer to form one or more depressions in the sacrificial layer; filling vias and the depressions with a landing pad material to form a mirror having one 5 or more landing pads protruding from an underside of the mirror; and removing the sacrificial layer to release the mirror.
17. The method of claim 16 wherein the landing pad material comprises two or more layers of different materials.
. 0
18. The method of claim 16 wherein said partially etching is performed prior to said filling.
19. The method of claim 16 wherein said filling is performed prior to said partially 15 etching.
20. The method of claim 19 wherein said etching includes bonding the device layer to the sacrificial layer after said filling.
21. The method of claim 19 wherein at least one of the depressions has a diameter 5 larger than a diameter a corresponding via.
22. The method of claim 16 wherein the landing pad comprises a plug that protrudes through the via.
.0 23. The method of claim 22 wherein the plug is attached to a flange.
24. The method of claim 22 wherein the plug is separated from the device layer by a gap-
.5 25. The method of claim 16 wherein a standoff region of the device layer adj acent to the landing pad is separated from a remainder of the device layer such that the standoff region and the landing pad form a separated standoff.
26. The method of claim 25 wherein the standoff is mechanically connected to the 10 device layer by a support layer.
27. A device comprising a device layer; and at least one landing pad on an underside of the device layer attached to the device I 5 layer by a plug passing through an opening in the device layer.
28. The device of claim 27 wherein the device layer is a formed from a layer of a silicon-on-insulator wafer.
!* 0 29. The device of claim 27 wherein the device layer is formed from a layer bonded to a substrate wafer.
30. The device of claim 27 wherein the landing pad has a diameter that is larger than a diameter of the plug.
$ 5
31. The device of claim 17 wherein the at least one landing pad includes two or more layers of different materials.
32. The device of claim 27 wherein the device is an microelectromechanical device.
33. The device of claim 32 wherein the device is a microelectromechanical mirror.
5
34. The device of claim 27 wherein the device is formed from a silicon on insulator substrate.
35. The device of claim 27 further comprising one or more flexures attached to the .0 device layer.
36. The device of claim 35 wherein the flexures are configured to allow the device to rotate out of a plane defined by the device layer.
.5 37. The device of claim 27 wherein the landing pad comprises a plug that protrudes through the via.
38. The device of claim 37 wherein the plug is attached to a flange.
: 0 39. The device of claim 37 wherein the plug is separated from the device layer by a gap.
40. The device of claim 27 wherein a standoff region of the device layer adjacent the landing pad is separated from a remainder of the device layer such that the standoff region
! 5 and the landing pad for form a separated standoff.
41. The device of claim 40 wherein the standoff is mechanically connected to the device layer by a support layer.
10 42. A method for fabricating a landing pad structure, on an underside of a device comprising: providing a substrate having a device layer; depositing a layer of landing pad material on the device layer; etching the landing pad material to form one or more landing pads; 15 depositing a sacrificial layer over the landing pads and the device layer; bonding the sacrificial layer to a base layer and removing the sacrificial layer to release the device.
43. The method of claim 42 further comprising inverting the substrate between said depositing and said bonding.
5 44. The method of claim 42 wherein a thickness of the sacrificial layer is greater than a height of a tallest of the landing pads.
45. The method of claim 42, wherein the sacrificial material includes an oxide.
.0 46. The method of claim 42 wherein the landing pad comprises a plug that protrudes through the via.
47. The method of claim 46 wherein the plug is attached to a flange.
.5 48. The method of claim 46 wherein the plug is separated from the device layer by a gap.
49. The method of claim 42 wherein a standoff region of the device layer adjacent to the landing pad is separated from a remainder of the device layer such that the standoff region
! 0 and the landing pad form a separated standoff.
50. The method of claim 49 wherein the standoff is mechanically connected to the device layer by a support layer.
PCT/US2001/011046 2000-04-10 2001-04-04 Mechanical landing pad formed on the underside of a mems device WO2001077007A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
AU2001253159A AU2001253159A1 (en) 2000-04-10 2001-04-04 Mechanical landing pad formed on the underside of a mems device
PCT/US2002/009038 WO2002091464A1 (en) 2001-03-01 2002-03-01 Optical cross-connect system

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/546,432 US6586841B1 (en) 2000-02-23 2000-04-10 Mechanical landing pad formed on the underside of a MEMS device
US09/546,432 2000-04-10

Publications (1)

Publication Number Publication Date
WO2001077007A1 true WO2001077007A1 (en) 2001-10-18

Family

ID=24180395

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2001/011046 WO2001077007A1 (en) 2000-04-10 2001-04-04 Mechanical landing pad formed on the underside of a mems device

Country Status (4)

Country Link
US (3) US6586841B1 (en)
AU (1) AU2001253159A1 (en)
TW (1) TW544436B (en)
WO (1) WO2001077007A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2002033469A2 (en) * 2000-10-19 2002-04-25 Axsun Technologies, Inc. Fabrication process for polysilicon deflectable membrane
CN102139854A (en) * 2010-01-28 2011-08-03 钜晶电子股份有限公司 MEMS (micro electro mechanical system) structure and manufacturing method thereof
CN105934794A (en) * 2014-01-28 2016-09-07 高通股份有限公司 High density low power GSHE-STT MRAM

Families Citing this family (66)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2773261B1 (en) 1997-12-30 2000-01-28 Commissariat Energie Atomique METHOD FOR THE TRANSFER OF A THIN FILM COMPRISING A STEP OF CREATING INCLUSIONS
IL131037A (en) * 1999-07-22 2004-06-20 Israel Atomic Energy Comm Method for making threedimensional photonic band-gap crystals
US6771850B1 (en) * 2000-11-18 2004-08-03 Agere Systems Inc. Article comprising a MEMS device and method therefor
US7183633B2 (en) * 2001-03-01 2007-02-27 Analog Devices Inc. Optical cross-connect system
US6906511B2 (en) * 2001-05-08 2005-06-14 Analog Devices, Inc. Magnetic position detection for micro machined optical element
US6759734B2 (en) * 2001-03-15 2004-07-06 Iolon, Inc. Miniature device with increased insulative spacing and method for making same
FR2823599B1 (en) * 2001-04-13 2004-12-17 Commissariat Energie Atomique DEMOMTABLE SUBSTRATE WITH CONTROLLED MECHANICAL HOLDING AND METHOD OF MAKING
US6755982B2 (en) * 2002-01-07 2004-06-29 Xerox Corporation Self-aligned micro hinges
JP3957178B2 (en) * 2002-07-31 2007-08-15 Tdk株式会社 Patterned thin film forming method
US7317232B2 (en) * 2002-10-22 2008-01-08 Cabot Microelectronics Corporation MEM switching device
US7122395B2 (en) * 2002-12-23 2006-10-17 Motorola, Inc. Method of forming semiconductor devices through epitaxy
FR2857953B1 (en) * 2003-07-21 2006-01-13 Commissariat Energie Atomique STACKED STRUCTURE, AND METHOD FOR MANUFACTURING THE SAME
US7054052B2 (en) * 2003-09-04 2006-05-30 Frank Niklaus Adhesive sacrificial bonding of spatial light modulators
FR2861497B1 (en) 2003-10-28 2006-02-10 Soitec Silicon On Insulator METHOD FOR CATASTROPHIC TRANSFER OF A FINE LAYER AFTER CO-IMPLANTATION
US20060006484A1 (en) * 2004-07-06 2006-01-12 Dilan Seneviratne Functional material for micro-mechanical systems
US7226825B2 (en) * 2004-09-16 2007-06-05 International Business Machines Corporation Method of fabricating micro-chips
FR2879184B1 (en) * 2004-12-15 2007-03-09 Commissariat Energie Atomique DEVICE AND METHOD FOR HERMETICALLY CLOSING A CAVITY OF AN ELECTRONIC COMPOUND.
US7142349B2 (en) * 2005-01-07 2006-11-28 Miradia Inc. Method and structure for reducing parasitic influences of deflection devices on spatial light modulators
US7199918B2 (en) * 2005-01-07 2007-04-03 Miradia Inc. Electrical contact method and structure for deflection devices formed in an array configuration
US7573631B1 (en) * 2005-02-22 2009-08-11 Silicon Light Machines Corporation Hybrid analog/digital spatial light modulator
US7442570B2 (en) 2005-03-18 2008-10-28 Invensence Inc. Method of fabrication of a AL/GE bonding in a wafer packaging environment and a product produced therefrom
US20060219151A1 (en) * 2005-04-01 2006-10-05 Scott Feldmann Method and apparatus for welding a fluoropolymer seam
US7354862B2 (en) * 2005-04-18 2008-04-08 Intel Corporation Thin passivation layer on 3D devices
US7449356B2 (en) * 2005-04-25 2008-11-11 Analog Devices, Inc. Process of forming a microphone using support member
US7885423B2 (en) 2005-04-25 2011-02-08 Analog Devices, Inc. Support apparatus for microphone diaphragm
US7825484B2 (en) * 2005-04-25 2010-11-02 Analog Devices, Inc. Micromachined microphone and multisensor and method for producing same
ITMI20051074A1 (en) * 2005-06-10 2006-12-11 Marco Mietta "MODEL OF SUBMERSIBLE RADIO-CONTROLLED IMMERSION"
FR2889887B1 (en) 2005-08-16 2007-11-09 Commissariat Energie Atomique METHOD FOR DEFERING A THIN LAYER ON A SUPPORT
FR2891281B1 (en) 2005-09-28 2007-12-28 Commissariat Energie Atomique METHOD FOR MANUFACTURING A THIN FILM ELEMENT
WO2008014324A2 (en) * 2006-07-25 2008-01-31 Analog Devices, Inc. Multiple microphone system
WO2008067431A2 (en) * 2006-11-30 2008-06-05 Analog Devices, Inc. Microphone system with silicon microphone secured to package lid
FR2910179B1 (en) 2006-12-19 2009-03-13 Commissariat Energie Atomique METHOD FOR MANUFACTURING THIN LAYERS OF GaN BY IMPLANTATION AND RECYCLING OF A STARTING SUBSTRATE
DE102006061386B3 (en) * 2006-12-23 2008-06-19 Atmel Germany Gmbh Integrated assembly, its use and method of manufacture
US20080164546A1 (en) * 2007-01-10 2008-07-10 Infineon Technologies Sensonor As Design of MEMS Packaging
US7477441B1 (en) 2007-07-24 2009-01-13 Hewlett-Packard Development Company, L.P. MEMS device with nanowire standoff layer
FR2925221B1 (en) 2007-12-17 2010-02-19 Commissariat Energie Atomique METHOD FOR TRANSFERRING A THIN LAYER
FR2932789B1 (en) * 2008-06-23 2011-04-15 Commissariat Energie Atomique METHOD FOR MANUFACTURING AN ELECTROMECHANICAL STRUCTURE COMPRISING AT LEAST ONE MECHANICAL REINFORCING PILLAR
US20100181652A1 (en) * 2009-01-16 2010-07-22 Honeywell International Inc. Systems and methods for stiction reduction in mems devices
JP2010280035A (en) * 2009-06-04 2010-12-16 Toshiba Corp Mems device and method for manufacturing the same
FR2947098A1 (en) 2009-06-18 2010-12-24 Commissariat Energie Atomique METHOD OF TRANSFERRING A THIN LAYER TO A TARGET SUBSTRATE HAVING A THERMAL EXPANSION COEFFICIENT DIFFERENT FROM THAT OF THE THIN LAYER
NO333724B1 (en) 2009-08-14 2013-09-02 Sintef A micromechanical series with optically reflective surfaces
US8567246B2 (en) 2010-10-12 2013-10-29 Invensense, Inc. Integrated MEMS device and method of use
US8860409B2 (en) 2011-01-11 2014-10-14 Invensense, Inc. Micromachined resonant magnetic field sensors
US8947081B2 (en) 2011-01-11 2015-02-03 Invensense, Inc. Micromachined resonant magnetic field sensors
US9664750B2 (en) 2011-01-11 2017-05-30 Invensense, Inc. In-plane sensing Lorentz force magnetometer
US20130002685A1 (en) * 2011-06-30 2013-01-03 Qualcomm Mems Technologies, Inc. Bonded double substrate approach to solve laser drilling problems
US8564076B1 (en) * 2013-01-30 2013-10-22 Invensense, Inc. Internal electrical contact for enclosed MEMS devices
US9452920B2 (en) * 2013-01-30 2016-09-27 Invensense, Inc. Microelectromechanical system device with internal direct electric coupling
EP3257074A1 (en) 2015-02-11 2017-12-20 InvenSense, Inc. 3D INTEGRATION USING Al-Ge EUTECTIC BOND INTERCONNECT
DE102015226197A1 (en) * 2015-12-21 2017-06-22 Robert Bosch Gmbh A method of manufacturing a thin-film based flow sensor and such a flow sensor
US10192850B1 (en) 2016-09-19 2019-01-29 Sitime Corporation Bonding process with inhibited oxide formation
JP1625135S (en) * 2018-05-01 2019-03-18
JP1680507S (en) 2018-05-01 2021-03-08
JP1639597S (en) * 2018-05-01 2019-08-19
JP1680386S (en) * 2018-05-01 2021-03-01
JP1680388S (en) * 2018-05-01 2021-03-01
USD903614S1 (en) 2018-05-01 2020-12-01 Hamamatsu Photonics K.K. Laser beam reflector
JP1680755S (en) 2018-05-01 2021-03-08
USD907085S1 (en) 2018-05-01 2021-01-05 Hamamatsu Photonics K.K. Laser beam reflector
JP1625495S (en) 2018-05-01 2019-03-18
JP1680387S (en) * 2018-05-01 2021-03-01
JP1680385S (en) * 2018-05-01 2021-03-01
CN109585673B (en) * 2018-10-17 2021-05-18 云谷(固安)科技有限公司 Display panel, manufacturing method thereof and electronic equipment
KR20220003870A (en) 2020-07-02 2022-01-11 삼성전자주식회사 Semiconductor memory device and method for fabricating the same
DE102020211232A1 (en) * 2020-09-08 2022-03-10 Robert Bosch Gesellschaft mit beschränkter Haftung Micromechanical component and manufacturing method for a micromechanical component for a sensor or microphone device
CN116429299B (en) * 2023-06-12 2023-09-22 之江实验室 Manufacturing method of pressure sensing chip capable of being integrated by wafer system

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1993021536A1 (en) * 1992-04-22 1993-10-28 Analog Devices, Inc. Method for fabricating microstructures
US5662771A (en) * 1994-12-01 1997-09-02 Analog Devices, Inc. Surface micromachining process
WO1998035258A1 (en) * 1997-02-07 1998-08-13 The Regents Of The University Of California Apparatus and method for optical scanning with an oscillatory microelectromechanical system
US5842106A (en) * 1995-06-06 1998-11-24 Sarnoff Corporation Method of producing micro-electrical conduits
US5867202A (en) * 1995-12-15 1999-02-02 Texas Instruments Incorporated Micromechanical devices with spring tips
JPH11145485A (en) * 1997-11-05 1999-05-28 Murata Mfg Co Ltd Manufacture of semiconductor sensor
WO1999036941A2 (en) * 1998-01-15 1999-07-22 Cornell Research Foundation, Inc. Trench isolation for micromechanical devices
JP2000049357A (en) * 1998-07-28 2000-02-18 Denso Corp Semiconductor mechanical volume sensor and its manufacture

Family Cites Families (46)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS62299041A (en) * 1986-06-18 1987-12-26 Nec Corp Manufacture of semiconductor device
US5043043A (en) 1990-06-22 1991-08-27 Massachusetts Institute Of Technology Method for fabricating side drive electrostatic micromotor
JP2787247B2 (en) * 1990-08-28 1998-08-13 イビデン株式会社 Method for manufacturing double-sided film carrier
US5300788A (en) * 1991-01-18 1994-04-05 Kopin Corporation Light emitting diode bars and arrays and method of making same
US5206983A (en) 1991-06-24 1993-05-04 Wisconsin Alumni Research Foundation Method of manufacturing micromechanical devices
US5286335A (en) * 1992-04-08 1994-02-15 Georgia Tech Research Corporation Processes for lift-off and deposition of thin film materials
US5549785A (en) * 1992-09-14 1996-08-27 Nippondenso Co., Ltd. Method of producing a semiconductor dynamic sensor
WO1994014240A1 (en) * 1992-12-11 1994-06-23 The Regents Of The University Of California Microelectromechanical signal processors
US5412265A (en) 1993-04-05 1995-05-02 Ford Motor Company Planar micro-motor and method of fabrication
US5645684A (en) 1994-03-07 1997-07-08 The Regents Of The University Of California Multilayer high vertical aspect ratio thin film structures
US5851851A (en) * 1994-03-07 1998-12-22 Nippondenso Co., Ltd. Method for fabricating a semiconductor acceleration sensor
JP3627761B2 (en) * 1994-03-09 2005-03-09 株式会社デンソー Manufacturing method of semiconductor dynamic quantity sensor
US5914507A (en) 1994-05-11 1999-06-22 Regents Of The University Of Minnesota PZT microdevice
US5629918A (en) * 1995-01-20 1997-05-13 The Regents Of The University Of California Electromagnetically actuated micromachined flap
US5644177A (en) 1995-02-23 1997-07-01 Wisconsin Alumni Research Foundation Micromechanical magnetically actuated devices
US5534466A (en) * 1995-06-01 1996-07-09 International Business Machines Corporation Method of making area direct transfer multilayer thin film structure
US5717631A (en) 1995-07-21 1998-02-10 Carnegie Mellon University Microelectromechanical structure and process of making same
US5963788A (en) 1995-09-06 1999-10-05 Sandia Corporation Method for integrating microelectromechanical devices with electronic circuitry
US5638946A (en) 1996-01-11 1997-06-17 Northeastern University Micromechanical switch with insulated switch contact
US5637539A (en) 1996-01-16 1997-06-10 Cornell Research Foundation, Inc. Vacuum microelectronic devices with multiple planar electrodes
US5789264A (en) * 1996-03-27 1998-08-04 Daewoo Electronics Co., Ltd. Method for manufacturing a thin film actuated mirror having a flat light reflecting surface
US5881598A (en) 1996-06-27 1999-03-16 Milli Sensor Systems And Actuators, Inc. Flat-pack gyroscope
EP0822398B1 (en) * 1996-07-31 2003-04-23 STMicroelectronics S.r.l. Integrated piezoresistive pressure sensor and relative fabrication method
US5972780A (en) * 1996-08-22 1999-10-26 Nippon Telegraph Telephone Corporation Thin film forming apparatus and method
US5914801A (en) * 1996-09-27 1999-06-22 Mcnc Microelectromechanical devices including rotating plates and related methods
US6265781B1 (en) * 1996-10-19 2001-07-24 Micron Technology, Inc. Methods and solutions for cleaning polished aluminum-containing layers, methods for making metallization structures, and the structures resulting from these methods
US5774604A (en) 1996-10-23 1998-06-30 Texas Instruments Incorporated Using an asymmetric element to create a 1XN optical switch
US5839722A (en) 1996-11-26 1998-11-24 Xerox Corporation Paper handling system having embedded control structures
US5971355A (en) 1996-11-27 1999-10-26 Xerox Corporation Microdevice valve structures to fluid control
US5866281A (en) 1996-11-27 1999-02-02 Wisconsin Alumni Research Foundation Alignment method for multi-level deep x-ray lithography utilizing alignment holes and posts
US5920123A (en) * 1997-01-24 1999-07-06 Micron Technology, Inc. Multichip module assembly having via contacts and method of making the same
DE69731604D1 (en) * 1997-01-31 2004-12-23 St Microelectronics Srl Manufacturing method for integrated semiconductor device with a chemoresistive gas microsensor
US5929542A (en) 1997-02-03 1999-07-27 Honeywell Inc. Micromechanical stepper motor
US6388279B1 (en) * 1997-06-11 2002-05-14 Denso Corporation Semiconductor substrate manufacturing method, semiconductor pressure sensor and manufacturing method thereof
JP3780710B2 (en) 1997-09-03 2006-05-31 松下電器産業株式会社 Method for manufacturing flexible element substrate and apparatus for manufacturing the same
US5959338A (en) 1997-12-29 1999-09-28 Honeywell Inc. Micro electro-mechanical systems relay
US6287885B1 (en) * 1998-05-08 2001-09-11 Denso Corporation Method for manufacturing semiconductor dynamic quantity sensor
US6303986B1 (en) * 1998-07-29 2001-10-16 Silicon Light Machines Method of and apparatus for sealing an hermetic lid to a semiconductor die
US5949571A (en) 1998-07-30 1999-09-07 Lucent Technologies Mars optical modulators
US5943155A (en) 1998-08-12 1999-08-24 Lucent Techonolgies Inc. Mars optical modulators
US6188301B1 (en) * 1998-11-13 2001-02-13 General Electric Company Switching structure and method of fabrication
US6228275B1 (en) * 1998-12-10 2001-05-08 Motorola, Inc. Method of manufacturing a sensor
US6078100A (en) * 1999-01-13 2000-06-20 Micron Technology, Inc. Utilization of die repattern layers for die internal connections
EP1028466B1 (en) * 1999-02-09 2006-08-02 STMicroelectronics S.r.l. Method for manufacturing integrated devices including electromechanical microstructures, without residual stress
US6238946B1 (en) * 1999-08-17 2001-05-29 International Business Machines Corporation Process for fabricating single crystal resonant devices that are compatible with integrated circuit processing
US6396975B1 (en) 2000-01-21 2002-05-28 Jds Uniphase Corporation MEMS optical cross-connect switch

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1993021536A1 (en) * 1992-04-22 1993-10-28 Analog Devices, Inc. Method for fabricating microstructures
US5662771A (en) * 1994-12-01 1997-09-02 Analog Devices, Inc. Surface micromachining process
US5842106A (en) * 1995-06-06 1998-11-24 Sarnoff Corporation Method of producing micro-electrical conduits
US5867202A (en) * 1995-12-15 1999-02-02 Texas Instruments Incorporated Micromechanical devices with spring tips
WO1998035258A1 (en) * 1997-02-07 1998-08-13 The Regents Of The University Of California Apparatus and method for optical scanning with an oscillatory microelectromechanical system
JPH11145485A (en) * 1997-11-05 1999-05-28 Murata Mfg Co Ltd Manufacture of semiconductor sensor
WO1999036941A2 (en) * 1998-01-15 1999-07-22 Cornell Research Foundation, Inc. Trench isolation for micromechanical devices
JP2000049357A (en) * 1998-07-28 2000-02-18 Denso Corp Semiconductor mechanical volume sensor and its manufacture

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 1999, no. 10 31 August 1999 (1999-08-31) *
PATENT ABSTRACTS OF JAPAN vol. 2000, no. 05 14 September 2000 (2000-09-14) *

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2002033469A2 (en) * 2000-10-19 2002-04-25 Axsun Technologies, Inc. Fabrication process for polysilicon deflectable membrane
WO2002033469A3 (en) * 2000-10-19 2003-03-20 Axsun Tech Inc Fabrication process for polysilicon deflectable membrane
CN102139854A (en) * 2010-01-28 2011-08-03 钜晶电子股份有限公司 MEMS (micro electro mechanical system) structure and manufacturing method thereof
CN102139854B (en) * 2010-01-28 2013-07-24 钜晶电子股份有限公司 MEMS (micro electro mechanical system) structure and manufacturing method thereof
CN105934794A (en) * 2014-01-28 2016-09-07 高通股份有限公司 High density low power GSHE-STT MRAM
CN105934794B (en) * 2014-01-28 2018-10-19 高通股份有限公司 High density low-power GSHE-STT MRAM

Also Published As

Publication number Publication date
US20010055831A1 (en) 2001-12-27
US6528887B2 (en) 2003-03-04
US6764936B2 (en) 2004-07-20
US6586841B1 (en) 2003-07-01
US20020079550A1 (en) 2002-06-27
AU2001253159A1 (en) 2001-10-23
TW544436B (en) 2003-08-01

Similar Documents

Publication Publication Date Title
US6764936B2 (en) Mechanical landing pad formed on the underside of a MEMS device
US7083997B2 (en) Bonded wafer optical MEMS process
US20020127760A1 (en) Method and apparatus for micro electro-mechanical systems and their manufacture
US20020167072A1 (en) Electrostatically actuated micro-electro-mechanical devices and method of manufacture
US7911672B2 (en) Micro-electro-mechanical-system micromirrors for high fill factor arrays and method therefore
US7190508B2 (en) Method and structure of patterning landing pad structures for spatial light modulators
US8361331B2 (en) MEMS mirror system for laser printing applications
US20020118850A1 (en) Micromachine directional microphone and associated method
US6819820B1 (en) Use of applied force to improve MEMS switch performance
US7567375B2 (en) Hidden hinge MEMS device
US6587613B2 (en) Hybrid MEMS fabrication method and new optical MEMS device
CA2752746C (en) Mems device with integrated via and spacer
US20020126455A1 (en) Tiled microelectromechanical device modules and fabrication methods
US20020046985A1 (en) Process for creating an electrically isolated electrode on a sidewall of a cavity in a base
WO2023076814A1 (en) Vertical mechanical stops to prevent large out-of-plane displacements of a micro-mirror and methods of manufacture
JP4558745B2 (en) Optical component and method for manufacturing the same
KR100404195B1 (en) micro mirror and method for fabricating micro mirror
GB2375185A (en) Thick wafer for MEMS fabrication
WO2002084374A1 (en) Mems mirrors with precision clamping mechanism
KR100396664B1 (en) micro mirror and method for fabricating micro mirror
KR20240036003A (en) Design and fabrication of micro-mirrors and MEMS devices with reduced moment of inertia
JP2002264095A (en) Method of manufacturing on-insulator silicon and polysilicon wafer

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP