WO2003017367A1 - Microelectronic packages including thin film decal and dielectric adhesive layer having conductive vias therein, and methods of fabricating the same - Google Patents

Microelectronic packages including thin film decal and dielectric adhesive layer having conductive vias therein, and methods of fabricating the same Download PDF

Info

Publication number
WO2003017367A1
WO2003017367A1 PCT/IB2001/001487 IB0101487W WO03017367A1 WO 2003017367 A1 WO2003017367 A1 WO 2003017367A1 IB 0101487 W IB0101487 W IB 0101487W WO 03017367 A1 WO03017367 A1 WO 03017367A1
Authority
WO
WIPO (PCT)
Prior art keywords
decal
substrate
face
thin film
input
Prior art date
Application number
PCT/IB2001/001487
Other languages
French (fr)
Inventor
Scott Jacobs
Original Assignee
Virtual Integration, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Virtual Integration, Inc. filed Critical Virtual Integration, Inc.
Priority to PCT/IB2001/001487 priority Critical patent/WO2003017367A1/en
Publication of WO2003017367A1 publication Critical patent/WO2003017367A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49833Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the chip support structure consisting of a plurality of insulating substrates
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0058Laminating printed circuit boards onto other substrates, e.g. metallic substrates
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/321Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by conductive adhesives
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/4682Manufacture of core-less build-up multilayer circuits on a temporary carrier or on a metal foil
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16235Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a via metallisation of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/0781Adhesive characteristics other than chemical being an ohmic electrical conductor
    • H01L2924/07811Extrinsic, i.e. with electrical conductive fillers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15172Fan-out arrangement of the internal vias
    • H01L2924/15174Fan-out arrangement of the internal vias in different layers of the multilayer substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • H05K1/113Via provided in pad; Pad over filled via
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10227Other objects, e.g. metallic pieces
    • H05K2201/10378Interposers
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10954Other details of electrical connections
    • H05K2201/10977Encapsulated connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/01Tools for processing; Objects used during processing
    • H05K2203/0147Carriers and holders
    • H05K2203/016Temporary inorganic, non-metallic carrier, e.g. for processing or transferring
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/467Adding a circuit layer by thin film methods

Definitions

  • This invention relates to microelectronic devices and fabrication methods, and more particularly to microelectronic packages and fabrication methods.
  • Integrated Circuit (IC) chips and various other components which can make up electrical systems.
  • Packaged chips and other devices are typically picked and placed onto the surface of a PCB and electrical connections are then made by reflowing low temperature (Eutectic) solders between the outer leads of the IC chip package and pads on the surface of the PCB.
  • Eutectic low temperature
  • the PCB itself originally was developed to eliminate the need to wire electrical components together with individual wires. Individual wiring generally is a time consuming and thereby expensive process for all but the simplest of electronic systems.
  • the first systems built on PCBs used discrete electronic components such as individual resistors, capacitors etc. utilizing through-hole technology.
  • Through-hole IC carriers (single and dual-in line packages) generally replaced the lead wires of discrete components and were passed through the PCB and soldered from the backside of the board, similar to the manner of soldering the discrete component wire leads.
  • Surface mount technology wherein the leads of an IC carrier are connected at the front surface, eliminated the need for the through-holes and conserved internal PCB active interconnect area.
  • the PCB may be far from an ideal substrate for the production of fine line wiring.
  • standard equipment to directly produce fine line wiring on PCBs does not appear to be available.
  • a thin film decal and a dielectric adhesive layer that includes a plurality of conductive vias therein, between a first level microelectronic substrate and a second level microelectronic substrate.
  • the combination of the thin film decal and the dielectric adhesive layer including a plurality of conductive vias therein can provide an interconnect packaging technology that can be low cost and/or high density, and can be used in conjunction with printed circuit boards that are produced by standard board process technology. The capabilities of printed circuit board technology therefore can be extended.
  • microelectronic packages comprise a first level substrate including a plurality of microelectronic devices and a plurality of first level substrate input/output pads on a face thereof.
  • the first level substrate may be an integrated circuit.
  • a thin film decal is on the face of the first level substrate.
  • the thin film decal includes first and second opposing faces.
  • a plurality of first decal input/output pads are on the first face, at least one of which is electrically connected to at least one of the first level substrate input/output pads.
  • a plurality of second decal input/output pads are on the second face. At least one internal waring layer in the thin film decal is electrically connected to at least one of the first and second decal input/output pads.
  • a second level substrate including a plurality of second level substrate input/output pads on a face thereof also is provided.
  • the second level substrate may be a printed circuit board.
  • a dielectric adhesive layer is provided that is adhesively bonded to the thin film decal and that also is adhesively bonded to the second level substrate.
  • the dielectric adhesive layer includes a plurality of conductive vias therein that electrically connect at least one of the second level substrate input/output pads to at least one of the second decal input/output pads.
  • the conductive vias preferably comprise conductive adhesive vias, and more preferably are screened conductive adhesive vias comprising conductive paste.
  • Microelectronic packages may be fabricated, according to the present invention, by forming a release layer on a process substrate.
  • the process substrate is preferably a glass substrate, silicon substrate or other sacrificial substrate rather than a relatively high cost microelectronic substrate.
  • a thin film decal is formed on the release layer.
  • the thin film decal includes first and second opposing decal faces, a plurality of first decal input/output pads on the first decal face, a plurality of second decal input/output pads on the second decal face and at least one internal wiring layer as was described above.
  • the first decal input/output pads are adjacent the release layer and the second decal input/output pads are remote from the release layer.
  • a dielectric adhesive layer is then formed on the second decal face.
  • the dielectric adhesive layer includes first and second opposing dielectric layer faces and a plurality of conductive vias therein that extend between the first and second opposing dielectric adhesive layer faces, as was described above.
  • the first dielectric adhesive layer face is adjacent the second decal face and the second adhesive dielectric layer face is remote from the second decal face, such that at least one of the conductive vias electrically connects to at least one of the second decal input/output pads.
  • the dielectric adhesive layer preferably is formed on the second decal face by adhesively bonding to the second decal face, a dielectric adhesive layer including therein a plurality of holes, at least one of which laterally overlaps at least one of the second decal input/output pads.
  • a conductive adhesive layer is then screened into the at least one of the holes in the dielectric adhesive layer.
  • the dielectric layer preferably comprises Teflon or glass fiber impregnated epoxy resin.
  • the conductive adhesive layer preferably comprises a Transient Liquid Phase Sintering Conductive Adhesive, as described in U.S. Patent 5,853,622 to Gallagher et al., assigned to Ormet Corporation, the disclosure of which is hereby incorporated herein by reference in its entirety.
  • the dielectric adhesive layer second face is then adhesively bonded to a second level substrate, such as a printed circuit board, that includes a plurality of second level substrate input/output pads on a face thereof such that at least one of the conductive vias electrically connects to at least one of the second level substrate input/output pads.
  • Adhesive bonding may take place using pressure and/or heat, at atmospheric pressure or under vacuum.
  • the release layer is processed, for example dissolved, to thereby release the process substrate from on the first face of the thin film decal.
  • the release layer may be processed by etching and/or by laser.
  • a first level substrate such as an integrated circuit chip, is then bonded to the first face of the thin film decal.
  • the first level substrate is bonded to the first face of the thin film decal, such that at least one of the conductive vias electrically connects to at least one of the first level substrate input/output pads. Bonding preferably takes place by solder reflow.
  • the substrate, the thin film decal and the dielectric adhesive layer may be singulated so that conventional pick-and-place techniques may be used to pick and place the singulated substrate including the thin film decal and the dielectric adhesive layer thereon on the second level package, such as a printed circuit board.
  • an interconnect packaging technology may be provided that can produce low cost and/or high density microelectronic packages.
  • This technology may be used in conjunction with printed circuit boards that are produced by standard board process technology, to thereby allow extension of the capabilities of printed circuit board technology.
  • This extendable technology can be a viable adjunct to the printed circuit board technology, even as the wiring density in the printed circuit board itself is increased.
  • Microelectronic packages and packaging methods according to the present invention need not be limited to use with printed circuit boards.
  • Other thick film substrates, such as ceramic chip carriers, may benefit from application of the present invention as a high density surface layer.
  • the present invention also may be used on substrates for purposes other than interconnect.
  • the thin film decal and dielectric adhesive layer are "cast" on a substantially smooth and planar process substrate surface. Subsequent inversion of the thin film decal and dielectric adhesive layer upon transferring to the second level packages exposes the first face of the thin film decal which is also substantially smooth and planar.
  • the present invention can reduce and preferably eliminate the topography that may inevitably result when building up multilayers of interconnection.
  • the present invention may be regarded as a "Planar Graft Patch” (PGP) including a thin film decal and a dielectric adhesive layer having conductive vias therein, that can be used between a first level substrate and a second level substrate, to provide an interconnect packaging technology that can provide low cost and/or high density.
  • PGP Planar Graft Patch
  • Figure 1 is a cross-sectional view of a first embodiment of microelectronic packages according to the present invention.
  • Figure 2 is a detailed cross-sectional view of a planar graft patch on a process substrate according to the present invention.
  • Figures 3A-3F are cross-sectional views illustrating planar graft patches according to the present invention during intermediate fabrication steps.
  • Figure 4 is a simplified diagram illustrating methods of fabricating microelectronic packages according to the present invention.
  • Figure 5 illustrates details of release processes of a planar graft patch from a process substrate according to the present invention.
  • Figure 6 compares microelectronic packages according to the present invention with a conventional Ball Grid Array.
  • Figure 7 illustrates applications of planar graft patches according to the present invention.
  • Figure 8 illustrates an alternative embodiment of microelectronic packages according to the present invention.
  • Figure 9 illustrates yet another embodiment of microelectronic packages according to the present invention.
  • FIG. 10 illustrates still another embodiment of microelectronic packages according to the present invention.
  • Figure 11 is a top plan view of microelectronic packages of Figure 8.
  • Figures 12A and 12B illustrate an embodiment of elastomeric stress buffers of
  • Figure 13 illustrates yet another embodiment of microelectronic packages according to the present invention.
  • a microelectronic package 100 includes a first level substrate 102 including a plurality of microelectronic devices and plurality of first level substrate input/output pads on a face thereof.
  • the first level substrate may be a flip-chip integrated circuit, other integrated circuit and/or other first level microelectronic substrate.
  • pads is used herein to indicate any input/output site on a substrate, and can include pins and/or other exposed conductive surfaces.
  • a thin film decal 110 is included on the face of the first level substrate 102.
  • the thin film decal includes at least first and second opposing faces 110a and 110b. Face 110a preferably is substantially planar and topography-free.
  • a plurality of first decal input/output pads 112a is included on the first face. At least one of the first decal input output pads 112a is electrically connected to at least one of the first level substrate input/output pads. In Figure 1, this connection is accomplished by solder bumps 104. However, other interconnection technologies may be used.
  • An underfill layer 106 also may be provided surrounding the solder bumps 104 in a manner well known to those having skill in the art.
  • the thin film decal 110 also includes a plurality of second decal input/output pads 112b on the second face 110b thereof. At least one internal wiring layer 114 is included that is electrically connected to at least one of the first and second decal input/output pads 112a and 112b, respectively.
  • the fabrication of a thin film decal is well known to those having skill in the art. Thin film decals are described, for example, in copending Application Serial No. 08/862,059, to the present inventor entitled Methods of Fabricating Virtual Integration Microelectronic Packages, assigned to the assignee of the present application, the disclosure of which is hereby incorporated by reference in its entirety.
  • a second level substrate 120 includes a plurality of second level substrate input/output pads 122 on a face 120a thereof.
  • a plurality of second level substrate vias 124 also may be included to provide signal power (P), ground (G) and signal and/or other connections.
  • the second level substrate 120 preferably is a printed circuit board that is well known to those having skill in the art.
  • a dielectric adhesive layer 130 is adhesively bonded to the thin film decal 110 and also is adhesively bonded to the second level substrate 120.
  • the dielectric adhesive layer 130 includes a plurality of conductive vias 132 therein that electrically connect at least one of the second level substrate input/output pads 122 to at least one of the second decal input/output pads 112b.
  • FIG. 1 may be considered as illustrating an integrated circuit first level substrate 102 that is flip-chip joined to the surface of the PGP 140.
  • the solder bumps 104 are shown as circles, and can serve as the electrical connections from the flip-chip integrated circuit 102 to the rest of the microelectronic package 100.
  • the solder bumps 104 may be surrounded by an underfill material 106, which can enhance the reliability of the solder joints and the thermal conduction between the first level substrate 102 and the remainder of the package.
  • first decal input/output pads may be a simple thin fihn metal that is suitable for low temperature solder bumps.
  • Eutectic solder also may be included over a thin film structure that is suitable for joining non-melting high-lead solder bumps or other leads of a component that have no solder themselves.
  • the thin film decal 110 is a conductor/dielectric structure that can fan out the tight geometry of the first level substrate solder bumps 104 to the larger geometry of the second level substrate 120, such as a printed circuit board.
  • the dielectric adhesive layer 130 glues the thin film dielectric to the surface of the second level package 120.
  • Conductive vias 132 in the dielectric adhesive layer 130 carry electrical signals, power and/or ground to the thin film.
  • the PGP 140 mcludes a dielectric adhesive layer 130 and a thin film decal 110,
  • the process substrate 210 may be a low cost sacrificial substrate, such as a glass substrate or a silicon substrate, that is subsequently released from the PGP 140, as will be described below.
  • a release layer 212 is provided on the process substrate 210.
  • the thin film decal 110 is provided on the release layer.
  • the thin film decal 110 may include a plurality of first decal input/output pads 112a.
  • the pads may be as simple as clean copper, as shown at 112a'.
  • the pads may comprise complex metallurgy, as shown at 112a", including solder and a pad structure. Simple and complex pads may be mixed on one substrate as illustrated. It will be understood that pads need not be a discrete layer of metal, but rather can be sections of the internal wiring layer that are exposed by selective openings in the decal.
  • the pads 112a serve as islands to which a first level . package 102 is eventually connected after the PGP 140 is transferred to the second level package 120.
  • the first decal input output pads 112 may be used for soldering any type of connection to an electronic component, and are not limited to flip-chip pads. For example, Surface Mount Technology (SMT) components that utilize solder connections may be used. If a low temperature dielectric is utilized to build up the thin film decal, a Eutectic solder layer may be fabricated in the PGP itself, thus reducing and preferably eliminating the need to screen solder onto the PGP pads after transferring the PGP to the printed circuit board.
  • SMT Surface Mount Technology
  • me thin film decal 110 includes a plurality of dielectric layers.
  • a first dielectric layer 214 and a second dielectric layer 216 are shown.
  • the first dielectric layer 214 can act as a solder dam to prevent solder from wetting along conductive copper interconnect lines in the dielectric.
  • a preferred dielectric may comprise a high performance organic dielectric, such as BenzoCycloButene (BCB) or a polyimide.
  • An advanced low temperature epoxy dielectric can allow for Eutectic solder to be included in the PGP.
  • An internal wiring layer 114 is shown between the first and second dielectric layers 214 and 216.
  • the internal wiring layer may be fabricated from copper with thin layers of an adhesion material such as titanium on the opposing surfaces of the copper.
  • Internal vias may be made in layers of the dielectric that separate the interconnect and power supply metal layers. Although only one internal wiring layer is shown in Figure 2, a plurality of internal wiring layers may be used, separated by one or more dielectric layers.
  • a plurality of second decal input/output pads 112b are shown at the top surface of the decal 110 in Figure 2. As was already described, these second input output pads 112b may be separate pads, pins or exposed surfaces of the internal wiring layer without requiring pad definition or solder dams.
  • the dielectric adhesive layer 130 including a plurality of conductive vias 132 is shown on decal 110.
  • the dielectric adhesive layer 130 may be a glass- or Teflon-impregnated epoxy bond ply, a pure screened dielectric epoxy and/or other dielectric adhesive layer.
  • the dielectric adhesive layer preferably should not shrink substantially during the lamination and curing thereof, as shrinkage may result in voids in the dielectric adhesive layer following cure.
  • the conductive vias 132 preferably are adhesive conductive vias, such as a conductive epoxy including Oimet conductive epoxy as described in the above- referenced U.S. Patent No. 5,853,622.
  • the dielectric adhesive layer 130 may adhere the thin film decal 110 to the second level package 130, prevent contaminants from getting under the decal by sealing the surface, and/or prevent short circuits between conductive vias 132 and exposed metal in the decal.
  • a release layer 212 is spun on a process substrate 210.
  • the process substrate 210 may be glass (Si0 2 ), silicon or other conventional substrates that may be utilized with microelectronic processing equipment.
  • the release layer may comprise Polyimide Release Layer (PIRL), a pre- imidized polyimide that is marketed by Brewer Scientific.
  • PIRL Polyimide Release Layer
  • the first dielectric layer 214 is formed, for example by spin-on-coating.
  • the first dielectric layer preferably comprises BenzoCycloButene (BCB).
  • BCB BenzoCycloButene
  • other dielectrics such as polyimide may be used.
  • the internal wiring layer 114 is formed, for example by depositing and patterning thin film metal using conventional techniques.
  • the second dielectric layer 216 is spun-on and vias are etched, as was already described in connection with Figures 3B and 3C.
  • the second decal input/output pads 112b may then be formed, for example by depositing and patterning thin film metal. It will be understood that two or more internal wiring layers also may be provided.
  • an adhesive layer including a plurality of holes therein is formed on the second decal input/output pads 112b, for example by placing a preformed bond ply of fiber-impregnated dielectric adhesive.
  • the holes preferably at least partially overlap the second decal input/output pads 112b.
  • a conductive adhesive may then be screened in the holes in the dielectric adhesive layer to form the conductive vias 132.
  • the dielectric adhesive also may be a screened dielectric adhesive such as Bolger Research D-18.
  • FIG 4 is a simplified diagram illustrating methods of fabricating microelectronic packages according to the present invention.
  • a PGP 140 is fabricated on a process substrate 210, in the manner illustrated in Figures 2 and 3A-3F.
  • the screened materials may be dried, for example using a low temperature bake.
  • the process substrate 210 and PGP 140 are diced by conventional sawing, scribing and breaking, and/or other suitable singulation techniques. Then, as shown by arrow 430, the singulated PGPs 140' may then be picked, aligned and placed on a second level substrate 120, preferably by using automatic pick and place equipment.
  • the singulated PGP 140' is then laminated to the second level substrate 120, for example by applying heat (e.g. 200°C) and/or pressure (e.g. lOpsi), preferably under vacuum.
  • the singulated process substrate 210' is then removed , for example by dissolving the release layer 212 and/or destroying the adhesion to the thin film with a UN laser when a quartz process substrate 210 is used.
  • a PIRL release layer may be dissolved in Tetra Methyl Arnmonium Hydroxide (TMAH) based developer, assisted by ultrasonics.
  • TMAH Tetra Methyl Arnmonium Hydroxide
  • a laser may be utilized to destroy bonds or an underlayer material may be etched out in an appropriate etchant in a batch process.
  • the batch process may be preferred since multiple substrates may be processed in a tank, to thereby allow cost reduction compared to a laser process.
  • the PGP 140' on the second level substrate 120 may add a height of between about 25 ⁇ m and about 75 ⁇ m to the second level substrate 120.
  • the PGP is integrated onto the second level package 120 and is ready to receive a first level package.
  • a first level package, such as a flip-chip IC is flip-chip soldered to the thin film decal 110 using conventional solder reflow.
  • the process substrate 210' may be a 20 mil thick glass substrate.
  • the thin film release layer 212 may be 5 ⁇ m thick
  • the thin film decal 110 may be between lO ⁇ m and 15 ⁇ m thick
  • the dielectric adhesive layer 130 may be 2 mils in thickness.
  • a laser may be used in the direction of arrows 510 and 520 to dissolve the thin film release layer 212.
  • a batch soak may be used in the direction of arrows 530 to dissolve the release layer.
  • the singulated process substrate is shown removed by arrows 540.
  • Preferred materials for a laser release layer 212 are high temperature polyimides. Water soaks into polyimides and the combination of UN induced polyimide-to-substrate bond breaking and vaporization of water may release the thin film decal from the substrate. It should be understood that a transparent process substrate such as quartz may be needed for laser release.
  • Figure 6 illustrates a comparison between microelectronic packages according to the present invention and a conventional Ball Grid Array (BGA).
  • the BGA 610 shown at the left of Figure 6, may be seen to be much more complicated than a flip- chip integrated circuit 102 or a flip-chip circuit 102 including a thin film decal 612 and using a PGP 140 according to the present invention.
  • Figure 7 illustrates applications of a PGP 140 according to the present invention.
  • the PGP 140' provides thin film lines that can spread the high-density area array pads on the chip 102 out to a larger grid more suitable for fabrication with PCB technology.
  • multiple chips 102 are illustrated being placed over a larger PGP 140".
  • This PGP 140" can provide both fan-out as on the left side and also can allow fine line connections to be made between chips.
  • a built in Multi-Chip Module (MCM) can be achieved.
  • the combination of thin film in the decal for high-density short run interconnection and thicker film in the PCB for long run interconnection can represent a very efficient use of the strengths of both the thin film (high-density, low capacitance lines) and the PCB (low resistance wires for longer interconnects) and can avoid their respective weaknesses. With PGP this advantage may be realized without the need to utilize costly, complex direct lithography processes on the PCB.
  • MCMs were proposed as an heir-apparent to the PCB in order to solve these and/or other problems.
  • One potential flaw in MCMs is that for long signal lines, thicker film may still be needed to reduce the resistance of the long run interconnection.
  • the MCM presently has not been adopted widely for electronic systems for this and/or other reasons.
  • Composite substrates have been proposed as a solution to the resistivity problem of pure MCMs. These have been used, for example in mainframe technology - thin film on thick film ceramic. Unfortunately, these exotic thick film substrates may place the cost of these solutions beyond the reach of many electronic systems.
  • Direct lithography of fine line geometry on a PCB has been proposed as one solution to these problems. Unfortunately, there may be many extreme challenges to direct lithography on a PCB.
  • the PCB is far from an ideal substrate on which to perform lithography.
  • the substrates are warped. This puts the features out of focus - which may be a major deficiency for fine line photolithography.
  • the location of features across the PCB may be far off from a perfect grid due to differential shrinkage, among other factors.
  • Full field lithography masks may be difficult, if not impossible, to use.
  • Step and repeat lithography may be possible, but unlike on a semiconductor wafer where the same pattern is being repeated over and over, the thin film patterns across the PCB may vary widely and therefore a number of different reticles may be needed to step and repeat the different patterns. Changing these during the photo process for each board may be inadvisable due to the expense of the time involved in doing so.
  • Direct write hthography may be the only option left for direct lithography on a PCB.
  • mass produced products which have relied on direct write lithography for fine feature thin film generally have been economically infeasible due to a number of factors including time to write a substrate.
  • the lithographic field of the substrate should be written in the most efficient fashion possible to minimize the "time in tool - written area of substrate" figure of merit.
  • the surface of a PCB may be extremely rough and irregular due to thick surface pads, solder masks, fibers, drilling artifacts and a number of other factors. Lapping to planarize the surface may be expensive and the results may be questionable at best.
  • the PGP can take advantage of tried and true methods developed over the years for IC microlithography. Full field masks with repetitious ' patterns may be utilized.
  • the process substrate may be selected to fit standard tools, and may be selected to provide a smooth, lithography grade platform for the PGP fabrication process. For example, smooth silicon wafers may be used for the process substrate. Silicon wafers can provide industry standard smooth platforms for fabricating the PGP. The lithographic figure of merit mentioned above may therefore be improved and preferably maximized.
  • PGP Another potential advantage of a PGP is that the fine line thin films that can solve the various problems described above may be placed on a PCB precisely, and only where they are needed. This can efficiently solve the region-by-region problem of locating thin films on a PCB .
  • Simple screening techniques and post processes e.g. B staging epoxies
  • adhesives conductive, dielectric
  • This preferably may be accomplished prior to singulation of the process substrate, thereby allowing reduced handling of parts.
  • standard high speed pick and place tools may be utilized to place the PGPs in their respective locations on a PCB.
  • Vacuum lamination in standard PCB process tools can accomplish mechanical and electrical contact of the adhesives to the board.
  • One of several liftoff processes described above may then be utilized to remove the process substrate.
  • the PCB and PGP are integrated into a composite interconnect structure that is ready for placement of electronic components that require or can significantly benefit from the high-density surface structures.
  • This composite structure can therefore serve as an economically feasible solution to a wide variety of the problems facing the industry today with respect to the current limitations of electronic system packaging.
  • the microelectronic package 800 of Figure 8 can provide additional stress relief.
  • an elastomeric stress buffer 810 is provided within the dielectric adhesive layer 130.
  • a presently preferred material for the elastomeric stress buffer 810 is silicone.
  • the thin film decal 110' is rippled to provide a rippled first surface 110a' and a rippled internal wiring layer 114' therein. Rippling can provide added flexibility but may require added process steps.
  • the microelectronic package 900 may include an elastomeric dielectric adhesive layer 130'.
  • a presently preferred elastomeric dielectric material is silicone. This may be preferred for lower costs of processing.
  • conductive vias 132 only may be screened.
  • the elastomer may be injected into the gap to fill the space.
  • Figure 10 illustrates yet another embodiment of microelectronic packages according to the present invention. As shown in Figure 10, microelectronic package 1000 includes an elastomeric interposer 1010 between the thin film decal 110 and the first level substrate 102.
  • the elastomeric interposer includes an elastomeric stress buffer 1012, a layer of anisotropic conductive adhesive 1014a and 1014b on opposite surfaces of the elastomeric stress buffer 1012 and a vertical thin film 1016 that electrically connects both sides of the interposer.
  • the coating of anisotropic adhesive 1014a and 1014b may be used to make electrical contact on both sides of the interposer 1010. However, it will be understood that many other techniques may be used to establish this electrical contact.
  • the interposer 1010 may be attached first to the first level package 102, to the second level package 120, or both contacts may be made simultaneously. Exceptional stress relief may be obtained.
  • Figure 11 is a top plan view of the microelectronic package pf Figure 8.
  • the ripples may be arranged in a radial pattern, and the internal wiring layer 114' may be arranged generally perpendicular thereto. This can allow the decal 110' and internal wiring layers 114' to flex in the critical radial direction during thermal excursions. It will be understood that the frequency of the ripples may be exaggerated. It also will be understood that the conductive vias 132a that carry power and ground may be placed at the center of the structure of Figure 11 while the conductive vias 132b that carry signals may be placed at the periphery of the structure of Figure 11.
  • the microelectronic packages 800 include the following aspects: First, the thin film decal 110' has been rippled to provide for spring action as the substrate and IC differentially expand and contract during thermal cycles. The amphtude and frequency of the ripples are not shown to scale - both may be much smaller. Second, an elastomeric layer 810 beneath the first level substrate 102, and preferably extending beyond the boundaries of the first level substrate 102, allows for movement of the spring action decal, thereby allowing reduced thermally induced stress on the solder joints and allowing improved reliability. In Figure 8, a flip-chip mounted IC 102 is shown in cross-section solder joined to a PGP structure 140.
  • Axial concentric ripples have been lithographically defined in the decal 110' so that the decal, which may be stiff and brittle, can provide a spring action capability in the radial direction.
  • the pitch and amphtude of the ripples are exaggerated in the drawing.
  • the peaks and valleys may be on a 1 mil pitch.
  • the amplitude of the ripples may be in the range of 5 microns.
  • the ripple pattern may be depleted in the area of the actual solder joint pad to provide a planar surface in that local region to enhance the solder process.
  • the internal wiring layer 114' may follow the topography of the decal and hence also exhibit spring action. It should be understood that the thicknesses of the decal and copper layers are greatly exaggerated with respect to other features for purposes of clarity of viewing.
  • an elastomeric material 810 is illustrated. This acts as a stress buffer between the IC and PCB insofar as it is highly deformable allowing the spring of the thin film decal to stretch back and forth with temperature cycles.
  • the elastomeric material 810 preferably extends beyond the boundary of the IC 102 so that the outer copper traces can experience spring effect stretching inwardly.
  • Outward sketching is provided by ripples under the IC. The thicker and more deformable the elastomer, the greater may be the stress relief on the solder bump. Power and ground feedthroughs are shown in the central region of the chip. These can provide low inductance power and ground to the IC.
  • thin film conductor lines 1210 are lithographically fabricated on a cured elastomer sheet 1220.
  • the thin films are placed on a fine grid so that they will eventually meet solder bump pads in a random fashion such that no . . shorts occur between solder pads and no opens exist for any given solder pad.
  • the elastomer sheet 1220 is coated with uncured elastomer and tightly rolled up as shown in Figure 12B. The coating is then cured.
  • a cylinder with long axial thin films results. Due to rolling up the sheet as described, only the width of the thin films face perpendicular to the radii of the cylinder. This can result in near perfect flexibility compared to wires or other such structures which may be fed through an elastomer sheet to achieve a similar purpose.
  • Slices are then cut out of the cylinder, which may be squared off with a punch if desired as shown in Figure 12B. It will be understood that the geometries are very much finer than illustrated in the plan view shown in Figure 12B.
  • An electrically conductive coating then may be applied on the top and bottom surfaces, either patterned or anisotropic in the z direction, such as the well known Sheldahl material.
  • the resulting structure may then be used as the stress buffer 1012 illustrated in Figure 10. It also may be used in a wide variety of other direct electronic device attachment schemes.
  • the vertical structures also may be approximated by plating up axially oriented metal. In joining a flip chip IC (e.g.
  • a high expansion PCB may shrink as much as 1 mil or more from the freezing point of typical solder joining temperatures down to room temperatures over a distance equivalent to that subtended by an IC. This can result in a bowing of both the IC and the PCB .
  • the stress is such that the solder bumps generally are inwardly tensed.
  • shearing bumps by tendency of the IC to exert force on the joint in the outward direction.
  • DNP Distance to Neutral Point
  • Typical PCBs may have localized nonplanarities in the range of mils at the surface so it is expected that the adhesive stack may need to be greater than this so that the glue may flow around these features without leaving voids. A thickness of 5 mils or more therefore may be expected in a real product. The thicker this adhesive is made, the thicker the elastomer also may be made.
  • the degree of stress relief may increase as the thickness of the elastomer increases.
  • the upper limit in this thickness may be determined by the ability to process the feedthroughs and the adhesive. A vast majority of today's ICs may significantly benefit from the thicknesses discussed here. It will be understood that there are many variations of the basic elastomeric structures illustrated herein.
  • Some of these can include: floating the dielectric layer over a cavity (no elastomer); eliminating the adhesive under the elastomer; making a cavity in the first layer of PCB; screening elastomeric posts in the cavity instead of a continuous solid; utilizing a thermally stable dielectric or capacitive fluid in a cavity; utilizing a vertical thin film structure in an elastomer cavity; utilizing "snake E” or “chevron” patterns for fan-out lines to further enhance spring action; perforating the dielectric into a grid structure to further enhance spring action; placing deeper ripples local to bumps and eliminating the general ripple pattern; and detaching the bump pad from the surface of the decal.
  • the integrated circuit itself may be thinned at the back side thereof, to allow greater flexibility and stress relief.
  • Figure 13 illustrates microelectronic packages 1300 according to the invention with a thinned flip-chip integrated circuit 102'.
  • Flip-chip mounting allows for backside cooling.
  • backside cooling traditionally has been used to cool ICs.
  • Conductive plates or pistons have been placed in contact with the backside to create a thermal path to heat sinks. These techniques may be undesirable in low cost applications.
  • a preferable cooling technique may be to draw the heat out of the face of the IC and to spread the heat into the board. Some heat may be conducted through the solder bumps and into the interconnect traces and/or through an array 'of ground and power bumps leading down into the board in the interior of the IC as is illustrated in Figures 9 and 11.
  • High performance ICs may require supplemental, cooling. This may be provided for by several techniques, as follows: First, loading (fill material) of the dielectric underfill under the chip may be increased. Silica is more conductive than epoxy, so that supplemental cooling may be provided. Alternatively, in case of elastomeric material, the elastomer may be loaded with more thermally conductive material such as aluminum nitride.
  • ground and power posts may be eliminated.
  • a window of metal-filled material may be screened under the chip.
  • the metal-filled material may be elastomeric organic or stiff.
  • a specialized thermal grease (e.g. non-curing - optimized for conductivity) underfill may be utilized between the IC and the PGP to increase thermal conductivity. Combinations of the above also may be provided.. For example, high silica loaded dielectric, elastomeric or stiff underfill may be provided, surrounding electrically and thermally conductive power and ground posts to increase thermal contact area.
  • a conductor-loaded elastomer (e.g. silicone instead of an epoxy) may be preferable as the material for fabricating both the window and the bumps.
  • the screened bumps may be made from a silver filled silicone and the dielectric that is directly under the IC at least, may comprise a highly loaded silicone such as silica, boron nitride, alumina or other filler.
  • a PGP die block may be considered a photolithographically fabricated passive IC containing primarily thin film interconnect.
  • Other electronic structures which support a system may be contained in the decal, such as embedded passives including capacitors, resistors, etc.
  • the PGP is processed on a process substrate well suited for fine line lithography, such as polished silicon wafer, glass, quartz, etc.
  • a process substrate includes at least one die block. A plurahty of die blocks may be obtained by dicing the process substrate.
  • the thin film layers on this block are then transferred to the surface of a low density interconnect substrate such as a PCB and electrically connected to the thick film substrate by means of conductive and dielectric adhesives, such as silver filled epoxy and silica filled epoxy, interposed between the thin film and the low density substrate.
  • a low density interconnect substrate such as a PCB
  • conductive and dielectric adhesives such as silver filled epoxy and silica filled epoxy
  • the PGP decal contains at least one level of metal.
  • a transferred layer with a single level of metal may serve as a geometry transformer to spread the tight pitch of a packaged or bare IC die out to a larger grid on the surface of a low density second level substrate. This may be referred to as a fan-out structure.
  • Two or more levels of metal in a PGP may allow for more complex interconnect structures.
  • I/O may be routed such that the random patterns of the chip I/O with respect to the system requirements may be optimized to the net list of the system.
  • Pad translation can take place in the thin film decal by routing over different wiring levels in a multi-level metal interconnect. Thin fihn layers also may be added for ground and or power supply planes. Two or more electronic components may be interconnected in the decal at the surface without routing into the thick film layers. This can produce an MCM at the surface of the thick film.
  • the PGP can provide parallel design and processing of high-density interconnect. Yield can be decoupled from that of the low density substrate.
  • the PGP may be tested before being committed to a PCB. Rework also is possible prior to final cure after the PGP is applied to the PCB.
  • the PGP also can enable area array solder bumping of components on a low density PCB by transformation of geometry and by providing solder bump compatible surface metallurgy and/or solder itself.
  • the PGP can serve as stress relieving structure between a substrate and an electronic component if elastomeric materials are utilized. For example, a layer of elastomeric material may be interposed between the PCB and the decal to provide stress relief. This can further enable an area array flip- chip.
  • the PGP need not be in a freestanding or suspended state.
  • the photolithographic grid can be maintained by direct transfer from one stiff substrate to another.
  • the stiff, dirnensionally stable process substrate can be well suited to automated pick-and-place techniques on existing equipment for alignment and placement of the PGP on a PCB.

Abstract

A microelectronic package (100) comprises a first level substrate 102 such as a flip-chip which includes a plurality of microelectronic devices, a thin film decal (110), an adhesive layer (130) and a second level substrate (120) such as a printed circuit board (120). The thin film decal includes an internal wiring layer (114), which connects solder bumps (104) on the first level substrate with conductive vias (132) in the adhesive layer. The conductive vias in the adhesive layer connect to substrate vias (124) in the second level substrate. The thin film decal may be made using semiconductor lithography techniques that allow greater precision than is available in printed circuit board processing. This allows a first level substrate with a very high I/O pin density to be interfaced to a printed circuit board. The invention also encompasses a method of fabricating a microelectronic package and to a decal and adhesive layer removably mounted to a substrate.

Description

MICROELECTRONIC PACKAGES INCLUDING THIN FILM DECAL AND
DIELECTRIC ADHESIVE LAYER HAVING CONDUCTIVE VIAS
THEREIN, AND METHODS OF FABRICATING THE SAME
Cross Reference to Related Application This application claims the benefit of provisional Application Serial No. 60/084,450, filed May 6, 1998, entitled "Microelectronic Packages Including High- Density Interconnect Thin Film Graft Layer on a Low Density Interconnect Substrate " to the present inventor.
Field of the Invention
This invention relates to microelectronic devices and fabrication methods, and more particularly to microelectronic packages and fabrication methods.
Background of the Invention Advances in semiconductor fabrication technology have allowed Very Large Scale Integration (VLSI) and Ultra Large Scale Integration (ULSI) integrated circuits, having up to several million devices thereon, to be reliably and economically produced. As device densities increase and device sizes shrink, system performance often becomes more limited by the interconnection and packaging of the integrated circuits, and not by the internal circuitry of the integrated circuits themselves. For example, package limitations such as the maximum allowed number of input/output pads may result in the inability to utilize all of the integrated circuit's capabilities. Multi-chip packaging may require wide spacing of integrated circuits to accommodate wiring channels, which may result in longer wiring distances for integrated circuit interconnection, and may lead to increased parasitic capacitance and a decrease in system speed. Moreover, complex packaging structures may be expensive and unreliable. Printed circuit board (PCBs) are widely used substrates for interconnecting
Integrated Circuit (IC) chips and various other components which can make up electrical systems. Packaged chips and other devices are typically picked and placed onto the surface of a PCB and electrical connections are then made by reflowing low temperature (Eutectic) solders between the outer leads of the IC chip package and pads on the surface of the PCB. This "Surface Mount" PCB technology has been successfully utilized for many years to build up all but the most exotic electronic systems and at the present time may still represent the most common PCB technology currently practiced.
The PCB itself originally was developed to eliminate the need to wire electrical components together with individual wires. Individual wiring generally is a time consuming and thereby expensive process for all but the simplest of electronic systems. The first systems built on PCBs used discrete electronic components such as individual resistors, capacitors etc. utilizing through-hole technology. With the advent of the IC, the interconnect demand on PCBs significantly increased due to the need to connect the multiple small Input/Output terminals of a packaged IC. Through-hole IC carriers (single and dual-in line packages) generally replaced the lead wires of discrete components and were passed through the PCB and soldered from the backside of the board, similar to the manner of soldering the discrete component wire leads. Surface mount technology, wherein the leads of an IC carrier are connected at the front surface, eliminated the need for the through-holes and conserved internal PCB active interconnect area.
Unfortunately, it may be difficult to economically build additional layers of printed wiring to support the interconnects that are desired for advanced ICs. Moreover, shrinking the wiring patterns and/or increasing the number of layers of the board to increase interconnect density may be increasingly difficult and costly to accomplish with, traditional PCB technology. High end and highly rniniaturized systems also have been built utilizing complex and expensive ceramic and composite substrates. Ceramic Multi-Chip-Module (MCM) technology is an example of an alternative packaging technology. These types of packages may not be economically viable for low cost consumer electronic systems. Several other technologies for extending PCB technology without completely changing (i.e. to ceramic instead of fiberglass/epoxy) the basic material set (organic dielectric/copper conductor) are being investigated. These types of approaches include DYCOstrate/MicroVia (see www.dvconex.com), Surface Laminated Circuit Boards (SLC-See U.S. Patent 5,766,825 to Shirai et al.) and Flex Patches on Board (see U.S. Patent 5,719,749 to Stopperan et al.). Adding thin film interconnect by directly processing it on the surface a PCB also is being explored.
With the exception of Flex Patches on Board, wherein a patch of flexible interconnect is transferred to the surface of the board, radical changes in the way a substrate is processed may be required by the PCB manufacturer to achieve these technologies. Radical departure from the basic PCB technology may require a long and costly development effort on the part of PCB manufacturers to implement. Moreover, the increase in interconnect density may be incremental. For example, geometries may remain above micron range pitches - they may remain in the mil range. Furthermore, the cost of producing these substrates may remain high.
Unfortunately, accomplishing fine line lithography with the basic PCB material set may be a difficult task for several reasons. First, unlike silicon wafers, the PCB may be far from an ideal substrate for the production of fine line wiring. Moreover, unlike the IC industry that uses 6", 8" and 12" or larger standard wafer formats, standard equipment to directly produce fine line wiring on PCBs does not appear to be available.
The above survey indicates that there continues to be a need for packaging technology that can provide high density at low cost and that need not have an appreciable effect on the standard processing PCBs, so that the basic PCB technology may be extended.
Summary of the Invention
It is therefore an object of the present invention to provide improved microelectronic packages and methods of fabricating the same.
It is another object of the present invention to provide microelectronic packages that can allow high density wiring to be used with conventional printed circuit boards.
It is still another object of the present invention to provide microelectronic packaging and fabrication methods that can allow conventional printed circuit board technology to be extended to high performance and/or high density microelectronic systems. These and other objects can be provided, according to the present invention, by providing a thin film decal and a dielectric adhesive layer that includes a plurality of conductive vias therein, between a first level microelectronic substrate and a second level microelectronic substrate. The combination of the thin film decal and the dielectric adhesive layer including a plurality of conductive vias therein can provide an interconnect packaging technology that can be low cost and/or high density, and can be used in conjunction with printed circuit boards that are produced by standard board process technology. The capabilities of printed circuit board technology therefore can be extended. More specifically, microelectronic packages according to the present invention comprise a first level substrate including a plurality of microelectronic devices and a plurality of first level substrate input/output pads on a face thereof. The first level substrate may be an integrated circuit. A thin film decal is on the face of the first level substrate. The thin film decal includes first and second opposing faces. A plurality of first decal input/output pads are on the first face, at least one of which is electrically connected to at least one of the first level substrate input/output pads. A plurality of second decal input/output pads are on the second face. At least one internal waring layer in the thin film decal is electrically connected to at least one of the first and second decal input/output pads. A second level substrate including a plurality of second level substrate input/output pads on a face thereof also is provided. The second level substrate may be a printed circuit board.
According to the invention, a dielectric adhesive layer is provided that is adhesively bonded to the thin film decal and that also is adhesively bonded to the second level substrate. The dielectric adhesive layer includes a plurality of conductive vias therein that electrically connect at least one of the second level substrate input/output pads to at least one of the second decal input/output pads. The conductive vias preferably comprise conductive adhesive vias, and more preferably are screened conductive adhesive vias comprising conductive paste.
Microelectronic packages may be fabricated, according to the present invention, by forming a release layer on a process substrate. The process substrate is preferably a glass substrate, silicon substrate or other sacrificial substrate rather than a relatively high cost microelectronic substrate. A thin film decal is formed on the release layer. The thin film decal includes first and second opposing decal faces, a plurality of first decal input/output pads on the first decal face, a plurality of second decal input/output pads on the second decal face and at least one internal wiring layer as was described above. The first decal input/output pads are adjacent the release layer and the second decal input/output pads are remote from the release layer. A dielectric adhesive layer is then formed on the second decal face. The dielectric adhesive layer includes first and second opposing dielectric layer faces and a plurality of conductive vias therein that extend between the first and second opposing dielectric adhesive layer faces, as was described above. The first dielectric adhesive layer face is adjacent the second decal face and the second adhesive dielectric layer face is remote from the second decal face, such that at least one of the conductive vias electrically connects to at least one of the second decal input/output pads.
The dielectric adhesive layer preferably is formed on the second decal face by adhesively bonding to the second decal face, a dielectric adhesive layer including therein a plurality of holes, at least one of which laterally overlaps at least one of the second decal input/output pads. A conductive adhesive layer is then screened into the at least one of the holes in the dielectric adhesive layer. The dielectric layer preferably comprises Teflon or glass fiber impregnated epoxy resin. The conductive adhesive layer preferably comprises a Transient Liquid Phase Sintering Conductive Adhesive, as described in U.S. Patent 5,853,622 to Gallagher et al., assigned to Ormet Corporation, the disclosure of which is hereby incorporated herein by reference in its entirety.
The dielectric adhesive layer second face is then adhesively bonded to a second level substrate, such as a printed circuit board, that includes a plurality of second level substrate input/output pads on a face thereof such that at least one of the conductive vias electrically connects to at least one of the second level substrate input/output pads. Adhesive bonding may take place using pressure and/or heat, at atmospheric pressure or under vacuum.
The release layer is processed, for example dissolved, to thereby release the process substrate from on the first face of the thin film decal. The release layer may be processed by etching and/or by laser.
A first level substrate, such as an integrated circuit chip, is then bonded to the first face of the thin film decal. The first level substrate is bonded to the first face of the thin film decal, such that at least one of the conductive vias electrically connects to at least one of the first level substrate input/output pads. Bonding preferably takes place by solder reflow.
It also will be understood that after forming the dielectric adhesive layer on the thin film decal, the substrate, the thin film decal and the dielectric adhesive layer may be singulated so that conventional pick-and-place techniques may be used to pick and place the singulated substrate including the thin film decal and the dielectric adhesive layer thereon on the second level package, such as a printed circuit board.
Accordingly, an interconnect packaging technology may be provided that can produce low cost and/or high density microelectronic packages. This technology may be used in conjunction with printed circuit boards that are produced by standard board process technology, to thereby allow extension of the capabilities of printed circuit board technology. This extendable technology can be a viable adjunct to the printed circuit board technology, even as the wiring density in the printed circuit board itself is increased. Microelectronic packages and packaging methods according to the present invention need not be limited to use with printed circuit boards. Other thick film substrates, such as ceramic chip carriers, may benefit from application of the present invention as a high density surface layer. The present invention also may be used on substrates for purposes other than interconnect.
According to the invention, the thin film decal and dielectric adhesive layer are "cast" on a substantially smooth and planar process substrate surface. Subsequent inversion of the thin film decal and dielectric adhesive layer upon transferring to the second level packages exposes the first face of the thin film decal which is also substantially smooth and planar. Thus, the present invention can reduce and preferably eliminate the topography that may inevitably result when building up multilayers of interconnection.
The present invention may be regarded as a "Planar Graft Patch" (PGP) including a thin film decal and a dielectric adhesive layer having conductive vias therein, that can be used between a first level substrate and a second level substrate, to provide an interconnect packaging technology that can provide low cost and/or high density.
Brief Description of the Drawings
Figure 1 is a cross-sectional view of a first embodiment of microelectronic packages according to the present invention. Figure 2 is a detailed cross-sectional view of a planar graft patch on a process substrate according to the present invention.
Figures 3A-3F are cross-sectional views illustrating planar graft patches according to the present invention during intermediate fabrication steps. Figure 4 is a simplified diagram illustrating methods of fabricating microelectronic packages according to the present invention.
Figure 5 illustrates details of release processes of a planar graft patch from a process substrate according to the present invention.
Figure 6 compares microelectronic packages according to the present invention with a conventional Ball Grid Array.
Figure 7 illustrates applications of planar graft patches according to the present invention.
Figure 8 illustrates an alternative embodiment of microelectronic packages according to the present invention. Figure 9 illustrates yet another embodiment of microelectronic packages according to the present invention.
Figure 10 illustrates still another embodiment of microelectronic packages according to the present invention.
Figure 11 is a top plan view of microelectronic packages of Figure 8. Figures 12A and 12B illustrate an embodiment of elastomeric stress buffers of
Figure 10 during intermediate fabrication steps.
Figure 13 illustrates yet another embodiment of microelectronic packages according to the present invention.
Detailed Description of Preferred Embodiments
The present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the thickness of layers and regions are exaggerated for clarity. Like numbers refer to like elements throughout. It will also be understood that when a layer is referred to as being "on" another layer or substrate, it can be directly on the other layer or substrate, or mterveriing layers may also be present.
Referring now to Figure 1, a first embodiment of microelectronic packages according to the present invention is illustrated. As shown in Figure 1, a microelectronic package 100 includes a first level substrate 102 including a plurality of microelectronic devices and plurality of first level substrate input/output pads on a face thereof. The first level substrate may be a flip-chip integrated circuit, other integrated circuit and/or other first level microelectronic substrate. It will be understood that the term "pads" is used herein to indicate any input/output site on a substrate, and can include pins and/or other exposed conductive surfaces.
Still continuing with the description of Figure 1, a thin film decal 110 is included on the face of the first level substrate 102. The thin film decal includes at least first and second opposing faces 110a and 110b. Face 110a preferably is substantially planar and topography-free. A plurality of first decal input/output pads 112a is included on the first face. At least one of the first decal input output pads 112a is electrically connected to at least one of the first level substrate input/output pads. In Figure 1, this connection is accomplished by solder bumps 104. However, other interconnection technologies may be used. An underfill layer 106 also may be provided surrounding the solder bumps 104 in a manner well known to those having skill in the art.
The thin film decal 110 also includes a plurality of second decal input/output pads 112b on the second face 110b thereof. At least one internal wiring layer 114 is included that is electrically connected to at least one of the first and second decal input/output pads 112a and 112b, respectively. The fabrication of a thin film decal is well known to those having skill in the art. Thin film decals are described, for example, in copending Application Serial No. 08/862,059, to the present inventor entitled Methods of Fabricating Virtual Integration Microelectronic Packages, assigned to the assignee of the present application, the disclosure of which is hereby incorporated by reference in its entirety. Still continuing with the description of Figure 1 , a second level substrate 120 includes a plurality of second level substrate input/output pads 122 on a face 120a thereof. A plurality of second level substrate vias 124 also may be included to provide signal power (P), ground (G) and signal and/or other connections. The second level substrate 120 preferably is a printed circuit board that is well known to those having skill in the art.
According to the invention, a dielectric adhesive layer 130 is adhesively bonded to the thin film decal 110 and also is adhesively bonded to the second level substrate 120. The dielectric adhesive layer 130 includes a plurality of conductive vias 132 therein that electrically connect at least one of the second level substrate input/output pads 122 to at least one of the second decal input/output pads 112b.
The combination of the thin film decal 110 and the dielectric adhesive layer 130 including conductive vias 132 therein may be referred to herein as a Planar Graft Patch (PGP) structure 140. Thus, Figure 1 may be considered as illustrating an integrated circuit first level substrate 102 that is flip-chip joined to the surface of the PGP 140. The solder bumps 104 are shown as circles, and can serve as the electrical connections from the flip-chip integrated circuit 102 to the rest of the microelectronic package 100. The solder bumps 104 may be surrounded by an underfill material 106, which can enhance the reliability of the solder joints and the thermal conduction between the first level substrate 102 and the remainder of the package. It also will be understood that the first decal input/output pads, and any other pads described herein, may be a simple thin fihn metal that is suitable for low temperature solder bumps. Alternatively, Eutectic solder also may be included over a thin film structure that is suitable for joining non-melting high-lead solder bumps or other leads of a component that have no solder themselves.
The thin film decal 110 is a conductor/dielectric structure that can fan out the tight geometry of the first level substrate solder bumps 104 to the larger geometry of the second level substrate 120, such as a printed circuit board. The dielectric adhesive layer 130 glues the thin film dielectric to the surface of the second level package 120. Conductive vias 132 in the dielectric adhesive layer 130 carry electrical signals, power and/or ground to the thin film.
Referring now to Figure 2, a more detailed cross-sectional view of a PGP 140 that is formed on a process substrate 210 will be described. As already described, the PGP 140 mcludes a dielectric adhesive layer 130 and a thin film decal 110,
Starting from the bottom of Figure 2, the process substrate 210 may be a low cost sacrificial substrate, such as a glass substrate or a silicon substrate, that is subsequently released from the PGP 140, as will be described below. A release layer 212 is provided on the process substrate 210. The thin film decal 110 is provided on the release layer. As shown, the thin film decal 110 may include a plurality of first decal input/output pads 112a. The pads may be as simple as clean copper, as shown at 112a'. Alternatively, the pads may comprise complex metallurgy, as shown at 112a", including solder and a pad structure. Simple and complex pads may be mixed on one substrate as illustrated. It will be understood that pads need not be a discrete layer of metal, but rather can be sections of the internal wiring layer that are exposed by selective openings in the decal.
As was shown in Figure 1, the pads 112a serve as islands to which a first level . package 102 is eventually connected after the PGP 140 is transferred to the second level package 120. The first decal input output pads 112 may be used for soldering any type of connection to an electronic component, and are not limited to flip-chip pads. For example, Surface Mount Technology (SMT) components that utilize solder connections may be used. If a low temperature dielectric is utilized to build up the thin film decal, a Eutectic solder layer may be fabricated in the PGP itself, thus reducing and preferably eliminating the need to screen solder onto the PGP pads after transferring the PGP to the printed circuit board.
Continuing with the description of Figure 2, me thin film decal 110 includes a plurality of dielectric layers. In Figure 2, a first dielectric layer 214 and a second dielectric layer 216 are shown. The first dielectric layer 214 can act as a solder dam to prevent solder from wetting along conductive copper interconnect lines in the dielectric. A preferred dielectric may comprise a high performance organic dielectric, such as BenzoCycloButene (BCB) or a polyimide. An advanced low temperature epoxy dielectric can allow for Eutectic solder to be included in the PGP.
An internal wiring layer 114 is shown between the first and second dielectric layers 214 and 216. The internal wiring layer may be fabricated from copper with thin layers of an adhesion material such as titanium on the opposing surfaces of the copper. Internal vias may be made in layers of the dielectric that separate the interconnect and power supply metal layers. Although only one internal wiring layer is shown in Figure 2, a plurality of internal wiring layers may be used, separated by one or more dielectric layers.
At the top surface of the decal 110 in Figure 2, a plurality of second decal input/output pads 112b are shown. As was already described, these second input output pads 112b may be separate pads, pins or exposed surfaces of the internal wiring layer without requiring pad definition or solder dams. Finally, the dielectric adhesive layer 130 including a plurality of conductive vias 132 is shown on decal 110. The dielectric adhesive layer 130 may be a glass- or Teflon-impregnated epoxy bond ply, a pure screened dielectric epoxy and/or other dielectric adhesive layer. The dielectric adhesive layer preferably should not shrink substantially during the lamination and curing thereof, as shrinkage may result in voids in the dielectric adhesive layer following cure. Accordingly, non-shririking materials such as Bolger Research, Inc. D-18 screenable dielectric paste may be preferred. The conductive vias 132 preferably are adhesive conductive vias, such as a conductive epoxy including Oimet conductive epoxy as described in the above- referenced U.S. Patent No. 5,853,622. The dielectric adhesive layer 130 may adhere the thin film decal 110 to the second level package 130, prevent contaminants from getting under the decal by sealing the surface, and/or prevent short circuits between conductive vias 132 and exposed metal in the decal.
Referring now to Figures 3 A-3F, a process for fabricating a PGP of Figure 2 will be described. As shown in Figure 3 A, a release layer 212 is spun on a process substrate 210. The process substrate 210 may be glass (Si02), silicon or other conventional substrates that may be utilized with microelectronic processing equipment. The release layer may comprise Polyimide Release Layer (PIRL), a pre- imidized polyimide that is marketed by Brewer Scientific. Then, referring to Figure 3B, the first dielectric layer 214 is formed, for example by spin-on-coating. The first dielectric layer preferably comprises BenzoCycloButene (BCB). However, other dielectrics such as polyimide may be used. As shown in Figure 3C3 vias are etched i the first dielectric layer. As shown in Figure 3D, the internal wiring layer 114 is formed, for example by depositing and patterning thin film metal using conventional techniques.
Then, in Figure 3E, the second dielectric layer 216 is spun-on and vias are etched, as was already described in connection with Figures 3B and 3C. The second decal input/output pads 112b may then be formed, for example by depositing and patterning thin film metal. It will be understood that two or more internal wiring layers also may be provided.
Finally, in Figure 3F, an adhesive layer including a plurality of holes therein, is formed on the second decal input/output pads 112b, for example by placing a preformed bond ply of fiber-impregnated dielectric adhesive. The holes preferably at least partially overlap the second decal input/output pads 112b. A conductive adhesive may then be screened in the holes in the dielectric adhesive layer to form the conductive vias 132. It also will be understood that the dielectric adhesive also may be a screened dielectric adhesive such as Bolger Research D-18.
Figure 4 is a simplified diagram illustrating methods of fabricating microelectronic packages according to the present invention. As shown by arrow 410, a PGP 140 is fabricated on a process substrate 210, in the manner illustrated in Figures 2 and 3A-3F. The screened materials may be dried, for example using a low temperature bake. As shown by arrow 420, the process substrate 210 and PGP 140 are diced by conventional sawing, scribing and breaking, and/or other suitable singulation techniques. Then, as shown by arrow 430, the singulated PGPs 140' may then be picked, aligned and placed on a second level substrate 120, preferably by using automatic pick and place equipment.
The singulated PGP 140' is then laminated to the second level substrate 120, for example by applying heat (e.g. 200°C) and/or pressure (e.g. lOpsi), preferably under vacuum. Finally, as shown by arrow 450, the singulated process substrate 210' is then removed , for example by dissolving the release layer 212 and/or destroying the adhesion to the thin film with a UN laser when a quartz process substrate 210 is used. A PIRL release layer may be dissolved in Tetra Methyl Arnmonium Hydroxide (TMAH) based developer, assisted by ultrasonics. A laser may be utilized to destroy bonds or an underlayer material may be etched out in an appropriate etchant in a batch process. The batch process may be preferred since multiple substrates may be processed in a tank, to thereby allow cost reduction compared to a laser process. The PGP 140' on the second level substrate 120 may add a height of between about 25μm and about 75μm to the second level substrate 120. At the conclusion of processing of Figure 4, the PGP is integrated onto the second level package 120 and is ready to receive a first level package. A first level package, such as a flip-chip IC is flip-chip soldered to the thin film decal 110 using conventional solder reflow.
Referring now to Figure 5, details of 'the release process that was described in connection with arrow 450 of Figure 4 are shown. The process substrate 210' may be a 20 mil thick glass substrate. The thin film release layer 212 may be 5μm thick, the thin film decal 110 may be between lOμm and 15μm thick, and the dielectric adhesive layer 130 may be 2 mils in thickness. As shown in Figure 5, a laser may be used in the direction of arrows 510 and 520 to dissolve the thin film release layer 212. Alternatively, a batch soak may be used in the direction of arrows 530 to dissolve the release layer. At the right side of Figure 5, the singulated process substrate is shown removed by arrows 540. Preferred materials for a laser release layer 212 are high temperature polyimides. Water soaks into polyimides and the combination of UN induced polyimide-to-substrate bond breaking and vaporization of water may release the thin film decal from the substrate. It should be understood that a transparent process substrate such as quartz may be needed for laser release. Figure 6 illustrates a comparison between microelectronic packages according to the present invention and a conventional Ball Grid Array (BGA). The BGA 610 shown at the left of Figure 6, may be seen to be much more complicated than a flip- chip integrated circuit 102 or a flip-chip circuit 102 including a thin film decal 612 and using a PGP 140 according to the present invention. Figure 7 illustrates applications of a PGP 140 according to the present invention. On the left a single chip fan-out site is shown. The PGP 140' provides thin film lines that can spread the high-density area array pads on the chip 102 out to a larger grid more suitable for fabrication with PCB technology. On the right side, multiple chips 102 are illustrated being placed over a larger PGP 140". This PGP 140" can provide both fan-out as on the left side and also can allow fine line connections to be made between chips. A built in Multi-Chip Module (MCM) can be achieved. The combination of thin film in the decal for high-density short run interconnection and thicker film in the PCB for long run interconnection can represent a very efficient use of the strengths of both the thin film (high-density, low capacitance lines) and the PCB (low resistance wires for longer interconnects) and can avoid their respective weaknesses. With PGP this advantage may be realized without the need to utilize costly, complex direct lithography processes on the PCB.
Additional discussion of potential advantages of the present invention now will be provided. Transformation of the fine geometries of IC chips to the coarser geometries of thicker film substrates may be difficult for microelectronic packages. It may be a problem for both large and small integrated circuit die. Small ICs, in many cases, may be made much larger than needed merely to accommodate the output pads of the devices. This waste of semiconductor territory on a wafer can be quite costly to the manufacturer. Smaller pads could be made in order to shrink the devices but they may not be matched to the coarse pads of the PCB. Large devices may suffer from the need to fan-out a large number of I/O pads to the coarse PCB pads. The wiring in a PCB and the surface density of pads may not accommodate this need. MCMs were proposed as an heir-apparent to the PCB in order to solve these and/or other problems. One potential flaw in MCMs is that for long signal lines, thicker film may still be needed to reduce the resistance of the long run interconnection. The MCM presently has not been adopted widely for electronic systems for this and/or other reasons. Composite substrates have been proposed as a solution to the resistivity problem of pure MCMs. These have been used, for example in mainframe technology - thin film on thick film ceramic. Unfortunately, these exotic thick film substrates may place the cost of these solutions beyond the reach of many electronic systems. Direct lithography of fine line geometry on a PCB has been proposed as one solution to these problems. Unfortunately, there may be many extreme challenges to direct lithography on a PCB. First, the PCB is far from an ideal substrate on which to perform lithography. In particular, the substrates are warped. This puts the features out of focus - which may be a major deficiency for fine line photolithography. Moreover, the location of features across the PCB may be far off from a perfect grid due to differential shrinkage, among other factors. Full field lithography masks may be difficult, if not impossible, to use. Step and repeat lithography may be possible, but unlike on a semiconductor wafer where the same pattern is being repeated over and over, the thin film patterns across the PCB may vary widely and therefore a number of different reticles may be needed to step and repeat the different patterns. Changing these during the photo process for each board may be inadvisable due to the expense of the time involved in doing so.
Direct write hthography may be the only option left for direct lithography on a PCB. Unfortunately, mass produced products which have relied on direct write lithography for fine feature thin film generally have been economically infeasible due to a number of factors including time to write a substrate. In photolithography, the lithographic field of the substrate should be written in the most efficient fashion possible to minimize the "time in tool - written area of substrate" figure of merit. Thus, presently there may be no satisfactory solutions for direct thin film Hthography on a PCB.
Finally, the surface of a PCB may be extremely rough and irregular due to thick surface pads, solder masks, fibers, drilling artifacts and a number of other factors. Lapping to planarize the surface may be expensive and the results may be questionable at best.
■There is therefore a need in the industry for systems and methods that can economically apply fine line structures to thick film substrates. The present invention can fulfill this need. From a lithographic standpoint, the PGP can take advantage of tried and true methods developed over the years for IC microlithography. Full field masks with repetitious' patterns may be utilized. The process substrate may be selected to fit standard tools, and may be selected to provide a smooth, lithography grade platform for the PGP fabrication process. For example, smooth silicon wafers may be used for the process substrate. Silicon wafers can provide industry standard smooth platforms for fabricating the PGP. The lithographic figure of merit mentioned above may therefore be improved and preferably maximized.
Another potential advantage of a PGP is that the fine line thin films that can solve the various problems described above may be placed on a PCB precisely, and only where they are needed. This can efficiently solve the region-by-region problem of locating thin films on a PCB .
Simple screening techniques and post processes (e.g. B staging epoxies) well known to those skilled in the art may be utilized to apply the adhesives (conductive, dielectric) that can be used to mate the thin films to the PCB. This preferably may be accomplished prior to singulation of the process substrate, thereby allowing reduced handling of parts.
After singulating PGPs of varying patterns from a number of process substrates, standard high speed pick and place tools may be utilized to place the PGPs in their respective locations on a PCB. Vacuum lamination in standard PCB process tools can accomplish mechanical and electrical contact of the adhesives to the board. One of several liftoff processes described above may then be utilized to remove the process substrate.
Then, the PCB and PGP are integrated into a composite interconnect structure that is ready for placement of electronic components that require or can significantly benefit from the high-density surface structures. This composite structure can therefore serve as an economically feasible solution to a wide variety of the problems facing the industry today with respect to the current limitations of electronic system packaging. Referring now to Figure 8, an alternative embodiment of microelectronic packages according to the present invention will now be described. In contrast with the microelectronic package 100 of Figure 1, the microelectronic package 800 of Figure 8 can provide additional stress relief. In particular, in Figure 8, an elastomeric stress buffer 810 is provided within the dielectric adhesive layer 130. A presently preferred material for the elastomeric stress buffer 810 is silicone. Also, the thin film decal 110' is rippled to provide a rippled first surface 110a' and a rippled internal wiring layer 114' therein. Rippling can provide added flexibility but may require added process steps.
Alternatively, as shown in Figure 9, the microelectronic package 900 may include an elastomeric dielectric adhesive layer 130'. A presently preferred elastomeric dielectric material is silicone. This may be preferred for lower costs of processing. Alternatively, as described above, conductive vias 132 only may be screened. In another alternative, after placement of the die block on the board and curing the conductors 132, the elastomer may be injected into the gap to fill the space. Figure 10 illustrates yet another embodiment of microelectronic packages according to the present invention. As shown in Figure 10, microelectronic package 1000 includes an elastomeric interposer 1010 between the thin film decal 110 and the first level substrate 102. The elastomeric interposer includes an elastomeric stress buffer 1012, a layer of anisotropic conductive adhesive 1014a and 1014b on opposite surfaces of the elastomeric stress buffer 1012 and a vertical thin film 1016 that electrically connects both sides of the interposer. The coating of anisotropic adhesive 1014a and 1014b may be used to make electrical contact on both sides of the interposer 1010. However, it will be understood that many other techniques may be used to establish this electrical contact. The interposer 1010 may be attached first to the first level package 102, to the second level package 120, or both contacts may be made simultaneously. Exceptional stress relief may be obtained.
Figure 11 is a top plan view of the microelectronic package pf Figure 8. As shown in Figure 11, the ripples may be arranged in a radial pattern, and the internal wiring layer 114' may be arranged generally perpendicular thereto. This can allow the decal 110' and internal wiring layers 114' to flex in the critical radial direction during thermal excursions. It will be understood that the frequency of the ripples may be exaggerated. It also will be understood that the conductive vias 132a that carry power and ground may be placed at the center of the structure of Figure 11 while the conductive vias 132b that carry signals may be placed at the periphery of the structure of Figure 11.
Referring again to Figures 8 and 11, the microelectronic packages 800 include the following aspects: First, the thin film decal 110' has been rippled to provide for spring action as the substrate and IC differentially expand and contract during thermal cycles. The amphtude and frequency of the ripples are not shown to scale - both may be much smaller. Second, an elastomeric layer 810 beneath the first level substrate 102, and preferably extending beyond the boundaries of the first level substrate 102, allows for movement of the spring action decal, thereby allowing reduced thermally induced stress on the solder joints and allowing improved reliability. In Figure 8, a flip-chip mounted IC 102 is shown in cross-section solder joined to a PGP structure 140. Axial concentric ripples have been lithographically defined in the decal 110' so that the decal, which may be stiff and brittle, can provide a spring action capability in the radial direction. The pitch and amphtude of the ripples are exaggerated in the drawing. In a real structure with 5 mil solder bumps on 10 mil centers, the peaks and valleys may be on a 1 mil pitch. The amplitude of the ripples may be in the range of 5 microns. The ripple pattern may be depleted in the area of the actual solder joint pad to provide a planar surface in that local region to enhance the solder process. The internal wiring layer 114' may follow the topography of the decal and hence also exhibit spring action. It should be understood that the thicknesses of the decal and copper layers are greatly exaggerated with respect to other features for purposes of clarity of viewing.
Beneath the thin film decal 110', an elastomeric material 810 is illustrated. This acts as a stress buffer between the IC and PCB insofar as it is highly deformable allowing the spring of the thin film decal to stretch back and forth with temperature cycles. The elastomeric material 810 preferably extends beyond the boundary of the IC 102 so that the outer copper traces can experience spring effect stretching inwardly. Outward sketching is provided by ripples under the IC. The thicker and more deformable the elastomer, the greater may be the stress relief on the solder bump. Power and ground feedthroughs are shown in the central region of the chip. These can provide low inductance power and ground to the IC. There may be a point at which a satisfactory distance-to-neutral point exists for these interior feedthroughs such that their more rigid nature may not result in stress induced failure. They may not be placed at all points under an IC unless it is a very small die. To the sides and underneath the elastomer an adhesive which serves the purpose of gluing down the structures described above may be used. Exterior signal feedthroughs are illustrated near the edges on either side.
Referring now to Figures 12A and 12B, methods of fabricating an elastomeric stress buffer 1012 of Figure 10 including vertical thin films 1016 therein will now be described.
As shown in Figure 12A, thin film conductor lines 1210 are lithographically fabricated on a cured elastomer sheet 1220. The thin films are placed on a fine grid so that they will eventually meet solder bump pads in a random fashion such that no . . shorts occur between solder pads and no opens exist for any given solder pad. Next, the elastomer sheet 1220 is coated with uncured elastomer and tightly rolled up as shown in Figure 12B. The coating is then cured. A cylinder with long axial thin films results. Due to rolling up the sheet as described, only the width of the thin films face perpendicular to the radii of the cylinder. This can result in near perfect flexibility compared to wires or other such structures which may be fed through an elastomer sheet to achieve a similar purpose.
Slices are then cut out of the cylinder, which may be squared off with a punch if desired as shown in Figure 12B. It will be understood that the geometries are very much finer than illustrated in the plan view shown in Figure 12B. An electrically conductive coating then may be applied on the top and bottom surfaces, either patterned or anisotropic in the z direction, such as the well known Sheldahl material. The resulting structure may then be used as the stress buffer 1012 illustrated in Figure 10. It also may be used in a wide variety of other direct electronic device attachment schemes. The vertical structures also may be approximated by plating up axially oriented metal. In joining a flip chip IC (e.g. silicon) device to a substrate with an unmatched thermal coefficient of expansion an inherent reliability problem may be created due to mechanical stress on the joint. A high expansion PCB, for instance, may shrink as much as 1 mil or more from the freezing point of typical solder joining temperatures down to room temperatures over a distance equivalent to that subtended by an IC. This can result in a bowing of both the IC and the PCB . The stress is such that the solder bumps generally are inwardly tensed. Thus, the potential exists of shearing bumps by tendency of the IC to exert force on the joint in the outward direction.
Complicating this situation is the fact that electronic systems generally should survive both much colder temperatures and also that fact that thermal cycling between these colder temperatures and temperatures higher than the normal operating temperature of the system are routinely performed. The dynamic motion fatigues even a solder joint that was originally stable. For large ICs directly flip-chipped to boards, cycling between room and operating temperatures themselves may be severe enough conditions to cause the failure of solder joints. The outermost solder bumps generally are the most highly stressed with the stresses generally diminishing on each bump as one proceeds to the center of the IC where the zero stress point exists. Distance to Neutral Point (DNP) is a term that has been coined to designate the furthest distance from the zero stress region at the center of a die (neutral point) that a solder joint will survive all processing, environmental and dynamic cycling requirements for a given system.
Without changing the substrate to a lower expansion material closer to that of the IC, several techniques for improving the reliability of solder joints have been proposed and/or implemented by Tessera, ChipScale and others. See, for example U.S. Patent 5,346,861 to Khandros et al. and U.S. Patent 5,656,547 to Richards et al. Unfortunately, these techniques may require special processing of the IC die beyond a basic solder bump process on the ΪC. IC manufacturers generally may prefer to utilize the simplest bumping process which involves simply fabricating solder bumps on the surface of the chip without the need for additional or special processing which can add cost and can reduce yields of the ICs. There is therefore a need in the industry to provide for improved reliability of simple solder process j oints on standard P CB substrates.
There are a number of features that may be incorporated into PGP structures that may improve the reliability of solder joints. These features need not require special processing of the IC die beyond fabrication of simple solder bumps, and need not require changing the substrate from typical high expansion PCB materials to exotic and costly low expansion substrates. Several structures will be described generally and a preferred embodiment will be described in detail. Typical PCBs may have localized nonplanarities in the range of mils at the surface so it is expected that the adhesive stack may need to be greater than this so that the glue may flow around these features without leaving voids. A thickness of 5 mils or more therefore may be expected in a real product. The thicker this adhesive is made, the thicker the elastomer also may be made. The degree of stress relief may increase as the thickness of the elastomer increases. The upper limit in this thickness may be determined by the ability to process the feedthroughs and the adhesive. A vast majority of today's ICs may significantly benefit from the thicknesses discussed here. It will be understood that there are many variations of the basic elastomeric structures illustrated herein. Some of these can include: floating the dielectric layer over a cavity (no elastomer); eliminating the adhesive under the elastomer; making a cavity in the first layer of PCB; screening elastomeric posts in the cavity instead of a continuous solid; utilizing a thermally stable dielectric or capacitive fluid in a cavity; utilizing a vertical thin film structure in an elastomer cavity; utilizing "snake E" or "chevron" patterns for fan-out lines to further enhance spring action; perforating the dielectric into a grid structure to further enhance spring action; placing deeper ripples local to bumps and eliminating the general ripple pattern; and detaching the bump pad from the surface of the decal. In another alternative, the integrated circuit itself may be thinned at the back side thereof, to allow greater flexibility and stress relief. Figure 13 illustrates microelectronic packages 1300 according to the invention with a thinned flip-chip integrated circuit 102'.
Flip-chip mounting allows for backside cooling. As a result, backside cooling traditionally has been used to cool ICs. Conductive plates or pistons have been placed in contact with the backside to create a thermal path to heat sinks. These techniques may be undesirable in low cost applications.
A preferable cooling technique may be to draw the heat out of the face of the IC and to spread the heat into the board. Some heat may be conducted through the solder bumps and into the interconnect traces and/or through an array 'of ground and power bumps leading down into the board in the interior of the IC as is illustrated in Figures 9 and 11. High performance ICs may require supplemental, cooling. This may be provided for by several techniques, as follows: First, loading (fill material) of the dielectric underfill under the chip may be increased. Silica is more conductive than epoxy, so that supplemental cooling may be provided. Alternatively, in case of elastomeric material, the elastomer may be loaded with more thermally conductive material such as aluminum nitride. In another alternative, the ground and power posts may be eliminated. A window of metal-filled material may be screened under the chip. The metal-filled material may be elastomeric organic or stiff. In yet another alternative, a specialized thermal grease (e.g. non-curing - optimized for conductivity) underfill may be utilized between the IC and the PGP to increase thermal conductivity. Combinations of the above also may be provided.. For example, high silica loaded dielectric, elastomeric or stiff underfill may be provided, surrounding electrically and thermally conductive power and ground posts to increase thermal contact area.
A conductor-loaded elastomer (e.g. silicone instead of an epoxy) may be preferable as the material for fabricating both the window and the bumps. The screened bumps may be made from a silver filled silicone and the dielectric that is directly under the IC at least, may comprise a highly loaded silicone such as silica, boron nitride, alumina or other filler.
Many different materials have been indicated for many elements of microelectronic packages according to the invention. For convenience, presently preferred materials and presently known alternatives for various elements of microelectronic substrates according to the present invention are summarized in Table 1 below:
Table 1
Figure imgf000022_0001
Accordingly, a PGP die block may be considered a photolithographically fabricated passive IC containing primarily thin film interconnect. Other electronic structures which support a system may be contained in the decal, such as embedded passives including capacitors, resistors, etc. The PGP is processed on a process substrate well suited for fine line lithography, such as polished silicon wafer, glass, quartz, etc. A process substrate includes at least one die block. A plurahty of die blocks may be obtained by dicing the process substrate. The thin film layers on this block are then transferred to the surface of a low density interconnect substrate such as a PCB and electrically connected to the thick film substrate by means of conductive and dielectric adhesives, such as silver filled epoxy and silica filled epoxy, interposed between the thin film and the low density substrate. Thus, layers of high density interconnect may be fabricated "en masse" on a lithographically ideal substrate and then transferred to a PCB, rather than trying to build up high density interconnects on a PCB.
The PGP decal contains at least one level of metal. A transferred layer with a single level of metal may serve as a geometry transformer to spread the tight pitch of a packaged or bare IC die out to a larger grid on the surface of a low density second level substrate. This may be referred to as a fan-out structure. Two or more levels of metal in a PGP may allow for more complex interconnect structures.
In addition to serving as a geometry transformer, I/O may be routed such that the random patterns of the chip I/O with respect to the system requirements may be optimized to the net list of the system. Pad translation can take place in the thin film decal by routing over different wiring levels in a multi-level metal interconnect. Thin fihn layers also may be added for ground and or power supply planes. Two or more electronic components may be interconnected in the decal at the surface without routing into the thick film layers. This can produce an MCM at the surface of the thick film.
The PGP can provide parallel design and processing of high-density interconnect. Yield can be decoupled from that of the low density substrate.
Improved tum-around time of complex interconnects compared to direct processing on a PCB may be provided. The PGP may be tested before being committed to a PCB. Rework also is possible prior to final cure after the PGP is applied to the PCB. The PGP also can enable area array solder bumping of components on a low density PCB by transformation of geometry and by providing solder bump compatible surface metallurgy and/or solder itself. The PGP can serve as stress relieving structure between a substrate and an electronic component if elastomeric materials are utilized. For example, a layer of elastomeric material may be interposed between the PCB and the decal to provide stress relief. This can further enable an area array flip- chip.
As opposed to flex structures on a board, the PGP need not be in a freestanding or suspended state. Thus, the photolithographic grid can be maintained by direct transfer from one stiff substrate to another.
Finally, the stiff, dirnensionally stable process substrate can be well suited to automated pick-and-place techniques on existing equipment for alignment and placement of the PGP on a PCB.
In the drawings and specification, there have been disclosed typical preferred embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.

Claims

Claims What is claimed is:
1. A microelectronic package comprising: a first level substrate including a plurality of microelectronic devices and a plurality of first level substrate input/output pads in a face thereof; a thin film decal on the face of the first level substrate, the thin film decal including first and second opposing faces, a plurality of first decal input/output pads on the first face, at least one of which is electrically connected to at least one of the first level substrate input/output pads, a plurality of second decal input/output pads on the second face and at least one internal wiring layer that is electrically connected to at least one of the first and second decal input output pads; a second level substrate including a plurality of second level substrate input/output pads on a face thereof; and a dielectric adhesive layer that is adhesively bonded to the thin film decal and that is adhesively boded to the second level substrate, the dielectric adhesive layer including a plurality of conductive vias therein that electrically connect at least one of the second level substrate input/output pads to at least one of the second decal input/output pads.
2 A microelectronic package according to Claim 1 wherein the conductive vias comprise conductive adhesive vias.
3. A microelectronic package according to Claim 2 wherein the conductive vias are screened conductive adhesive vias.
4. A microelectronic package according to Claim 1, Claim 2 or Claim 3 wherein the first level substrate is an integrated circuit and wherein the second level substrate is a printed circuit board.
5. A microelectronic package according to any one of the Claims 1 to 4 further comprising a stress buffer layer in the dielectric adhesive layer.
6. A microelectronic package according to any one of the Claims 1 to 5 wherein the first face includes a rippled surface.
7. A microelectronic package according to any one of the Claims 1 to 6 wherein the first face is substantially planar and topography-free.
8. A microelectronic package according to any one of the Claims 1 to 7 wherein the thin film decal and the dielectric adhesive layer collectively comprises a Planar Graft Patch that is grafted onto said second level substrate from a process substrate.
9. A microelectronic package comprising: a substrate; a release layer on the substrate; a thin film decal on the release layer, opposite the substrate, the thin film decal including first and second opposing faces, a plurality of first decal input/output pads on the first face, and a plurality of second decal input/output pads in the second face and at least one internal wiring layer that is electrically connected to at least one of the first and second decal input/output pads; and a dielectric adhesive layer that is adhesively bonded to the thin film decal, the dielectric adhesive layer including a plurality of conductive vias therein that electrically connect to at least one of the second decal input/output pads.
10. A microelectronic package according to Claim 9 wherein the conductive vias comprise conductive adhesive vias.
11. A microelectronic package according to Claim 9 or Claim 10 wherein the substrate is a glass substrate.
12. A microelectronic package according to Claim 9, Claim 10 or Claim 11 wherein the conductive vias are screened conductive adhesive vias.
13. A microelectronic package according to any one of the Claims 9 to 12 further comprising a stress buffer layer in the dielectric adhesive layer.
14. A microelectronic package according to any one of the Claims 9 to 13, wherein the first face includes a rippled surface.
15. A microelectronic package according to any one of the Claims 9 to 14, wherein the first face is substantially planar and topography-free.
16. A method of fabricating a microelectronic package, comprising the steps of: forming a release layer on a substrate; forming a thin film decal on the release layer, the thin film decal including first and second opposing decal faces, a plurality of first decal input/output pads on the first decal face, a plurality of second decal input/output pads on the second decal face and at least one internal wiring layer that is electrically connected to at least one of the first and second decal input/output pads, the first decal input/output pads being adjacent the release layer and the second decal input/output pads being remote from the release layer; forming on the second decal face, a dielectric adhesive layer that includes first and second opposing dielectric adhesive layer faces and a plurality of conducive vias therein that extend between the first and second opposing dielectric adhesive layer faces, the first dielectric adhesive layer face being adjacent the second decal face and the second adhesive dielectric layer face being remote from the second decal face, such that at least one of the conductive vias electrically connects to at least one of the second decal input/output pads; adhesively bonding the dielectric adhesive layer second face to a second level substrate including a plurality of second level substrate input/output pads on a face thereof, such that at least one of the conductive vias electrically connects to at least one of the second level substrate input/output pads; and processing the release layer to thereby release the substrate from the first face of the thin film decal.
17. A method according to Claim 16 wherein the processing step is followed by the step of: bonding a first level substrate including a plurality of microelectronic devices and a plurality of first level substrate input/output pads on a face thereof to the first decal face layer such that at least one of the conductive vias electrically connects to at least one of the first level substrate input/output pads.
18. A method according to Claim 16 or Claim 17 wherein the step of forming on the second decal face, a dielectric adhesive layer comprises the step of: adhesively bonding to the second decal face, a dielectric adhesive layer including therein a plurality of holes, at least one of which laterally overlaps at least one of the second decal input/output pads; and screening a conductive adhesive into the at least one of the holes in the dielectric adhesive layer.
19. A method according to Claim 16, Claim 17 or Claim 18, wherein the following step is performed between the steps of forming a dielectric adhesive layer and adhesively bonding: singulating the substrate, the thin film decal and the dielectric adhesive layer.
20. A method according to any one of the Claims 16 to 19 wherein the step of processing the release layer comprises the step of dissolving the release layer.
21. A method according to any one of the Claims 17 to 20 wherein the first level substrate is an integrated circuit and wherein the second level substrate is a printed circuit board.
22. A method according to any one of Claims 17 to 21 wherein the step of bonding a first level substrate comprises the step of reflowing solder bumps between the first level substrate input/output pads and the first decal face.
23. A method according to any one of Claims 16 to 22 wherein lithography is used to create the thin film decal with a rippled first surface and rippled internal wiring layer.
24. A method according to any one of Claims 16 to 23 wherein the processing of the release layer to release the substrate from the first face of the thin film decal comprises the use of a laser to destroy bonds between the thin film decal and the substrate.
25. A method according to any one of Claims 16 to 24 wherein the processing of the release layer to release the substrate from the first face of the thin film decal comprises use of an appropriate etchant in a batch process to release the substrate from the first face of the thin film decal.
PCT/IB2001/001487 2001-08-17 2001-08-17 Microelectronic packages including thin film decal and dielectric adhesive layer having conductive vias therein, and methods of fabricating the same WO2003017367A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
PCT/IB2001/001487 WO2003017367A1 (en) 2001-08-17 2001-08-17 Microelectronic packages including thin film decal and dielectric adhesive layer having conductive vias therein, and methods of fabricating the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/IB2001/001487 WO2003017367A1 (en) 2001-08-17 2001-08-17 Microelectronic packages including thin film decal and dielectric adhesive layer having conductive vias therein, and methods of fabricating the same

Publications (1)

Publication Number Publication Date
WO2003017367A1 true WO2003017367A1 (en) 2003-02-27

Family

ID=11004150

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB2001/001487 WO2003017367A1 (en) 2001-08-17 2001-08-17 Microelectronic packages including thin film decal and dielectric adhesive layer having conductive vias therein, and methods of fabricating the same

Country Status (1)

Country Link
WO (1) WO2003017367A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7560371B2 (en) 2006-08-29 2009-07-14 Micron Technology, Inc. Methods for selectively filling apertures in a substrate to form conductive vias with a liquid using a vacuum
US7659623B2 (en) * 2005-04-11 2010-02-09 Elpida Memory, Inc. Semiconductor device having improved wiring

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4648179A (en) * 1983-06-30 1987-03-10 International Business Machines Corporation Process of making interconnection structure for semiconductor device
EP0530840A1 (en) * 1991-09-05 1993-03-10 Matsushita Electric Industrial Co., Ltd. Electric circuit board module and method for producing electric circuit board module
US5591678A (en) * 1993-01-19 1997-01-07 He Holdings, Inc. Process of manufacturing a microelectric device using a removable support substrate and etch-stop
US5667884A (en) * 1993-04-12 1997-09-16 Bolger; Justin C. Area bonding conductive adhesive preforms
JPH10247706A (en) * 1997-03-05 1998-09-14 Sumitomo Kinzoku Electro Device:Kk Ball grid array package
US5817541A (en) * 1997-03-20 1998-10-06 Raytheon Company Methods of fabricating an HDMI decal chip scale package
EP0896501A2 (en) * 1997-08-06 1999-02-10 Nec Corporation Mounting structure for one or more semiconductor devices
FR2796497A1 (en) * 1999-07-13 2001-01-19 Thomson Csf Detexis Computer interconnection board having set thermo mechanical property board with inter connection elements and outer boards ball/connection pad made.

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4648179A (en) * 1983-06-30 1987-03-10 International Business Machines Corporation Process of making interconnection structure for semiconductor device
EP0530840A1 (en) * 1991-09-05 1993-03-10 Matsushita Electric Industrial Co., Ltd. Electric circuit board module and method for producing electric circuit board module
US5591678A (en) * 1993-01-19 1997-01-07 He Holdings, Inc. Process of manufacturing a microelectric device using a removable support substrate and etch-stop
US5667884A (en) * 1993-04-12 1997-09-16 Bolger; Justin C. Area bonding conductive adhesive preforms
JPH10247706A (en) * 1997-03-05 1998-09-14 Sumitomo Kinzoku Electro Device:Kk Ball grid array package
US5817541A (en) * 1997-03-20 1998-10-06 Raytheon Company Methods of fabricating an HDMI decal chip scale package
EP0896501A2 (en) * 1997-08-06 1999-02-10 Nec Corporation Mounting structure for one or more semiconductor devices
FR2796497A1 (en) * 1999-07-13 2001-01-19 Thomson Csf Detexis Computer interconnection board having set thermo mechanical property board with inter connection elements and outer boards ball/connection pad made.

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 1998, no. 14 31 December 1998 (1998-12-31) *

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7659623B2 (en) * 2005-04-11 2010-02-09 Elpida Memory, Inc. Semiconductor device having improved wiring
US7560371B2 (en) 2006-08-29 2009-07-14 Micron Technology, Inc. Methods for selectively filling apertures in a substrate to form conductive vias with a liquid using a vacuum

Similar Documents

Publication Publication Date Title
US6294407B1 (en) Microelectronic packages including thin film decal and dielectric adhesive layer having conductive vias therein, and methods of fabricating the same
US7348261B2 (en) Wafer scale thin film package
US6239482B1 (en) Integrated circuit package including window frame
US7335972B2 (en) Heterogeneously integrated microsystem-on-a-chip
US7112467B2 (en) Structure and method for temporarily holding integrated circuit chips in accurate alignment
EP3288077B1 (en) Microelectronic package having a bumpless laminated interconnection layer
US11309304B2 (en) Stackable electronic package and method of fabricating same
KR101210140B1 (en) Method of manufacturing semiconductor device
TWI417995B (en) Substrate structure with die embedded inside and dual build-up layers over both side surfaces and method of the same
TWI384630B (en) Method of manufacturing an electronic parts packaging structure
JP3429734B2 (en) Wiring board, multilayer wiring board, circuit component package, and method of manufacturing wiring board
US20050230797A1 (en) Chip packaging structure
US20020076919A1 (en) Composite interposer and method for producing a composite interposer
US6329609B1 (en) Method and structure to prevent distortion and expansion of organic spacer layer for thin film transfer-join technology
JP2004335641A (en) Method of manufacturing substrate having built-in semiconductor element
JP5588620B2 (en) Wafer level package and method of forming the same
WO2005119776A1 (en) Semiconductor device having three-dimensional stack structure and method for manufacturing the same
KR20010070217A (en) Semiconductor device and manufacturing method of the same
WO2005059998A1 (en) Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities
TW200931628A (en) Stacking die package structure for semiconductor devices and method of the same
KR20010006877A (en) Semiconductor device, and method of manufacturing the same
US20190148279A1 (en) Electronics package having a self-aligning interconnect assembly and method of making same
JP2002170921A (en) Semiconductor device and its manufacturing method
US20220108953A1 (en) Package structure and manufacturing method thereof
KR102506101B1 (en) Semiconductor device and method of manufacture

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BY BZ CA CH CN CO CR CU CZ DE DM DZ EC EE ES FI GB GD GE GH HR HU ID IL IN IS JP KE KG KP KR LC LK LR LS LT LU LV MA MD MG MN MW MX MZ NO NZ PH PL PT RO SD SE SG SI SK SL TJ TM TR TT TZ UG US UZ VN YU ZA

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PH PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ UG ZW AM AZ BY KG KZ MD TJ TM AT BE CH CY DE DK ES FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GQ GW MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP