EP0285067A1 - Non-volatile memory with a limited writing rate and its use in postage meters - Google Patents

Non-volatile memory with a limited writing rate and its use in postage meters Download PDF

Info

Publication number
EP0285067A1
EP0285067A1 EP88104984A EP88104984A EP0285067A1 EP 0285067 A1 EP0285067 A1 EP 0285067A1 EP 88104984 A EP88104984 A EP 88104984A EP 88104984 A EP88104984 A EP 88104984A EP 0285067 A1 EP0285067 A1 EP 0285067A1
Authority
EP
European Patent Office
Prior art keywords
zone
counter
memory
addresses
recording
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP88104984A
Other languages
German (de)
French (fr)
Other versions
EP0285067B1 (en
Inventor
Bernard Vermesse
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Alcatel Satman SA
Original Assignee
SMH Alcatel SA
Alcatel Satman SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=9349622&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=EP0285067(A1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by SMH Alcatel SA, Alcatel Satman SA filed Critical SMH Alcatel SA
Publication of EP0285067A1 publication Critical patent/EP0285067A1/en
Application granted granted Critical
Publication of EP0285067B1 publication Critical patent/EP0285067B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/08Error detection or correction by redundancy in data representation, e.g. by using checking codes
    • G06F11/10Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
    • G06F11/1008Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/08Error detection or correction by redundancy in data representation, e.g. by using checking codes
    • G06F11/10Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
    • G06F11/1076Parity data used in redundant arrays of independent storages, e.g. in RAID systems
    • GPHYSICS
    • G07CHECKING-DEVICES
    • G07BTICKET-ISSUING APPARATUS; FARE-REGISTERING APPARATUS; FRANKING APPARATUS
    • G07B17/00Franking apparatus
    • G07B17/00185Details internally of apparatus in a franking system, e.g. franking machine at customer or apparatus at post office
    • G07B17/00362Calculation or computing within apparatus, e.g. calculation of postage value
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/14Error detection or correction of the data by redundancy in operation
    • GPHYSICS
    • G07CHECKING-DEVICES
    • G07BTICKET-ISSUING APPARATUS; FARE-REGISTERING APPARATUS; FRANKING APPARATUS
    • G07B17/00Franking apparatus
    • G07B17/00185Details internally of apparatus in a franking system, e.g. franking machine at customer or apparatus at post office
    • G07B17/00362Calculation or computing within apparatus, e.g. calculation of postage value
    • G07B2017/00395Memory organization
    • G07B2017/00403Memory zones protected from unauthorized reading or writing

Definitions

  • the present invention relates to non-volatile memories assigned to the recording of successive data relating to a postage meter. It relates in particular to a non-volatile memory with a low write rate assigned to the recording of the postal data of a franking machine and then constituting the memory of the meter (s) of the franking machine.
  • the franking machines currently on the market are, depending on the country, postpaid for postage made within a certain period of time or prepaid for postage which they can make from a credit charged in the machine.
  • an ascending counter gives, as and when postage, the overall value of these postage.
  • a descending counter gives, as the postage is printed, the value of the remaining credit.
  • a totalizing counter gives the total value of the credits successively loaded into the machine, it is associated with the ascending and descending counters to allow arithmetic control on the postal data proper.
  • the down counter also serves to block the machine in case of insufficient credit remaining
  • Post-payment franking machines are equipped with these three ascending, descending and totalizing counters. There is no credit loaded into the machine; as a result the counter going down also accumulates the successive postage amounts, in negative values, and the totalizing counter remains at zero.
  • these counters are constituted by a microcomputer and a non-volatile memory.
  • the microcomputer performs, on each postage, or recharging, the operations for updating the overall value of the postage made and / or the value of the remaining credit.
  • the memory stores the resulting new count values. These successive values are recorded in m bits, m being compatible with the maximum value they can reach. This memory is commonly called meter memory or even simply meters of a franking machine.
  • the ascending, descending and totalizing counters can be doubled.
  • the information contained in the counters which correspond must coincide, a mismatch between them is then used to prohibit any franking and to block the machine.
  • the totalizing counter is associated with the ascending counter and the descending counter.
  • This total counter is assigned to the recording of the overall value of the credits which have been loaded into the machine. It allows an internal arithmetic control of the good functioning of the machine, its content must at all times be equal to the sum of the contents of the ascending and descending counters.
  • the memory or memories constituting the meters must meet in particular two requirements. On the one hand, they must keep the recorded information even during power off or machine power failures. On the other hand, they must support a number of write cycles at least equal to the number of postage cycles that the machine can perform; credit recharge cycles, which are relatively few in number compared to postage cycles, are added to these since they give rise to new values of the descending and totalizing counters.
  • EEPROM memories Electrical Erasable Programmable Read Only Memory, in English terminology
  • EEPROM memories respond to this first requirement.
  • RAM memories Random Acces Memory in English terminology
  • a battery which provides the energy they need during power off or machine power failures.
  • a battery also requires that additional components be associated with it. These ancillary components affect the reliability of the machine. In particular, a fault in one of the components can cause the battery to short-circuit, with the result that the stored information is completely lost. A mechanical shock or an accidental increase in temperature can cause a rupture of the tightness of the battery, by tearing of its waterproof envelope, with as a consequence its deterioration and a possible release of a certain number of toxic products, which it contains , in the surrounding atmosphere.
  • the object of the present invention is to eliminate these drawbacks.
  • a non-volatile memory with a low write rate for recording successive sets of data, having m bits per set and a number R of possible renewals, characterized in that it comprises an addressable memory for a maximum number E of writes pr address, having a limited memory space, defining a capacity less than that required for the R renewals of said sets of data, assigned to said sets, in that said limited memory space is organized into a first zone assigned to registration at first fixed addresses in this first zone of n of the m bits of each set, which have a number of renewals less than E, and a second zone assigned to the recording, at second variable addresses in this second zone, of the mn remaining bits of each set , with at least one of the n bits of the set considered, called the redundancy bit, and in that it also comprises a programmed circuit for processing and addressing management of said limited memory space, commanding, at each renewal of said n bits, the designation of said first fixed addresses, for the recording of the n new bits replacing the previous ones, and,
  • said programmed circuit further comprises means for counting said progression of said second variable addresses, in number of successive complete loops, called wear counter.
  • a franking machine comprising means developing the successive global values of postage made, characterized in that said limited memory space constitutes the memory known as the ascending counter of the franking machine, for which the successive global values of postage produced are said successive sets of data and in that said programmed circuit comprises means for blocking said machine when said wear counter reaches the maximum number E of writes.
  • said limited memory space constitutes, in addition, the memory known as the descending counter of the franking machine, for which the successive values of credit remaining associated with the successive values of the postage made form successive pairs which are said successive sets of data, of which said first zone is assigned to the consecutive recording of at least one most significant byte, of each of the values of a pair, at said first fixed addresses, and of which said second area is divided into a whole number of compar identical to each other, for consecutive recording of at least the least significant remaining values of the same couple in each of them.
  • the successive values of remaining credit and the successive values of the postage paid are each recorded associated with an error detection word which is specific to them.
  • said limited memory space is a space of 256 bytes of an EEPROM memory with serial access, of which said first zone comprises, at fixed addresses, a compartment for counter totalizing credit, a compartment for the wear of said memory itself, a double compartment of upward counter and partial downward counter, for the most significant byte of each of them, and of which said second zone comprises a whole number of identical double compartments of upward counter and downward counter successively associated with the double compartment of said first zone to contain the successive states of these counters.
  • the non-volatile memory according to the invention has been illustrated, which although having a low write rate allows the recording of successive sets of data in a limited memory space allocated to these sets of data.
  • This non-volatile memory comprises an EEPROM 1 memory, with a maximum number E of writes per authorized address, of which the limited memory space allocated to the recording of the data sets has simply been shown, which is also designated below by this reference 1, and an addressing processing and management circuit 2 of this limited memory space 1.
  • Zone 5 is assigned, at least for part of this zone, to the registration at fixed addresses of part of the bits of each data set, ie of n bits among the m of each data set, these n bits presenting for the R renewals of the data sets a number of renewals less than the number possible E writes to said fixed addresses.
  • Area 6 is an area assigned at least to the recording, at variable addresses in this area, of the remaining bits for each set, ie mn bits of the set considered, accompanied by at least one of the bits already recorded in zone 5 and says redundancy bit.
  • the circuit 2 for processing and managing the addressing of said memory space 1 is a programmed circuit. It comprises a processing microcomputer 7 coupled to the bus 3, with which are associated a RAM memory 8 for developing control data, operating in particular as an address pointer, a program memory ROM9, and the input / output circuits 10 interface for I / O coupling with memory space 1. It is controlled by a quartz clock not shown.
  • Processing is done in bytes.
  • the most significant byte, formed by bits C32 to C25, of this count value is recorded in zone 5, at fixed addresses for this byte of all the possible successive values.
  • the remaining 25 bits, C24 to Co, accompanied by the most significant bit, C25, already assigned to zone 5, are recorded in zone 6.
  • the recording of the 33 bits Co to C32, with doubling of the bit C25 recorded in the two zones 5 and 6 of the memory space 1, is associated with an error detection word directly linked to the counting value concerned.
  • the error detection word considered, defined in 6 bits denoted Do to D5, is recorded, with the bits Co to C25, in zone 6.
  • This error detection word advantageously comes from the division of the count value considered by an irreducible polynomial.
  • the polynomial used is the polynomial with three terms, X6 + X + 1, irreducible and primitive. It makes it possible to detect errors on the counters which can be expressed each with a number of bits going up to 63.
  • the word of detection of error consists of the remainder of this division, taken on 6 bits, recorded with the value of counting in memory space 1.
  • Such an error detection word makes it possible, as is known, to detect any error originating from a reversal of a bit or from the alteration of a group of bits.
  • the validity of the count value read in the memory is given by dividing it by the irreducible polynomial and comparing the rest of this division to the error detection word recorded with it.
  • the degree of error detection is linked to the length chosen for the associated error detection word, in the example given this length is 6 bits.
  • the fixed location defined by its fixed addresses, has been noted in 51 for recording in zone 5 the most significant byte C32 to C25 of the count value.
  • Another fixed location assigned to the recording of particular information advantageously of a data item of wear of the volatile memory, which will be specified below and, at 53, a fixed additional location called reserve.
  • zone 6 the location, defined by its own addresses, has been noted in 61, occupied by the bits concerned of the count value which has just been recorded and those of its error detection word.
  • 62, ---, 69 other successive locations identical to location 61, and each defined by their own addresses, which will receive the corresponding bits of the successive count values associated with their error detection word. .
  • the programmed processing and addressing management circuit 2 performs for each new count value received: - comparing the byte recorded at fixed location 51 with the corresponding new byte and, if they are different, only, deleting the recorded byte and recording the new byte at this same location 51, - the development of the error detection word associated with this new count value, the progression of a rank of the recording location in the zone 6, that is to say of the location 61 considered at the next location 62, by corresponding progression of their addresses, and the loading of the bits concerned with this new value counter, with its error detection word, at the new location 62 previously erased.
  • This progression of the locations for recording the successive count values in the zone 6, takes place at the rate of the successive values received, by corresponding progression of the write addresses in the zone 6 on the continuous sequence defined by the addresses of a number. integer of such locations in zone 6.
  • To this progression of writing addresses over the entire continuous sequence corresponds a recording cycle in all the locations of zone 6.
  • the recording of the next count value is done in the first location of zone 6 beforehand erased, which corresponds to the start of a new recording cycle.
  • This transition from one recording cycle to another is obtained by considering the continuous sequence of the addresses of the locations of the zone 6 looped on itself, the addresses then progressing on the closed loop which they define.
  • the RAM memory 8 operating in an ascending loop counting register called the address register or address pointer, delivers the addresses of the successive compartments of zone 6, on a recording cycle in this zone and then again the address of the first compartment of this zone 6, at the end of each cycle for a new recording cycle.
  • a so-called wear register associated with the address register evolves one rank. This wear register counts the recording cycles in zone 6.
  • the state of the wear register defines the wear of zone 6, it is recorded as wear data in zone 5, in compartment 52 of fixed addresses. When it reaches the number E, E writes will have been made by address in zone 6.
  • the EEPROM 1 memory must be considered worn. The wear data when they translate E recording cycles carried out block the machine to which the memory 1 is coupled
  • Such a memory space 1 managed as described above constitutes the memory of the counter of a franking machine.
  • This memory is maintenance-free, its degree of wear is measured over time; when the wear value reaches E, the machine stops and its counter memory has to be changed.
  • FIG. 3 illustrates the organization of the limited memory space 1 of the non-volatile memory according to FIG. 1, for its use as memory of the counters of a franking machine.
  • This organization of the memory space 1 is given with regard to the type of franking machines covering the majority of the needs of the market, namely a franking allowing the user to make 100 frankings per day, this for 300 days per year and for 10 years, and having a franking rate of less than 1000 letters or labels per hour.
  • the memory space 1 of the ascending, descending and totalizing counters is chosen from 256 bytes, of respective addresses per byte denoted ao to a255.
  • Each count value to be memorized is defined in 33 bits, denoted CA32 to CAo, for the ascending counter and denoted CD32 to CDo, for the descending counter.
  • That of the total counter is defined in 34 bits, denoted CT33 to CTo for the total counter.
  • Each of these count values is recorded with its error detection word, expressed in 6 bits, denoted DAo to DA5, DDo to DD5 or DTo to DT5, depending on the counter concerned.
  • the memory space 1 is divided into two zones, one also designated by 5 for recording with fixed addresses and the other also designated by 6 for recording with variable addresses.
  • Zone 6 extends from addresses a16 to a255. It is divided into 30 double compartments, identical to each other, 601 to 630. Each of these 30 double compartments is 8 bytes. They are defined one after the other, respectively at addresses a16 to a23, a24 to a31, ..., a248 to a255, considered together according to a continuous sequence of addresses. These 30 double compartments are all assigned to the recording of data of the same kind, which are the remaining bits CA24 to CAo and CD24 to CDo of the ascending counter and the descending counter, with for each counter its redundancy bit CA25 or CD25, as the case may be, and its error detection word DAo to DA5 or DDo to DD5, as the case may be. They are loaded one after the other, with prior deletion of the double compartment then concerned, as the ascending and descending counters evolve according to a recording cycle in all of zone 6, then at the end of this cycle, according to a new recording cycle identical to the previous one.
  • the circuit for processing the counting and addressing values of the memory space 1 in FIG. 3 remains identical to that illustrated in FIG. 1. In practice, it will simply be associated with the microprocessor of the franking machine which it will complete. for its functions relating to the organization of memory space 1.
  • the functions of the memory space 1 processing and addressing circuit is comparable to those indicated above with regard to the organization of the memory space given in FIG. 2, in the sense that: - on the one hand, it addresses permanently; . the totalizing counter compartment, 55, for each new value of this counter, for the recording of this new value to replace the previous one, . the wear compartment, 56, for each new value of the wear data prepared by the memory RAM8, for recording this new value in replacement of the previous one, .
  • the partial down counter and partial up counter compartment, 57 at each new value of the most significant byte of one or both of these counters, for the recording of the new byte of one of the counters with the old byte of the other (during a recharge of credit) or of the new byte of each of these two counters (during any franking) as the case may be, replacing the previous ones, - on the other hand, it addresses in an evolutionary manner and according to a closed loop, one after the other the 30 compartments of zone 6, to each new value of one or of these two counters, for recording of the new pair of bits CA25 to CAo and CD25 to CDo, with their individual error detection word DAo to DA5 and DDo to DD5, in that of the 30 compartments then addressed
  • the EEPROM memory used is preferably a serial access memory from the company XICOR, such as that of the X24CO4 type with a capacity of 512 bytes organized in 2 pages each of 256 bytes. One of these two pages constitutes the memory 1 of the ascending, descending and totalizing counters.
  • the EEPROM memory space used can have a capacity of less than 256 bytes, or greater such as 512, ..., 2048 bytes.
  • the number of compartments in its variable addressing zone is chosen as a function of a planned number of frankings which the machine can produce during its period of use.
  • a franking machine having a memory space of 2048 bytes for the counters of the machine, with 254 compartments in its variable addressing zone makes it possible to produce 25,400,000 frankings.
  • memories which can support a greater number of writes for example 20,000 instead of 10,000, will have a memory space with half the compartments in their variable address area, for example 15 instead of 30 indicated above.
  • the memory 1, with serial access, is then connected to the circuit 2 for processing and addressing management (FIG. 1) by 2 wires connected to the input / output circuits 10.
  • One of these 2 wires carries: - read or write commands, by byte or in groups of 8 bytes, - the start address for reading or writing, - the data to be read or written.
  • This link is bidirectional.
  • the transmission on this connecting wire is done according to a protocol defined for this type of memory, from circuit 2.
  • the second wire carries a clock signal, in the circuit 2 direction to memory 1.
  • the circuit 2 has functions specific to the proper operation of the franking machine equipped with this memory of counters. These latter functions, like the previous ones, are defined by the program memory ROM9 and implemented by the control data memory RAM8 (or working memory).
  • the power-up program makes it possible to search among the 30 compartments of zone 6 for the one concerned by the last franking carried out.
  • the compartment sought must reflect the maximum value of the ascending counter, or as a variant the minimum value of the descending counter if it is excluded that the last operation could be a reloading of credit from the franking machine.
  • Instruction 1 or initialization instruction:
  • the new current address designated P is that of the double compartment of zone 6 containing the maximum value of the ascending counter, in which was made the record corresponding to the last postage posted, - command the end of the FP program.
  • Zone 6 was completely scanned without detecting the address sought.
  • P o the EEPROM fault memory is set to "1". it commands the end of the FP program.
  • the ROM memory 9 triggers also an instruction to read the wear recording compartment 56.
  • a wear counter in RAM 8 is forced to the old value read in compartment 56.
  • the state of the wear counter changes by one unit which is to be added to the old value recorded in compartment 56.
  • the wear counter is not materialized in RAM 8. It comes directly from the counter read / write program.
  • the counter read / write program enables the new counter values to be developed and saved to memory space 1, for each franking. It also makes it possible to control the evolution of the wear data U recorded at 56.
  • FIGS. 5A, 5B and 5C The progress of this program is illustrated by the flowcharts of FIGS. 5A, 5B and 5C corresponding to three subprograms SP1, SP2 and SP3 executed one after the other. It is defined in the memory ROM9 and is executed by the RAM memory also operating as an address pointer by designating the address P for reading or writing in the area 6, P taking one of the possible values 16, 24, ... 240, 248. For this execution, there is also available in the memory RAM8, as shown associated with the flowcharts of FIGS.
  • 5A to 5C - two auxiliary memories of ascending counter and descending counter, 30 and 40, each of 5 bytes and formed of 5 one-byte registers, 31 to 35 or 41 to 45, depending on the memory considered, a memory called franking 70, of 2 bytes, memorizing the value of the franking to be counted, - 1-bit buffer memories, chosen four in number to better illustrate their function and referenced 36, 37, 46 and 47, but which can be reduced to two.
  • registers 31 and 41 are:
  • This instruction 4 triggers the subroutine SP2. -SP2- subroutine for developing the new value of the ascending and descending counters to be recorded, according to the flow diagram of FIG. 5B, in which the memories 30, 40, 70, 37 and 47 have been associated.
  • the memories 30 and 40 associated in the flow diagram of this FIG. 5B contain, as indicated, the new values to be recorded in the memory space 1 of the counter counters with their redundancy bit CA25 or CD25 and their error detection word.
  • the end of instruction 7 triggers the recording routine SP3. - SP3 - subroutine for recording in memory space 1.
  • the end of this instruction corresponds to the end of the subroutine SP3 of the complete read / write program, according to a phase 105, denoted FP.
  • the EEPROM counters are then realigned.
  • the buffers 36 and 37 for the bits CA25, one already recorded and the other to be recorded, can be replaced by only one.
  • bit CA25 read in the register 32 and that then contained in the memory 36 can be directly compared to set this same memory 36 to "0" if they are identical and to " 1 "if they are different.
  • a franking machine equipped with a memory of counters according to the present invention also has the advantage of being secure. further increased.
  • the machine can be equipped with two counter memories, identical to that described, whose mismatch of their content blocks at all times the machine.
  • the memory of the counters or the two memories of the counters retain the last recorded values which constitute the immediate history of the machine. This history makes it possible to reconstruct the state just prior to the failure and facilitates the establishment of a satisfactory compromise between the postal administration and the user to define the secure state of the meters before the failure.

Abstract

The memory is characterised in that it consists of a limited memory space (1) of an EEPROM memory which is organised into a first zone (5) for recording at fixed addresses high-order bits of successive data sets to be recorded and a second zone (6) for recording at modifiable addresses on a closed loop at least the remaining bits of the said data sets with at least one redundancy bit taken at the junction between the bits assigned to the first zone and those assigned to the second zone, and which is controlled by a programmed address-management and processing circuit. …<??>Said memory space constitutes the memory of the counters (CA, CD, CT) of a franking machine. …<IMAGE>…

Description

La présente invention concerne les mémoires non volatiles affec­tées à l'enregistrement de données successives relatives à une machine à affranchir. Elle porte en particulier sur une mémoire non volatile à faible taux d'écriture affectée à l'enregistrement des données postales d'une machine à affranchir et constituant alors la mémoire du ou des compteurs de la machine à affranchir.The present invention relates to non-volatile memories assigned to the recording of successive data relating to a postage meter. It relates in particular to a non-volatile memory with a low write rate assigned to the recording of the postal data of a franking machine and then constituting the memory of the meter (s) of the franking machine.

Les machines à affranchir actuellement sur le marché sont, selon le pays, à post-paiement des affranchissements réalisés au cours d'un certain laps de temps ou à pré-paiement des affranchissements qu'elles peuvent réaliser à partir d'un crédit chargé dans la machine.The franking machines currently on the market are, depending on the country, postpaid for postage made within a certain period of time or prepaid for postage which they can make from a credit charged in the machine.

Dans ces deux types de machine la valeur globale des affranchis­sements réalisés et, pour les machines à pré-paiement uniquement, le montant de crédit restant utilisable par la machine, constituent les données postales de la machine. Ces données doivent être comptabilisées de manière très sûre et doivent permettre des contrôles possibles pour éviter toute fraude.In these two types of machine, the overall value of the postage paid and, for prepayment machines only, the amount of credit remaining usable by the machine, constitute the postal data of the machine. These data must be recorded very securely and must allow possible controls to avoid any fraud.

Dans les machines à affranchir un compteur ascendant donne, au fur et à mesure des affranchissements, la valeur globale de ces affranchis­sements. Un compteur descendant donne, au fur et à mesure des affranchis­sements imprimés, la valeur du crédit restant. Un compteur totalisateur donne la valeur totale des crédits chargés successivement dans la machine, il est associé aux compteurs ascendant et descendant pour permettre un contrôle arithmétique sur les données postales proprement dites.In franking machines an ascending counter gives, as and when postage, the overall value of these postage. A descending counter gives, as the postage is printed, the value of the remaining credit. A totalizing counter gives the total value of the credits successively loaded into the machine, it is associated with the ascending and descending counters to allow arithmetic control on the postal data proper.

A chaque chargement de crédit dans la machine, l'état du compteur descendant et l'état du compteur totalisateur augmentent du montant de ce crédit. A chaque affranchissement, la valeur de cet affranchissement est ajoutée au compteur ascendant et retranchée au compteur descendant. Ces deux derniers compteurs évoluent donc à chaque affranchissement.Each time a credit is loaded into the machine, the state of the down counter and the state of the total counter increase by the amount of this credit. At each postage, the value of this postage is added to the ascending counter and subtracted from the descending counter. These last two counters therefore change with each postage.

Le compteur descendant sert également à bloquer la machine en cas d'insuffisance de crédit restantThe down counter also serves to block the machine in case of insufficient credit remaining

Les machines à affranchir à post-paiement sont équipées de ces trois compteurs ascendant, descendant et totalisateur. Il n'y a pas de crédit chargé dans la machine ; en conséquence, le compteur descendant cumule également les montants successifs des affranchissements, en valeurs négatives, et le compteur totalisateur reste à zéro.Post-payment franking machines are equipped with these three ascending, descending and totalizing counters. There is no credit loaded into the machine; as a result the counter going down also accumulates the successive postage amounts, in negative values, and the totalizing counter remains at zero.

Dans les systèmes électroniques de comptablisation de données pos­tables d'une machine à affranchir ces compteurs son constitués par un microcalculateur et une mémoire non volatile. Le microcalculateur effec­tue à chaque affranchissement, ou rechargement, les opérations de mise à jour de la valeur globale des affranchissements réalisés et/ou de la valeur du crédit restant. La mémoire enregistre les nouvelles valeurs de comptage résultantes. Ces valeurs successives sont enregistrées en m bits, m étant comptatible avec la valeur maximale qu'elles peuvent atteindre. Cette mémoire est communément appelée mémoire des compteurs ou même simplement compteurs d'une machine à affranchir.In electronic postage data accounting systems of a franking machine, these counters are constituted by a microcomputer and a non-volatile memory. The microcomputer performs, on each postage, or recharging, the operations for updating the overall value of the postage made and / or the value of the remaining credit. The memory stores the resulting new count values. These successive values are recorded in m bits, m being compatible with the maximum value they can reach. This memory is commonly called meter memory or even simply meters of a franking machine.

Pour des raisons de sécurité de fonctionnement, les compteurs ascendant, descendant et totalisateur peuvent être doublés. Les informa­tions contenues dans les compteurs qui se correspondent doivent coïncider, une non concordance entre elles est alors utilisée pour interdire tout affranchissement et bloquer la machine.For operational safety reasons, the ascending, descending and totalizing counters can be doubled. The information contained in the counters which correspond must coincide, a mismatch between them is then used to prohibit any franking and to block the machine.

Pour les mêmes raisons, le compteurs totalisateur est associé au compteur ascendant et au compteur descendant. Ce compteur totalisateur est affecté à l'enregistrement de la valeur globale des crédits qui ont été chargés dans la machine. Il permet un contrôle arithmétique interne du bon fonctionnement de la machine, son contenu devant à tout moment être égal à la somme des contenus des compteurs ascendant et descendant.For the same reasons, the totalizing counter is associated with the ascending counter and the descending counter. This total counter is assigned to the recording of the overall value of the credits which have been loaded into the machine. It allows an internal arithmetic control of the good functioning of the machine, its content must at all times be equal to the sum of the contents of the ascending and descending counters.

Dans les machines électroniques, la ou les mémoires constituant les compteurs doivent répondre en particulier à deux exigences. D'une part elles doivent conserver les informations enregistrées même pendant les mises hors tension ou les défaillances d'alimentation de la machine. D'autre part, elles doivent supporter un nombre de cycles d'écriture au moins égal au numbre de cycles d'affranchissement que peut effectuer la machine ; les cycles de rechargement en crédit qui sont en nombre restant relativement très faible par rapport au cycles d'affranchissements, s'ajoutent à ces derniers puisqu'ils donnent lieu à des nouvelles valeurs des compteurs descendant et totalisateur.In electronic machines, the memory or memories constituting the meters must meet in particular two requirements. On the one hand, they must keep the recorded information even during power off or machine power failures. On the other hand, they must support a number of write cycles at least equal to the number of postage cycles that the machine can perform; credit recharge cycles, which are relatively few in number compared to postage cycles, are added to these since they give rise to new values of the descending and totalizing counters.

Les mémoires EEPROM (Electrically Erasable Programmable Read Only Memory, en terminologie anglo-saxonne) répondent à cette première exigence. Par contre, elles supportent un nombre de cycles, d'écriture limité qui est insuffisant, en utilisation normale de la mémoire, même pour les machines à affranchir de capacité moyenne les plus courantes sur le marché.EEPROM memories (Electrically Erasable Programmable Read Only Memory, in English terminology) respond to this first requirement. On the other hand, they support a number of cycles, of limited writing which is insufficient, in normal use of the memory, even for the franking machines of average capacity the most current on the market.

Pour cette dernière raison, les mémoires utilisées sont des mémoires RAM (Ramdom Acces Memory en terminologie anglo-saxonne), qui supportent un nombre infini de cycles d'écriture. Pour répondre à la première exigence, elles sont secourues par une pile, qui fournit l'énergie qui leur est nécessaire lors des mises hors tension ou des défaillances de l'alimentation de la machine.For this last reason, the memories used are RAM memories (Ramdom Acces Memory in English terminology), which support an infinite number of write cycles. To meet the first requirement, they are backed up by a battery, which provides the energy they need during power off or machine power failures.

L'utilisation d'une mémoire RAM secourue par une pile présente une durée de vie limitée du fait même de la pile. Elle nécessite impérati­vement une surveillance de l'état de la pile et le changement de cette pile au bout d'un certain temps.The use of RAM backed up by a battery has a limited life due to the very fact of the battery. It imperatively requires monitoring of the state of the battery and the change of this battery after a certain time.

L'utilisation d'une pile demande aussi que des composants annexes lui soit associés. Ces composants annexes nuisent à la fiabilité de la machine. En particulier, un défaut de l'un des composants peut entraîner la mise en court-circuit de la pile, avec comme conséquence la perte totale des informations mémorisées. Un choc mécanique ou un accrois­sement accidentel de température peut provoquer une rupture de l'étanchéité de la pile, par déchirure de son enveloppe étanche, avec pour conséquence sa détérioration et une libération possible d'un certain nombre de produits toxiques, qu'elle contient, dans l'atmosphère environnant.The use of a battery also requires that additional components be associated with it. These ancillary components affect the reliability of the machine. In particular, a fault in one of the components can cause the battery to short-circuit, with the result that the stored information is completely lost. A mechanical shock or an accidental increase in temperature can cause a rupture of the tightness of the battery, by tearing of its waterproof envelope, with as a consequence its deterioration and a possible release of a certain number of toxic products, which it contains , in the surrounding atmosphere.

Le but de la présente invention est de supprimer ces inconvé­nients.The object of the present invention is to eliminate these drawbacks.

Elle a donc pour objet une mémoire non volatile à faible taux d'écriture, pour l'enregistrement d'ensembles successifs de données, ayant m bits par ensemble et un nombre R de renouvellements possibles, caractérisée en ce qu'elle comporte une mémoire adressable pour un nombre maximal E d'écritures pr adresse, ayant un espace mémoire limité, définissant une capacité inférieure à celle requise pour les R renouvellements des dits ensembles de données, affecté auxdits ensembles, en ce que ledit espace mémoire limité est organisé en une première zone affectée à l'enregistrement à des premières adresses fixes dans cette première zone de n des m bits de chaque ensemble, qui présen­tent un nombre de renouvellements inférieur à E, et une deuxième zone affectée à l'enregistrement, à des secondes adresses variables dans cette seconde zone, des m-n bits restants de chaque ensemble, avec au moins l'un des n bits de l'ensemble considéré, dit bit de redondance, et en ce qu'elle comporte, en outre, un circuit programmé de traitement et de gestion d'adressage dudit espace mémoire limité, commandant, à chaque renouvellement desdits n bits, la désignation desdites premières adresses fixes, pour l'enregistrement des n nouveaux bits se substituant aux précédents, et, à chaque nouvel ensemble, une progression desdites secondes adresses variables, selon une suite en boucle fermée définie par la totalité desdites secondes adresses, pour la désignation de nou­velles secondes adresses d'enregistrement dans ladite deuxième zone des­dits m-n bits avec au moins leur bit de redondance.It therefore relates to a non-volatile memory with a low write rate, for recording successive sets of data, having m bits per set and a number R of possible renewals, characterized in that it comprises an addressable memory for a maximum number E of writes pr address, having a limited memory space, defining a capacity less than that required for the R renewals of said sets of data, assigned to said sets, in that said limited memory space is organized into a first zone assigned to registration at first fixed addresses in this first zone of n of the m bits of each set, which have a number of renewals less than E, and a second zone assigned to the recording, at second variable addresses in this second zone, of the mn remaining bits of each set , with at least one of the n bits of the set considered, called the redundancy bit, and in that it also comprises a programmed circuit for processing and addressing management of said limited memory space, commanding, at each renewal of said n bits, the designation of said first fixed addresses, for the recording of the n new bits replacing the previous ones, and, with each new set, a progression of said second variable addresses, according to a closed loop sequence defined by the all of said second addresses, for designating new second registration addresses in said second area of said mn bits with at least their redundancy bit.

Selon une caractéristique de l'invention, ledit circuit pro­grammé comporte, en outre, des moyens de comptage de ladite progression desdites secondes adresses variables, en nombre de boucles complètes successives, dits compteur d'usure.According to a characteristic of the invention, said programmed circuit further comprises means for counting said progression of said second variable addresses, in number of successive complete loops, called wear counter.

Elle a aussi pour objet une machine à affranchir comportant des moyens élaborant les valeurs globales successives des affranchissements réalisés, caractérisée en ce que ledit espace mémoire limité constitue la mémoire dite de compteur ascendant de la machine à affranchir, pour laquelle les valeurs globales successives des affranchissements réalisés sont lesdits ensembles successifs de données et en ce que ledit circuit programmé comporte des moyens de blocage de ladite machine lorsque ledit compteur d'usure atteint le nombre maximal E d'écritures.It also relates to a franking machine comprising means developing the successive global values of postage made, characterized in that said limited memory space constitutes the memory known as the ascending counter of the franking machine, for which the successive global values of postage produced are said successive sets of data and in that said programmed circuit comprises means for blocking said machine when said wear counter reaches the maximum number E of writes.

Selon une autre caractéristique de l'invention, ledit espace mémoire limité constitue, en outre, la mémoire dite de compteur descen­dant de la machine à affranchir, pour laquelle les valeurs successives de crédit restant associées avec les valeurs successives des affranchis­sements réalisés forment des couples successifs qui sont lesdits ensembles successifs de données, dont ladite première zone est affectée à l'enregistrement consécutif d'au moins un octet, de poids le plus fort, de chacun des valeurs d'un couple, auxdites premières adresses fixes, et dont ladite deuxième zone est divisée en un nombre entier de compar­ timents doubles identiques entre eux, pour l'enregistrement consécutifs d'au moins les poids faibles restants des valeurs d'un même couple dans chacun d'eux.According to another characteristic of the invention, said limited memory space constitutes, in addition, the memory known as the descending counter of the franking machine, for which the successive values of credit remaining associated with the successive values of the postage made form successive pairs which are said successive sets of data, of which said first zone is assigned to the consecutive recording of at least one most significant byte, of each of the values of a pair, at said first fixed addresses, and of which said second area is divided into a whole number of compar identical to each other, for consecutive recording of at least the least significant remaining values of the same couple in each of them.

Selon une autre caractéristique de l'invention les valeurs succes­sives de crédit restant et les valeurs successives des affranchissements réalisés sont enregistrées chacune associée à un mot de détection d'erreur qui leur est propre.According to another characteristic of the invention, the successive values of remaining credit and the successive values of the postage paid are each recorded associated with an error detection word which is specific to them.

Selon une autre caractéristique, ledit espace mémoire limité est un espace de 256 octets d'une mémoire EEPROM à accès série, dont ladite première zone comporte à des adresses fixes, un compartiment de compteur totalisateur de crédit, un compartiment d'usure de ladite mémoire elle-­même, un compartiment double de compteur ascendant et de compteur descendant partiels, pour l'octet de plus fort poids de chacun d'eux, et dont ladite deuxième zone comporte un nombre entier de compartiments doubles identiques de compteur ascendant et de compteur descendant suc­cessivement associés au compartiment double de ladite première zone pour contenir les états successifs de ces compteurs.According to another characteristic, said limited memory space is a space of 256 bytes of an EEPROM memory with serial access, of which said first zone comprises, at fixed addresses, a compartment for counter totalizing credit, a compartment for the wear of said memory itself, a double compartment of upward counter and partial downward counter, for the most significant byte of each of them, and of which said second zone comprises a whole number of identical double compartments of upward counter and downward counter successively associated with the double compartment of said first zone to contain the successive states of these counters.

D'autres caractéristiques et les avantages de l'invention apparaî­tront au cours de la description des exemples de réalisation illustrés dans les dessins ci-annexés. Dans ces dessins.

  • - La figure 1 est un schéma synoptique illustrant ladite mémoire non volatile selon l'invention ;
  • - La figure 2 est un schéma montrant une première organisation de l'espace mémoire de la figure 1 ;
  • - La figure 3 est un schéma montrant une deuxième organisation de l'espace mémoire de la figure 1, pour son application en tant que mémoire des compteurs d'une machine à affranchir ;
  • - La figure 4 est un organigramme de commande donné en regard de la figure 3 ;
  • - Les figures 5A, 5B et 5C illustrent un autre organigramme de commande donné en regard de la figure 3.
Other characteristics and advantages of the invention will become apparent during the description of the exemplary embodiments illustrated in the attached drawings. In these drawings.
  • - Figure 1 is a block diagram illustrating said non-volatile memory according to the invention;
  • - Figure 2 is a diagram showing a first organization of the memory space of Figure 1;
  • - Figure 3 is a diagram showing a second organization of the memory space of Figure 1, for its application as memory of the meters of a franking machine;
  • - Figure 4 is a control flow diagram given with reference to Figure 3;
  • FIGS. 5A, 5B and 5C illustrate another control flow diagram given opposite FIG. 3.

Dans la figure 1, on a illustré la mémoire non volatile selon l'invention, qui bien que présentant un faible taux d'écriture permet l'enregistrement d'ensembles successifs de données dans un espace mémoire limité affecté à ces ensembles de données.In FIG. 1, the non-volatile memory according to the invention has been illustrated, which although having a low write rate allows the recording of successive sets of data in a limited memory space allocated to these sets of data.

Cette mémoire non volatile comporte une mémoire EEPROM 1, à nombre maximal E d'écritures par adresse autorisé, dont on a simplement schéma­tisé l'espace mémoire limité affecté à l'enregistrement des ensembles de données, qui est également désigné ci-après par cette référence 1, et un circuit de traitement et de gestion d'adressage 2 de cet espace mémoire limité 1.This non-volatile memory comprises an EEPROM 1 memory, with a maximum number E of writes per authorized address, of which the limited memory space allocated to the recording of the data sets has simply been shown, which is also designated below by this reference 1, and an addressing processing and management circuit 2 of this limited memory space 1.

Les ensembles successifs de données son relatifs à une machine non illustrée à laquelle la mémoire non volatile est directement couplée. Ils sont transmis à la mémoire non volatile par un bus interne 3. Ils sont à m bits par ensemble et ont un nombre R renouvel­lements possibles, pour la durée d'utilisation prévue de la machine ; pour cette durée d'utilisation, l'espace mémoire 1 de la mémoire EEPROM est de capacité d'enregistrement insuffisante pour les R fois m bits compte tenu du faible taux d'écriture autorisé, de l'ordre de 10 000 écritures par adresse.Successive sets of sound data relating to a machine not illustrated, to which the non-volatile memory is directly coupled. They are transmitted to the non-volatile memory by an internal bus 3. They are m bits per set and have a number R of possible renewals, for the expected duration of use of the machine; for this period of use, the memory space 1 of the EEPROM memory is of insufficient recording capacity for the R times m bits taking into account the low rate of writing authorized, of the order of 10,000 writes per address.

Pour remédier à ce nombre limité d'écritures, l'espace mémoire 1 est divisé ainsi que schématisé dans les figures 2 et 3 en deux zones 5 et 6. La zone 5 est affectée, au moins pour une partie de cette zone, à l'enregistrement à des adresses fixes d'une partie des bits de chaque ensemble de données, soit de n bits parmi les m de chaque ensemble de données, ces n bits présentant pour les R renouvellements des ensembles de données un nombre de renouvellements inférieur au nombre d'écritures E possibles auxdites adresses fixes. La zone 6 est une zone affectée au moins à l'enregistrement, à des adresses variables dans cette zone, des bits restants pour chaque ensemble, soit des m-n bits de l'ensemble considéré, accompagnés d'au moins l'un des bits déjà enregistré dans la zone 5 et dit bit de redondance.To remedy this limited number of writes, the memory space 1 is divided as shown diagrammatically in FIGS. 2 and 3 into two zones 5 and 6. Zone 5 is assigned, at least for part of this zone, to the registration at fixed addresses of part of the bits of each data set, ie of n bits among the m of each data set, these n bits presenting for the R renewals of the data sets a number of renewals less than the number possible E writes to said fixed addresses. Area 6 is an area assigned at least to the recording, at variable addresses in this area, of the remaining bits for each set, ie mn bits of the set considered, accompanied by at least one of the bits already recorded in zone 5 and says redundancy bit.

Le circuit 2 de traitement et de gestion d'adressage dudit espace mémoire 1 est un circuit programmé. Il comporte un microcalculateur de traitement 7 couplé au bus 3, auquel sont associés une mémoire RAM 8 d'élaboration de données de commande, fonctionnant notamment en pointeur d'adressage, une mémoire ROM9 de programme, et les circuits d'entrées/sorties 10 d'interface de couplage E/S avec l'espace mémoire 1. Il est piloté par une horloge à quartz non illustrée.The circuit 2 for processing and managing the addressing of said memory space 1 is a programmed circuit. It comprises a processing microcomputer 7 coupled to the bus 3, with which are associated a RAM memory 8 for developing control data, operating in particular as an address pointer, a program memory ROM9, and the input / output circuits 10 interface for I / O coupling with memory space 1. It is controlled by a quartz clock not shown.

Le schéma de la figure 2, montre l'organisation de l'espace mémoire 1, dans le cas où chaque ensemble de données est la valeur globale des affranchissement réalisés par une machine à affranchir, définie en 33 bits notés Co à C32, (m = 33), qui est à enregistrer sous le contrôle du circuit 2 de traitement et de gestion d'adressage.The diagram in Figure 2 shows the organization of space memory 1, in the case where each set of data is the global value of the postage made by a postage meter, defined in 33 bits denoted Co to C32, (m = 33), which is to be recorded under the control of circuit 2 of addressing processing and management.

Le traitement est effectué en octets. L'octet de poids le plus fort, formé par les bits C32 à C25, de cette valeur de comptage est enregistré dans la zone 5, à des adresses fixes pour cet octet de toutes les valeurs successives possibles. Les 25 bits restants, C24 à Co, accompagnés du bit de poids directement supérieur, C25, déjà affecté à la zone 5, sont enregistrés dans la zone 6.Processing is done in bytes. The most significant byte, formed by bits C32 to C25, of this count value is recorded in zone 5, at fixed addresses for this byte of all the possible successive values. The remaining 25 bits, C24 to Co, accompanied by the most significant bit, C25, already assigned to zone 5, are recorded in zone 6.

Avantageusement, à l'enregistrement des 33 bits Co à C32, avec doublement du bit C25 enregistré dans les deux zones 5 et 6 de l'espace mémoire 1, est associé un mot de détection d'erreur directement lié à la valeur de comptage concernée. Le mot de détection d'erreur considéré, défini en 6 bits noté Do à D5, est enregistré, avec les bits Co à C25, dans la zone 6.Advantageously, the recording of the 33 bits Co to C32, with doubling of the bit C25 recorded in the two zones 5 and 6 of the memory space 1, is associated with an error detection word directly linked to the counting value concerned. . The error detection word considered, defined in 6 bits denoted Do to D5, is recorded, with the bits Co to C25, in zone 6.

Ce mot de détection d'erreur est avantageusement issu de la divi­sion de la valeur de comptage considérée par un polynôme irréductible. De préférence, le polynôme utilisé est le polynôme à trois termes, X⁶+X+1, irréductible et primitif. Il permet de détecter les erreurs sur les compteurs pouvant être exprimés chacun avec un nombre de bits allant jusqu'à 63. Le mot de détection d'erreur est constitué par le reste de cette division, pris sur 6 bits, enregistré avec la valeur de comptage dans l'espace mémoire 1. Un tel mot de détection d'erreur permet ainsi qu'il est connu, de détecter toute erreur provenant d'un retournement d'un bit ou de l'altération d'un groupe de bits. La validité de la valeur de comptage lue dans la mémoire est donnée en effectuant sa division par le polynôme irréductible et en comparant le reste de cette division au mot de détection d'erreur enregistré avec lui.This error detection word advantageously comes from the division of the count value considered by an irreducible polynomial. Preferably, the polynomial used is the polynomial with three terms, X⁶ + X + 1, irreducible and primitive. It makes it possible to detect errors on the counters which can be expressed each with a number of bits going up to 63. The word of detection of error consists of the remainder of this division, taken on 6 bits, recorded with the value of counting in memory space 1. Such an error detection word makes it possible, as is known, to detect any error originating from a reversal of a bit or from the alteration of a group of bits. The validity of the count value read in the memory is given by dividing it by the irreducible polynomial and comparing the rest of this division to the error detection word recorded with it.

Bien entendu, le degré de détection d'erreurs est lié à la longueur choisie pour le mot de détection d'erreur associé, dans l'exemple donné cette longueur est de 6 bits.Of course, the degree of error detection is linked to the length chosen for the associated error detection word, in the example given this length is 6 bits.

On a noté en 51 l'emplacement fixe, défini par ses adresses fixes, d'enregistrement dans la zone 5 de l'octet de plus fort poids C32 à C25 de la valeur de comptage. On a noté dans cette même zone 5 en 52, un autre emplacement fixe affecté à l'enregistrement d'informations particuli­ères, avantageusement d'une donnée d'usure de la mémoire volatile, qui sera précisée ci-après et, en 53, un emplacement supplémentaire fixe dit de réserve.The fixed location, defined by its fixed addresses, has been noted in 51 for recording in zone 5 the most significant byte C32 to C25 of the count value. We noted in this same area 5 in 52, another fixed location assigned to the recording of particular information, advantageously of a data item of wear of the volatile memory, which will be specified below and, at 53, a fixed additional location called reserve.

En regard de la zone 6, on a noté en 61 l'emplacement, défini par ses propres adresses, occupé par les bits concernés de la valeur de comptage qui vient d'être enregistrée et ceux de son mot de détection d'erreur. On a noté en 62,---, 69 d'autres emplacements successifs iden­tiques à l'emplacement 61, et chacun défini par leurs propres adresses, qui recevront les bits correspondants des valeurs de comptage succes­sives associées à leur mot de détection d'erreurs.Next to zone 6, the location, defined by its own addresses, has been noted in 61, occupied by the bits concerned of the count value which has just been recorded and those of its error detection word. We noted in 62, ---, 69 other successive locations identical to location 61, and each defined by their own addresses, which will receive the corresponding bits of the successive count values associated with their error detection word. .

En regard de cette organisation de l'espace mémoire 1, le circuit programmé de traitement et de gestion d'adressage 2 effectue pour chaque nouvelle valeur de comptage reçue :
- la comparaison de l'octet enregistré à l'emplacement fixe 51 avec le nouvel octet correspondant et, s'ils sont différents, uniquement, l'ef­facement de l'octet enregistré et l'enregistrement du nouvel octet à ce même emplacement 51,
- l'élaboration du mot de détection d'erreur associé à cette nouvelle valeur de comptage,
- la progression d'un rang de l'emplacement d'enregistrement dans la zone 6, soit de l'emplacement 61 considéré à l'emplacement suivant 62, par progression correspondante de leurs adresses, et le chargement des bits concernés de cette nouvelle valeur de comptage, avec son mot de détection d'erreur, au nouvel emplacement 62 préalablement effacé.
With regard to this organization of the memory space 1, the programmed processing and addressing management circuit 2 performs for each new count value received:
- comparing the byte recorded at fixed location 51 with the corresponding new byte and, if they are different, only, deleting the recorded byte and recording the new byte at this same location 51,
- the development of the error detection word associated with this new count value,
the progression of a rank of the recording location in the zone 6, that is to say of the location 61 considered at the next location 62, by corresponding progression of their addresses, and the loading of the bits concerned with this new value counter, with its error detection word, at the new location 62 previously erased.

Cette progression des emplacements d'enregistrement des valeurs de comptage successives dans la zone 6, se fait au rytme des valeurs succes­sives reçues, par progression correspondante des adressses d'écriture dans la zone 6 sur la suite continue que définissent les adresses d'un nombre entier de tels emplacements de la zone 6. A cette progression des adresses d'écriture sur toute la suite continue correspond un cycle d'enregistrement dans tous les emplacements de la zone 6. Lorsque le dernier emplacement dans la zone 6 est ainsi atteint ce qui correspond à un cycle d'enregistrement, l'enregistrement de la valeur de comptage suivante se fait dans le premier emplacement de la zone 6 préalablement effacé, ce qui correspond au début d'un nouveau cycle d'enregistrement. Ce passage d'un cycle d'enregistrement à un autre est obtenu en consid­rant la suite continue des adresses des emplacements de la zone 6 bouclée sur elle même, les adresses progressant alors sur la boucle fermée qu'elles définissent.This progression of the locations for recording the successive count values in the zone 6, takes place at the rate of the successive values received, by corresponding progression of the write addresses in the zone 6 on the continuous sequence defined by the addresses of a number. integer of such locations in zone 6. To this progression of writing addresses over the entire continuous sequence corresponds a recording cycle in all the locations of zone 6. When the last location in zone 6 is thus reached which corresponds to a recording cycle, the recording of the next count value is done in the first location of zone 6 beforehand erased, which corresponds to the start of a new recording cycle. This transition from one recording cycle to another is obtained by considering the continuous sequence of the addresses of the locations of the zone 6 looped on itself, the addresses then progressing on the closed loop which they define.

La mémoire RAM 8, fonctionnant en registre de comptage bouclé ascendant dit registre d'adresses ou pointeur d'adresse, délivre les adresses des compartiments successifs de la zone 6, sur un cycle d'enre­gistrement dans cette zone et puis à nouveau l'adresse du premier compar­timent de cette zone 6, à la fin de chaque cycle pour un nouveau cycle d'enregistrement. Au passage à zéro, ou à son état minimal de comptage, traduisant l'adresse a16 du premier compartiment de la zone 6, c'est-à-­dire pour chaque début de cycle d'enregistrement, un registre dit d'usure associé au registre d'adresse évolue d'un rang. Ce registre d'usure compte les cycles d'enregistrement dans la zone 6.The RAM memory 8, operating in an ascending loop counting register called the address register or address pointer, delivers the addresses of the successive compartments of zone 6, on a recording cycle in this zone and then again the address of the first compartment of this zone 6, at the end of each cycle for a new recording cycle. At zero crossing, or at its minimum counting state, translating the address a16 of the first compartment of zone 6, that is to say for each start of the recording cycle, a so-called wear register associated with the address register evolves one rank. This wear register counts the recording cycles in zone 6.

L'état du registre d'usure définit l'usure de la zone 6, il est enregistré en tant que données d'usure dans la zone 5, dans le compar­timent 52 d'adresses fixes. Lorsqu'il atteindra le nombre E, E écritures auront été effectuées par adresse dans la zone 6. La mémoire EEPROM 1 doit être considérée usée. Les données d'usure lorsqu'elles traduisent E cycles d'enregistrement réalisés bloquent la machine à laquelle la mémoire 1 est coupléeThe state of the wear register defines the wear of zone 6, it is recorded as wear data in zone 5, in compartment 52 of fixed addresses. When it reaches the number E, E writes will have been made by address in zone 6. The EEPROM 1 memory must be considered worn. The wear data when they translate E recording cycles carried out block the machine to which the memory 1 is coupled

Le compartiment 52 est choisie de capacité égale à 2 octets pour enregistrer les données d'usure successives, susceptibles d'évoluer jusqu'à valeur E, E= 10.000.The compartment 52 is chosen with a capacity equal to 2 bytes to record the successive wear data, capable of evolving up to value E, E = 10,000.

Un tel espace mémoire 1 géré ainsi que décrit ci-avant constitue la mémoire du compteur d'une machine à affranchir. Cette mémoire est sans entretien, son degré d'usure est mesuré dans le temps ; quand la valeur d'usure atteint E, la machine se bloque et sa mémoire de compteur est à changer.Such a memory space 1 managed as described above constitutes the memory of the counter of a franking machine. This memory is maintenance-free, its degree of wear is measured over time; when the wear value reaches E, the machine stops and its counter memory has to be changed.

La figure 3 illustre l'organisation de l'espace mémoire limité 1 de la mémoire non volatile selon la figure 1, pour son utilisation en tant que mémoire des compteurs d'une machine à affranchir. Cette organi­sation de l'espace mémoire 1 est donnée en regard du type de machines à affranchir couvrant la majorité des besoins du marché, soit une machine à affranchir permettant à l'usager d'effectuer 100 affranchissements par jour, ceci pour 300 jours par an et pendant 10 ans, et présentant une cadence d'affranchissement inférieure à 1000 lettres ou étiquettes par heure.FIG. 3 illustrates the organization of the limited memory space 1 of the non-volatile memory according to FIG. 1, for its use as memory of the counters of a franking machine. This organization of the memory space 1 is given with regard to the type of franking machines covering the majority of the needs of the market, namely a franking allowing the user to make 100 frankings per day, this for 300 days per year and for 10 years, and having a franking rate of less than 1000 letters or labels per hour.

L'espace mémoire 1 des compteurs ascendant, descendant et totali­sateur est choisi de 256 octets, d'adresses respectives par octet notées ao à a255. Chaque valeur de comptage à mémoriser est définie en 33 bits, notés CA32 à CAo, pour le compteur ascendant et notés CD32 à CDo, pour le compteur descendant. Celle du compteur totalisateur est définie en 34 bits, notés CT33 à CTo pour le compteur totalisateur. Chacune de ces valeurs de comptage est enregistrée avec son mot de détection d'erreur, exprimé en 6 bits, notés DAo à DA5, DDo à DD5 ou DTo à DT5, selon le compteur concerné.The memory space 1 of the ascending, descending and totalizing counters is chosen from 256 bytes, of respective addresses per byte denoted ao to a255. Each count value to be memorized is defined in 33 bits, denoted CA32 to CAo, for the ascending counter and denoted CD32 to CDo, for the descending counter. That of the total counter is defined in 34 bits, denoted CT33 to CTo for the total counter. Each of these count values is recorded with its error detection word, expressed in 6 bits, denoted DAo to DA5, DDo to DD5 or DTo to DT5, depending on the counter concerned.

Comme dans la figure 2, l'espace mémoire 1 est divisé en deux zones, l'une également désignée par 5 d'enregistrement à adresses fixes et l'autre également désignée par 6 d'enregistrement à adresses variables.As in FIG. 2, the memory space 1 is divided into two zones, one also designated by 5 for recording with fixed addresses and the other also designated by 6 for recording with variable addresses.

La zone 5 s'étend des adresses ao à a15 comprise. Elle est elle-­même divisée en compartiments affectés à l'enregistrement de données de nature différente d'une compartiment à un autre. Ces différents compar­timents sont :
- un compartiment de compteur totalisateur 44, de 5 octets, défini aux adresses ao à a4, qui est affecté à l'enregistrement du compteur totali­sateur exprimé en 34 bits CT avec son mot de détection d'erreur à 6 bits DTo à DT5,
- un compartiment d'usure 56, de 2 octets, défini aux adresses a5 et a6, qui est affecté à l'enregistrement du nombre de cycles d'enregistrement dans la zone 6, exprimé en 16 bits, notés Uo à U15 pour traduire un nombre de cycles pouvant atteindre le nombre d'écritures E par adresse dans l'espace mémoire 1, E = 10000,
- un compartiment double de compteur descendant partiel et de compteur ascendant partiel 57, de 2 octets, défini aux adresses a7 et a8, qui est affecté à l'enregistrement de l'octet de plus fort poids CD32 à CD25 du compeur descendant et de l'octet de plus fort poids CA32 à CA25 du compteur ascendant,
- un compartiment de réserve 58, de 7 octets, défini aux adresses a9 à a15.
Zone 5 extends from addresses ao to a15 inclusive. It is itself divided into compartments assigned to the recording of data of a different nature from one compartment to another. These different compartments are:
- a totalizing counter compartment 44, of 5 bytes, defined at addresses ao to a4, which is assigned to the recording of the totalizing counter expressed in 34 bits CT with its 6-bit error detection word DTo to DT5,
- a wear compartment 56, of 2 bytes, defined at addresses a5 and a6, which is assigned to the recording of the number of recording cycles in zone 6, expressed in 16 bits, denoted Uo to U15 to translate a number of cycles up to the number of writes E per address in memory space 1, E = 10000,
- a double compartment of partial descending counter and partial ascending counter 57, of 2 bytes, defined at addresses a7 and a8, which is assigned to the recording of the most significant byte CD32 to CD25 of the descending counter and of the 'most significant byte CA32 to CA25 of the ascending counter,
- a reserve compartment 58, of 7 bytes, defined at addresses a9 to a15.

La zone 6 s'étend des adresses a16 à a255. Elle est divisée en 30 compartiments doubles, identiques entre eux, 601 à 630. Chacun de ces 30 compartiments doubles est de 8 octets. Ils son définis l'un après l'au­tre, respectivement aux adresses a16 à a23, a24 à a31,..., a248 à a255, considérées entre elles selon une suite continue d'adresses. Ces 30 compartiments doubles sont tous affectés à l'enregistrement de données de même nature, qui sont les bits restants CA24 à CAo et CD24 à CDo du compteur ascendant et du compteur descendant, avec pour chaque compteur, son bit de redondance CA25 ou CD25, selon le cas, et son mot de détection d'erreur DAo à DA5 ou DDo à DD5, selon le cas. Ils sont chargés l'un après l'autre, avec effacement préalable du compartiment double alors concerné, au fur et à mesure de l'évolution des compteurs ascendant et descendant selon un cycle d'enregistrement dans toute la zone 6, puis à la fin de ce cycle, selon un nouveau cycle d'enregistrement identique au précédent.Zone 6 extends from addresses a16 to a255. It is divided into 30 double compartments, identical to each other, 601 to 630. Each of these 30 double compartments is 8 bytes. They are defined one after the other, respectively at addresses a16 to a23, a24 to a31, ..., a248 to a255, considered together according to a continuous sequence of addresses. These 30 double compartments are all assigned to the recording of data of the same kind, which are the remaining bits CA24 to CAo and CD24 to CDo of the ascending counter and the descending counter, with for each counter its redundancy bit CA25 or CD25, as the case may be, and its error detection word DAo to DA5 or DDo to DD5, as the case may be. They are loaded one after the other, with prior deletion of the double compartment then concerned, as the ascending and descending counters evolve according to a recording cycle in all of zone 6, then at the end of this cycle, according to a new recording cycle identical to the previous one.

Le circuit de traitement des valeurs de comptage et d'adressage de l'espace mémoire 1 de la figure 3 reste identique à celui illustré dans la figure 1. En pratique, il sera simplement associé au microprocesseur d la machine à affranchir qu'il complètera pour ses fonctions relatives à l'organisation de l'espace mémoire 1.The circuit for processing the counting and addressing values of the memory space 1 in FIG. 3 remains identical to that illustrated in FIG. 1. In practice, it will simply be associated with the microprocessor of the franking machine which it will complete. for its functions relating to the organization of memory space 1.

Les fonctions du circuit de traitement et d'adressage de l'espace mémoire 1 est comparable à celles indiquées ci-avant en regard de l'orga­nisation de l'espace mémoire donnée dans la figure 2, en ce sens que :
- d'une part, il adresse de manière fixe ;
    . le compartiment de compteur totalisateur, 55, à chaque nouvelle valeur de ce compteur, pour l'enregistrement de cette nouvelle valuer en remplacement de la précédente,
    . le compartiment d'usure, 56, à chaque nouvelle valeur des données d'usure élaborée par la mémoire RAM8, pour l'enregis­trement de cette nouvelle valeur en remplacement de la précédente,
    . le compartiment de compteur descendant partiel et de compteur ascendant partiel, 57, à chaque nouvelle valeur de l'octet de poids fort de l'un de ces compteurs ou des deux, pour l'enregistrement du nouvel octet de l'un des compteurs avec l'ancien octet de l'autre (lors d'un rechargement de crédit) ou du nouvel octet de chacun de ces deux compteurs (lors de tout affran­chissement) selon le cas, en remplacement des précédents,
- d'autre part, il addresse de manière évolutive et selon une boucle fermée, l'un après l'autre les 30 compartiments de la zone 6, à chaque nouvelle valeur de l'un ou de ces deux compteurs, pour l'enregistrement du nouveau couple de bits CA25 à CAo et CD25 à CDo, avec leur mot individuel de détection d'erreur DAo à DA5 et DDo à DD5, dans celui des 30 compartiments alors adressé
The functions of the memory space 1 processing and addressing circuit is comparable to those indicated above with regard to the organization of the memory space given in FIG. 2, in the sense that:
- on the one hand, it addresses permanently;
. the totalizing counter compartment, 55, for each new value of this counter, for the recording of this new value to replace the previous one,
. the wear compartment, 56, for each new value of the wear data prepared by the memory RAM8, for recording this new value in replacement of the previous one,
. the partial down counter and partial up counter compartment, 57, at each new value of the most significant byte of one or both of these counters, for the recording of the new byte of one of the counters with the old byte of the other (during a recharge of credit) or of the new byte of each of these two counters (during any franking) as the case may be, replacing the previous ones,
- on the other hand, it addresses in an evolutionary manner and according to a closed loop, one after the other the 30 compartments of zone 6, to each new value of one or of these two counters, for recording of the new pair of bits CA25 to CAo and CD25 to CDo, with their individual error detection word DAo to DA5 and DDo to DD5, in that of the 30 compartments then addressed

La mémoire EEPROM utilisée est de préférence une mémoire à accès série de la société XICOR, telle que celle du type X24CO4 de capacité de 512 octets organisée en 2 pages chacune de 256 octets. L'une de ces deux pages constitue la mémoire 1 des compteurs ascendant, descendant et totalisateur.The EEPROM memory used is preferably a serial access memory from the company XICOR, such as that of the X24CO4 type with a capacity of 512 bytes organized in 2 pages each of 256 bytes. One of these two pages constitutes the memory 1 of the ascending, descending and totalizing counters.

En variante, l'espace de mémoire EEPROM utilisé peut avoir une capacité inférieure à 256 octets, ou supérieure telle que de 512,..., 2048 octets. Le nombre de compartiments dans sa zone d'adressage variable est choisi en fonction d'un nombre prévu d'affranchissements que la machine peut réaliser pendant sa durée d'utilisation. Ainsi une machine à affranchir ayant un espace mémoire de 2048 octets pour les compteurs de la machine, à 254 compartiments dans sa zone d'adressage variable, permet de réaliser 25 400 000 affranchissements.As a variant, the EEPROM memory space used can have a capacity of less than 256 bytes, or greater such as 512, ..., 2048 bytes. The number of compartments in its variable addressing zone is chosen as a function of a planned number of frankings which the machine can produce during its period of use. Thus a franking machine having a memory space of 2048 bytes for the counters of the machine, with 254 compartments in its variable addressing zone, makes it possible to produce 25,400,000 frankings.

De manière comparable, des mémoires pouvant supporter un nombre plus important d'écritures, par exemple 20 000 au lieu de 10 000, auront un espace mémoire à deux fois moins de compartiments dans leur zone d'adressage variable, par exemple 15 au lieu des 30 indiqués ci-avant.In a comparable way, memories which can support a greater number of writes, for example 20,000 instead of 10,000, will have a memory space with half the compartments in their variable address area, for example 15 instead of 30 indicated above.

Bien entendu, on peut également utiliser une mémoire EEPROM à accès parallèle au lieu des mémoires à accès série ; seul le protocole de transfert de données est différent et non l'organisation de la mémoire elle-même.Of course, one can also use an EEPROM memory with parallel access instead of the memories with serial access; only the data transfer protocol is different and not the organization of the memory itself.

La mémoire 1, à accès série, est alors raccordée au circuit 2 de traitement et de gestion d'adressage (figure 1) par 2 fils connectés aux circuits d'entrées/sorties 10. L'un de ces 2 fils véhicule :
- les commandes de lecture ou d'écriture, par octet ou par groupe de 8 octets,
- l'adresse de début de la lecture ou de l'écriture,
- les données à lire ou à écrire.
The memory 1, with serial access, is then connected to the circuit 2 for processing and addressing management (FIG. 1) by 2 wires connected to the input / output circuits 10. One of these 2 wires carries:
- read or write commands, by byte or in groups of 8 bytes,
- the start address for reading or writing,
- the data to be read or written.

Cette liaison est bidirectionnelle. La transmission sur ce fil de liaison se fait selon un protocole défini pour ce type de mémoire, à partir du circuit 2.This link is bidirectional. The transmission on this connecting wire is done according to a protocol defined for this type of memory, from circuit 2.

Le deuxième fil véhicule un signal d'horloge, dans le sens circuit 2 vers la mémoire 1.The second wire carries a clock signal, in the circuit 2 direction to memory 1.

Outre les fonctions propres au traitement des valeurs de comptage reçues du microprocesseur de la machine à affranchir et à l'adressage de l'espace mémoire 1, qui sont indiquées ci-avant, le circuit 2 présente des fonctions propres à l'exploitation convenable de la machine à affranchir équipée de cette mémoire des compteurs. Ces dernières fonc­tions, comme les précédentes, sont définies par la mémoire ROM9 de programme et réalisés par la mémoire RAM8 des données de commande (ou mémoire de travail). Elles concernent essentiellement :
- à chaque mise sous tension de la machine à affranchir, la détection de celui des 30 compartiments doubles 601 à 630 de la zone 6 qui contient la valeur du compteur ascendant et celle du compteur descendant, pour ceux des bits concernés qui sont dans ces compartiments, correspondant au dernier affranchissement réalisé,
- à chaque affranchissement, la reconstitution de la valeur exacte de chacun des compteurs ascendant et descendant à laquelle est à ajouter et à retrancher, selon le compteur, la valeur du timbre qui va ou vient d'être édité.
In addition to the functions specific to the processing of the count values received from the microprocessor of the franking machine and to the addressing of the memory space 1, which are indicated above, the circuit 2 has functions specific to the proper operation of the franking machine equipped with this memory of counters. These latter functions, like the previous ones, are defined by the program memory ROM9 and implemented by the control data memory RAM8 (or working memory). They mainly concern:
- each time the franking machine is switched on, the detection of that of the 30 double compartments 601 to 630 of zone 6 which contains the value of the ascending counter and that of the descending counter, for those of the bits concerned which are in these compartments , corresponding to the last postage made,
- at each franking, the reconstitution of the exact value of each of the ascending and descending counters to which is to be added and subtracted, according to the counter, the value of the stamp which will or has just been edited.

Ces deux fonctions correspondent à deux programmes spécifiques dans la mémoire ROM9 qui sont définis ci-après et dits programme de mise sous tension et programme de lecture/écriture des compteursThese two functions correspond to two specific programs in the ROM9 memory which are defined below and called the power-up program and the meter read / write program.

Le programme de mise sous tension permet de rechercher parmi les 30 compartiments de la zone 6 celui concerné par le dernier affranchis­sement réalisé.The power-up program makes it possible to search among the 30 compartments of zone 6 for the one concerned by the last franking carried out.

Le compartiment recherché doit traduitre la valeur maximale du compteur ascendant, ou en variante la valeur minimale du compteur descendant si on exclut que la dernière opération puisse être un rechar­gement de crédit de la machine à affranchir.The compartment sought must reflect the maximum value of the ascending counter, or as a variant the minimum value of the descending counter if it is excluded that the last operation could be a reloading of credit from the franking machine.

Le déroulement de ce programme de mise sous tension est illustré dans l'organigramme de la figure 4 pour la recherche de l'adressed aP du compartiment double donnant la valeur maximale du compteur ascendant. Ce programme est défini dans la mémoire ROM9 par instructions successives. Pour leur exécution, on dispose dans la mémoire RAM fonctionnant en pointeur d'adresses P de lecture d'octets dans l'espace mémoire, de deux mémoires tampons et d'une mémoire dite de défaut, de 1 bit chacune réfé­rencées 12, 14 et 18 respectivement, et de deux mémoires auxiliaires, de 4 octets chacune, référencées 22 et 24, ces mémoires ont été associées à l'organigramme de la figure 4, pour une meilleure compréhension du déroulement de ce programme.The progress of this power-up program is illustrated in the flowchart of FIG. 4 for the search for the addressed aP of the double compartment giving the maximum value of the ascending counter. This program is defined in memory ROM9 by successive instructions. For their execution, there are in the RAM memory operating as an address pointer P for reading bytes in the memory space, two buffer memories and a so-called fault memory, of 1 bit each referenced 12, 14 and 18 respectively, and two auxiliary memories, of 4 bytes each, referenced 22 and 24, these memories have been associated with the flow diagram of FIG. 4, for a better understanding of the progress of this program.

Ces instructions et le déroulement du programme sont précisées ci-­après en regard de l'organisation de l'espace mémoire 1 conformément à la figure 3. Dans la figure 4, les phases de décision sont représentées par des losanges ; on a noté sur leurs sorties un o pour traduire non et un 1 pour traduire oui.
These instructions and the flow of the program are specified below with regard to the organization of the memory space 1 in accordance with FIG. 3. In FIG. 4, the decision phases are represented by diamonds; we noted on their outputs an o to translate no and a 1 to translate yes.

Instruction 1 ou instruction d'initialisation :Instruction 1 or initialization instruction:

- mettre le pointeur d'adresse à 8, lire l'octet à l'adresse désignée, prélever le bit CA25 du compteur ascendant et le ranger dans la première mémoire tampon de 1 bit, 12, selon une phase 11 notée P = 8,(12) = CA25 - passer à l'instruction 1.
- set the address pointer to 8, read the byte at the designated address, take the CA25 bit from the ascending counter and store it in the first 1-bit buffer memory, 12, according to a phase 11 denoted P = 8, (12) = CA25 - go to instruction 1.

Instruction 2 :Instruction 2:

- ajouter 8 à l'adresse précédemment désignée P, ainsi que schématisée par une phase 13, notée P+8 →P pour désigner la nouvelle adresse cou­rante P,
- comparer la nouvelle adresse courante P à O, selon la phase 15 notée P=O, et
    . si P=O, passer à l'instruction 3,
    . si P est différent de O, lire l'octet à l'adresse P, prélever le bit CA25 de cet octet et le ranger dans la deuxième mémoire tampon de 1 bit, 14, selon une phase 16 notée (14) = CA25,
- comparer les contenus des mémoires 12 et 14, selon une phase 17, notée (12) = (14)
    . s'ils sont différents recommencer l'instruction 2
    . s'ils sont identiques passer à l'instruction 4.
- add 8 to the address previously designated P, as shown diagrammatically by a phase 13, noted P + 8 → P to designate the new current address P,
- compare the new current address P to O, according to phase 15 denoted P = O, and
. if P = O, go to instruction 3,
. if P is different from O, read the byte at address P, take the bit CA25 from this byte and store it in the second 1-bit buffer, 14, according to a phase 16 noted (14) = CA25,
- compare the contents of memories 12 and 14, according to a phase 17, noted (12) = (14)
. if they are different repeat instruction 2
. if they are identical go to instruction 4.

Instruction 3 :Instruction 3:

- charger à "1" la mémoire défaut EEPROM 18,
- commander la fin de programme FP, selon une phase 27.
- load the EEPROM 18 fault memory to "1",
- order the end of the FP program, according to a phase 27.

Instruction 4 :Instruction 4:

- comparer P à 248, selon une phase 19, notée P = 248, et
    . si P = 248, P est l'adresse du compartiment double contenant la valeur maximale du compteur ascendant donc fin de programme FP,
    . si P est différent de 248 passer à l'instruction 5.
- compare P to 248, according to a phase 19, noted P = 248, and
. if P = 248, P is the address of the double compartment containing the maximum value of the ascending counter, therefore end of the FP program,
. if P is different from 248 go to instruction 5.

Instruction 5 :Instruction 5:

- lire les 4 octets de l'espace mémoire à l'adresse désignée P et les ranger dans la première mémoire auxiliaire de 4 octets, 22, selon une phase 21, notée (22) = CA25,...CAo, DA5,..., DAo, ces bits appartien­nent au compteur ascendant.
- ajouter +8 à P, lire les 4 octets à partir de cette nouvelle adresse désignée et les ranger dans la deuxième mémoire auxiliaire de 4 octets, 24, selon une phase 23 notée P+8→P, (24) = CA25,..., CAo, DA5,..., DAo, ces bits appartiennent au compteur ascendant suivant,
- comparer les contenus des mémoires 22 et 24, selon une phase 25, notée (22) ≦ (24), et
    . si (22) ≦ (24) recommencer l'instruction 4,
    . si (22) est supérieur à (24) passer à l'instruction 6.
- read the 4 bytes of memory space at the designated address P and store them in the first auxiliary memory of 4 bytes, 22, according to a phase 21, noted (22) = CA25, ... CAo, DA5 ,. .., DAo, these bits belong to the ascending counter.
- add +8 to P, read the 4 bytes from this new designated address and store them in the second auxiliary memory of 4 bytes, 24, according to a phase 23 denoted P + 8 → P, (24) = CA25 ,. .., CAo, DA5, ..., DAo, these bits belong to the following ascending counter,
- compare the contents of memories 22 and 24, according to a phase 25, denoted (22) ≦ (24), and
. if (22) ≦ (24) repeat instruction 4,
. if (22) is greater than (24) go to instruction 6.

Instruction 6 :Instruction 6:

- retrancher 8 à l'adresse désignée P, selon une phase 26, notée P-8→P, la nouvelle adresse courante désignée P est celle du compartiment double de la zone 6 contenant la valeur maximale du compteur ascendant, dans lequel a été fait l'enregistrement correspon­dant au dernier affranchissement comptabilisé,
- commander la fin de programme FP.
- subtract 8 from the address designated P, according to a phase 26, denoted P-8 → P, the new current address designated P is that of the double compartment of zone 6 containing the maximum value of the ascending counter, in which was made the record corresponding to the last postage posted,
- command the end of the FP program.

Au cours du déroulement de ce programme, si CA25 des mémoires 12 et 14 restent différents, l'adresse courante P désignée prend successi­vement les valeurs 8, 16, 24, 32,..., 248, 0.During the course of this program, if CA25 of memories 12 and 14 remain different, the designated current address P successively takes the values 8, 16, 24, 32, ..., 248, 0.

La zone 6 a été entièrement balayée sans détection de l'adresse recherchée. Pour P = o la mémoire de défaut EEPROM est mise à "1". elle commande la fin de programme FP.Zone 6 was completely scanned without detecting the address sought. For P = o the EEPROM fault memory is set to "1". it commands the end of the FP program.

A la mise sous tension de la machine, la mémoire ROM 9 déclenche également une instruction de lecture du compartiment 56 d'enregistrement d'usure. Un compteur d'usure dans la RAM 8 est forcé à l'ancienne valeur lue dans le compartiment 56.When the machine is powered up, the ROM memory 9 triggers also an instruction to read the wear recording compartment 56. A wear counter in RAM 8 is forced to the old value read in compartment 56.

Lors du fonctionnement de la machine à affranchir, à chaque enre­gistrement dans le premier compartiment, l'état du compteur d'usure évolue d'une unité qui est à ajouter à l'ancienne valeur enregistrée dans le compartiment 56.During the operation of the franking machine, each time it is recorded in the first compartment, the state of the wear counter changes by one unit which is to be added to the old value recorded in compartment 56.

Le compteur d'usure n'est pas matérialisé dans la RAM 8. Il est directement issu du programme de lecture/écriture des compteurs.The wear counter is not materialized in RAM 8. It comes directly from the counter read / write program.

Le programme de lecture/écriture des compteurs permet d'élaborer les nouvelles valeurs des compteurs et de les enregistrer dans l'espace mémoire 1, pour chaque affranchissement. Il permet aussi de commander l'évolution des données d'usure U enregistrées en 56.The counter read / write program enables the new counter values to be developed and saved to memory space 1, for each franking. It also makes it possible to control the evolution of the wear data U recorded at 56.

Le déroulement de ce programme est illustré par les organigrammes des figures 5A, 5B et 5C correspondant à trois sous programmes SP1, SP2 et SP3 exécutés l'un après l'autre. Il est défini dans la mémoire ROM9 et est excécuté par la mémoire RAM fonctionnant également en pointeur d'adresses en désignant l'adresse P de lecture ou d'écriture dans la zone 6, P prenant l'une des valeurs possibles 16, 24,... 240, 248. Pour cette exécution on dispose en outre dans la mémoire RAM8, ainsi que montré associées aux organigrammes des figures 5A à 5C :
- de deux mémoires auxiliaires de compteur ascendant et de compteur descendant, 30 et 40, chacune de 5 octets et formée de 5 registres d'un octet, 31 à35 ou 41 à 45, selon la mémoire considérée,
- une mémoire dite d'affranchissement 70, de 2 octets, mémorisant la valeur de l'affranchissement à comptabiliser,
- de mémoires tampon, de 1 bit, choisies au nombre de quatre pour mieux illustrer leur fonction et référencées 36, 37, 46 et 47, mais pouvant être réduites à deux.
The progress of this program is illustrated by the flowcharts of FIGS. 5A, 5B and 5C corresponding to three subprograms SP1, SP2 and SP3 executed one after the other. It is defined in the memory ROM9 and is executed by the RAM memory also operating as an address pointer by designating the address P for reading or writing in the area 6, P taking one of the possible values 16, 24, ... 240, 248. For this execution, there is also available in the memory RAM8, as shown associated with the flowcharts of FIGS. 5A to 5C:
- two auxiliary memories of ascending counter and descending counter, 30 and 40, each of 5 bytes and formed of 5 one-byte registers, 31 to 35 or 41 to 45, depending on the memory considered,
a memory called franking 70, of 2 bytes, memorizing the value of the franking to be counted,
- 1-bit buffer memories, chosen four in number to better illustrate their function and referenced 36, 37, 46 and 47, but which can be reduced to two.

Les instructions successives et le déroulement de ce programme lecture/àcriture des compteurs, présenté divisé en sous programmes SP1, SP2 et SP3 successifs, sont précisés ci-après en regard des figures 5A, 5B et 5C et de l'organisation de l'espace mémoire donnée dans la figure 3. Dans ces figures 5A à 5B, les phases de décisions ont également été représentées par des losanges, avec un o de sortie pour traduire non et un 1 de sortie pour traduire oui.The successive instructions and the sequence of this meter reading / writing program, presented divided into successive sub-programs SP1, SP2 and SP3, are specified below with reference to FIGS. 5A, 5B and 5C and the organization of the space memory given in FIG. 3. In these FIGS. 5A to 5B, the decision phases have also been represented by diamonds, with an output o to translate not and an output 1 to translate yes.

Il est déclenché par tout nouvel affranchissement, donnant lieu à une phase d'intialisation 80.
- SP1 - sous programme de reconstruction de la dernière valeur exacte des compteurs ascendant et descendant dans les registres 30-35 et 40-45 des mémoires auxiliaire de compteur 30 et 40 :
It is triggered by any new postage, giving rise to an initialization phase 80.
- SP1 - under reconstruction program of the last exact value of the ascending and descending counters in registers 30-35 and 40-45 of the counter 30 and 40 auxiliary memories:

Instruction 1 :Instruction 1:

- désigner l'adresse de l'octet des poids forts du compteur descen­dant, a7, et le charger dans le registre 41 de la mémoire auxiliaire de compteur descendant 40, selon une phase 81 notée a7→(41),
- désigner l'adresse de l'octet des poids forts du compteur ascendant, a8, et le charger dans le registre 31 de la mémoire auxiliaire de compteur ascendant 30, selon une phase 82, notée a8→(31),
- passer à l'instruction 2
- designate the address of the most significant byte of the down counter, a7, and load it into register 41 of the down counter auxiliary memory 40, according to a phase 81 denoted a7 → (41),
- designate the address of the most significant byte of the ascending counter, a8, and load it into register 31 of the auxiliary memory of ascending counter 30, according to a phase 82, denoted a8 → (31),
- go to instruction 2

Instruction 2 :Instruction 2:

- décaler d'un rang vers les poids faible le contenu du registre 31 en forçant à "0" son poids fort et en supprimant CA 25 chargé dans la première mémoire tampon de 1 bit, 36, selon une phase 83, notée O→(31), CA25 = (36),
- décaler d'un rang vers les poids faible le contenu du registre 41 en forçant à "0" son poids fort et en supprimant le bit CD25 chargé dans la deuxième mémoire tampon de 1 bit, 46, selon une phase 84 notée O→(41), CD25 = (46).
- shift the contents of register 31 by one rank towards the least significant by forcing its most significant to "0" and deleting CA 25 loaded in the first 1-bit buffer memory, 36, according to a phase 83, denoted O → ( 31), CA25 = (36),
- shift the contents of register 41 by one row towards the least significant by forcing its most significant to "0" and deleting the CD25 bit loaded in the second 1-bit buffer memory, 46, according to a phase 84 denoted O → ( 41), CD25 = (46).

A ce stade les contenus des registres 31 et 41 sont :

Figure imgb0001
At this stage the contents of registers 31 and 41 are:
Figure imgb0001

Instruction 3 :Instruction 3:

- lire les 4 octets à l'adresse courante P désignée par le pointeur pour le dernier enregistrement et les charger dans les registres 32 à 35 de la mémoire auxiliaire de compteur ascendant 30, selon une phase 85 notée P→(32-35),
- lire les 4 octets suivants et les charger dans les registres 42 à 45 de la mémoire auxiliaire de compteur descendant 40, selon une phase 86 notée P+4→(42-45)
- read the 4 bytes at the current address P designated by the pointer for the last record and load them into the registers 32 to 35 of the ascending counter auxiliary memory 30, according to a phase 85 denoted P → (32-35),
- read the next 4 bytes and load them into registers 42 to 45 of the down counter auxiliary memory 40, according to a phase 86 denoted P + 4 → (42-45)

A ce stade les contenus des registres des deux mémoires 30 et 40 sont :

Figure imgb0002
At this stage the contents of the registers of the two memories 30 and 40 are :
Figure imgb0002

Instruction 4 :Instruction 4:

- décaler d'un rang vers la droite les bits des 5 octets des registres 31-35, avec introduction d'un "0" au poids fort du registre 31, trans­fert du bit de poids faible d'un registre au poids fort du registre suivant et suppression du bit au poids faible du registre 35 et répéter 5 fois l'opération précédente, selon la phase 87 notée 6. "O"→(30),
- décaler d'un rang vers la droite les bits des 5 octets des registres 41-45, avec introduction d'un "0" au poids fort du registre 41, transfert du bit de poids faible d'un registre au poids fort du registre suivant et suppression du bit de poids faible du registre 45, selon une phase 88 notée 6. "O"→(40).
- shift the bits of the 5 bytes of registers 31-35 by one row to the right, with the introduction of a "0" to the most significant of register 31, transfer of the least significant bit from one register to the most significant of register next and deletion of the least significant bit from register 35 and repeat the previous operation 5 times, according to phase 87 marked 6. "O" → (30),
- shift the bits of the 5 bytes of registers 41-45 by one row to the right, with the introduction of a "0" to the most significant of register 41, transfer of the least significant bit from one register to the most significant of register next and deletion of the least significant bit from register 45, according to a phase 88 denoted 6. "O" → (40).

A ce stade les contenus des deux mémoires auxiliaires de comp­teur 30 et 40 sont ceux notés dans ces mémoires présentées associées à l'organigramme de la figure 5A.At this stage the contents of the two auxiliary counter memories 30 and 40 are those noted in these presented memories associated with the flow chart of FIG. 5A.

Ces contenus donnent la valeur exacte du compteur ascendant et du compteur descendant à l'affranchissement précédent.These contents give the exact value of the ascending counter and the descending counter at the previous postage.

La fin de cette instruction 4 déclenche le sous-programme SP2.
-SP2- sous-programme d'élaboration de la nouvelle valeur des compteurs ascendant et descendant à enregistrer, selon l'organigramme de la figure 5B, dans laquelle les mémoires 30, 40, 70, 37 et 47 ont été associées.
The end of this instruction 4 triggers the subroutine SP2.
-SP2- subroutine for developing the new value of the ascending and descending counters to be recorded, according to the flow diagram of FIG. 5B, in which the memories 30, 40, 70, 37 and 47 have been associated.

Instruction 5 :Instruction 5:

- ajouter la valeur de l'affranchissement à prendre en compte, qui est enregistrée dans la mémoire d'affranchissement 70, au contenu de la mé­moire auxiliaire de compteur ascendant 30 et ranger le résultat dans ses registres 31-35, selon une phase 90 notée (30 + (70).
- retrancher la valeur de l'affranchissement au contenu de la mémoire auxiliaire de compteur descendant 40 et ranger le résultat dans ses registres 41-45, selon une phase 91 notée (40) - (70),
- passer à l'instruction 6 :
- add the postage value to be taken into account, which is recorded in the franking memory 70, to the content of the ascending counter auxiliary memory 30 and store the result in its registers 31-35, according to a phase 90 noted (30 + (70).
- subtract the value of the franking from the content of the down counter auxiliary memory 40 and store the result in its registers 41-45, according to a phase 91 noted (40) - (70),
- go to instruction 6:

Instruction 6 :Instruction 6:

- calculer le mot de détection d'erreur associé à chaque nouveau résultat du compteur ascendant et du compteur descendant en divisant ces résultats par un polynome irréductible et primitif X⁶+X+1 et en prenant le reste exprimé en 6 bits et charger le mot de détection d'erreur dans les poids faibles de la mémoire 30 ou 40, en décalant, avec transfert d'un registre à l'autre, les contenus vers les poids forts, selon une phase 92 notée :

Figure imgb0003
- passer à l'instruction 7.- calculate the error detection word associated with each new result of the ascending counter and the descending counter by dividing these results by an irreducible and primitive polynomial X⁶ + X + 1 and taking the rest expressed in 6 bits and loading the word with error detection in the least significant of memory 30 or 40, by shifting, with transfer from one register to another, the contents towards the most significant, according to a phase 92 noted:
Figure imgb0003
- go to instruction 7.

Les contenus sont alors analogues à ceux indiqués en fin de l'ins­struction 3.
The contents are then analogous to those indicated at the end of instruction 3.

Instruction 7 :Instruction 7:

- lire le poids fort du registre 32, CA25, et l'introduire au poids faible du registre 31, en décalant son contenu d'un rang vers la gauche, et dans la mémoire tampon 37, selon une phase 93 notés CA25→(31), (37),
- lire le poids fort du registre 42, CD25, et l'introduire au poids faible du registre 41, en décalant son contenu d'un rang vers la gauche et dans la mémoire tampon 47, selon une phase 94 notée CD 25→(41), (47).
- read the high weight of register 32, CA25, and introduce it into the low weight of register 31, by shifting its content by one row to the left, and in buffer memory 37, according to a phase 93 denoted CA25 → (31 ), (37),
- read the high weight of register 42, CD25, and introduce it into the low weight of register 41, shifting its content by one row to the left and in buffer memory 47, according to a phase 94 denoted CD 25 → (41 ), (47).

Les mémoires 30 et 40 associées dans l'organigramme de cette figure 5B contiennent comme indiqué les nouvelles valeurs à enregistrer dans l'espace mémoire 1 des compteurs compteurs avec leur bit de redondance CA25 ou CD25 et leur mot de détection d'erreur. La fin de l'instruction 7 déclenche le sous-programme d'enregistrement SP3.
- SP3 - sous-programme d'enregistrement dans l'espace mémoire 1.
The memories 30 and 40 associated in the flow diagram of this FIG. 5B contain, as indicated, the new values to be recorded in the memory space 1 of the counter counters with their redundancy bit CA25 or CD25 and their error detection word. The end of instruction 7 triggers the recording routine SP3.
- SP3 - subroutine for recording in memory space 1.

Instruction 8Instruction 8

- comparer les contenus des mémoires tampons 36 et 37, selon une phase 95 notée (36) = (37), et
    . si les contenus sont identiques passer à l'instruction 9,
    . si les contenus sont différents, désigner l'adresse a8 de l'espace mémoire 1, effacer l'octet désigné et enregistrer à cette adresse le contenu du registre 31, selon la phase 96 notée a8 = (31, et passer à l'instruction 9.
- compare the contents of the buffer memories 36 and 37, according to a phase 95 denoted (36) = (37), and
. if the contents are identical go to instruction 9,
. if the contents are different, designate the address a8 of the memory space 1, delete the designated byte and save the content of the register 31 at this address, according to phase 96 noted a8 = (31, and go to the instruction 9.

Instruction 9Instruction 9

- comparer les contenus des mémoires tampons 46 et 47, selon une phase 97 notée (46) = (47) et
    . si les contenus sont identiques passer à l'instruction 10
    . si les contenus sont différents désigner l'adresse a7 de l'es­pace mémoire 1, effacer l'octet désigné et enregistrer à cette adresse le contenu du registre 41, selon la phase 98 notée a7 = (41) et passer à l'instruction 10.
- compare the contents of the buffer memories 46 and 47, according to a phase 97 noted (46) = (47) and
. if the contents are identical go to instruction 10
. if the contents are different designate the address a7 of memory space 1, delete the designated byte and record the contents of register 41 at this address, according to phase 98 marked a7 = (41) and go to instruction 10 .

Instruction 10 :Instruction 10:

- comparer l'adresse P du dernier enregistrement dans la zone 6 à 248, selon une phase 99 notée P = 248 et
    . si P = 248 :
    - faire P = 16, pour le bouclage de la suite des adresses de la zone 6 selon une phase 100 notée P = 16,
- lire le compartiment d'usure 56 de 2 octets, d'adresses a5 et a6, ajouter + 1 à la donnée d'usure lue U, effacer le compartiment d'usure et enregistrer la nouvelle donnée d'usure, selon une phase 101 notée U+1→U,
    - comparer la valeur U à une valeur maximale selon une phase 102, notée U=E, et bloquer la machine si U=E, selon une phase 110,
    . si P est différent de 248, ajouter 8 à P selon une phase 103 notée P+8→P.
- passer à l'instruction 11.
- compare the address P of the last recording in zone 6 to 248, according to a phase 99 noted P = 248 and
. if P = 248:
- set P = 16, for the looping of the sequence of addresses in zone 6 according to a phase 100 denoted P = 16,
- read the wear compartment 56 of 2 bytes, of addresses a5 and a6, add +1 to the read wear data U, erase the wear compartment and record the new wear data, according to a phase 101 denoted U + 1 → U,
- compare the value U with a maximum value according to a phase 102, noted U = E, and lock the machine if U = E, according to a phase 110,
. if P is different from 248, add 8 to P according to a phase 103 denoted P + 8 → P.
- go to instruction 11.

Instruction 11 :Instruction 11:

- effacer les 8 octets successifs désignés par P, enregistrer les contenus des registres 32 à 35 aux emplacements des 4 premiers octets et les contenus des registres 42 à 45 aux emplacements des 4 octets suivants selon la phase notée aP = (32)-(35), aP+4 = (42)-(45).- delete the 8 successive bytes designated by P, save the contents of registers 32 to 35 at the locations of the first 4 bytes and the contents of registers 42 to 45 at the locations of the following 4 bytes according to the phase noted aP = (32) - (35), aP + 4 = (42) - (45).

La fin de cette instruction correspond à la fin du sous-­programme SP3 du programme complet de lecture/écriture, selon une phase 105, notée FP.The end of this instruction corresponds to the end of the subroutine SP3 of the complete read / write program, according to a phase 105, denoted FP.

Les compteurs de la mémoire EEPROM sont alors réalignés.The EEPROM counters are then realigned.

Lors du déroulement de ce programme, les mémoires tampons 36 et 37 pour les bits CA25 l'un déjà enregistré et l'autre à enregistrer peuvent être remplacées par une seule.During the course of this program, the buffers 36 and 37 for the bits CA25, one already recorded and the other to be recorded, can be replaced by only one.

Dans ce cas, au cours de l'instruction 7, le bit CA25 lu dans le registre 32 et celui alors contenu dans la mémoire 36 peuvent être directement comparés pour mettre cette même mémoire 36 à "0" s'ils sont identiques et à "1" s'ils sont différents.In this case, during instruction 7, the bit CA25 read in the register 32 and that then contained in the memory 36 can be directly compared to set this same memory 36 to "0" if they are identical and to " 1 "if they are different.

Il peut en être de même pour les mémoires 46 et 47.It can be the same for memories 46 and 47.

Ce sont alors les résultats de ces comparaisons qui sont direc­tement exploités au cours des instructions 8 et 9.It is then the results of these comparisons which are used directly during instructions 8 and 9.

L'utilisation d'un espace limité d'une mémoire EEPROM, géré ainsi que décrit ci-avant, en tant que mémoire des compteurs d'une machine à affranchir présente de nombreux avantages. Outre le fait la mémoire des compteurs est non volatile, on peut citer :
- sa durée d'utilisation, sans maintenance, pendant la durée de vie des machines à affranchir les plus courantes prévues pour 300.000 affran­chissements en 10 ans,
- la mesure de cette durée d'utilisation et le blocage de la machine si besoin est,
- l'accroissement des données enregistrées avec la valeur des compteurs ascendant et descendant, permettant d'enregistrer, avec ces deux compteurs, le compteur totalisateur et le mot de détection d'erreur propre à chaque valeur de chaque compteur, pour un contrôle de sécurité,
- l'augmentation possible de la capacité des compteurs de la machine, en particulier d'un octet pour chaque compteur, le compteur totalisateur et les deux octets de plus forts poids du compteur ascendant et descendant sont alors enregistrés dans la zone d'adressage fixe en diminuant de 3 octets le compartiment de réserve.
The use of a limited space of an EEPROM memory, managed as described above, as memory of the meters of a franking machine has many advantages. In addition to the fact that the memory of the meters is non-volatile, we can cite:
- its duration of use, without maintenance, during the lifetime of the most common franking machines planned for 300,000 frankings in 10 years,
- measuring this period of use and blocking the machine if necessary,
- the increase of the data recorded with the value of the ascending and descending counters, making it possible to record, with these two counters, the totalizing counter and the error detection word specific to each value of each counter, for a safety check ,
- the possible increase in the capacity of the counters of the machine, in particular of one byte for each counter, the totalizing counter and the two most significant bytes of the ascending and descending counter are then recorded in the fixed address area by reducing the reserve compartment by 3 bytes.

Une machine à affranchir équipée d'une mémoire des compteurs selon la présente invention présente aussi l'avantage d'être de sécurité encore accrue.A franking machine equipped with a memory of counters according to the present invention also has the advantage of being secure. further increased.

En effet outre le compteur totalisateur et les mots de détection d'erreur enregistrés avec les compteurs ascendant et descendant, la machine peut être équipée de deux mémoires des compteurs, identiques à celle décrite, dont la non concordance de leur contenu bloque à tout moment la machine. De plus, découlant de la présente demande, en cas de défaut consécutif à une panne, la mémoire des compteurs ou les deux mémoires des compteurs, conservent les dernières valeurs enregistrées qui constituent l'historique immédiat de la machine. Cet historique per­met de reconstituer l'état juste antérieur à la panne et facilite l'éta­blissement d'un compromis satisfaisant entre l'administration postale et l'usager pour définir l'état sûr des compteurs avant la panne.Indeed, in addition to the totalizing counter and the error detection words recorded with the ascending and descending counters, the machine can be equipped with two counter memories, identical to that described, whose mismatch of their content blocks at all times the machine. In addition, arising from this request, in the event of a fault following a breakdown, the memory of the counters or the two memories of the counters, retain the last recorded values which constitute the immediate history of the machine. This history makes it possible to reconstruct the state just prior to the failure and facilitates the establishment of a satisfactory compromise between the postal administration and the user to define the secure state of the meters before the failure.

Le bit de redondance introduit sur la valeur exacte de chaque compteur, à la jonction entre ceux de poids forts enregistrés en zone d'addressage fixe 5 et ceux de poids faibles enregistrés en zone d'adres­sage évolutif 6, rend aisée et rapide la détection de la dernière valeur enregistrée. Une telle détection n'est faite que sur les seuls comparti­ments de la zone 6 ayant le même bit de redondance que le compartiment 51 correspondant de la zone 5.The redundancy bit introduced on the exact value of each counter, at the junction between those of most significant recorded in fixed address area 5 and those of least significant recorded in scalable address area 6, makes detection of the last saved value. Such a detection is only made on the compartments of zone 6 having the same redundancy bit as the corresponding compartment 51 of zone 5.

Claims (18)

1/ Mémoire non volatile à faible taux d'écriture, pour l'enregistrement d'ensembles successifs de données, ayant m bits par ensemble et un nombre R de renouvellements possibles, caractérisée en ce qu'elle comporte une mémoire adressable pour un nombre maximal E d'écritures par adresse, ayant un espace mémoire limité (1), définissant une capacité inférieure à celle requise pour les R renouvellements des dits ensembles de données, affecté auxdits ensembles, en ce que ledit espace mémoire limité (1) est organisé en une première zone (5) affectée à l'enregis­trement à des premières adresses fixes dans cette première zone de n des m bits de chaque ensemble, qui présentent un nombre de renouvel­lements inférieur à E, et une deuxième zone (6) affectée à l'enregis­trement à des secondes adresses variables dans cette seconde zone des m-n bits restants de chaque ensemble, avec au moins l'un des n bits de l'ensemble considéré, dit bit de redondance, et en ce qu'elle comporte, en outre, un circuit programmé (2) de traitement et de gestion d'adres­sage dudit espace mémoire limité, commandant, à chaque renouvellement desdits n bits, la désignation desdites premières adresses fixes, pour l'enregistrement des n nouveaux bits se substituant aux précédents, et, à chaque nouvel ensemble, une progression desdites secondes adresses variables, selon une suite en boucle fermée définie par la totalité desdites secondes adresses, pour la désignation de nouvelles secondes adresses d'enregistrement dans ladite deuxième zone desdits m-n bits avec au moins leur bit de redondance.1 / Non-volatile memory with low write rate, for recording successive sets of data, having m bits per set and a number R of possible renewals, characterized in that it comprises an addressable memory for a maximum number E of writes by address, having a limited memory space (1), defining a capacity lower than that required for the R renewals of said sets of data, assigned to said sets, in that said limited memory space (1) is organized into a first area (5) assigned to the recording at first fixed addresses in this first area of n of the m bits of each set, which have a number of renewals less than E, and a second area (6) assigned to the recording at second variable addresses in this second zone of the mn remaining bits of each set, with at least one of the n bits of the set considered, called redundancy bit, and in that it comprises, in addition, a circuit programmed (2) for processing and managing the addressing of said limited memory space, commanding, at each renewal of said n bits, the designation of said first fixed addresses, for the recording of n new bits replacing the previous ones, and, at each new set, a progression of said second variable addresses, according to a closed loop sequence defined by all of said second addresses, for the designation of new second recording addresses in said second area of said mn bits with at least their redundancy bit. 2/ Mémoire selon la revendication 1, caractérisée en ce que ledit circuit programmé (2) comporte, en outre, des moyens de comptage (101) de ladite progression desdites secondes adresses variables, en nombre de boucles complètes successives, dits compteur d'usure.2 / Memory according to claim 1, characterized in that said programmed circuit (2) further comprises counting means (101) of said progression of said second variable addresses, in number of successive complete loops, called wear counter . 3/ Mémoire selon la revendication 2, caractérisée en ce qu'elle comporte, dans ladite première zone (5) un premier compartiment (51, 57) d'au moins n bits défini auxdites premières adresses fixes et au moins un second compartiment dit compartiment d'usure (52, 56) défini à des troisièmes adresses fixes dans cette première zone affecté à l'enregis­trement dudit compteur d'usure et en ce que ledit circuit programmé (2) commande en outre, à chaque nouvel état du compteur d'usure, la désigna­ tion desdites troisièmes adresses fixes pour l'enregistrement de ce nouvel état (1) se substituant au précédent.3 / Memory according to claim 2, characterized in that it comprises, in said first zone (5) a first compartment (51, 57) of at least n bits defined at said first fixed addresses and at least a second compartment said compartment wear (52, 56) defined at third fixed addresses in this first zone assigned to the recording of said wear counter and in that said programmed circuit (2) also controls, at each new state of the wear counter wear, designated it tion of said third fixed addresses for the recording of this new state (1) replacing the previous one. 4/ Machine à affranchir comportant des moyens élaborant les valeurs globales successives des affranchissements réalisés et faisant applica­tion d'une mémoire selon l'une des revendications 2 et 3, caractérisée en ce que ledit espace mémoire limité (1) constitue la mémoire dite de compteur ascendant de la machine à affranchir, pour laquelle les valeurs globales successives des affranchissements réalisés sont lesdits ensembles successifs de données et en ce que ledit circuit programmé (2) comporte des moyens de blocage (102) de ladite machine lorsque ledit compteur d'usure atteint le nombre maximal E d'écritures.4 / franking machine comprising means developing the successive global values of the frankings made and applying a memory according to one of claims 2 and 3, characterized in that said limited memory space (1) constitutes the so-called counter memory ascending of the franking machine, for which the successive global values of the frankings made are said successive sets of data and in that said programmed circuit (2) comprises means (102) for blocking said machine when said wear counter reaches the maximum number E of writes. 5/ Machine à affranchir selon la revendication 4, comportant, en outre des moyens élaborant les valeurs successives de crédit restant disponible pour la machine, caractérisée en ce que ledit espace mémoire limité (1) constitue, en outre, la mémoire dite de compteur descendant de la machine à affranchir, pour laquelle les valeurs successives de crédit restant associées avec les valeurs successives des affranchis­sements réalisés forment des couples (CA, CD) successifs qui sont lesdits ensembles successifs de données, en ce que ladite première zone (5) est affectée à l'enregistrement consécutif d'au moins un octet de poids le plus fort de chacune des valeurs d'un couple, auxdites premières adresses fixes, et en ce que ladite deuxième zone (6) est divisée en un nombre entier de compartiments doubles identiques entre eux, pour l'enregistrement consécutifs d'au moins les poids faibles res­tants des valeurs d'un même couple dans chacun d'eux.5 / franking machine according to claim 4, further comprising means developing the successive values of credit remaining available for the machine, characterized in that said limited memory space (1) constitutes, in addition, the so-called down counter memory of the franking machine, for which the successive values of credit remaining associated with the successive values of the postage made form successive pairs (CA, CD) which are said successive sets of data, in that said first zone (5) is affected the consecutive recording of at least one most significant byte of each of the values of a pair, at said first fixed addresses, and in that said second zone (6) is divided into an integer number of identical double compartments between them, for the consecutive recording of at least the least significant remaining values of the same couple in each of them. 6/ Machine à affranchir selon la revendication 5, caractérisée en ce que ledit circuit programmé (2) comporte, en outre, des moyens (92) pour élaborer un mot dit de détection d'erreur (DA, DD) propre à chacunes des valeurs de chaque couple et qui est associée à la valeur considérée pour son enregistrement avec elle dans ladite deuxième zone (6).6 / franking machine according to claim 5, characterized in that said programmed circuit (2) further comprises means (92) for developing a so-called error detection word (DA, DD) specific to each of the values of each pair and which is associated with the value considered for its recording with it in said second zone (6). 7/ Machine à affranchir selon la revendication 6, caractérisée en ce que le mot de détection d'erreur est issu de la division de chacune des valeurs par un polynôme irréductible et primitif X⁶+X+1.7 / franking machine according to claim 6, characterized in that the error detection word comes from the division of each of the values by an irreducible and primitive polynomial X⁶ + X + 1. 8/ Machine à affranchir selon la revendication 7, caractérisée en ce que chacune des valeurs d'un même couple (CA, CD) est enregistrée avec ledit bit de redondance (CA25, CD25) et ledit mot de détection d'erreur (DA, DD) qui lui est propre en un nombre entier d'octets.8 / franking machine according to claim 7, characterized in that each of the values of the same pair (CA, CD) is recorded with said redundancy bit (CA25, CD25) and its own error detection word (DA, DD) in an integer number of bytes. 9/ Machine à affranchir selon l'une des revendications 5 à 8 et compor­tant en outre des moyens élaborant les valeurs globales successives des crédits alloués successivement à ladite machine, caractérisée en ce que ledit espace mémoire limité (1) comporte, en outre, dans ladite première zone (5) un troisième compartiment (55) défini à des quatrièmes adresses fixes dans cette première zone, affecté à l'enregistrement des valeurs globales successives de crédit (CT) et constituant la mémoire dite de compteur totalisateur de la machine et en ce que ledit circuit programmé (2) commande, en outre, l'adressage dudit quatrième compar­timent (55) à chaque nouvelle valeur des crédits (CT) pour son enregis­trement auxdites quatrièmes adresses fixes en substitution de la précé­dente.9 / franking machine according to one of claims 5 to 8 and further comprising means developing the successive overall values of the credits allocated successively to said machine, characterized in that said limited memory space (1) further comprises, in said first zone (5) a third compartment (55) defined at fourth fixed addresses in this first zone, assigned to the recording of the successive global credit values (CT) and constituting the so-called totalizing counter memory of the machine and in what said programmed circuit (2) controls, in addition, the addressing of said fourth compartment (55) to each new value of credits (CT) for its registration at said fourth fixed addresses in substitution for the previous one. 10/ Machine à affranchir selon la revendication 9, caractérisée en ce que ledit espace mémoire limité (1) est de 256 octets et que ladite deuxième zone (6) est divisée en trente compartiment doubles (601-630) chacun de 8 octets.10 / franking machine according to claim 9, characterized in that said limited memory space (1) is 256 bytes and that said second area (6) is divided into thirty double compartments (601-630) each of 8 bytes. 11/ Machine à affranchir selon la revendication 9, caractérisée en ce que, dans ledit espace mémoire limité (1), ladite deuxième zone (6) comporte un nombre de compartiments (601-630) fonction de la capacité dudit espace mémoire et du nombre d'affranchissements à réaliser prévu pour ladite machine, pour le nombre maximal E d'écritures possibles dans ledit espace mémoire.11 / franking machine according to claim 9, characterized in that, in said limited memory space (1), said second zone (6) comprises a number of compartments (601-630) depending on the capacity of said memory space and the number postage to be produced provided for said machine, for the maximum number E of possible writes to said memory space. 12/ Machine à affranchir selon l'une des revendications 4 à 11, carac­térisée en ce que ledit bit de redondance (CA25, CD25) pour chaque ensemble de données est celui situé à la jonction entre les bits enregis­trés dans ladite première zone (5) et ladite seconde zone (6).12 / Franking machine according to one of claims 4 to 11, characterized in that said redundancy bit (CA25, CD25) for each data set is that located at the junction between the bits recorded in said first area (5) and said second zone (6). 13/ Machine à affranchir selon la revendication 12, caractérisée en ce que ledit circuit programmé (2) comporte des moyens de détection du dernier ensemble enregistré dans ledit espace mémoire limité (1) déclenchés à chaque mise sous tension de ladite machine.13 / franking machine according to claim 12, characterized in that said programmed circuit (2) comprises means for detecting the last set recorded in said limited memory space (1) triggered at each powering up of said machine. 14/ Machine à affranchir selon la revendication 13, caractérisée en ce que lesdits moyens de détection de dernier ensemble enregistré comportent :
- des moyens (11) de lecture et de prélèvement dudit bit de redondance dans ladite première zone (5),
- des moyens (13, 15) de lecture et de prélèvement dudit bit de redondance dans les compartiments successifs de ladite deuxième zone (6),
- des moyens de comparaison (17) dudit bit de redondance prélevé dans ladite première zone (5) et de celui prélevé dans chaque compartiment de ladite deuxième zone (6),
- des moyens de détection (21, 25), parmi ceux des compartiments de la deuxième zone (6) ayant même bit de redondance que celui prélevé de la première zone, du compartiment de la deuxième zone dont le contenu est le plus grand.
14 / franking machine according to claim 13, characterized in that said means for detecting the last recorded set comprise:
- means (11) for reading and sampling said redundancy bit in said first area (5),
means (13, 15) for reading and picking up said redundancy bit in the successive compartments of said second area (6),
means for comparing (17) said redundancy bit taken from said first area (5) and that taken from each compartment of said second area (6),
- Detection means (21, 25), among those of the compartments of the second zone (6) having the same redundancy bit as that taken from the first zone, of the compartment of the second zone whose content is the greatest.
15/ Machine à affranchir selon l'une des revendications 12 à 14, carac­térisée en ce que le circuit programmé (2) comporte des moyens d'élabo­ration et de chargement d'un nouvel ensemble de données, déclenchés à chaque affranchissement.15 / franking machine according to one of claims 12 to 14, characterized in that the programmed circuit (2) comprises means for developing and loading a new set of data, triggered at each franking. 16/ Machine à affranchir selon la revendication 15, caractérisée en ce que lesdits moyens d'élaboration et de chargement du nouvel ensemble comportent :
- des moyens (80-88) de reconstruction de la valeur exacte du dernier ensemble de données enregistré dans lesdites première et deuxième zones (5, 6),
- des moyens d'élaboration dudit nouvel ensemble de données à enregistrer (90, 94),
- des moyens de comparaison (95, 97) dudit bit de redondance appartenant au dernier ensemble enregistré et de celui appartenant au nouvel ensemble élaboré à enregistrer, commandant ou non, selon le résultat de comparaison, l'adressage de ladite première zone auxdites premières adresses fixes,
- des moyens (100, 103) d'évolution des adresses variables de ladite seconde zone à partir des adresses du dernier enregistrement dans cette zone, pour l'adressage en écriture de ladite deuxième zone.
16 / franking machine according to claim 15, characterized in that said means for preparing and loading the new set comprise:
- means (80-88) for reconstructing the exact value of the last set of data recorded in said first and second areas (5, 6),
- means for developing said new set of data to be recorded (90, 94),
means of comparison (95, 97) of said redundancy bit belonging to the last set recorded and that belonging to the new set developed to be recorded, controlling or not, depending on the comparison result, the addressing of said first zone to said first addresses fixed,
- Means (100, 103) for changing the variable addresses of said second zone from the addresses of the last record in this zone, for the write addressing of said second zone.
17/ Machine à affranchir selon la revendication 16, caractérisée en ce que les moyens (100, 103) d'évolution desdites adresses variables sont commandés par des moyens (99) de détection du dernier enregistrement possible sur ladite suite des adresses de ladite deuxième zone qui commandent eux mêmes le compteur d'usure (101).17 / franking machine according to claim 16, characterized in that the means (100, 103) for changing said variable addresses are controlled by means (99) for detecting the last recording possible on said series of addresses in said second zone which control the wear counter (101) themselves. 18/ Machine à affranchir selon l'une des revendications 5 à 6, caractérisée en ce que ledit espace limité (1) est un espace d'une mémoire EEPROM à accès série dont ladite première zone (5) comporte, à des adresses fixes, un compartiment de compteur totalisateur de crédit (55), un compartiment de compteur d'usure (56) de la mémoire elle-même, un compartiment double des poids forts de compteur ascendant et de compteur descendant (57), et dont ladite deuxième zone (6) comporte un nombre entier de compartiments doubles identiques pour au moins les poids faibles restants de compteur ascendant et de compteur descendant (601, 630) successivement associés un compartiment double de ladite première zone pour définir lesdits compteurs ascendant et descendant.18 / Franking machine according to one of claims 5 to 6, characterized in that said limited space (1) is a space of an EEPROM memory with serial access of which said first zone (5) comprises, at fixed addresses, a counter totalizing credit counter (55), a wear counter compartment (56) of the memory itself, a double compartment of the most significant of ascending counter and descending counter (57), and of which said second zone (6) comprises an integer number of identical double compartments for at least the remaining low-order counters of ascending counter and descending counter (601, 630) successively associated with a double compartment of said first zone for defining said ascending and descending counters.
EP88104984A 1987-03-31 1988-03-28 Non-volatile memory with a limited writing rate and its use in postage meters Expired - Lifetime EP0285067B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FR8704478 1987-03-31
FR8704478A FR2620246B1 (en) 1987-03-31 1987-03-31 NON-VOLATILE MEMORY WITH LOW WRITING RATE AND POSTAGE MACHINE USING THE SAME

Publications (2)

Publication Number Publication Date
EP0285067A1 true EP0285067A1 (en) 1988-10-05
EP0285067B1 EP0285067B1 (en) 1991-10-16

Family

ID=9349622

Family Applications (1)

Application Number Title Priority Date Filing Date
EP88104984A Expired - Lifetime EP0285067B1 (en) 1987-03-31 1988-03-28 Non-volatile memory with a limited writing rate and its use in postage meters

Country Status (4)

Country Link
US (1) US4984191A (en)
EP (1) EP0285067B1 (en)
DE (1) DE3865481D1 (en)
FR (1) FR2620246B1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0376487A2 (en) * 1988-12-30 1990-07-04 Pitney Bowes, Inc. EPM having an improvement in non-volatile storage of accounting data
EP0560714A2 (en) * 1992-03-10 1993-09-15 Frama Ag Postage meter

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5268319A (en) 1988-06-08 1993-12-07 Eliyahou Harari Highly compact EPROM and flash EEPROM devices
EP1031992B1 (en) 1989-04-13 2006-06-21 SanDisk Corporation Flash EEPROM system
US7190617B1 (en) * 1989-04-13 2007-03-13 Sandisk Corporation Flash EEprom system
GB9020596D0 (en) * 1990-09-21 1990-10-31 Alcatel Business Systems Data transmission method and apparatus
FR2685522B1 (en) * 1991-12-20 1997-03-28 Alcatel Satmam POSTAL TRAFFIC STATISTICAL MONITORING DEVICE FOR ELECTRONIC POSTAGE SYSTEM.
FR2700043B1 (en) * 1992-12-30 1995-02-10 Neopost Ind Franking machine allowing to memorize a history.
JP2971302B2 (en) * 1993-06-30 1999-11-02 シャープ株式会社 Recording device using EEPROM
US5951685A (en) * 1996-12-20 1999-09-14 Compaq Computer Corporation Computer system with system ROM including serial-access PROM coupled to an auto-configuring memory controller and method of shadowing BIOS code from PROM
FR2831978B1 (en) * 2001-11-07 2004-08-20 Neopost Ind POSTAL PRODUCT STATISTICAL MONITORING SYSTEM
US8494071B2 (en) 2003-12-08 2013-07-23 Kabushiki Kaisha Kenwood Device and method for correcting a data error in communication path
JP4220365B2 (en) * 2003-12-08 2009-02-04 株式会社ケンウッド Transmitting apparatus, receiving apparatus, data transmitting method, and data receiving method
JP4388366B2 (en) * 2003-12-26 2009-12-24 株式会社ケンウッド Transmission device, reception device, data transmission method, data reception method, and program
JP4542405B2 (en) * 2004-09-30 2010-09-15 株式会社ケンウッド Baseband signal generation apparatus, baseband signal generation method, and program
US11518223B2 (en) 2018-12-12 2022-12-06 Dennis Jay Potter Tonneau system with stretchable cover

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4090258A (en) * 1976-12-29 1978-05-16 Westinghouse Electric Corp. MNOS non-volatile memory with write cycle suppression
FR2466834A1 (en) * 1979-09-28 1981-04-10 Ates Componenti Elettron PROGRAMMING METHOD FOR NON-VOLATILE ELECTRICALLY MODIFIABLE SEMICONDUCTOR MEMORY
EP0131343A2 (en) * 1983-07-11 1985-01-16 Koninklijke Philips Electronics N.V. One step write circuit arrangement for EEPROMS
EP0172574A2 (en) * 1984-08-22 1986-02-26 Pitney Bowes Inc. Memory address location system for an electronic postage meter having multiple non-volatile memories
DE3517087A1 (en) * 1985-05-11 1986-11-13 Neumann Elektronik GmbH, 4330 Mülheim Method of increasing the maximum number of possible programming/erasing cycles on an electrically erasable programmable read-only memory (EEPROM) and device for carrying out the method

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2916840A1 (en) * 1979-04-26 1980-11-06 Postalia Gmbh ELECTRONICALLY CONTROLLED FRANKING MACHINE
US4280180A (en) * 1979-10-30 1981-07-21 Pitney Bowes Inc. Electronic postage meter having field resettable control values
JPS58215794A (en) * 1982-06-08 1983-12-15 Toshiba Corp Non-volatile memory device
US4611282A (en) * 1983-07-18 1986-09-09 Pitney Bowes Inc. Postage meter using a flag to indicate interuption of accounting register updating due to power failure or microprocessor failure
US4803646A (en) * 1984-10-01 1989-02-07 Ford Motor Company Electronic odometer
US4710888A (en) * 1984-10-01 1987-12-01 Ford Motor Company Electronic odometer
US4651307A (en) * 1984-11-01 1987-03-17 Motorola, Inc. Non-volatile memory storage system
US4803707A (en) * 1987-12-21 1989-02-07 Ncr Corporation Nonvolatile electronic odometer with excess write cycle protection

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4090258A (en) * 1976-12-29 1978-05-16 Westinghouse Electric Corp. MNOS non-volatile memory with write cycle suppression
FR2466834A1 (en) * 1979-09-28 1981-04-10 Ates Componenti Elettron PROGRAMMING METHOD FOR NON-VOLATILE ELECTRICALLY MODIFIABLE SEMICONDUCTOR MEMORY
EP0131343A2 (en) * 1983-07-11 1985-01-16 Koninklijke Philips Electronics N.V. One step write circuit arrangement for EEPROMS
EP0172574A2 (en) * 1984-08-22 1986-02-26 Pitney Bowes Inc. Memory address location system for an electronic postage meter having multiple non-volatile memories
DE3517087A1 (en) * 1985-05-11 1986-11-13 Neumann Elektronik GmbH, 4330 Mülheim Method of increasing the maximum number of possible programming/erasing cycles on an electrically erasable programmable read-only memory (EEPROM) and device for carrying out the method

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN, vol. 8, no. 68 (P-264)[1505], 30 mars 1984, page 159 P 264; & JP-A-58 215 794 (TOKYO SHIBAURA DENKI K.K.) 15-12-1983 *

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0376487A2 (en) * 1988-12-30 1990-07-04 Pitney Bowes, Inc. EPM having an improvement in non-volatile storage of accounting data
EP0376487A3 (en) * 1988-12-30 1990-12-27 Pitney Bowes, Inc. Epm having an improvement in non-volatile storage of accounting data
AU626611B2 (en) * 1988-12-30 1992-08-06 Pitney-Bowes Inc. Epm having an improvement in non-volatile storage of accounting data
EP0560714A2 (en) * 1992-03-10 1993-09-15 Frama Ag Postage meter
EP0560714A3 (en) * 1992-03-10 1995-05-31 Frama Ag Postage meter

Also Published As

Publication number Publication date
FR2620246A1 (en) 1989-03-10
FR2620246B1 (en) 1989-11-24
DE3865481D1 (en) 1991-11-21
US4984191A (en) 1991-01-08
EP0285067B1 (en) 1991-10-16

Similar Documents

Publication Publication Date Title
EP0285067B1 (en) Non-volatile memory with a limited writing rate and its use in postage meters
US5579502A (en) Memory card apparatus using EEPROMS for storing data and an interface buffer for buffering data transfer between the EEPROMS and an external device
EP0156724B1 (en) Recording method for a disc memory, an a disc memory system
EP0227530B1 (en) Method for recording with updating and for the reproduction of data on a non-erasable sectorial record carrier
CH679434A5 (en)
EP0285956A1 (en) Postage meter with administration of periodic cycles
EP1909169A1 (en) Mass-storage system and method
FR2584516A1 (en) METHOD AND SYSTEM FOR CONTROLLING MACHINES FOR POSTAGE
EP0263014A1 (en) Method for file management on a read-only information carrier
EP0258104B1 (en) Method of determining and of modifying a partition in a memory space of a non-erasable carrier
EP0605313B1 (en) Franking machine with history recording
WO2001097032A1 (en) Secure eeprom comprising an error correction circuit
EP0077863A1 (en) Scanning device for communication lines, adapted for a communication controller
FR3055992A1 (en) INDEX MANAGEMENT IN A FLASH MEMORY
EP0585149B1 (en) Memory words managing circuit
EP0612038A1 (en) Method for controlling the daily postage consumption of a franking machine und franking machine for carrying out this method
JP3675375B2 (en) Nonvolatile memory and data rewriting method of nonvolatile memory
EP3246820A1 (en) Storage management in a flash memory
EP2270663A1 (en) Method and apparatus for dealing with write errors when writing information data into flash memory devices
CA2067902C (en) Method and device for detecting and controlling the format of digital messages transmitted to a receiving device
FR2897192A1 (en) METHOD OF SECURELY UPDATING VOLATILE MEMORY
EP3246819B1 (en) Flash memory counter
US7313648B2 (en) Corruption tolerant method and system for deploying and modifying data in flash memory
WO2002012993A1 (en) Virtual storage system
EP1467378B1 (en) Method for updating a non volatile memory

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE FR GB

17P Request for examination filed

Effective date: 19890403

RAP1 Party data changed (applicant data changed or rights of an application transferred)

Owner name: ALCATEL SATMAM

17Q First examination report despatched

Effective date: 19901221

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB

REF Corresponds to:

Ref document number: 3865481

Country of ref document: DE

Date of ref document: 19911121

GBT Gb: translation of ep patent filed (gb section 77(6)(a)/1977)
PLBI Opposition filed

Free format text: ORIGINAL CODE: 0009260

26 Opposition filed

Opponent name: PITNEY BOWES, INC.

Effective date: 19920715

APAC Appeal dossier modified

Free format text: ORIGINAL CODE: EPIDOS NOAPO

PLBN Opposition rejected

Free format text: ORIGINAL CODE: 0009273

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: OPPOSITION REJECTED

27O Opposition rejected

Effective date: 19940306

REG Reference to a national code

Ref country code: GB

Ref legal event code: IF02

APAH Appeal reference modified

Free format text: ORIGINAL CODE: EPIDOSCREFNO

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20060313

Year of fee payment: 19

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20060314

Year of fee payment: 19

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20060322

Year of fee payment: 19

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20070328

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

Effective date: 20071130

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20071002

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20070328

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20070402