US6341085B1 - Storage device employing a flash memory - Google Patents

Storage device employing a flash memory Download PDF

Info

Publication number
US6341085B1
US6341085B1 US09/660,648 US66064800A US6341085B1 US 6341085 B1 US6341085 B1 US 6341085B1 US 66064800 A US66064800 A US 66064800A US 6341085 B1 US6341085 B1 US 6341085B1
Authority
US
United States
Prior art keywords
data
memory
storage device
flash memory
area
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/660,648
Inventor
Hajime Yamagami
Kouichi Terada
Yoshihiro Hayashi
Takashi Tsunehiro
Kunihiro Katayama
Kenichi Kaki
Takeshi Furuno
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Emergence Memory Solutions LLC
Original Assignee
Hitachi Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
US case filed in Texas Eastern District Court litigation Critical https://portal.unifiedpatents.com/litigation/Texas%20Eastern%20District%20Court/case/2%3A12-cv-00625 Source: District Court Jurisdiction: Texas Eastern District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
US case filed in Texas Eastern District Court litigation https://portal.unifiedpatents.com/litigation/Texas%20Eastern%20District%20Court/case/2%3A12-cv-00627 Source: District Court Jurisdiction: Texas Eastern District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
US case filed in Texas Eastern District Court litigation https://portal.unifiedpatents.com/litigation/Texas%20Eastern%20District%20Court/case/2%3A12-cv-00631 Source: District Court Jurisdiction: Texas Eastern District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
US case filed in Texas Eastern District Court litigation https://portal.unifiedpatents.com/litigation/Texas%20Eastern%20District%20Court/case/2%3A11-cv-00391 Source: District Court Jurisdiction: Texas Eastern District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
US case filed in Texas Eastern District Court litigation https://portal.unifiedpatents.com/litigation/Texas%20Eastern%20District%20Court/case/2%3A12-cv-00626 Source: District Court Jurisdiction: Texas Eastern District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
US case filed in Texas Eastern District Court litigation https://portal.unifiedpatents.com/litigation/Texas%20Eastern%20District%20Court/case/2%3A12-cv-00628 Source: District Court Jurisdiction: Texas Eastern District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
US case filed in Texas Eastern District Court litigation https://portal.unifiedpatents.com/litigation/Texas%20Eastern%20District%20Court/case/2%3A12-cv-00629 Source: District Court Jurisdiction: Texas Eastern District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
US case filed in Texas Eastern District Court litigation https://portal.unifiedpatents.com/litigation/Texas%20Eastern%20District%20Court/case/2%3A12-cv-00630 Source: District Court Jurisdiction: Texas Eastern District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
US case filed in Texas Eastern District Court litigation https://portal.unifiedpatents.com/litigation/Texas%20Eastern%20District%20Court/case/6%3A11-cv-00495 Source: District Court Jurisdiction: Texas Eastern District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
First worldwide family litigation filed litigation https://patents.darts-ip.com/?family=27459494&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=US6341085(B1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Priority claimed from JP9989192A external-priority patent/JP3231832B2/en
Application filed by Hitachi Ltd filed Critical Hitachi Ltd
Priority to US09/660,648 priority Critical patent/US6341085B1/en
Priority to US09/866,622 priority patent/US6347051B2/en
Priority to US10/046,413 priority patent/US6567334B2/en
Publication of US6341085B1 publication Critical patent/US6341085B1/en
Application granted granted Critical
Priority to US10/409,080 priority patent/US6788609B2/en
Priority to US10/847,917 priority patent/US6925012B2/en
Assigned to RENESAS TECHNOLOGY CORP. reassignment RENESAS TECHNOLOGY CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HITACHI, LTD.
Priority to US11/085,544 priority patent/US7082510B2/en
Priority to US11/085,507 priority patent/US7154805B2/en
Priority to US11/085,555 priority patent/US7123519B2/en
Priority to US11/085,561 priority patent/US7064995B2/en
Priority to US11/085,508 priority patent/US7002851B2/en
Priority to US11/085,560 priority patent/US7006386B2/en
Priority to US11/167,187 priority patent/US7184320B2/en
Priority to US11/599,326 priority patent/US7447072B2/en
Priority to US11/599,308 priority patent/US7379379B2/en
Priority to US11/599,325 priority patent/US7327624B2/en
Assigned to SOLID STATE STORAGE SOLUTIONS LLC reassignment SOLID STATE STORAGE SOLUTIONS LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: RENESAS TECHNOLOGY CORP.
Priority to US12/000,696 priority patent/US7715243B2/en
Priority to US12/748,497 priority patent/US8031536B2/en
Assigned to SOLID STATE STORAGE SOLUTIONS, INC. reassignment SOLID STATE STORAGE SOLUTIONS, INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: SOLID STATE STORAGE SOLUTIONS LLC
Anticipated expiration legal-status Critical
Assigned to ACACIA RESEARCH GROUP LLC reassignment ACACIA RESEARCH GROUP LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SOLID STATE STORAGE SOLUTIONS, INC.
Assigned to EMERGENCE MEMORY SOLUTIONS LLC reassignment EMERGENCE MEMORY SOLUTIONS LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ACACIA RESEARCH GROUP LLC
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/70Masking faults in memories by using spares or by reconfiguring
    • G11C29/76Masking faults in memories by using spares or by reconfiguring using address translation or modifications
    • G11C29/765Masking faults in memories by using spares or by reconfiguring using address translation or modifications in solid state disks
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0602Interfaces specially adapted for storage systems specifically adapted to achieve a particular effect
    • G06F3/0614Improving the reliability of storage systems
    • G06F3/0616Improving the reliability of storage systems in relation to life time, e.g. increasing Mean Time Between Failures [MTBF]
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0628Interfaces specially adapted for storage systems making use of a particular technique
    • G06F3/0655Vertical data movement, i.e. input-output transfer; data movement between one or more hosts and one or more storage devices
    • G06F3/0659Command handling arrangements, e.g. command buffers, queues, command scheduling
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0668Interfaces specially adapted for storage systems adopting a particular infrastructure
    • G06F3/0671In-line storage system
    • G06F3/0673Single storage device
    • G06F3/0679Non-volatile semiconductor memory device, e.g. flash memory, one time programmable memory [OTP]
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • G11C16/102External programming circuits, e.g. EPROM programmers; In-circuit programming or reprogramming; EPROM emulators
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2212/00Indexing scheme relating to accessing, addressing or allocation within memory systems or architectures
    • G06F2212/20Employing a main memory using a specific memory technology
    • G06F2212/202Non-volatile memory
    • G06F2212/2022Flash memory
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0628Interfaces specially adapted for storage systems making use of a particular technique
    • G06F3/0662Virtualisation aspects
    • G06F3/0664Virtualisation aspects at device level, e.g. emulation of a storage device or system

Definitions

  • the present invention relates to a storage device employing a flash memory. More particularly, it relates to a method of extending the service life of such a storage device.
  • a magnetic storage device is the most commonly used as a prior-art auxiliary storage for information equipment.
  • a file to be written thereinto is divided into a data storing unit called a “sector”, and it is stored in correspondence with the physical position of a storage medium. That is, in rewriting a certain file, the data of the file are written into basically the same position.
  • an optical disk storage device is mentioned as another auxiliary storage. The optical disk storage device which is conventional at present can write data thereinto only once, and cannot erase data therefrom.
  • the optical disk storage device fulfills the function of the auxiliary storage in accordance with the scheme that the rewritten data and the locations thereof are not correlated at all.
  • a semiconductor file storage device has been highlighted for use as an auxiliary storage, which employs a semiconductor memory in contrast to the above storage devices in each of which a disk is rotated to access the data of large capacity at high speed.
  • a device employing a nonvolatile memory which is electrically rewritable hereinbelow, expressed as the “EEPROM” short for electrically erasable and programmable read-only memory
  • the magnetic disk storage device which is the most commonly used as the auxiliary storage
  • the new data are written into the same part of a storage area.
  • a file (usually called “directory file”) for listing up the stored data files, a file (“file allocation table”) for referring to the locations of the data files, etc. need to be rerecorded at each access for writing data, so that the rewriting operations concentrate locally.
  • the EEPROM which has a limited number of writing erase operations has its service life shortened drastically.
  • the technique utilizing the EEPROM as disclosed in the official gazette of Japanese Patent Application Laid-open No. 25798/1991 consists in the scheme that the deteriorated state of the memory element is grasped in terms of the number of erase operations, whereupon the memory element is changed-over to the substitutive memory element before being ruined.
  • This scheme necessitates a memory capacity which is, at least, double an actual capacity for storing the data of files. That is, the substitutive memory element is not used at all until the memory element used first is ruined. Besides, the ruined memory element is then quite unnecessary. These conditions render the physical volume and weight of the storage device very wasteful. Moreover, since all the data of the memory element are not usually rewritten, it is uneconomical that the memory chip having been only partly deteriorated is entirely brought into the state of nonuse.
  • a DRAM dynamic random access memory
  • SRAM static random access memory
  • a flash memory has been known as one sort of EEPROM.
  • the flash memory With the flash memory, data can be read therefrom in small data unit, such as in byte or word unit, as in the case of the DRAM or the SRAM. Since, however, the flash memory is limited in the number of rewrite operations, data are written thereinto by reducing the number of rewrite operations in such a way that a rewriting unit is set at a block unit such as of 512 bytes.
  • the limited number of rewrite operations is the most serious problem in the case where the flash memory is employed as the storage medium of a semiconductor disk storage device. Since a directory area and an FAT (file allocation table) area, for example, are rewritten more frequently than the other areas, only the specified blocks of the flash memory for the directory and FAT areas are more liable to exceed the limit of rewrite operations of the flash memory. Consequently, the whole semiconductor disk becomes unusable due to the abnormalities of only the specified blocks, and the semiconductor disk is of low reliability on account of the short service life thereof.
  • FAT file allocation table
  • An object of the present invention is to provide a storage device employing a flash memory, which has a longer service life and which is smaller in size and more economical.
  • Another object of the present invention is to extend the service life of a semiconductor disk storage device employing a flash memory.
  • a storage device employing a flash memory comprises a storage area which is divided into physical areas that are identified by physical area identification information; logical area conversion means supplied with logical area identification information being virtual identification information in an operation of writing data, for converting the logical area identification information into the physical area identification information corresponding thereto in the case of writing the data into a logical area; and a memory controller which receives the physical area identification information resulting from the conversion, and which writes the data into the physical area; the logical area conversion means being capable of converting the identical logical area identification information into the plurality of items of physical area identification information.
  • the memory controller In operation, when the physical area into which the data is to be written is normal, the memory controller writes the data into this physical area. On the other hand, when the physical area is abnormal, the memory controller writes the data into another of the physical areas based on the logical area identification information.
  • FIG. 1 is a block diagram showing a semiconductor disk storage device and a host system in the first embodiment of the present invention
  • FIG. 2 is a diagram for explaining the memory map of an error memory which is included in the semiconductor disk storage device of the first embodiment
  • FIG. 3 is a flow chart of a read process which is executed by a microcomputer in the first embodiment
  • FIG. 4 is a flow chart of a write process which is executed by the microcomputer in the first embodiment
  • FIG. 5 is a flow chart of an error process which is executed by the microcomputer in the first embodiment
  • FIG. 6 is a block diagram showing a semiconductor disk storage device and a host system in the second embodiment of the present invention.
  • FIG. 7 is a diagram for explaining the memory map of a data memory which is included in the semiconductor disk storage device of the second embodiment
  • FIG. 8 is a flow chart of a read procedure which is executed by a microcomputer in the second embodiment
  • FIG. 9 is a flow chart of a write procedure which is executed by the microcomputer in the second embodiment.
  • FIG. 10 is a diagram showing the hardware architecture of the third embodiment of the present invention.
  • FIG. 11 is a diagram showing the storage configuration of a flash memory chip which is included in the third embodiment.
  • FIG. 12 is a flow chart of a main routine showing the operation of the third embodiment
  • FIG. 13 is a flow chart of an erase management routine showing the erase management operation of the third embodiment
  • FIG. 14 is a diagram showing the hardware architecture of the fourth embodiment of the present invention.
  • FIG. 15 is a diagram showing the storage configuration of a flash memory chip which is included in the fourth embodiment.
  • FIG. 16 is a flow chart of a main routine showing the operation of the fourth embodiment
  • FIG. 17 is a flow chart of an arrangement routine showing the sector arrangement operation of the fourth embodiment.
  • FIG. 18 is a flow chart of an erase management routine showing the erase management operation of the fourth embodiment
  • FIG. 19 is a diagram showing the storage configuration of a flash memory chip which is included in the fifth embodiment of the present invention.
  • FIG. 20 is a diagram showing the hardware architecture of the fifth embodiment
  • FIG. 21 is a flow chart of an erase management routine showing the erase management operation of the fifth embodiment
  • FIG. 22 is a diagram showing the hardware architecture of the sixth embodiment of the present invention.
  • FIG. 23 is a diagram showing the configuration of a flash memory chip which is furnished with a table for every erase block;
  • FIG. 24 is a diagram showing the configuration of a flash memory chip which is furnished with an information storing area separately from data areas;
  • FIG. 25 is a diagram showing the configuration of a flash memory chip which is furnished with a buffer area separately from data areas.
  • FIG. 1 is a block diagram of the first embodiment of the present invention.
  • numeral 1 indicates a semiconductor disk storage device, which is connected to the host bus 3 of a host system 2 .
  • the semiconductor disk storage device 1 comprises a microcomputer 4 (functioning as logical area conversion means, instruction acceptance means and instruction conversion means), a memory controller 5 , a buffer memory 6 , an error memory 7 and a data memory 8 .
  • the buffer memory 6 is a memory in which data to be written 5 into the data memory 8 and the error memory 7 or data read out of them are temporarily stored, and which is constructed of an SRAM which simplifies data fetching and latching operations.
  • the data memory 8 is constructed of sixteen flash memory elements of 2 MB each.
  • the storage capacity of the semiconductor disk storage device 1 is 32 MB.
  • the error memory 7 is constructed of a flash memory element of 512 KB, and it stores therein the error information of the data memory 8 and the data of the blocks of the data memory 8 undergoing errors. Both the data memory 8 and the error memory 7 have data written thereinto in block units of 512 bytes.
  • the microcomputer 4 receives an instruction from the host bus 3 , and controls the memory controller 5 in accordance with the instruction.
  • the memory controller 5 controls the read and write operations of the buffer memory 6 , error memory 7 and data memory 8 by the use of addresses 9 , data 10 and control signals 11 .
  • the memory controller 5 controls the erase operations.
  • FIG. 2 illustrates an example of the memory map of the error memory 7 .
  • the memory map consists of the three areas of an error information area 71 , a usage information area 72 and a substitutive memory area 73 . These areas need to be separated in agreement with the boundaries of data writing blocks.
  • the error information area 71 is the area in which the error information corresponding to the individual blocks of the data memory 8 are stored. When the block is normal, the error information is denoted by FFFFh, and when the block is abnormal, the error information indicates the No. of the block of the substitutive memory area 73 substituting for the abnormal block.
  • the usage information area 72 is the area which expresses the usage situation of the substitutive memory area 73 , and in which usage information corresponding to the individual substitutive blocks of the substitutive memory area 73 are stored. As the usage information, one bit is allotted to each of the substitutive blocks. When the corresponding substitutive block is used or occupied as the substitute, the usage information is denoted by “1”, and when not, the usage information is denoted by “0”. The unused or unoccupied block of the substitutive memory area 73 can be found by seeking the bit of “0” in the usage information area 72 .
  • the substitutive memory area 73 is the area which substitutes for the error blocks of the data memory 8 . It is configured of the same 512-byte blocks as those of the data memory 8 , and the respective blocks are endowed with the Nos. of the substitutive blocks successively from an address 20000h.
  • the microcomputer 4 processes the instruction, but the control contents thereof differ depending upon the ways in which the instruction is given.
  • the allocation information of the file data to be read out is afforded in terms of a sector No. or a track No. as in a magnetic disk storage device etc.
  • the sector or track No. needs to be converted into the physical address of the data memory 8 .
  • the allocation information from the host bus 3 is assumed to be the block No. of the data memory 8 .
  • the block No. corresponds to the upper bits of the physical address.
  • the error information of the block No. delivered from the host bus 3 is fetched from the error information area 71 of the error memory 7 .
  • the error information of the address 00002h of the error memory 7 is fetched, and in the case of reading out the data of block #2, the error information of the address 00004h is fetched.
  • whether or not the pertinent block is normal is checked in view of the fetched error information. In the case of the block #1, the error information is “FFFFh”, so that the block #1 is found to be normal.
  • the error information is “0000h”, so that the block #2 is found to be abnormal.
  • the pertinent block as is the block #1, the data of 512 bytes are fetched from the block #1 of the data memory 8 and then transferred to the host bus 3 at the step 102 .
  • the pertinent block is abnormal, as with the block #2, the data of 512 bytes are fetched from the substitutive block #0 of the substitutive memory area 73 indicated by the error information “0000h” and then transferred to the host bus 3 at the step 103 .
  • the fetch of the information from the error memory 7 the fetch of the data from the data memory 8 and the transfer of the data to the host bus 3 are effected under the control of the microcomputer 4 by the memory controller 5 .
  • the error information is fetched before reading out the desired block, thereby checking if the pertinent block is normal.
  • the block of the data memory 8 is read out
  • the substitutive block of the substitutive memory area 73 is read out.
  • FIG. 4 illustrates the processing steps of a write process which is executed by the microcomputer 4 .
  • the microcomputer 4 supplies the buffer memory 6 with the file data delivered from the host bus 3 . This operation of transferring the file data to the buffer memory 6 is performed in order to reduce the wait time of the host system 2 for the reason that a longer time is expended on the write operation of the flash memory than on the read operation thereof.
  • the error information of the No. of a block into which the file data are to be written is fetched from the error information area 71 of the error memory 7 .
  • the error information is checked at the step 202 .
  • the block #1 has the error information “FFFFh” and is therefore the normal block
  • the block #2 has the error information “0000h” and is therefore the abnormal block.
  • the routine proceeds to the step 203 because of the normal block.
  • the data of the block #1 of the data memory 8 are erased at the step 203 , and the file data latched in the buffer memory 6 are written into the block #1 of the data memory 8 at the step 204 .
  • the routine proceeds to the step 205 because of the abnormal block.
  • the data of the substitutive block #0 of the substitutive memory area 73 indicated by the value “0000h” of the error information are erased at the step 205 , and the file data of the buffer memory 6 are written into the substitutive block #0 at the step 206 .
  • the step 207 determines whether the data have been normally written into the data memory 8 or the error memory 7 .
  • a write error develops in the flash memory in a case where the limit of the number of rewrite operations of this flash memory has been exceeded due to the frequent write operations of only a specified block.
  • the step 208 functions to update the error information and to allocate a substitutive block.
  • FIG. 5 illustrates the steps of the error process 208 mentioned above.
  • the usage information of the usage information area 72 in the error memory 7 is fetched at the step 209 , and an unused substitutive block is sought in view of the usage information at the step 210 .
  • the 1 st thru fourth bits are “1's” signifying the used states of the corresponding substitutive blocks, and that the fifth bit is “0” signifying the unused state of substitutive block #4. Accordingly, the block which has undergone the write error is substituted by the substitutive block #4.
  • the data of the substitutive block #4 are erased at the step 211 (since the blocks themselves are variable in software fashion, any data might be stored in the substitutive blocks), and the file data of the buffer memory 6 are written into the substitutive block #4 at the step 212 .
  • the error information of blocks having undergone write errors as stored in the error information area 71 are transferred to the buffer memory 6 at the step 213 .
  • the error information latched in the buffer memory 6 are rewritten into new error information.
  • the value “FFFFh” of the address “00002h” is rewritten into the block No. “0004h” of the substitutive block #4.
  • the data of that block of the error information area 71 which needs to be rewritten are erased at the step 215 , and the data of the buffer memory 6 are written into the original block of the error information area 71 at the step 216 .
  • the usage information of the usage information area 72 are transferred to the buffer memory 6 at the step 217 , and the bit of the substitutive block #4 to be used as a substitute anew this time is rewritten into “1” at the step 218 .
  • the data of the usage information area 72 are erased at the step 219 , whereupon the data of the buffer memory 6 are written into the usage information area 72 at the step 220 . Owing to the error processing steps stated above, the error block is replaced with the substitutive block, and the error information is updated.
  • the substitutive memory area 73 and the error information area 71 are provided in the error memory 7 in this embodiment, they may well be formed by separate memory chips. On the contrary, an error information area and a substitutive memory area may well be provided in the data memory 8 .
  • FIG. 6 An architectural diagram in the latter case is illustrated in FIG. 6 .
  • the error memory 7 is dispensed with unlike the architecture of FIG. 1, so that the number of chips can be reduced.
  • FIG. 7 illustrates an example of the memory map of the data memory 8 of the embodiment in FIG. 6 .
  • the data memory 8 is divided into the four areas of an initialize information area 81 , an error information area 82 , a substitutive memory area 83 and a data area 84 .
  • the substitutive memory area 83 is the area which substitutes for the blocks of the data area 84 having undergone errors.
  • the error information area 82 stores therein the address information of the respective blocks of the data area 84 , and the address information of substitutive blocks corresponding to the error blocks of the data area 82 .
  • each address information denotes the upper bits of the physical address or the No. of the physical block of the data memory 8 .
  • the initialize information area 81 is the area in which the start addresses and storage capacities of the substitutive memory area 83 , error information area 82 and data area 84 are stored, and in which the address information of the unused blocks of the substitutive memory area 83 are also stored.
  • the user thereof sets the depicted initialize information area 81 .
  • they can set the size of the substitutive memory area 83 at will.
  • FIG. 8 illustrates the processing steps of the microcomputer 4 in the case where the semiconductor disk storage device 1 has received a read instruction from the host bus 3 . It is assumed that the block No. of the data area 84 is delivered from the host bus 3 .
  • the microcomputer 4 fetches error information from the error information area 82 .
  • the address of the error information is obtained by a calculation based on the error information start address of the initialize information area 81 and the block No. afforded by the host bus 3 .
  • the No. the No.
  • the address of the error information is the first address of a value “200h” which is obtained by multiplying the error information start address “0001” by 512.
  • a physical block which corresponds to the error information fetched at the step 300 is read out.
  • the error information is “200h”, so that data are read out of the address “4000h” of the data area 84 obtained by multiplying the value “200h” by 512.
  • the error information is “100h”, so that data are read out of the address “2000h” of the substitutive memory area 83 .
  • the error information directly expresses the physical address of the data memory 8 . This example is therefore advantageous in dispensing with the error check process of the step 101 unlike the example shown in FIG. 3 .
  • FIG. 9 illustrates the processing steps of a write procedure.
  • Data delivered from the host bus 3 are latched into the buffer memory 6 at the step 400 .
  • the error information of a block into which the data are to be written is fetched from the error information area 82 as in the read procedure.
  • the physical address of the data writing block is calculated from the fetched error information, and the data of the block indicated by the physical address are erased.
  • the data to-be-written latched in the buffer memory 6 are written into that block of the data memory 8 which is expressed by the physical address calculated at the step 402 .
  • the write process is ended, and when not, an error process is executed at the step 405 .
  • the error process 405 a substitutive block for the block having undergone a write error is secured so as to transfer the data to-be-written to the substitutive block, and the error information and the initialize information are updated.
  • the unused address of the substitutive memory area 83 is fetched from the initialize information area 81 at the step 406 .
  • the value of the unused substitutive memory address denotes the address of the new substitutive block.
  • the data of the substitutive block indicated by the unused substitutive memory address are erased.
  • the data of the block of an address “20800h” obtained by multiplying an address value “104h” by 512 are erased.
  • the data to-be-written latched in the buffer memory 6 are written into the block of the address “20800h” at the step 408 .
  • the data of the blocks of the error information having undergone the write errors are fetched from the error information area 82 and then transferred to the buffer memory 6 at the step 409 .
  • the transferred error information are updated to new error information at the step 410 .
  • the update operation is such that, regarding the error which has developed in the case of writing the data into block #0 by way of example, the error information “200h” of the block #0 is rewritten into the address information “104h” of the new substitutive block. Further, the data of the block of the error information area 82 to be rewritten are erased at the step 411 , and the new error information of the buffer memory 6 is written into the block to-be-rewritten of the error information area 82 at the step 412 . Besides, in order to update the address of the unused substitutive block of the initialize information area 81 , the data of the initialize information area 81 are transferred to the buffer memory 6 at the step 413 .
  • the unused substitutive memory address has its value incremented by one at the step 414 .
  • the resulting value serves as the address information of a new substitutive block at the next occurrence of a write error.
  • the data of the initialize information area 81 are erased at the step 415 , and the updated initialize information of the buffer memory 6 are written into the initialize information area 81 at the step 416 .
  • the write process including the error process is executed by the steps stated above.
  • each of the substitutive memory area 83 and the data area 84 is formed of only one area in this example, a plurality of substitutive memory areas 83 and a plurality of data areas 84 may well be provided by setting other address information and storage capacities anew in the initialize information area 81 .
  • the errors ascribable to the limited number of rewrite operations of the flash memory can be remedied, so that the service life of the semiconductor disk storage device can be extended.
  • the storage capacity of the substitutive memory area 73 or 83 depends upon the number of those blocks in the data memory 8 which the host system 2 uses as areas to be rewritten most frequently, for example, as FAT and directory areas.
  • FAT and directory areas For example, it is assumed that a storage capacity of 128 kB is used as the FAT and directory areas in the data memory 8 of 32 MB.
  • 384 kB being triple the value 128 kB is set for the substitutive memory area 73 or 83 , even the errors of the entire FAT and directory areas can be replaced three times. Therefore, the service life of the semiconductor disk storage device 1 becomes quadruple.
  • the substitutive memory area 73 or 83 may be endowed with a storage capacity which is (n ⁇ 1) times as large as the total storage capacity of the areas that are frequently rewritten in the data memory 8 .
  • the substitutive memory area 83 has a storage capacity of 128 kB, and hence, the service life becomes double.
  • the FAT and directory areas are not entirely rewritten frequently, so that the service life is expected to lengthen still more.
  • the above setting is considered to be the standard of the storage capacity of the substitutive memory area 73 or 83 .
  • the storage capacity of the error information area 71 or 82 will be studied.
  • an area for storing the Nos. of the respective blocks of the substitutive memory area 73 is needed in correspondence with the number of the blocks of the data memory 8 .
  • the substitutive memory area 73 has 768 blocks (384 kB), and the data memory 8 has 64k blocks (32 MB). Therefore, the error information area 71 requires a capacity of, at least, 80 kB for storing 10-bit address information expressive of the 768 blocks to the number of 64k.
  • an area for storing the Nos. of the blocks of the substitutive memory area 83 or the data area 84 is needed for the error information area 82 in correspondence with the number of the blocks of the data area 84 .
  • the substitutive memory area 83 has 256 blocks
  • the data area 84 has 65024 blocks. Therefore, the error information area 82 requires a capacity for storing 16-bit information expressive of the block Nos. up to the number of 65024.
  • the remaining storage capacity is assigned to the usage information area 72 or the initialize information area 81 .
  • a storage capacity of 2% or less with respect to the full storage capacity of the flash memory is used for the error information area 71 or 82 and the substitutive memory area 73 or 83 , whereby the service life of the semiconductor disk storage device 1 can be extended to double or longer.
  • the storage capacity of the substitutive memory area 73 or 83 may be increased, whereby the service life is prolonged to that extent.
  • the host system 2 is an information processing equipment such as personal computer or word processor.
  • the host bus 3 is a bus to which the host system 2 usually connects a file device such as magnetic disk storage device.
  • the host bus 3 for connecting the magnetic disk storage device is a SCSI (small computer system interface) or an IDE (Integrated drive engineering) interface.
  • the interface thereof In order to connect the semiconductor disk storage device 1 to the SCSI or the IDE interface, the interface thereof needs to be made the same as that of the magnetic disk storage device. To this end, first of all, the size of each block of the flash memory must be brought into correspondence with that of each sector of the magnetic disk storage device.
  • the block size is set at 512 bytes, which conforms to the sector size of the magnetic disk storage device. In a case where the block size is smaller than the sector size of the magnetic disk storage device, no problem is posed using a plurality of blocks as one sector. On the other hand, in a case where the block size is larger, one block needs to be divided into two or more sectors.
  • the flash memory may be logically allotted to such tracks and headers.
  • the interface items of the semiconductor disk storage device 1 such as control registers and interrupts, are made the same as those of the magnetic disk storage device, so as to control the semiconductor disk storage device 1 by the input/output instructions of the magnetic disk storage device delivered from the host bus 3 .
  • instructions peculiar to the magnetic disk storage device for example, a process for the control of a motor, must be converted into different processes.
  • Table 1 below exemplifies instructions for the magnetic disk storage device, the processes of the magnetic disk storage device responsive to the instructions, and the processes of the semiconductor disk storage device 1 in the case where the instructions of the magnetic disk storage device are applied to the semiconductor disk storage device 1 as they are.
  • a column “Semiconductor disk process” indicates the processes which are executed when the microcomputer 4 functions as the acceptance means for accepting the instructions for the semiconductor disk storage device 1 and the conversion means for converting the instructions.
  • Table 1 are of the IDE interface.
  • the instructions No. 1 and No. 6 are for moving the head.
  • the semiconductor disk storage device 1 since the semiconductor disk storage device 1 has no head, no process is executed in response to the instruction No. 1 or No. 6.
  • the flash memory need not have any ECC (error correction code) set because the error rate thereof is much lower than that of the magnetic disk storage device. Therefore, the semiconductor disk storage device 1 executes no process in response to the instruction “Read Verify Sector”.
  • ECC error correction code
  • the interface of the semiconductor disk storage device 1 is made the same as that of the magnetic disk storage device, whereby the replacement of the magnetic disk storage device with the semiconductor disk storage device 1 is facilitated.
  • the replacement can be easily done by establishing the same interface as that of the magnetic disk storage device as in the case of the IDE interface. Since, however, devices other than the magnetic disk storage device, such as a magnetooptic disk storage device, can be connected to the SCSI interface, the file device has an individual instruction system. Accordingly, also the semiconductor disk storage device 1 can eliminate useless processes and raise its operating speed when a dedicated instruction system is set therefor. Basically, however, the instruction system of the semiconductor disk storage device 1 is the same as that of the magnetic disk storage device, without a motor control command etc. In this case, the block size of the flash memory may be as desired, and one block of the flash memory may be processed as one sector. Besides, the processes of the microcomputer 4 and the processes of the flow charts of FIGS. 3, 4 and 5 or FIGS. 8 and 9 as explained in the embodiment of FIG. 1 or FIG. 6 may well be executed by the host system 2 .
  • the semiconductor disk storage device 1 of the present invention may well be constructed in the form of an IC card with its interface conformed to the JEIDA or PCMCIA specifications. In this case, the semiconductor disk storage device 1 is dealt with as an I/O device.
  • the advantages of the semiconductor disk storage device 1 over the magnetic disk storage device are as follows: Since the semiconductor disk storage device 1 suffices with a smaller number of processes than the magnetic disk storage device as indicated in Table 1, it can be operated at a higher speed. In addition, since the semiconductor disk storage device 1 does not include mechanical parts such as a motor, the power consumption thereof is lower. Besides, the semiconductor disk storage device 1 exhibits a resistance to impacts concerning vibrations etc. Moreover, owing to a high reliability, the semiconductor disk storage device 1 does not require any ECC.
  • the use of the flash memory as the storage medium is based on the following advantages: Since the flash memory is nonvolatile, it holds data even when the power supply is turned off, and it need not be backed up by a battery unlike an SRAM or DRAM. Further, since the flash memory is structurally simple compared with an EEPROM, it can have its storage capacity enlarged with ease, and it is suited to mass production and can be fabricated inexpensively.
  • the flash memory of a storage device may well be divided into a plurality of areas including a plurality of data memory areas which store data therein and which are provided in correspondence with the divisional areas, a plurality of substitutive memory areas which substitute for the data memory areas having undergone errors and which are provided in correspondence with the divisional areas, a plurality of error memory areas which store the error information of the data memory areas therein and which are provided in correspondence with the divisional areas, and an initialize information area which stores the start addresses and storage capacities of the three sorts of memory areas therein.
  • the data storing capacity of the storage device in a case where the data storing capacity of the storage device is to be enlarged by additionally providing one or more flash memory elements, it can be enlarged by adding the three sorts of memory areas anew, without altering the contents of the error memory areas and the data memory areas stored before.
  • the information of the added flash memory element or elements may be stored in the initialize information area.
  • the error memory areas may well also retain the error information of the substitutive memory areas having undergone errors.
  • This expedient makes it possible to remedy, not only the errors of the data memory areas, but also the errors which have developed in the substitutive memory areas having once substituted for the data memory areas.
  • the substitutive memory areas having undergone the errors may be replaced in the same manner as in the case where the errors have developed in the data memory areas. The replacements of the substitutive memory areas can extend the service life of the storage device.
  • the storage capacity of the substitutive memory areas may be afforded by predetermined ones of the data memory areas. As the predetermined areas, areas which are rewritten most frequently may be selected. Then, the service life of the storage device can be rendered much longer with a small number of substitutive areas.
  • the present invention has the effect that the service life of a semiconductor disk storage device employing a flash memory as its storage medium can be extended.
  • FIG. 10 is a diagram of a hardware architecture for realizing the third embodiment
  • FIG. 11 is a diagram showing the internal configuration of a flash memory chip for use in this embodiment
  • FIG. 12 is a flow chart of the main routine of stored data management
  • FIG. 13 is a flow chart of an erase management routine.
  • FIG. 11 denotes the entire memory chip
  • numeral 12 a data reading unit
  • numeral 13 the smallest unit of a data erasing operation, which shall be called the “erase block”.
  • the flash memory is a sort of EEPROM which is an electrically erasable PROM.
  • the ordinary EEPROM has a data reading unit and a data erasing (rewriting) unit which are equal in size
  • the flash memory has the data erasing unit which is much larger than the data reading unit.
  • the operation of rewriting data once written is inevitably attended with erasing a large number of other data at the same time.
  • the flash memory can be manufactured at a density of integration higher than that of the ordinary EEPROM, so that it is well suited to a large capacity storage device.
  • the entire memory chip 11 is divided into two or more erase blocks 13 .
  • the reading unit 12 is one word (the “word” is the word of the memory conforming to the construction of this memory)
  • each of the erase blocks 13 is an area larger than the reading unit 12 .
  • the erasing unit is set at 512 bytes in conformity with the specifications of a magnetic disk storage device.
  • FIGS. 10, 12 and 13 the system architecture and operation of the third embodiment of the storage device employing the flash memory will be explained with reference to FIGS. 10, 12 and 13 .
  • the storing unit of file data shall be called a “sector”, and one sector shall be in agreement with one erase block in this embodiment.
  • numeral 21 denotes flash memory chips in which the file data are stored.
  • An access controller (memory controller) 22 generates access signals which are directed to the flash memory 21 .
  • a processor 23 deals with stored data and status data, and constructs an external storage system based on the flash memory 21 .
  • a program memory 24 stores therein control programs for operating the processor 23 .
  • a write buffer 29 serves to temporarily store data to-be-written therein, for the purpose of quickening the operation of writing the data.
  • the processor 23 runs the programs stored in the program memory 24 , thereby to function as logical sector conversion means, number of erasures management means and control means. Also, it retains sector pointers.
  • the processor 23 In operation, when an access request for reading data is received from a system (client system) which issues access requests to the system of this embodiment, the processor 23 refers to the logical sector table 25 to deduce a physical sector in which the data of a pertinent logical sector is stored. Subsequently, the processor 23 accesses the physical sector and transmits the requested data to the client system.
  • the processing of the processor 23 which complies with a request for writing data as received from the client system, will be explained with reference to the flow chart of FIG. 12 .
  • This flow chart in FIG. 12 shows the main routine of the programs stored in the program memory 24 .
  • the processor 23 has a write pointer (sector pointer) set for pointing to a sector into which the next data is to be written, and it checks if the sector pointed at by the pointer has a writable status, with reference to the status table 28 (step (a)).
  • the status table 28 contains a flag which indicates that the sector has degraded and is unusable due to a large number of erasures, and a flag which indicates that data has already been written into the sector.
  • step (b) When the flag is raised to indicate the unwritable status of the sector, the pointer is shifted to the next sector (step (b)).
  • the steps (a) and (b) correspond to the logical sector conversion means of the processor 23 .
  • the sector is writable, the data is written into the sector (step (c)).
  • the write operation is to rewrite a logical sector into a new sector into which data has never been written, the data of the logical sector written before is no longer necessary.
  • a physical sector in which the unnecessary data is written is sought in view of the logical sector table 25 , so as to erase the data, while at the same time, the content of the physical sector table 26 recorded in the last write operation is erased (step (d)).
  • the main routine jumps to an erase management routine.
  • This erase management routine (number of erasures management means) will be explained later.
  • a physical sector No. indicated by the write pointer is recorded in the logical sector table 25 , and a logical sector No. written into a location indicated by the write pointer is recorded in the physical sector table 26 (step (e)).
  • the decision on the status of the sector may well be recorded in the status table 28 .
  • the status of the sector can also be decided in view of the physical sector table 26 . This status can be easily checked in such a way that all bits are set at H (high level) or L (low level) for an unwritten sector in the physical sector table 26 .
  • the number of erasures counter of the erase management table 27 corresponding to the physical sector from which the data has been erased, is incremented by one (step (a)). If the number of erasures has not reached the prescribed number of times of the flash memory, the erase management routine returns to the main routine, and if it has reached the prescribed number of times, data is replaced (step (b)). In order to replace the data, all the other sectors of the number of erasures management table 27 are examined to seek out the sector which has the smallest number of erasures and whose data has not been replaced (step (c)).
  • the data which is stored in the sought sector exhibiting the smallest number of erasures is written into the sector raised before (step (d)).
  • the replacement flags of both the sectors are erected in the status table 28 (step (e)).
  • the replacement flags are set for the following reason:
  • the physical sector which exhibits a smaller number of erasures comes to be erased more frequently by the erase management routine. Nevertheless, if no means is provided for indicating the replacement, the physical sector will be selected as the object of the replacement on account of the smaller number of erasures. Then, the numbers of erasures cannot be uniformalized for all the sectors.
  • the erase management routine returns to the main routine.
  • the sector selected as having the smallest number of erasures is once more erased, so that the corresponding number of erasures counter of the erase management table 27 needs to be incremented.
  • the replacement flags of all the sectors have been raised, they are cleared.
  • the logical decision levels of the replacement flags are inverted. That is, the replacements having been decided with the level “1” shall be decided with the level “0” thenceforth.
  • the prescribed number of erasures at the step (b) in FIG. 13 ought to be the multiple of a value which is smaller than the guaranteed value of the rewritable number of erasures of the flash memory.
  • the guaranteed number of erasures is 10000
  • a suitable prescribed number of erasures is the multiple of 1000 or that of 2000 or 5000.
  • the erase management routine is especially effective when the number of the usable areas is small.
  • the third embodiment operates as stated above. This embodiment brings forth the following effects: Since the processor 23 is mounted, fine controls can be performed in accordance with the contents of the program memory 24 . Moreover, the speed of a data writing operation is heightened owing to the write buffer 29 , and the recording of the statuses of individual sectors is extended owing to the status table 28 . Besides, since the service life of the flash memory is prolonged, the optimum file administration in which the numbers of erasures are managed is realized.
  • FIG. 14 is a diagram showing the hardware architecture of the fourth embodiment
  • FIG. 15 is a diagram showing the internal storage configuration of a flash memory in this embodiment
  • FIG. 16 is a flow chart of a main routine which functions to write data
  • FIG. 17 is a flow chart of an arrangement routine by which a sector storing unnecessary data therein is turned into an unwritten sector
  • FIG. 18 is a flow chart of an erase management routine which manages the numbers of erase operations.
  • This embodiment is applied to the memory chip in which the file data are stored in sector unit, but in compliance with a request for rewriting the file data of a certain sector 52 , also the other sectors of the erase block 53 are simultaneously erased.
  • numeral 41 indicates the flash memory which forms storage areas for data to-be-written and which is constructed of a plurality of memory chips 54 .
  • An access controller 42 accesses the flash memory 41 , a processor 43 deals with stored data and status data, and a program memory 44 stores therein control programs for actuating the processor 43 .
  • a physical sector table 45 is used for referring to logical sector Nos. stored in the corresponding physical sectors 52 of the flash memory 41 , while a logical sector table 46 records physical sector Nos. therein for the purpose of referring to those physical sectors of the flash memory 41 in which the data of the stored logical sector Nos. are respectively stored.
  • Numeral 47 denotes an erase management table in which thee numbers of erasures of the individual blocks are recorded, numeral 48 a status table in which the statuses of the individual blocks are recorded, and numeral 49 a number-of-written-sectors table is used for referring to the numbers of sectors in which data are already written.
  • a write buffer (second storage means) 50 serves to temporarily hold the data to-be-written in order to heighten the speed of a data writing operation, while an arrangement buffer (first storage means) 51 which is used when the arrangement routine in FIG. 17 is executed.
  • a read access is processed by referring to the logical sector table 46 and the physical sector table 45 in the same manner as in the third embodiment.
  • a write access is processed as illustrated in FIG. 16 .
  • a write pointer is set, and the status of a block pointed to by the write pointer is checked by referring to the status table 48 (step (a)).
  • the write pointer in this embodiment is a pointer set in block units.
  • the pointer is shifted to the next block (step (b)).
  • the checked block is not broken, the number of written sectors of the block is checked by referring to the number-of-written-sectors table 49 (step (c)).
  • the main routine jumps to the arrangement routine. This arrangement routine will be explained later.
  • step (d) when the checked block has any unused sector, data is written into the sector (step (d)), and the corresponding number of written sectors is incremented by one in the number-of-written-sectors table 49 (step (e)).
  • step (e) data is written into the sector (step (d)), and the corresponding number of written sectors is incremented by one in the number-of-written-sectors table 49 (step (e)).
  • step (g) when the write operation is to rewrite the data of the logical sector written before, the logical sector No. recorded in the physical sector table 45 before is erased. This operation of erasing the logical sector No. serves to indicate that the data of the corresponding physical sector is invalid.
  • This routine is an operation routine which is executed when the block pointed to by the write pointer has had the data already written into all its sectors and is therefore unwritable.
  • the reason why the arrangement routine is required, is as follows: According to the data writing method explained above, the data of the same file to be rewritten is written into a physical sector different from the physical sector in which the data is stored. That is, the stored data becomes unnecessary before being rewritten, but it is kept stored in the memory and is to be erased. However, in a case where the data is erased each time it becomes unnecessary, the flash memory which has a limited in the number of erase operations would have its service life shortened. Therefore, the arrangement routine is required. This arrangement routine is executed when the block has become full of the written data.
  • the contents of the logical sector table 46 and the physical sector table 45 need to be rerecorded.
  • the number of the re-written sectors needs to be recorded anew in the number-of-written-sectors table 49 (step (f)).
  • the erase management routine will be explained in conjunction with the flow chart shown in FIG. 18 .
  • the erase management routine is basically the same as that of the third embodiment, the former differs from the latter in that erase operations are managed in block units, not in sector unit.
  • the number of erasures in the erase management table 47 corresponding to the written block is incremented (step (a)). Whether or not the number of erasures of the erased block has reached a predetermined number, is subsequently checked (step (b)). When the predetermined number has been reached, the erase management routine is quitted.
  • step (c) the numbers of erasures of all the blocks 53 of the flash memory chip 54 are checked so as to seek out the block exhibiting the smallest number of erasures.
  • step (d) the data of the two blocks are replaced with each other.
  • the arrangement data buffer 51 shown in FIG. 14 is utilized for the replacement. Subsequently, the replacement flags of the blocks whose data have been replaced are raised (step (e)).
  • FIG. 20 The hardware architecture of the fourth embodiment is as illustrated in FIG. 20 .
  • numeral 101 denotes an erase management table in which the number of erasures of the respective superblocks 91 are recorded. As will be detailed later, it turns out that the cumulative number of erasures in the superblocks 91 are stored in the erase management table 101 .
  • the other constituents of this embodiment in FIG. 20 correspond to those denoted by the similar numerals in FIG. 10 or FIG. 14, respectively.
  • the number of erasures counter of the erase management table 101 corresponding to the superblock 91 in which an erased sector is included, is incremented at the first step (step (a)). Whether or not the number of erasures of the superblock 91 has reached a prescribed value, is subsequently decided (step (b)). When the prescribed number of times has not been reached, the erase management routine returns to the main routine. On the other hand, when the prescribed number of erasures has been reached, the numbers of erasures of all the superblocks 91 are examined to seek out the superblock 91 which has the smallest number of erasures and whose data has not been replaced (step (c)).
  • step (d) the data of the two superblocks 91 are replaced with each other. Further, the replacement flags of both the superblocks 91 are raised (step (e)), and the contents of the relevant tables are rerecorded (step (f)).
  • the physical sector table is stored in an electrically erasable and programmable read-only memory (EEPROM) which is nonvolatile, while the logical sector table is originated from the physical sector table by the processor at the start of the system at which the power supply is initiated.
  • EEPROM electrically erasable and programmable read-only memory
  • a volatile memory can be employed as the logical sector table.
  • the number-of-written-sectors table for respective blocks can be originated from the physical sector table. It is therefore originated in a volatile memory at the start of the system.
  • the tables mentioned above can be developed also in the main memory of the main system.
  • the other tables are the erase management table and the status table, which cannot be originated from any table.
  • the erase management table is stored in an EEPROM because the information thereof ought not to be lost.
  • the status table is obtained when data is written or erased once more, but this table should be stored in an EEPROM in order to avoid repetitive trouble. For the purpose of saving a memory capacity, however, it can be stored also in a volatile memory.
  • a table of comparatively small storage capacity such as the number-of-written-sectors table, is stored in a RAM core which is built into the one-chip microcomputer.
  • FIG. 22 The architecture of the sixth embodiment in which the above measures concerning the tables are collectively taken, is illustrated in FIG. 22 .
  • numeral 111 indicates a one-chip microcomputer, in which a RAM core 112 and a ROM core 113 are built.
  • Numeral 114 denotes an EEPROM chip, and numeral 115 an SRAM or DRAM.
  • This embodiment also includes a flash memory 21 and an access controller 22 which are the same as those explained before, respectively.
  • the number-of-written-sectors table is stored in the RAM core 112 , while control programs for the microcomputer proper are stored in the ROM core 113 .
  • the physical sector table and the erase management table are stored in the EEPROM 114 , while the logical sector table is stored in the RAM 115 .
  • the empty area of the RAM 115 is used as the arrangement buffer ( 51 in FIG. 14) in the case of executing the arrangement routine shown in FIG. 18 and the write buffer ( 50 ) for heightening the speed of a write operation.
  • the tables and the buffers are collectively formed in accordance with the features of the storage media, whereby the number of chips can be reduced.
  • FIG. 23, FIG. 24 and FIG. 25 embodiments concerning the configuration of the flash memory itself are illustrated in FIG. 23, FIG. 24 and FIG. 25 .
  • the embodiment in FIG. 23 consists of a flash memory chip in which a storage area for tables, differing from a data area is provided in erase block unit.
  • the management information of the physical sector table, the number of erasures management table, etc. of each corresponding block are written into the table storing area, whereby the EEPROM can be dispensed with.
  • numeral 131 indicates an erase block
  • numeral 132 the table storing area additionally provided for every erase block 131 .
  • the information stored in the area 132 corresponding to the erase block 131 are made accessible by the same address as that of the erase block 131 .
  • the information in these tables are selected by the signals of a signal line 133 being acceptance means, to thereby being distinguished from the file data stored in the data area.
  • the acceptance means may well receive information on modes so as to select the information of the tables.
  • FIG. 24 is such that a collective table area 132 is provided separately from data areas 131 , thereby dispensing with the EEPROM. This embodiment also attains the effect that, since memory cells are gathered within a chip, they are simpler in construction than memory cells in FIG. 23 .
  • the first transfer means When a write access is received, the first transfer means writes data to-be-written into the buffer area 142 . Besides, when an address is input, the second transfer means transfers a plurality of items of data to the corresponding data area 141 at one stroke so as to be written thereinto.
  • the write buffer which is externally mounted for heightening the speed of a write operation can be omitted.
  • a read operation a plurality of items of data can be transferred contrariwise from the data area 141 to the buffer area 142 at one stroke by inputting an address. Also, a read access is simplified.
  • This buffer area 142 is not restricted to one sector unit, but it can include a plurality of sector units in order to enhance the buffering effect thereof.
  • the buffer area 142 whose capacity corresponds to one sector can write or read the data of one sector at a time.
  • the buffer area 142 whose capacity corresponds to a plurality of sectors can accept accesses for writing the data of the plurality of sectors, and can prepare the data of the plurality of sectors to-be-read-out. Further, this buffer area 142 is effective to omit the arrangement buffer 51 which is externally mounted.
  • the number of data memory elements may correspond to an actual capacity for storing the file data of the system, and no redundant memory element is required.
  • the numbers of elements of peripheral circuits can be decreased to reduce the size of the whole system.

Abstract

In a semiconductor disk wherein a flash memory into which data is rewritten in block unit is employed as a storage medium; a semiconductor disk comprising a data memory in which file data are stored, a substitutive memory which substitutes for blocks of errors in the data memory, an error memory in which error information of the data memory are stored, and a memory controller which reads data out of, writes data into and erases data from the data memory, the substitutive memory and the error memory. Since the write errors of the flash memory can be remedied, the service life of the semiconductor disk can be prolonged.

Description

This application is a continuation of application Ser. No. 08/782,344, filed Jan. 13, 1997, now U.S. Pat. No. 6,130,837. which, in turn, is a continuation of U.S. application Ser. No. 07/981,438, filed Nov. 25, 1992, and now U.S. Pat. No. 5,644,539, and the entire disclosures of which are incorporated herein by reference.
BACKGROUND OF THE INVENTION
The present invention relates to a storage device employing a flash memory. More particularly, it relates to a method of extending the service life of such a storage device.
A magnetic storage device is the most commonly used as a prior-art auxiliary storage for information equipment. With the magnetic storage device, a file to be written thereinto is divided into a data storing unit called a “sector”, and it is stored in correspondence with the physical position of a storage medium. That is, in rewriting a certain file, the data of the file are written into basically the same position. Herein, when the quantity of data to be written has increased, new sectors are used for the increased data. Also, an optical disk storage device is mentioned as another auxiliary storage. The optical disk storage device which is conventional at present can write data thereinto only once, and cannot erase data therefrom. In rewriting a file written once, accordingly, an actual rewriting operation is not performed, but the data of the file are written into a different part of the storage area. The data of the file written before are invalidated so as not to be read out thenceforth. That is, unlike the magnetic disk storage device, the optical disk storage device fulfills the function of the auxiliary storage in accordance with the scheme that the rewritten data and the locations thereof are not correlated at all.
In recent years, a semiconductor file storage device has been highlighted for use as an auxiliary storage, which employs a semiconductor memory in contrast to the above storage devices in each of which a disk is rotated to access the data of large capacity at high speed. In particular, a device employing a nonvolatile memory which is electrically rewritable (hereinbelow, expressed as the “EEPROM” short for electrically erasable and programmable read-only memory) will form the mainstream of the semiconductor file storage device in the future.
A technique which concerns the storage device employing the EEPROM is disclosed in the official gazette of Japanese Patent Application Laid-open No. 25798/1991. This technique is intended to realize a practicable storage device by the use of the EEPROM in spite of the drawback of the EEPROM which limit the number of rewriting erase operation. To sum up, a plurality of memory elements (EEPROM elements) are prepared, and the numbers of rewriting erase operation of the individual elements are recorded and managed. When one of the memory elements has reached a certain prescribed number of operation below the guaranteed number of rewrite operations of the EEPROM, it is changed-over to another memory element, which is then used for storing data. Thus, the stored data are protected.
The prior-art storage devices mentioned above will be discussed further.
According to the scheme of the optical disk storage device, each time the file is rewritten, the part of the storage area corresponding thereto is ruined. This incurs the problem that a satisfactory storage area cannot be secured without a storage medium of very large capacity. Especially in the case of the storage device of the information equipment in which the files are frequently rewritten, a required storage area enlarges even when an actual capacity for storing the data of the files is not very large.
On the other hand, with the magnetic disk storage device which is the most commonly used as the auxiliary storage, when the file written once is to be rewritten, advantageously the new data are written into the same part of a storage area. In the application of such a rewriting operation to the EEPROM, however, a file (usually called “directory file”) for listing up the stored data files, a file (“file allocation table”) for referring to the locations of the data files, etc. need to be rerecorded at each access for writing data, so that the rewriting operations concentrate locally. As a result, the EEPROM which has a limited number of writing erase operations has its service life shortened drastically.
The technique utilizing the EEPROM as disclosed in the official gazette of Japanese Patent Application Laid-open No. 25798/1991, consists in the scheme that the deteriorated state of the memory element is grasped in terms of the number of erase operations, whereupon the memory element is changed-over to the substitutive memory element before being ruined. This scheme necessitates a memory capacity which is, at least, double an actual capacity for storing the data of files. That is, the substitutive memory element is not used at all until the memory element used first is ruined. Besides, the ruined memory element is then quite unnecessary. These conditions render the physical volume and weight of the storage device very wasteful. Moreover, since all the data of the memory element are not usually rewritten, it is uneconomical that the memory chip having been only partly deteriorated is entirely brought into the state of nonuse.
It is accordingly desired to realize a semiconductor file storage device which has a longer service life and which is smaller in size and more economical.
Meanwhile, a DRAM (dynamic random access memory) or an SRAM (static random access memory) has been employed as the storage medium of a semiconductor disk storage device. Also, a flash memory has been known as one sort of EEPROM.
With the flash memory, data can be read therefrom in small data unit, such as in byte or word unit, as in the case of the DRAM or the SRAM. Since, however, the flash memory is limited in the number of rewrite operations, data are written thereinto by reducing the number of rewrite operations in such a way that a rewriting unit is set at a block unit such as of 512 bytes.
Also, it is structurally required of the flash memory to erase data before the rewriting operation. Therefore, some flash memory devices are endowed with the command process functions of “erase” etc.
Anyway, the limited number of rewrite operations is the most serious problem in the case where the flash memory is employed as the storage medium of a semiconductor disk storage device. Since a directory area and an FAT (file allocation table) area, for example, are rewritten more frequently than the other areas, only the specified blocks of the flash memory for the directory and FAT areas are more liable to exceed the limit of rewrite operations of the flash memory. Consequently, the whole semiconductor disk becomes unusable due to the abnormalities of only the specified blocks, and the semiconductor disk is of low reliability on account of the short service life thereof.
It is accordingly desired to realize a semiconductor disk storage device which has a longer service life.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a storage device employing a flash memory, which has a longer service life and which is smaller in size and more economical.
Another object of the present invention is to extend the service life of a semiconductor disk storage device employing a flash memory.
In one aspect of performance of the present invention, a storage device employing a flash memory comprises a storage area which is divided into physical areas that are identified by physical area identification information; logical area conversion means supplied with logical area identification information being virtual identification information in an operation of writing data, for converting the logical area identification information into the physical area identification information corresponding thereto in the case of writing the data into a logical area; and a memory controller which receives the physical area identification information resulting from the conversion, and which writes the data into the physical area; the logical area conversion means being capable of converting the identical logical area identification information into the plurality of items of physical area identification information.
In operation, when the physical area into which the data is to be written is normal, the memory controller writes the data into this physical area. On the other hand, when the physical area is abnormal, the memory controller writes the data into another of the physical areas based on the logical area identification information.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a block diagram showing a semiconductor disk storage device and a host system in the first embodiment of the present invention;
FIG. 2 is a diagram for explaining the memory map of an error memory which is included in the semiconductor disk storage device of the first embodiment;
FIG. 3 is a flow chart of a read process which is executed by a microcomputer in the first embodiment;
FIG. 4 is a flow chart of a write process which is executed by the microcomputer in the first embodiment;
FIG. 5 is a flow chart of an error process which is executed by the microcomputer in the first embodiment;
FIG. 6 is a block diagram showing a semiconductor disk storage device and a host system in the second embodiment of the present invention;
FIG. 7 is a diagram for explaining the memory map of a data memory which is included in the semiconductor disk storage device of the second embodiment;
FIG. 8 is a flow chart of a read procedure which is executed by a microcomputer in the second embodiment;
FIG. 9 is a flow chart of a write procedure which is executed by the microcomputer in the second embodiment;
FIG. 10 is a diagram showing the hardware architecture of the third embodiment of the present invention;
FIG. 11 is a diagram showing the storage configuration of a flash memory chip which is included in the third embodiment;
FIG. 12 is a flow chart of a main routine showing the operation of the third embodiment;
FIG. 13 is a flow chart of an erase management routine showing the erase management operation of the third embodiment;
FIG. 14 is a diagram showing the hardware architecture of the fourth embodiment of the present invention;
FIG. 15 is a diagram showing the storage configuration of a flash memory chip which is included in the fourth embodiment;
FIG. 16 is a flow chart of a main routine showing the operation of the fourth embodiment;
FIG. 17 is a flow chart of an arrangement routine showing the sector arrangement operation of the fourth embodiment;
FIG. 18 is a flow chart of an erase management routine showing the erase management operation of the fourth embodiment;
FIG. 19 is a diagram showing the storage configuration of a flash memory chip which is included in the fifth embodiment of the present invention;
FIG. 20 is a diagram showing the hardware architecture of the fifth embodiment;
FIG. 21 is a flow chart of an erase management routine showing the erase management operation of the fifth embodiment;
FIG. 22 is a diagram showing the hardware architecture of the sixth embodiment of the present invention;
FIG. 23 is a diagram showing the configuration of a flash memory chip which is furnished with a table for every erase block;
FIG. 24 is a diagram showing the configuration of a flash memory chip which is furnished with an information storing area separately from data areas; and
FIG. 25 is a diagram showing the configuration of a flash memory chip which is furnished with a buffer area separately from data areas.
PREFERRED EMBODIMENTS OF THE INVENTION
FIG. 1 is a block diagram of the first embodiment of the present invention. Referring to the figure, numeral 1 indicates a semiconductor disk storage device, which is connected to the host bus 3 of a host system 2. The semiconductor disk storage device 1 comprises a microcomputer 4 (functioning as logical area conversion means, instruction acceptance means and instruction conversion means), a memory controller 5, a buffer memory 6, an error memory 7 and a data memory 8. The buffer memory 6 is a memory in which data to be written 5 into the data memory 8 and the error memory 7 or data read out of them are temporarily stored, and which is constructed of an SRAM which simplifies data fetching and latching operations. The data memory 8 is constructed of sixteen flash memory elements of 2 MB each. Accordingly, the storage capacity of the semiconductor disk storage device 1 is 32 MB. The error memory 7 is constructed of a flash memory element of 512 KB, and it stores therein the error information of the data memory 8 and the data of the blocks of the data memory 8 undergoing errors. Both the data memory 8 and the error memory 7 have data written thereinto in block units of 512 bytes. The microcomputer 4 receives an instruction from the host bus 3, and controls the memory controller 5 in accordance with the instruction. The memory controller 5 controls the read and write operations of the buffer memory 6, error memory 7 and data memory 8 by the use of addresses 9, data 10 and control signals 11. In addition, since the error memory 7 and the data memory 8 require erase operations, the memory controller 5 controls the erase operations.
FIG. 2 illustrates an example of the memory map of the error memory 7. The memory map consists of the three areas of an error information area 71, a usage information area 72 and a substitutive memory area 73. These areas need to be separated in agreement with the boundaries of data writing blocks. The error information area 71 is the area in which the error information corresponding to the individual blocks of the data memory 8 are stored. When the block is normal, the error information is denoted by FFFFh, and when the block is abnormal, the error information indicates the No. of the block of the substitutive memory area 73 substituting for the abnormal block. The usage information area 72 is the area which expresses the usage situation of the substitutive memory area 73, and in which usage information corresponding to the individual substitutive blocks of the substitutive memory area 73 are stored. As the usage information, one bit is allotted to each of the substitutive blocks. When the corresponding substitutive block is used or occupied as the substitute, the usage information is denoted by “1”, and when not, the usage information is denoted by “0”. The unused or unoccupied block of the substitutive memory area 73 can be found by seeking the bit of “0” in the usage information area 72. The substitutive memory area 73 is the area which substitutes for the error blocks of the data memory 8. It is configured of the same 512-byte blocks as those of the data memory 8, and the respective blocks are endowed with the Nos. of the substitutive blocks successively from an address 20000h.
Now, the operation of the semiconductor disk storage device 1 in this embodiment will be explained. It is first assumed that an instruction for reading out file data has been received from the host bus 3. In this case, the microcomputer 4 processes the instruction, but the control contents thereof differ depending upon the ways in which the instruction is given. For example, in a case where the allocation information of the file data to be read out is afforded in terms of a sector No. or a track No. as in a magnetic disk storage device etc., the sector or track No. needs to be converted into the physical address of the data memory 8. In this embodiment, for the sake of brevity, the allocation information from the host bus 3 is assumed to be the block No. of the data memory 8. The block No. corresponds to the upper bits of the physical address. FIG. 3 illustrates the processing steps of a read process in the case where the microcomputer 4 functions as the logical area conversion means. At the step 100, the error information of the block No. delivered from the host bus 3 is fetched from the error information area 71 of the error memory 7. By way of example, in the case of reading out the data of block #1, the error information of the address 00002h of the error memory 7 is fetched, and in the case of reading out the data of block #2, the error information of the address 00004h is fetched. At the next step 101, whether or not the pertinent block is normal is checked in view of the fetched error information. In the case of the block #1, the error information is “FFFFh”, so that the block #1 is found to be normal. In contrast, in the case of the block #2, the error information is “0000h”, so that the block #2 is found to be abnormal. When the pertinent block is normal, as is the block #1, the data of 512 bytes are fetched from the block #1 of the data memory 8 and then transferred to the host bus 3 at the step 102. On the other hand, when the pertinent block is abnormal, as with the block #2, the data of 512 bytes are fetched from the substitutive block #0 of the substitutive memory area 73 indicated by the error information “0000h” and then transferred to the host bus 3 at the step 103. Here, the fetch of the information from the error memory 7, the fetch of the data from the data memory 8 and the transfer of the data to the host bus 3 are effected under the control of the microcomputer 4 by the memory controller 5. In this manner, in the operation of reading out the file data, the error information is fetched before reading out the desired block, thereby checking if the pertinent block is normal. In the case of the normal block, the block of the data memory 8 is read out, whereas in the case of the abnormal block, the substitutive block of the substitutive memory area 73 is read out.
Next, let's consider a case where an instruction for writing file data has been received from the host bus 3. FIG. 4 illustrates the processing steps of a write process which is executed by the microcomputer 4. At the step 200, the microcomputer 4 supplies the buffer memory 6 with the file data delivered from the host bus 3. This operation of transferring the file data to the buffer memory 6 is performed in order to reduce the wait time of the host system 2 for the reason that a longer time is expended on the write operation of the flash memory than on the read operation thereof. At the step 201, the error information of the No. of a block into which the file data are to be written is fetched from the error information area 71 of the error memory 7. As in the case of the read operation, the error information is checked at the step 202. By way of example, the block #1 has the error information “FFFFh” and is therefore the normal block, and the block #2 has the error information “0000h” and is therefore the abnormal block. When the file data are to be written into the block #1, the routine proceeds to the step 203 because of the normal block. In this case, the data of the block #1 of the data memory 8 are erased at the step 203, and the file data latched in the buffer memory 6 are written into the block #1 of the data memory 8 at the step 204. On the other hand, when the file data are to be written into the block #2, the routine proceeds to the step 205 because of the abnormal block. In this case, the data of the substitutive block #0 of the substitutive memory area 73 indicated by the value “0000h” of the error information are erased at the step 205, and the file data of the buffer memory 6 are written into the substitutive block #0 at the step 206. Subsequently, whether the data have been normally written into the data memory 8 or the error memory 7 is checked at the step 207. A write error develops in the flash memory in a case where the limit of the number of rewrite operations of this flash memory has been exceeded due to the frequent write operations of only a specified block. When the normal write operation is decided at the checking step 207, the process of the file data writing instruction delivered from the host bus 3 is ended. On the other hand, when the write operation is decided to be abnormal, the step 208 functions to update the error information and to allocate a substitutive block.
FIG. 5 illustrates the steps of the error process 208 mentioned above. The usage information of the usage information area 72 in the error memory 7 is fetched at the step 209, and an unused substitutive block is sought in view of the usage information at the step 210. It is seen from FIG. 2 that the 1st thru fourth bits are “1's” signifying the used states of the corresponding substitutive blocks, and that the fifth bit is “0” signifying the unused state of substitutive block #4. Accordingly, the block which has undergone the write error is substituted by the substitutive block #4. Therefore, the data of the substitutive block #4 are erased at the step 211 (since the blocks themselves are variable in software fashion, any data might be stored in the substitutive blocks), and the file data of the buffer memory 6 are written into the substitutive block #4 at the step 212. Subsequently, the error information of blocks having undergone write errors as stored in the error information area 71 are transferred to the buffer memory 6 at the step 213. At the step 214, the error information latched in the buffer memory 6 are rewritten into new error information. By way of example, in the case of the write error of the block #1, the value “FFFFh” of the address “00002h” is rewritten into the block No. “0004h” of the substitutive block #4. Further, the data of that block of the error information area 71 which needs to be rewritten are erased at the step 215, and the data of the buffer memory 6 are written into the original block of the error information area 71 at the step 216. Likewise, the usage information of the usage information area 72 are transferred to the buffer memory 6 at the step 217, and the bit of the substitutive block #4 to be used as a substitute anew this time is rewritten into “1” at the step 218. Subsequently, the data of the usage information area 72 are erased at the step 219, whereupon the data of the buffer memory 6 are written into the usage information area 72 at the step 220. Owing to the error processing steps stated above, the error block is replaced with the substitutive block, and the error information is updated.
In the exemplified processing of this embodiment, only the check of the write operation is performed at the step 207 in FIG. 4. However, a check concerning if the block has been normally erased may well be added at a step succeeding the erase operation of each of the steps 203 and 205. Also in this case, the error process of the step 208 is performed.
Although the substitutive memory area 73 and the error information area 71 are provided in the error memory 7 in this embodiment, they may well be formed by separate memory chips. On the contrary, an error information area and a substitutive memory area may well be provided in the data memory 8.
An architectural diagram in the latter case is illustrated in FIG. 6. In the second embodiment of FIG. 6, the error memory 7 is dispensed with unlike the architecture of FIG. 1, so that the number of chips can be reduced.
FIG. 7 illustrates an example of the memory map of the data memory 8 of the embodiment in FIG. 6. As shown in FIG. 7, the data memory 8 is divided into the four areas of an initialize information area 81, an error information area 82, a substitutive memory area 83 and a data area 84. The substitutive memory area 83 is the area which substitutes for the blocks of the data area 84 having undergone errors. The error information area 82 stores therein the address information of the respective blocks of the data area 84, and the address information of substitutive blocks corresponding to the error blocks of the data area 82. Here, each address information denotes the upper bits of the physical address or the No. of the physical block of the data memory 8. The initialize information area 81 is the area in which the start addresses and storage capacities of the substitutive memory area 83, error information area 82 and data area 84 are stored, and in which the address information of the unused blocks of the substitutive memory area 83 are also stored. In initializing the semiconductor disk storage device 1, the user thereof sets the depicted initialize information area 81. Thus, they can set the size of the substitutive memory area 83 at will.
Now, the operation of this embodiment will be explained. First, FIG. 8 illustrates the processing steps of the microcomputer 4 in the case where the semiconductor disk storage device 1 has received a read instruction from the host bus 3. It is assumed that the block No. of the data area 84 is delivered from the host bus 3. At the first step 300, the microcomputer 4 fetches error information from the error information area 82. The address of the error information is obtained by a calculation based on the error information start address of the initialize information area 81 and the block No. afforded by the host bus 3. By way of example, in a case where the No. of the block to be read out is “0”, the address of the error information is the first address of a value “200h” which is obtained by multiplying the error information start address “0001” by 512. At the next step 301, a physical block which corresponds to the error information fetched at the step 300 is read out. In the case where the No. of the block to be read out is “0”, the error information is “200h”, so that data are read out of the address “4000h” of the data area 84 obtained by multiplying the value “200h” by 512. Besides, in a case where the No. of the block to be read out is “2”, the error information is “100h”, so that data are read out of the address “2000h” of the substitutive memory area 83. In this manner, according to this example, the error information directly expresses the physical address of the data memory 8. This example is therefore advantageous in dispensing with the error check process of the step 101 unlike the example shown in FIG. 3.
Next, there will be explained a case where the semiconductor disk storage device 1 has received a write instruction from the host bus 3. FIG. 9 illustrates the processing steps of a write procedure. Data delivered from the host bus 3 are latched into the buffer memory 6 at the step 400. At the step 401, the error information of a block into which the data are to be written is fetched from the error information area 82 as in the read procedure. At the step 402, the physical address of the data writing block is calculated from the fetched error information, and the data of the block indicated by the physical address are erased. At the next step 403, the data to-be-written latched in the buffer memory 6 are written into that block of the data memory 8 which is expressed by the physical address calculated at the step 402. Subsequently, whether or not the data have been normally written at the step 403 is checked at the step 404. When the write operation is normal, the write process is ended, and when not, an error process is executed at the step 405. In the error process 405, a substitutive block for the block having undergone a write error is secured so as to transfer the data to-be-written to the substitutive block, and the error information and the initialize information are updated. Referring to FIG. 9 again, the unused address of the substitutive memory area 83 is fetched from the initialize information area 81 at the step 406. The value of the unused substitutive memory address denotes the address of the new substitutive block. At the next step 407, the data of the substitutive block indicated by the unused substitutive memory address are erased. In the example of FIG. 7, the data of the block of an address “20800h” obtained by multiplying an address value “104h” by 512 are erased. The data to-be-written latched in the buffer memory 6 are written into the block of the address “20800h” at the step 408. Subsequently, the data of the blocks of the error information having undergone the write errors are fetched from the error information area 82 and then transferred to the buffer memory 6 at the step 409. The transferred error information are updated to new error information at the step 410. The update operation is such that, regarding the error which has developed in the case of writing the data into block #0 by way of example, the error information “200h” of the block #0 is rewritten into the address information “104h” of the new substitutive block. Further, the data of the block of the error information area 82 to be rewritten are erased at the step 411, and the new error information of the buffer memory 6 is written into the block to-be-rewritten of the error information area 82 at the step 412. Besides, in order to update the address of the unused substitutive block of the initialize information area 81, the data of the initialize information area 81 are transferred to the buffer memory 6 at the step 413. Among the transferred initialize information, the unused substitutive memory address has its value incremented by one at the step 414. The resulting value serves as the address information of a new substitutive block at the next occurrence of a write error. Subsequently, the data of the initialize information area 81 are erased at the step 415, and the updated initialize information of the buffer memory 6 are written into the initialize information area 81 at the step 416. The write process including the error process is executed by the steps stated above.
Although each of the substitutive memory area 83 and the data area 84 is formed of only one area in this example, a plurality of substitutive memory areas 83 and a plurality of data areas 84 may well be provided by setting other address information and storage capacities anew in the initialize information area 81.
As thus far described, in the semiconductor disk storage device which employs the flash memory as its storage medium, the errors ascribable to the limited number of rewrite operations of the flash memory can be remedied, so that the service life of the semiconductor disk storage device can be extended.
Now, there will be explained methods of determining the storage capacities of the substitutive memory areas 73, 83 and the error information areas 71, 82 in the embodiments of FIGS. 1 and 2 and FIGS. 6 and 7.
First, the storage capacity of the substitutive memory area 73 or 83 depends upon the number of those blocks in the data memory 8 which the host system 2 uses as areas to be rewritten most frequently, for example, as FAT and directory areas. Here in this example, it is assumed that a storage capacity of 128 kB is used as the FAT and directory areas in the data memory 8 of 32 MB. Herein, when a storage capacity of 384 kB being triple the value 128 kB is set for the substitutive memory area 73 or 83, even the errors of the entire FAT and directory areas can be replaced three times. Therefore, the service life of the semiconductor disk storage device 1 becomes quadruple.
Thus, when the service life of the semiconductor disk storage device 1 is to be prolonged n times, the substitutive memory area 73 or 83 may be endowed with a storage capacity which is (n−1) times as large as the total storage capacity of the areas that are frequently rewritten in the data memory 8. In the case of the embodiment in FIG. 7, the substitutive memory area 83 has a storage capacity of 128 kB, and hence, the service life becomes double. In general, the FAT and directory areas are not entirely rewritten frequently, so that the service life is expected to lengthen still more. However, the above setting is considered to be the standard of the storage capacity of the substitutive memory area 73 or 83.
Next, the storage capacity of the error information area 71 or 82 will be studied. In the case of the embodiment in FIG. 1, an area for storing the Nos. of the respective blocks of the substitutive memory area 73 is needed in correspondence with the number of the blocks of the data memory 8. Here in this example, the substitutive memory area 73 has 768 blocks (384 kB), and the data memory 8 has 64k blocks (32 MB). Therefore, the error information area 71 requires a capacity of, at least, 80 kB for storing 10-bit address information expressive of the 768 blocks to the number of 64k.
On the other hand, in the case of the embodiment in FIG. 7, an area for storing the Nos. of the blocks of the substitutive memory area 83 or the data area 84 is needed for the error information area 82 in correspondence with the number of the blocks of the data area 84. Here in this example, the substitutive memory area 83 has 256 blocks, and the data area 84 has 65024 blocks. Therefore, the error information area 82 requires a capacity for storing 16-bit information expressive of the block Nos. up to the number of 65024.
The remaining storage capacity is assigned to the usage information area 72 or the initialize information area 81.
In dividing the error memory 7 or the data memory 8 into the areas as stated above, it is conveniently partitioned into block unit which is the rewriting unit of the flash memory.
In this manner, according to the present invention, a storage capacity of 2% or less with respect to the full storage capacity of the flash memory is used for the error information area 71 or 82 and the substitutive memory area 73 or 83, whereby the service life of the semiconductor disk storage device 1 can be extended to double or longer. Besides, when the service life is to be extended still more, the storage capacity of the substitutive memory area 73 or 83 may be increased, whereby the service life is prolonged to that extent.
Now, there will be explained the interface between the host system 2 and the semiconductor disk storage device 1 in the first or second embodiment. The host system 2 is an information processing equipment such as personal computer or word processor. The host bus 3 is a bus to which the host system 2 usually connects a file device such as magnetic disk storage device. In general, the host bus 3 for connecting the magnetic disk storage device is a SCSI (small computer system interface) or an IDE (Integrated drive engineering) interface. When the semiconductor disk storage device 1 of the present invention is connected to the host bus 3 of the SCSI, the IDE interface or the like similarly to the magnetic disk storage device, the conversion of the magnetic disk storage device to the semiconductor disk storage device 1 is facilitated.
In order to connect the semiconductor disk storage device 1 to the SCSI or the IDE interface, the interface thereof needs to be made the same as that of the magnetic disk storage device. To this end, first of all, the size of each block of the flash memory must be brought into correspondence with that of each sector of the magnetic disk storage device. In the foregoing embodiments, the block size is set at 512 bytes, which conforms to the sector size of the magnetic disk storage device. In a case where the block size is smaller than the sector size of the magnetic disk storage device, no problem is posed using a plurality of blocks as one sector. On the other hand, in a case where the block size is larger, one block needs to be divided into two or more sectors. In addition, regarding the tracks and headers of the magnetic disk storage device, the flash memory may be logically allotted to such tracks and headers. Besides, the interface items of the semiconductor disk storage device 1, such as control registers and interrupts, are made the same as those of the magnetic disk storage device, so as to control the semiconductor disk storage device 1 by the input/output instructions of the magnetic disk storage device delivered from the host bus 3. However, instructions peculiar to the magnetic disk storage device, for example, a process for the control of a motor, must be converted into different processes.
Table 1 below exemplifies instructions for the magnetic disk storage device, the processes of the magnetic disk storage device responsive to the instructions, and the processes of the semiconductor disk storage device 1 in the case where the instructions of the magnetic disk storage device are applied to the semiconductor disk storage device 1 as they are. In the table, a column “Semiconductor disk process” indicates the processes which are executed when the microcomputer 4 functions as the acceptance means for accepting the instructions for the semiconductor disk storage device 1 and the conversion means for converting the instructions.
TABLE 1
CONVERSION OF MAGNETIC DISK INSTRUCTIONS
INTO SEMICONDUCTOR DISK INSTRUCTIONS
Magnetic disk Semiconductor disk
No. Instruction process process
1 Recalibrate A head is moved to No process.
cylinder #0.
2 Read Sector Data are read from A designated sector
a designated is converted into a
sector. physical address,
from which data are
read.
3 Write Sector Data are written A designated sector
into a designated is converted into a
sector. physical address,
into which data are
written.
4 Read Verify The ECC check of a No process.
Sector designated sector
is done.
5 Format Track Headers and data A flash memory is divided
fields are generated into a data memory area,
in a track, and a substitutive memory
defective sectors are area and an error memory
detected. area, and initial values
are set in the error
memory area.
6 Seek A head is moved to No process.
a designated track.
7 Execute A drive is The capacities etc.
Drive diagnosed. of the flash memory
Diagnostic are checked.
8 Initialize Registers and Registers and
Drive internal counters internal counters are
Parameters are initialized. initialized.
9 Read Data are read from Data are read from a
Multiple a plurality of plurality of sectors.
Command sectors.
10 Write Data are written Data are written into
Multiple into a plurality a plurality of
Command of sectors. sectors.
The examples of Table 1 are of the IDE interface. In the table, the instructions No. 1 and No. 6 are for moving the head. Herein, since the semiconductor disk storage device 1 has no head, no process is executed in response to the instruction No. 1 or No. 6. Moreover, the flash memory need not have any ECC (error correction code) set because the error rate thereof is much lower than that of the magnetic disk storage device. Therefore, the semiconductor disk storage device 1 executes no process in response to the instruction “Read Verify Sector”. The other instructions are as listed in Table 1.
Incidentally, even in the case of no process indicated in Table 1, when an interrupt or the like is issued in the magnetic disk storage device, an interrupt is similarly issued in the semiconductor disk storage device 1. That is, the interface is established so that the magnetic disk storage device and the semiconductor disk storage device 1 may not be distinguished as viewed from the host bus 3.
As thus far described, the interface of the semiconductor disk storage device 1 is made the same as that of the magnetic disk storage device, whereby the replacement of the magnetic disk storage device with the semiconductor disk storage device 1 is facilitated.
Regarding the SCSI interface of the semiconductor disk storage device 1, the replacement can be easily done by establishing the same interface as that of the magnetic disk storage device as in the case of the IDE interface. Since, however, devices other than the magnetic disk storage device, such as a magnetooptic disk storage device, can be connected to the SCSI interface, the file device has an individual instruction system. Accordingly, also the semiconductor disk storage device 1 can eliminate useless processes and raise its operating speed when a dedicated instruction system is set therefor. Basically, however, the instruction system of the semiconductor disk storage device 1 is the same as that of the magnetic disk storage device, without a motor control command etc. In this case, the block size of the flash memory may be as desired, and one block of the flash memory may be processed as one sector. Besides, the processes of the microcomputer 4 and the processes of the flow charts of FIGS. 3, 4 and 5 or FIGS. 8 and 9 as explained in the embodiment of FIG. 1 or FIG. 6 may well be executed by the host system 2.
Meanwhile, the specifications of JEIDA (Japan Electronic Industry Development Association) and PCMCIA (Personal Computer Memory Card International Association) are known as the standard specifications of IC card interfaces. The semiconductor disk storage device 1 of the present invention may well be constructed in the form of an IC card with its interface conformed to the JEIDA or PCMCIA specifications. In this case, the semiconductor disk storage device 1 is dealt with as an I/O device.
The advantages of the semiconductor disk storage device 1 over the magnetic disk storage device are as follows: Since the semiconductor disk storage device 1 suffices with a smaller number of processes than the magnetic disk storage device as indicated in Table 1, it can be operated at a higher speed. In addition, since the semiconductor disk storage device 1 does not include mechanical parts such as a motor, the power consumption thereof is lower. Besides, the semiconductor disk storage device 1 exhibits a resistance to impacts concerning vibrations etc. Moreover, owing to a high reliability, the semiconductor disk storage device 1 does not require any ECC.
The use of the flash memory as the storage medium is based on the following advantages: Since the flash memory is nonvolatile, it holds data even when the power supply is turned off, and it need not be backed up by a battery unlike an SRAM or DRAM. Further, since the flash memory is structurally simple compared with an EEPROM, it can have its storage capacity enlarged with ease, and it is suited to mass production and can be fabricated inexpensively.
In the present invention, the flash memory of a storage device may well be divided into a plurality of areas including a plurality of data memory areas which store data therein and which are provided in correspondence with the divisional areas, a plurality of substitutive memory areas which substitute for the data memory areas having undergone errors and which are provided in correspondence with the divisional areas, a plurality of error memory areas which store the error information of the data memory areas therein and which are provided in correspondence with the divisional areas, and an initialize information area which stores the start addresses and storage capacities of the three sorts of memory areas therein. According to this expedient, in a case where the data storing capacity of the storage device is to be enlarged by additionally providing one or more flash memory elements, it can be enlarged by adding the three sorts of memory areas anew, without altering the contents of the error memory areas and the data memory areas stored before. The information of the added flash memory element or elements may be stored in the initialize information area.
Besides, in the present invention, the error memory areas may well also retain the error information of the substitutive memory areas having undergone errors. This expedient makes it possible to remedy, not only the errors of the data memory areas, but also the errors which have developed in the substitutive memory areas having once substituted for the data memory areas. The substitutive memory areas having undergone the errors may be replaced in the same manner as in the case where the errors have developed in the data memory areas. The replacements of the substitutive memory areas can extend the service life of the storage device.
Further, in the present invention, the storage capacity of the substitutive memory areas may be afforded by predetermined ones of the data memory areas. As the predetermined areas, areas which are rewritten most frequently may be selected. Then, the service life of the storage device can be rendered much longer with a small number of substitutive areas.
As set forth above, the present invention has the effect that the service life of a semiconductor disk storage device employing a flash memory as its storage medium can be extended.
Now, the third embodiment of the present invention will be described with reference to FIGS. 10, 11, 12 and 13. FIG. 10 is a diagram of a hardware architecture for realizing the third embodiment, FIG. 11 is a diagram showing the internal configuration of a flash memory chip for use in this embodiment, FIG. 12 is a flow chart of the main routine of stored data management, and FIG. 13 is a flow chart of an erase management routine.
First, the operation of a flash memory will be explained with reference to FIG. 11. In the figure, numeral 11 denotes the entire memory chip, numeral 12 a data reading unit, and numeral 13 the smallest unit of a data erasing operation, which shall be called the “erase block”. The flash memory is a sort of EEPROM which is an electrically erasable PROM. However, whereas the ordinary EEPROM has a data reading unit and a data erasing (rewriting) unit which are equal in size, the flash memory has the data erasing unit which is much larger than the data reading unit. In the flash memory, accordingly, the operation of rewriting data once written is inevitably attended with erasing a large number of other data at the same time. As an alternative advantage, however, the flash memory can be manufactured at a density of integration higher than that of the ordinary EEPROM, so that it is well suited to a large capacity storage device. Referring to FIG. 11, the entire memory chip 11 is divided into two or more erase blocks 13. Whereas the reading unit 12 is one word (the “word” is the word of the memory conforming to the construction of this memory), each of the erase blocks 13 is an area larger than the reading unit 12. In the case of applying the flash memory to an auxiliary storage, it is easily handled when the erasing unit is set at 512 bytes in conformity with the specifications of a magnetic disk storage device.
Next, the system architecture and operation of the third embodiment of the storage device employing the flash memory will be explained with reference to FIGS. 10, 12 and 13. In the ensuing description, the storing unit of file data shall be called a “sector”, and one sector shall be in agreement with one erase block in this embodiment. In FIG. 10, numeral 21 denotes flash memory chips in which the file data are stored. An access controller (memory controller) 22 generates access signals which are directed to the flash memory 21. A processor 23 deals with stored data and status data, and constructs an external storage system based on the flash memory 21. A program memory 24 stores therein control programs for operating the processor 23. A logical sector table (logical sector reference means) 25 is for referring to the location of the flash memory 21 at which the data of a sector (logical sector) indicated by a certain logical address (logical sector identification information) is mapped, while a physical sector table (physical sector reference means) 26 is for referring to the logical sector No. of the file data which is mapped at a physical sector indicated by the physical address (physical sector identification information) of the flash memory 21. A number of erasures management table (number of erasures reference means) 27 registers the cumulative numbers of erasures of a respective physical addresses. A status table (status reference means) 28 is for referring to the statuses of the respective physical sectors. A write buffer 29 serves to temporarily store data to-be-written therein, for the purpose of quickening the operation of writing the data. The processor 23 runs the programs stored in the program memory 24, thereby to function as logical sector conversion means, number of erasures management means and control means. Also, it retains sector pointers.
In operation, when an access request for reading data is received from a system (client system) which issues access requests to the system of this embodiment, the processor 23 refers to the logical sector table 25 to deduce a physical sector in which the data of a pertinent logical sector is stored. Subsequently, the processor 23 accesses the physical sector and transmits the requested data to the client system.
The processing of the processor 23 which complies with a request for writing data as received from the client system, will be explained with reference to the flow chart of FIG. 12. This flow chart in FIG. 12 shows the main routine of the programs stored in the program memory 24. The processor 23 has a write pointer (sector pointer) set for pointing to a sector into which the next data is to be written, and it checks if the sector pointed at by the pointer has a writable status, with reference to the status table 28 (step (a)). The status table 28 contains a flag which indicates that the sector has degraded and is unusable due to a large number of erasures, and a flag which indicates that data has already been written into the sector. When the flag is raised to indicate the unwritable status of the sector, the pointer is shifted to the next sector (step (b)). Incidentally, the steps (a) and (b) correspond to the logical sector conversion means of the processor 23. On the other hand, when the sector is writable, the data is written into the sector (step (c)). Herein, in a case where the write operation is to rewrite a logical sector into a new sector into which data has never been written, the data of the logical sector written before is no longer necessary. Therefore, a physical sector in which the unnecessary data is written is sought in view of the logical sector table 25, so as to erase the data, while at the same time, the content of the physical sector table 26 recorded in the last write operation is erased (step (d)). After the sector has been erased, the main routine jumps to an erase management routine. This erase management routine (number of erasures management means) will be explained later. Further, a physical sector No. indicated by the write pointer is recorded in the logical sector table 25, and a logical sector No. written into a location indicated by the write pointer is recorded in the physical sector table 26 (step (e)).
Incidentally, at the step (a), the decision on the status of the sector may well be recorded in the status table 28. The status of the sector can also be decided in view of the physical sector table 26. This status can be easily checked in such a way that all bits are set at H (high level) or L (low level) for an unwritten sector in the physical sector table 26.
Next, the erase management routine mentioned above will be explained with reference to FIG. 13. The number of erasures counter of the erase management table 27 corresponding to the physical sector from which the data has been erased, is incremented by one (step (a)). If the number of erasures has not reached the prescribed number of times of the flash memory, the erase management routine returns to the main routine, and if it has reached the prescribed number of times, data is replaced (step (b)). In order to replace the data, all the other sectors of the number of erasures management table 27 are examined to seek out the sector which has the smallest number of erasures and whose data has not been replaced (step (c)). The data which is stored in the sought sector exhibiting the smallest number of erasures is written into the sector raised before (step (d)). After the data has been written, the replacement flags of both the sectors are erected in the status table 28 (step (e)). The replacement flags are set for the following reason: The physical sector which exhibits a smaller number of erasures comes to be erased more frequently by the erase management routine. Nevertheless, if no means is provided for indicating the replacement, the physical sector will be selected as the object of the replacement on account of the smaller number of erasures. Then, the numbers of erasures cannot be uniformalized for all the sectors. Besides, even the sector which has a large number of erasures and into which the data is written on this occasion might be frequently erased without the means for indicating the replacement. The replacement flags prevent such situations from occurring. After the replacement flags have been raised, the corresponding contents of the logical sector table 25 and the physical sector table 26 are rerecorded (step (f)).
Thereafter, the erase management routine returns to the main routine. Incidentally, the sector selected as having the smallest number of erasures is once more erased, so that the corresponding number of erasures counter of the erase management table 27 needs to be incremented.
In addition, when the replacement flags of all the sectors have been raised, they are cleared. Alternatively, the logical decision levels of the replacement flags are inverted. That is, the replacements having been decided with the level “1” shall be decided with the level “0” thenceforth.
Besides, the prescribed number of erasures at the step (b) in FIG. 13 ought to be the multiple of a value which is smaller than the guaranteed value of the rewritable number of erasures of the flash memory. For example, when the guaranteed number of erasures is 10000, a suitable prescribed number of erasures is the multiple of 1000 or that of 2000 or 5000.
Owing to the erase management routine, when the data of limited blocks have been frequently erased, they are replaced with the data of blocks exhibiting smaller numbers of erasures, whereby the data of the sectors erased less frequently are stored in the blocks exhibiting larger numbers of erasures, so that the numbers of erasures can be uniformalized. This expedient is considered very effective for the stored data of ordinary auxiliary storages. By way of example, although data are not rewritten at all in an area in which an operation system program is stored, data are frequently rewritten in areas in which the graphic data and text data to serve as the data of application programs are stored. Therefore, unless the numbers of erasures are uniformalized, the memory of the system program area does not degrade at all due to an incremented number of erasures because no data changes, whereas the memories of the other data areas are frequently erased in limited memory spaces and rapidly increase the numbers of erasures. Thus, it can be said that the erase management routine is especially effective when the number of the usable areas is small.
The third embodiment operates as stated above. This embodiment brings forth the following effects: Since the processor 23 is mounted, fine controls can be performed in accordance with the contents of the program memory 24. Moreover, the speed of a data writing operation is heightened owing to the write buffer 29, and the recording of the statuses of individual sectors is extended owing to the status table 28. Besides, since the service life of the flash memory is prolonged, the optimum file administration in which the numbers of erasures are managed is realized.
Now, the fourth embodiment of the present invention will be described with reference to FIGS. 14, 15, 16, 17 and 18. FIG. 14 is a diagram showing the hardware architecture of the fourth embodiment, FIG. 15 is a diagram showing the internal storage configuration of a flash memory in this embodiment, FIG. 16 is a flow chart of a main routine which functions to write data, FIG. 17 is a flow chart of an arrangement routine by which a sector storing unnecessary data therein is turned into an unwritten sector, and FIG. 18 is a flow chart of an erase management routine which manages the numbers of erase operations.
First, the chip of the flash memory in this embodiment and a method of using this chip will be explained in conjunction with FIG. 15. In the figure, numeral 52 indicates the unit of a storage area for storing file data, the unit being the “sector” termed in the third embodiment. Numeral 53 indicates the smallest unit of a data erasing operation, which is called an “erase block” and which is constituted by a plurality of sectors 52. That is, the storage capacities of the erase block 53 and the sector 52 are unequal herein unlike those of the third embodiment. Shown at numeral 54 is the entire memory chip. Although the memory chip 54 is constituted by a plurality of erase blocks 53 in the illustration, a chip constructed of one erase block is also considered.
This embodiment is applied to the memory chip in which the file data are stored in sector unit, but in compliance with a request for rewriting the file data of a certain sector 52, also the other sectors of the erase block 53 are simultaneously erased.
Referring to FIG. 14 illustrative of the hardware architecture of this embodiment, numeral 41 indicates the flash memory which forms storage areas for data to-be-written and which is constructed of a plurality of memory chips 54. An access controller 42 accesses the flash memory 41, a processor 43 deals with stored data and status data, and a program memory 44 stores therein control programs for actuating the processor 43. A physical sector table 45 is used for referring to logical sector Nos. stored in the corresponding physical sectors 52 of the flash memory 41, while a logical sector table 46 records physical sector Nos. therein for the purpose of referring to those physical sectors of the flash memory 41 in which the data of the stored logical sector Nos. are respectively stored. Numeral 47 denotes an erase management table in which thee numbers of erasures of the individual blocks are recorded, numeral 48 a status table in which the statuses of the individual blocks are recorded, and numeral 49 a number-of-written-sectors table is used for referring to the numbers of sectors in which data are already written. A write buffer (second storage means) 50 serves to temporarily hold the data to-be-written in order to heighten the speed of a data writing operation, while an arrangement buffer (first storage means) 51 which is used when the arrangement routine in FIG. 17 is executed.
The operation of the fourth embodiment will be explained below. A read access is processed by referring to the logical sector table 46 and the physical sector table 45 in the same manner as in the third embodiment.
On the other hand, a write access is processed as illustrated in FIG. 16. First, a write pointer is set, and the status of a block pointed to by the write pointer is checked by referring to the status table 48 (step (a)). The write pointer in this embodiment is a pointer set in block units. When the block is broken, the pointer is shifted to the next block (step (b)). When the checked block is not broken, the number of written sectors of the block is checked by referring to the number-of-written-sectors table 49 (step (c)). Herein, when data are already written in all the sectors of the checked block, the main routine jumps to the arrangement routine. This arrangement routine will be explained later. On the other hand, when the checked block has any unused sector, data is written into the sector (step (d)), and the corresponding number of written sectors is incremented by one in the number-of-written-sectors table 49 (step (e)). Thus, by way of example, in a case where data was written into the third physical sector of the first block by the last write operation as viewed in FIG. 15, data is written into the fourth physical sector of the first block by the next write operation. An actual write access control is performed by the access controller 42. In due course, data are written into all the sectors of the pertinent block. Then, the main routine jumps to the arrangement routine (step (f)). Insofar as the pertinent block is not full, the sector Nos. stored in the physical sector table 45 and the logical sector table 46 are respectively rerecorded after the write operation (step (g)). Herein, when the write operation is to rewrite the data of the logical sector written before, the logical sector No. recorded in the physical sector table 45 before is erased. This operation of erasing the logical sector No. serves to indicate that the data of the corresponding physical sector is invalid.
Next, the arrangement routine will be explained. This routine is an operation routine which is executed when the block pointed to by the write pointer has had the data already written into all its sectors and is therefore unwritable. The reason why the arrangement routine is required, is as follows: According to the data writing method explained above, the data of the same file to be rewritten is written into a physical sector different from the physical sector in which the data is stored. That is, the stored data becomes unnecessary before being rewritten, but it is kept stored in the memory and is to be erased. However, in a case where the data is erased each time it becomes unnecessary, the flash memory which has a limited in the number of erase operations would have its service life shortened. Therefore, the arrangement routine is required. This arrangement routine is executed when the block has become full of the written data.
A concrete method of arrangement proceeds in accordance with the flow chart of FIG. 17. As illustrated in the figure, the physical sector table 45 is first referred to, to check if the block to be arranged includes an erasable sector, namely, an unnecessary sector whose data is to be rewritten into another physical sector anew (step (a)). Subsequently, when no erasable sector exists, the arrangement routine returns to the main routine. In contrast, when any erasable sector exists, the block is re-arranged. On this occasion, data stored in the block to be re-arranged are saved in the arrangement buffer 51 (step (b)), and the block to be re-arranged is erased (step (c)). After the block has been erased, the arrangement routine jumps to the erase management routine illustrated in FIG. 18 (step (d)). The erase management routine will be explained later. At the next step, only necessary sectors among the sectors of the block to-be-arranged latched in the arrangement buffer 51 are re-written in this block (step (e)). In this regard, with the first scheme in which the necessary sectors are re-written in their original locations, the contents of the logical sector table 46 and the physical sector table 45 need not be rerecorded. On the other hand, with the second scheme in which the necessary sectors of younger sectors Nos. in the block are re-written earlier, data can be easily written into the next new sector. The first or second scheme is selected as occasion arises. In the case of the second scheme, the contents of the logical sector table 46 and the physical sector table 45 need to be rerecorded. With either of the first and second schemes, the number of the re-written sectors needs to be recorded anew in the number-of-written-sectors table 49 (step (f)).
Next, the erase management routine will be explained in conjunction with the flow chart shown in FIG. 18. Although the erase management routine is basically the same as that of the third embodiment, the former differs from the latter in that erase operations are managed in block units, not in sector unit. First, the number of erasures in the erase management table 47 corresponding to the written block is incremented (step (a)). Whether or not the number of erasures of the erased block has reached a predetermined number, is subsequently checked (step (b)). When the predetermined number has been reached, the erase management routine is quitted. On the other hand, when the predetermined number has not been reached, the numbers of erasures of all the blocks 53 of the flash memory chip 54 are checked so as to seek out the block exhibiting the smallest number of erasures (step (c)). Herein, when the block of the smallest number of erasures does not agree with the arranged block, the data of the two blocks are replaced with each other (step (d)). The arrangement data buffer 51 shown in FIG. 14 is utilized for the replacement. Subsequently, the replacement flags of the blocks whose data have been replaced are raised (step (e)). Further, the number of erasures counter of the erase management table 47 corresponding to the erased block is incremented, and the contents of the logical sector table 46 and the physical sector table 45 are rerecorded (step (f)). The above is the operation of the erase management routine in this embodiment.
Owing to the erase management routine, in the same manner as in the third embodiment, when the data of limited blocks have been frequently erased, they are replaced with the data of blocks exhibiting smaller numbers of erasures, whereby the numbers of erasures of the blocks can be uniformalized.
The fourth embodiment is operated as explained above. This embodiment brings forth the effect that, when the erase block is too large as the unit of the data writing sector, it can be divided and used efficiently.
Incidentally, although the write buffer and the arrangement buffer are separate in the illustrated embodiment, they may well be identical.
Now, the fifth embodiment of the present invention will be described with reference to FIGS. 19, 20 and 21. In this embodiment, a memory chip has an erase block and a sector of equal storage capacities as in the third embodiment, but it is used in a configuration illustrated in FIG. 19. In the figure, numeral 91 indicates a superblock which is constituted by a plurality of sectors. Since the units of the sector and the erase block have equal sizes in this embodiment, the superblock 91 in this embodiment is constituted by a plurality of erase blocks. As in FIG. 11 or FIG. 15, numeral 11 denotes the entire memory chip, numeral 12 a data reading unit, and numeral 52 the sector.
The hardware architecture of the fourth embodiment is as illustrated in FIG. 20. In the figure, numeral 101 denotes an erase management table in which the number of erasures of the respective superblocks 91 are recorded. As will be detailed later, it turns out that the cumulative number of erasures in the superblocks 91 are stored in the erase management table 101. The other constituents of this embodiment in FIG. 20 correspond to those denoted by the similar numerals in FIG. 10 or FIG. 14, respectively.
FIG. 21 is a flow chart of an erase management routine in this embodiment. The main routine of this embodiment is similar to that of the third embodiment shown in FIG. 12. It is assumed that the processing of the main routine shall proceed as explained in connection with the third embodiment, and the operation of this embodiment after the jump of the main routine to the erase management routine will be explained with reference to FIG. 21.
The number of erasures counter of the erase management table 101 corresponding to the superblock 91 in which an erased sector is included, is incremented at the first step (step (a)). Whether or not the number of erasures of the superblock 91 has reached a prescribed value, is subsequently decided (step (b)). When the prescribed number of times has not been reached, the erase management routine returns to the main routine. On the other hand, when the prescribed number of erasures has been reached, the numbers of erasures of all the superblocks 91 are examined to seek out the superblock 91 which has the smallest number of erasures and whose data has not been replaced (step (c)).
Subsequently, the data of the two superblocks 91 are replaced with each other (step (d)). Further, the replacement flags of both the superblocks 91 are raised (step (e)), and the contents of the relevant tables are rerecorded (step (f)).
The merits of this embodiment are as stated below. In a memory wherein data can be erased in sector unit, erase operations are managed in plural-sector unit, thereby simplifying the erase management. Especially in rewriting a file of large storage capacity, there are attained the effects that a wait time can be shortened and that the storage capacity of the erase management table 101 can be set small. Accordingly, the fifth embodiment is suited to storage devices of large capacities in which it is difficult to manage the erase operations in sector units.
Now, the tables such as the logical sector table and the physical sector table, which are the constituents of the embodiments described before, will be explained in more detail. The flash memory is a nonvolatile memory. It is accordingly natural that data in the flash memory are not lost even when the system of the present invention has its power supply cut off while it is not operating. However, when the contents of the tables are lost, the data saved in the flash memory become incomprehensible and meaningless data because the corresponding relations of the data to sectors becomes unknown. Therefore, the information stored in the tables also needs to be obtained after the cutoff of the power supply. It is not necessary, however, to save all the information in the tables. The information of the logical sector table, for example, can be easily originated from the information of the physical sector table. The converse is also possible. That is, the information of either of the tables may be saved.
Therefore, the physical sector table is stored in an electrically erasable and programmable read-only memory (EEPROM) which is nonvolatile, while the logical sector table is originated from the physical sector table by the processor at the start of the system at which the power supply is initiated. Thus, a volatile memory can be employed as the logical sector table.
Likewise, the number-of-written-sectors table for respective blocks can be originated from the physical sector table. It is therefore originated in a volatile memory at the start of the system.
The tables mentioned above can be developed also in the main memory of the main system. The other tables are the erase management table and the status table, which cannot be originated from any table. The erase management table is stored in an EEPROM because the information thereof ought not to be lost. The status table is obtained when data is written or erased once more, but this table should be stored in an EEPROM in order to avoid repetitive trouble. For the purpose of saving a memory capacity, however, it can be stored also in a volatile memory.
Regarding the storage media of the tables, the number of chips can also be reduced by storing the tables in an identical memory chip. By way of example, since both the physical sector table and the number of erasures table ought to be stored in nonvolatile memories, they are stored in the identical EEPROM chip. Then, only one EEPROM chip is necessary.
Besides, in a case where the processor is implemented by a one-chip microcomputer, a table of comparatively small storage capacity, such as the number-of-written-sectors table, is stored in a RAM core which is built into the one-chip microcomputer.
The architecture of the sixth embodiment in which the above measures concerning the tables are collectively taken, is illustrated in FIG. 22. Referring to the figure, numeral 111 indicates a one-chip microcomputer, in which a RAM core 112 and a ROM core 113 are built. Numeral 114 denotes an EEPROM chip, and numeral 115 an SRAM or DRAM. This embodiment also includes a flash memory 21 and an access controller 22 which are the same as those explained before, respectively.
The number-of-written-sectors table is stored in the RAM core 112, while control programs for the microcomputer proper are stored in the ROM core 113. The physical sector table and the erase management table are stored in the EEPROM 114, while the logical sector table is stored in the RAM 115. In addition, the empty area of the RAM 115 is used as the arrangement buffer (51 in FIG. 14) in the case of executing the arrangement routine shown in FIG. 18 and the write buffer (50) for heightening the speed of a write operation.
In this manner, according to the sixth embodiment, the tables and the buffers are collectively formed in accordance with the features of the storage media, whereby the number of chips can be reduced.
Further, embodiments concerning the configuration of the flash memory itself are illustrated in FIG. 23, FIG. 24 and FIG. 25.
The embodiment in FIG. 23 consists of a flash memory chip in which a storage area for tables, differing from a data area is provided in erase block unit. The management information of the physical sector table, the number of erasures management table, etc. of each corresponding block are written into the table storing area, whereby the EEPROM can be dispensed with. In the figure, numeral 131 indicates an erase block, and numeral 132 the table storing area additionally provided for every erase block 131. The information stored in the area 132 corresponding to the erase block 131 are made accessible by the same address as that of the erase block 131. Herein, the information in these tables are selected by the signals of a signal line 133 being acceptance means, to thereby being distinguished from the file data stored in the data area.
This expedient equalizes the service lives of the data area 131 and the table area 132. That is, it can avoid a situation where the block becomes unusable because the table area 132 is broken in spite of the usable status of the data area 131. Such a tendency intensifies more when the data area 131 and the table area 132 are closer to each other. Moreover, since the tables are formed for every erase block 131, address lines can be shared with ease.
Incidentally, the acceptance means may well receive information on modes so as to select the information of the tables.
The embodiment in FIG. 24 is such that a collective table area 132 is provided separately from data areas 131, thereby dispensing with the EEPROM. This embodiment also attains the effect that, since memory cells are gathered within a chip, they are simpler in construction than memory cells in FIG. 23.
The embodiment in FIG. 25 consists of a flash memory chip in which a buffer area 142 for latching data is provided separately from areas 141 for storing data. The part 142 may well be a volatile memory. Numeral 143 indicates an address counter which counts up in accordance with clock inputs. Shown at numeral 144 is transfer means functioning as both first transfer means and second transfer means.
When a write access is received, the first transfer means writes data to-be-written into the buffer area 142. Besides, when an address is input, the second transfer means transfers a plurality of items of data to the corresponding data area 141 at one stroke so as to be written thereinto. With such a memory, the write buffer which is externally mounted for heightening the speed of a write operation can be omitted. In a read operation, a plurality of items of data can be transferred contrariwise from the data area 141 to the buffer area 142 at one stroke by inputting an address. Also, a read access is simplified.
In this case, the memory becomes more convenient in such a way that the buffer area 142 is constructed as a serial access memory, making it unnecessary to apply successive addresses as inputs. Then, when the clock inputs are applied, the internal address counter 143 counts up, whereby the successive data areas 141 can be accessed to deliver the stored data.
It is the most effective to construct the buffer area 142 in sector units. This buffer area is not restricted to one sector unit, but it can include a plurality of sector units in order to enhance the buffering effect thereof. By way of example, in a case where one sector is an erase block unit, the buffer area 142 whose capacity corresponds to one sector can write or read the data of one sector at a time. The buffer area 142 whose capacity corresponds to a plurality of sectors can accept accesses for writing the data of the plurality of sectors, and can prepare the data of the plurality of sectors to-be-read-out. Further, this buffer area 142 is effective to omit the arrangement buffer 51 which is externally mounted.
The third embodiment et seq. of the present invention bring forth effects as stated below.
In the data management scheme of an auxiliary storage employing a flash memory which has a limited in the number of erase operation, even when specified logical sector addresses are frequently rewritten, the same physical storage areas are not used. Besides, when the number of erasures has increased in a certain area, the data of the area is replaced with that of an area whose number of erasures is small, to thereby uniformalizing increases in the numbers of erasures. Therefore, the service life of the whole storage system is extended.
In addition, the number of data memory elements may correspond to an actual capacity for storing the file data of the system, and no redundant memory element is required.
Further, in a case where the memory is formed, not only with data areas, but also with an information holding area and a data buffer area, the numbers of elements of peripheral circuits can be decreased to reduce the size of the whole system.

Claims (13)

What is claimed is:
1. A storage device employing a flash memory, comprising:
a memory controller which reads data out of and writes data into said flash memory;
said flash memory including a data memory area which stores the data therein, a substitutive memory area which substitutes for locations of errors in said data memory area, an error memory area which stores error information of said data memory area therein, and an initialize information area which stores start addresses and storage capacities of the respective memory areas therein.
2. A storage device employing a flash memory, comprising:
a memory controller which reads data out of and writes data into said flash memory;
said flash memory being divided into a plurality of storage areas, and including a plurality of data memory areas which store the data therein and which are provided in correspondence with said storage areas, a plurality of substitutive memory areas which substitute for locations of errors in said data memory areas and which are provided in correspondence with said storage areas, a plurality of error memory areas which store error information of said data memory areas therein and which are provided in correspondence with said storage areas, and an initialize information area which stores start addresses and storage capacities of the respective memory areas therein.
3. A storage device comprising:
a controller for carrying out an interface with a host system via a host bus, receiving instructions from said host system and controlling operations to be performed within said storage device; and
a non-volatile semiconductor flash memory coupled with said controller;
wherein said non-volatile semiconductor flash memory is electrically erasable and electrically programmable,
wherein said non-volatile semiconductor flash memory includes a plurality of erase blocks in connection with an electrical erase operation,
wherein said non-volatile semiconductor flash memory is electrically programmable to store a sector data from said host system and to store address information,
wherein said controller includes an address table of a volatile memory, wherein a host logical address from said host system can be converted to a physical address of said non-volatile semiconductor flash memory based on data stored in said address table of said volatile memory, and
wherein said data of said address table of said volatile memory is originated from said address information stored in said non-volatile semiconductor flash memory by said controller at the start of operation of said storage device, and then said controller accesses said non-volatile semiconductor flash memory based upon said data of said address table of said volatile memory.
4. A storage device in claim 3,
wherein the power supply is initiated at said start operation of said storage device.
5. A storage device in claim 3,
wherein said non-volatile semiconductor flash memory is a flash memory chip.
6. A storage device in claim 3,
wherein each erase block of said plurality of erase blocks is electrically programmable and stores a corresponding address information.
7. A storage device in claim 4,
wherein each erase block of said plurality of erase blocks is electrically programmable and stores a corresponding address information.
8. A storage device in claim 5,
wherein each erase block of said plurality of erase blocks is electrically programmable and stores a corresponding address information.
9. A storage device in claim 3,
wherein said flash memory chip includes a collective table area, which is provided from said plurality of erase blocks, for storing said address information.
10. A storage device in one of claims 3 to 9,
wherein said controller is a one-chip microcomputer which includes a RAM core as said volatile memory for storing said data of said address table.
11. A storage device comprising:
a controller for controlling operations to be performed within said storage device, wherein said controller includes a volatile memory to store data; and
a non-volatile semiconductor flash memory coupled with said controller;
wherein said non-volatile semiconductor flash memory is electrically erasable and electrically programmable,
wherein said non-volatile semiconductor flash memory includes a plurality of erase blocks in connection with an electrical erase operation, and
wherein said data of said volatile memory is originated from data stored in said non-volatile semiconductor flash memory by said controller at the start of operation of said storage device, and then said controller controls the operation of said non-volatile semiconductor flash memory based upon said data stored by said volatile memory.
12. A storage device in claim 11,
wherein the power supply is initiated at said start of operation of said storage device.
13. A storage device in claim 11,
wherein said non-volatile semiconductor flash memory is a flash memory chip.
US09/660,648 1991-11-26 2000-09-12 Storage device employing a flash memory Expired - Lifetime US6341085B1 (en)

Priority Applications (17)

Application Number Priority Date Filing Date Title
US09/660,648 US6341085B1 (en) 1991-11-26 2000-09-12 Storage device employing a flash memory
US09/866,622 US6347051B2 (en) 1991-11-26 2001-05-30 Storage device employing a flash memory
US10/046,413 US6567334B2 (en) 1991-11-26 2002-01-16 Storage device employing a flash memory
US10/409,080 US6788609B2 (en) 1991-11-26 2003-04-09 Storage device employing a flash memory
US10/847,917 US6925012B2 (en) 1991-11-26 2004-05-19 Storage device employing a flash memory
US11/085,507 US7154805B2 (en) 1991-11-26 2005-03-22 Storage device employing a flash memory
US11/085,555 US7123519B2 (en) 1991-11-26 2005-03-22 Storage device employing a flash memory
US11/085,544 US7082510B2 (en) 1991-11-26 2005-03-22 Storage device employing a flash memory
US11/085,561 US7064995B2 (en) 1991-11-26 2005-03-22 Storage device employing a flash memory
US11/085,508 US7002851B2 (en) 1991-11-26 2005-03-22 Storage device employing a flash memory
US11/085,560 US7006386B2 (en) 1991-11-26 2005-03-22 Storage device employing a flash memory
US11/167,187 US7184320B2 (en) 1991-11-26 2005-06-28 Storage device employing a flash memory
US11/599,326 US7447072B2 (en) 1991-11-26 2006-11-15 Storage device employing a flash memory
US11/599,308 US7379379B2 (en) 1991-11-26 2006-11-15 Storage device employing a flash memory
US11/599,325 US7327624B2 (en) 1991-11-26 2006-11-15 Storage device employing a flash memory
US12/000,696 US7715243B2 (en) 1991-11-26 2007-12-17 Storage device employing a flash memory
US12/748,497 US8031536B2 (en) 1991-11-26 2010-03-29 Storage device employing a flash memory

Applications Claiming Priority (11)

Application Number Priority Date Filing Date Title
JP31084891 1991-11-26
JP3-310848 1991-11-26
JP31429791 1991-11-28
JP3-314297 1991-11-28
JP4-031756 1992-02-19
JP3175692 1992-02-19
JP4-099891 1992-04-20
JP9989192A JP3231832B2 (en) 1991-11-26 1992-04-20 Semiconductor disk using flash memory as storage medium
US07/981,438 US5644539A (en) 1991-11-26 1992-11-25 Storage device employing a flash memory
US08/782,344 US6130837A (en) 1991-11-26 1997-01-13 Storage device employing a flash memory
US09/660,648 US6341085B1 (en) 1991-11-26 2000-09-12 Storage device employing a flash memory

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US07/981,438 Continuation US5644539A (en) 1991-11-26 1992-11-25 Storage device employing a flash memory
US08/782,344 Continuation US6130837A (en) 1991-11-26 1997-01-13 Storage device employing a flash memory

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/866,622 Continuation US6347051B2 (en) 1991-11-26 2001-05-30 Storage device employing a flash memory

Publications (1)

Publication Number Publication Date
US6341085B1 true US6341085B1 (en) 2002-01-22

Family

ID=27459494

Family Applications (3)

Application Number Title Priority Date Filing Date
US07/981,438 Expired - Lifetime US5644539A (en) 1991-11-26 1992-11-25 Storage device employing a flash memory
US08/782,344 Expired - Lifetime US6130837A (en) 1991-11-26 1997-01-13 Storage device employing a flash memory
US09/660,648 Expired - Lifetime US6341085B1 (en) 1991-11-26 2000-09-12 Storage device employing a flash memory

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US07/981,438 Expired - Lifetime US5644539A (en) 1991-11-26 1992-11-25 Storage device employing a flash memory
US08/782,344 Expired - Lifetime US6130837A (en) 1991-11-26 1997-01-13 Storage device employing a flash memory

Country Status (5)

Country Link
US (3) US5644539A (en)
EP (1) EP0548564B1 (en)
KR (1) KR960012360B1 (en)
DE (1) DE69227499T2 (en)
TW (1) TW261687B (en)

Cited By (49)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020052217A1 (en) * 2000-10-26 2002-05-02 Mitsubishi Denki Kabushiki Kaisha Mobile telephone
US6542407B1 (en) * 2002-01-18 2003-04-01 Sandisk Corporation Techniques of recovering data from memory cells affected by field coupling with adjacent memory cells
US20030110411A1 (en) * 1989-04-13 2003-06-12 Eliyahou Harari Flash EEprom system
US20040123064A1 (en) * 2002-12-20 2004-06-24 Moore Christopher S. Method for storing data in a write-once memory array using a write-many file system
US20040139310A1 (en) * 2002-01-31 2004-07-15 Akiyoshi Maeda Information processing apparatus, memory management apparatus, memory management method, and information processing method
US20040208060A1 (en) * 1991-11-26 2004-10-21 Hajime Yamagami Storage device employing a flash memory
US6889287B2 (en) * 2000-10-13 2005-05-03 Sony Corporation Data management method for memory device
US6895490B1 (en) * 2001-04-09 2005-05-17 Matrix Semiconductor, Inc. Method for making a write-once memory device read compatible with a write-many file system
US6996660B1 (en) 2001-04-09 2006-02-07 Matrix Semiconductor, Inc. Memory device and method for storing and reading data in a write-once memory array
US7003619B1 (en) 2001-04-09 2006-02-21 Matrix Semiconductor, Inc. Memory device and method for storing and reading a file system structure in a write-once memory array
US20060047920A1 (en) * 2004-08-24 2006-03-02 Matrix Semiconductor, Inc. Method and apparatus for using a one-time or few-time programmable memory with a host device designed for erasable/rewriteable memory
US7062602B1 (en) 2001-04-09 2006-06-13 Matrix Semiconductor, Inc. Method for reading data in a write-once memory device using a write-many file system
US20060183355A1 (en) * 2000-04-28 2006-08-17 Renesas Technology Corp. IC card
US20060253644A1 (en) * 2005-05-03 2006-11-09 Stefano Surico Method and system for configuring parameters for flash memory
US20060282610A1 (en) * 2005-06-08 2006-12-14 M-Systems Flash Disk Pioneers Ltd. Flash memory with programmable endurance
US20080091900A1 (en) * 2003-04-23 2008-04-17 Tsutomu Imai Nonvolatile memory device and data processing system
US20080222491A1 (en) * 2007-02-07 2008-09-11 Chang-Duck Lee Flash memory system for improving read performance and read method thereof
US20090268521A1 (en) * 2008-04-28 2009-10-29 Koki Ueno Non-volatile semiconductor memory device
US20090313444A1 (en) * 2006-06-28 2009-12-17 Seiko Epson Corporation Semiconductor storage apparatus managing system, semiconductor storage apparatus, host apparatus, program and method of managing semiconductor storage apparatus
US20100091548A1 (en) * 2008-10-10 2010-04-15 Seagate Technology Llc Non-Volatile Memory Array with Resistive Sense Element Block Erase and Uni-Directional Write
US20100097841A1 (en) * 2008-10-21 2010-04-22 Seagate Technology Llc Multi-Stage Parallel Data Transfer
US20100177554A1 (en) * 2008-10-20 2010-07-15 Seagate Technology Llc Bipolar cmos select device for resistive sense memory
US20100177551A1 (en) * 2009-01-13 2010-07-15 Seagate Technology Llc Bit set modes for a resistive sense memory cell array
US20100210095A1 (en) * 2008-11-07 2010-08-19 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US20110006276A1 (en) * 2009-07-13 2011-01-13 Seagate Technology Llc Schottky diode switch and memory units containing the same
US20110026307A1 (en) * 2008-10-30 2011-02-03 Seagate Technology Llc Variable resistive memory punchthrough access method
US20110058409A1 (en) * 2008-10-20 2011-03-10 Seagate Technology Llc Mram diode array and access method
US20110125956A1 (en) * 2006-11-24 2011-05-26 Sandforce Inc. Techniques for multi-memory device lifetime management
US7974119B2 (en) 2008-07-10 2011-07-05 Seagate Technology Llc Transmission gate-based spin-transfer torque memory unit
US20110167199A1 (en) * 2006-11-24 2011-07-07 Sandforce Inc. Techniques for prolonging a lifetime of memory by controlling operations that affect the lifetime of the memory
US20110176377A1 (en) * 2010-01-20 2011-07-21 Semiconductor Energy Laboratory Co., Ltd. Semiconductor memory device
KR101110901B1 (en) * 2002-10-28 2012-04-06 샌디스크 코포레이션 Wear leveling in non-volatile storage systems
US8159856B2 (en) 2009-07-07 2012-04-17 Seagate Technology Llc Bipolar select device for resistive sense memory
US8178864B2 (en) 2008-11-18 2012-05-15 Seagate Technology Llc Asymmetric barrier diode
US8203869B2 (en) 2008-12-02 2012-06-19 Seagate Technology Llc Bit line charge accumulation sensing for resistive changing memory
US8339881B2 (en) 2007-11-19 2012-12-25 Lsi Corporation Techniques for increasing a lifetime of blocks of memory
US8356152B2 (en) 2006-12-27 2013-01-15 Intel Corporation Initiative wear leveling for non-volatile memory
US8402184B2 (en) 2006-11-24 2013-03-19 Lsi Corporation Techniques for reducing memory write operations using coalescing memory buffers and difference information
US8648426B2 (en) 2010-12-17 2014-02-11 Seagate Technology Llc Tunneling transistors
US8719663B2 (en) 2010-12-12 2014-05-06 Lsi Corporation Cross-decoding for non-volatile storage
US8839073B2 (en) 2012-05-04 2014-09-16 Lsi Corporation Zero-one balance management in a solid-state disk controller
US8856431B2 (en) 2012-08-02 2014-10-07 Lsi Corporation Mixed granularity higher-level redundancy for non-volatile memory
US8856611B2 (en) 2012-08-04 2014-10-07 Lsi Corporation Soft-decision compensation for flash channel variation
US8935595B2 (en) 2010-03-12 2015-01-13 Lsi Corporation LDPC erasure decoding for flash memories
US9069703B2 (en) 2011-04-29 2015-06-30 Seagate Technology Llc Encrypted-transport solid-state disk controller
WO2015195351A1 (en) * 2014-06-16 2015-12-23 Sandisk Enterprise Ip Llc Non-volatile storage memory module with physical-to-physical address remapping
US9239754B2 (en) 2012-08-04 2016-01-19 Seagate Technology Llc Single read based soft-decision decoding of non-volatile memory
US9329948B2 (en) 2012-09-15 2016-05-03 Seagate Technology Llc Measuring cell damage for wear leveling in a non-volatile memory
US9396104B1 (en) 2010-03-22 2016-07-19 Seagate Technology, Llc Accessing compressed data of varying-sized quanta in non-volatile memory

Families Citing this family (99)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7190617B1 (en) * 1989-04-13 2007-03-13 Sandisk Corporation Flash EEprom system
US5359570A (en) * 1992-11-13 1994-10-25 Silicon Storage Technology, Inc. Solid state peripheral storage device
US7137011B1 (en) * 1993-09-01 2006-11-14 Sandisk Corporation Removable mother/daughter peripheral card
US5887145A (en) * 1993-09-01 1999-03-23 Sandisk Corporation Removable mother/daughter peripheral card
JP2669365B2 (en) * 1994-11-24 1997-10-27 日本電気株式会社 Rewritable ROM file device
JP3706167B2 (en) * 1995-02-16 2005-10-12 株式会社ルネサステクノロジ Semiconductor disk device
JP3782840B2 (en) 1995-07-14 2006-06-07 株式会社ルネサステクノロジ External storage device and memory access control method thereof
JP3604466B2 (en) * 1995-09-13 2004-12-22 株式会社ルネサステクノロジ Flash disk card
JPH09171486A (en) * 1995-10-16 1997-06-30 Seiko Epson Corp Pc card
US5893135A (en) * 1995-12-27 1999-04-06 Intel Corporation Flash memory array with two interfaces for responding to RAS and CAS signals
JPH09237162A (en) * 1996-02-23 1997-09-09 Hewlett Packard Co <Hp> Scanning data storage system, its stylus and medium abrasion managing methods and remaining life display device
JP3614173B2 (en) 1996-02-29 2005-01-26 株式会社ルネサステクノロジ Semiconductor memory device with partially defective memory
FR2748134B1 (en) * 1996-04-30 1998-06-26 Bull Cp8 METHOD AND APPARATUS FOR A FIXED POWER PROGRAM TO DEVELOP
JPH09297677A (en) * 1996-05-02 1997-11-18 Fujitsu Ltd Fifo buffer for erasing partial data group
WO1998008166A1 (en) * 1996-08-16 1998-02-26 Tokyo Electron Limited Semiconductor memory device having error detection and correction
JPH10154101A (en) * 1996-11-26 1998-06-09 Toshiba Corp Data storage system and cache controlling method applying to the system
US7023729B2 (en) * 1997-01-31 2006-04-04 Renesas Technology Corp. Microcomputer and microprocessor having flash memory operable from single external power supply
US6845046B1 (en) 1997-01-31 2005-01-18 Renesas Technology Corp. Microcomputer and microprocessor having flash memory operable from single external power supply
US5991221A (en) 1998-01-30 1999-11-23 Hitachi, Ltd. Microcomputer and microprocessor having flash memory operable from single external power supply
KR100251636B1 (en) * 1997-04-10 2000-05-01 윤종용 Memory device for connecting in a accordance with scsi
US5930167A (en) * 1997-07-30 1999-07-27 Sandisk Corporation Multi-state non-volatile flash memory capable of being its own two state write cache
KR19990019377A (en) * 1997-08-29 1999-03-15 윤종용 Flash memory auxiliary storage device and method
US5937425A (en) * 1997-10-16 1999-08-10 M-Systems Flash Disk Pioneers Ltd. Flash file system optimized for page-mode flash technologies
GB9806687D0 (en) * 1998-03-27 1998-05-27 Memory Corp Plc Memory system
US6108236A (en) * 1998-07-17 2000-08-22 Advanced Technology Materials, Inc. Smart card comprising integrated circuitry including EPROM and error check and correction system
JP2000067574A (en) * 1998-08-21 2000-03-03 Mitsubishi Electric Corp Semiconductor memory
JP3242890B2 (en) * 1998-12-16 2001-12-25 株式会社ハギワラシスコム Storage device
JP3219064B2 (en) * 1998-12-28 2001-10-15 インターナショナル・ビジネス・マシーンズ・コーポレーション Digital data authentication system
US6141249A (en) * 1999-04-01 2000-10-31 Lexar Media, Inc. Organization of blocks within a nonvolatile memory unit to effectively decrease sector write operation time
US6535949B1 (en) 1999-04-19 2003-03-18 Research In Motion Limited Portable electronic device having a log-structured file system in flash memory
KR100703680B1 (en) * 1999-10-14 2007-04-05 삼성전자주식회사 Flash file system
US6426893B1 (en) * 2000-02-17 2002-07-30 Sandisk Corporation Flash eeprom system with simultaneous multiple data sector programming and storage of physical block characteristics in other designated blocks
AU2001259342A1 (en) 2000-05-15 2001-11-26 Superspeed Software, Inc. System and method for high-speed substitute cache
US6820148B1 (en) 2000-08-17 2004-11-16 Sandisk Corporation Multiple removable non-volatile memory cards serially communicating with a host
JP4031190B2 (en) * 2000-09-29 2008-01-09 株式会社東芝 MEMORY CARD, NONVOLATILE MEMORY, NONVOLATILE MEMORY DATA WRITE METHOD AND DATA WRITE DEVICE
JP4037605B2 (en) * 2000-12-04 2008-01-23 株式会社東芝 Nonvolatile memory unit controller, memory system having the controller, and nonvolatile memory unit control method
TWI240864B (en) * 2001-06-13 2005-10-01 Hitachi Ltd Memory device
TWI246028B (en) * 2001-06-28 2005-12-21 Trek 2000 Int Ltd A portable device having biometrics-based authentication capabilities
JP2003036681A (en) * 2001-07-23 2003-02-07 Hitachi Ltd Non-volatile memory device
US6717847B2 (en) * 2001-09-17 2004-04-06 Sandisk Corporation Selective operation of a multi-state non-volatile memory system in a binary mode
US6456528B1 (en) 2001-09-17 2002-09-24 Sandisk Corporation Selective operation of a multi-state non-volatile memory system in a binary mode
JP2003140980A (en) * 2001-10-31 2003-05-16 Hitachi Ltd Recording apparatus
US6621739B2 (en) 2002-01-18 2003-09-16 Sandisk Corporation Reducing the effects of noise in non-volatile memories through multiple reads
TWI241481B (en) * 2002-06-25 2005-10-11 Lite On Technology Corp Repeated burning method of flash memory program
KR20040023843A (en) * 2002-09-12 2004-03-20 삼성전기주식회사 Apparatus and method for processing defect in memory
KR20040028469A (en) 2002-09-30 2004-04-03 엘지전자 주식회사 Method for managing a defect area on optical disc write once
US7233550B2 (en) 2002-09-30 2007-06-19 Lg Electronics Inc. Write-once optical disc, and method and apparatus for recording management information on write-once optical disc
JP4058322B2 (en) * 2002-10-07 2008-03-05 株式会社ルネサステクノロジ Memory card
EP2085971B1 (en) 2002-12-11 2014-06-04 LG Electronics Inc. Method of managing overwrite and method of recording management information on an optical disc write once
TWI314315B (en) 2003-01-27 2009-09-01 Lg Electronics Inc Optical disc of write once type, method, and apparatus for managing defect information on the optical disc
US7672204B2 (en) * 2003-01-27 2010-03-02 Lg Electronics Inc. Optical disc, method and apparatus for managing a defective area on an optical disc
WO2004068913A1 (en) * 2003-01-28 2004-08-12 Semiconductor Energy Laboratory Co., Ltd. Light emitting element and process for fabricatin the same
US20040193782A1 (en) * 2003-03-26 2004-09-30 David Bordui Nonvolatile intelligent flash cache memory
KR100526186B1 (en) 2003-04-04 2005-11-03 삼성전자주식회사 Method and apparatus for managing bad block in flash memory
US6865122B2 (en) * 2003-04-11 2005-03-08 Intel Corporation Reclaiming blocks in a block-alterable memory
RU2385509C2 (en) * 2003-05-09 2010-03-27 Эл Джи Электроникс Инк. Non-rewritable optical disk and method and device for restoration of disk control information from non-rewritable optical disk
MXPA05012044A (en) * 2003-05-09 2006-02-03 Lg Electronics Inc Write once optical disc, and method and apparatus for recovering disc management information from the write once optical disc.
US7313065B2 (en) * 2003-08-05 2007-12-25 Lg Electronics Inc. Write-once optical disc, and method and apparatus for recording/reproducing management information on/from optical disc
US7480760B2 (en) * 2003-12-17 2009-01-20 Wegener Communications, Inc. Rotational use of memory to minimize write cycles
JP2005258851A (en) * 2004-03-12 2005-09-22 Renesas Technology Corp Memory card
KR101113866B1 (en) * 2004-03-19 2012-03-02 엘지전자 주식회사 Data structure for a recording medium and method and apparatus of recording data on the recording medium
JP4209820B2 (en) 2004-07-15 2009-01-14 株式会社ハギワラシスコム Memory card system, write-once memory card used in the memory card system, system comprising host system and semiconductor storage device
US7464306B1 (en) * 2004-08-27 2008-12-09 Lexar Media, Inc. Status of overall health of nonvolatile memory
JP5144265B2 (en) * 2004-09-14 2013-02-13 エルジー エレクトロニクス インコーポレイティド Recording medium and recording / reproducing method and apparatus for recording medium
US7441067B2 (en) 2004-11-15 2008-10-21 Sandisk Corporation Cyclic flash memory wear leveling
US7315917B2 (en) * 2005-01-20 2008-01-01 Sandisk Corporation Scheduling of housekeeping operations in flash memory systems
US20060161724A1 (en) * 2005-01-20 2006-07-20 Bennett Alan D Scheduling of housekeeping operations in flash memory systems
US20060184717A1 (en) * 2005-02-17 2006-08-17 Intel Corporation Integrated circuit capable of flash memory storage management
US7543179B2 (en) * 2005-03-21 2009-06-02 Intel Corporation Error management topologies
WO2006100776A1 (en) * 2005-03-24 2006-09-28 Fujitsu Limited Memory address management by firmware
US7523381B2 (en) * 2005-09-01 2009-04-21 Micron Technology, Inc. Non-volatile memory with error detection
US7441068B2 (en) 2006-01-06 2008-10-21 Phison Electronics Corp. Flash memory and method for utilizing the same
SG134195A1 (en) * 2006-01-23 2007-08-29 Phison Electronics Corp Flash memory and method for utilizing the same
JP4804218B2 (en) * 2006-05-11 2011-11-02 株式会社日立製作所 Computer system for managing the number of writes to a storage medium and control method therefor
TWI350525B (en) 2006-08-18 2011-10-11 Realtek Semiconductor Corp Memory management apparatus and method for optical storage system
US20080091871A1 (en) * 2006-10-12 2008-04-17 Alan David Bennett Non-volatile memory with worst-case control data management
US20080091901A1 (en) * 2006-10-12 2008-04-17 Alan David Bennett Method for non-volatile memory with worst-case control data management
KR100799688B1 (en) 2007-01-03 2008-02-01 삼성전자주식회사 Memory system having back circuit and program method thereof
JP4912174B2 (en) 2007-02-07 2012-04-11 株式会社日立製作所 Storage system and storage management method
KR100888261B1 (en) * 2007-02-22 2009-03-11 삼성전자주식회사 Memory subsystem capable of using bank identification and method thereof
KR100909358B1 (en) * 2007-04-16 2009-07-24 삼성전자주식회사 Flash memory device providing reliable initialization data and method of initializing it
JP5218228B2 (en) * 2008-04-23 2013-06-26 新東工業株式会社 Conveying device and blasting device
JP5374075B2 (en) * 2008-06-06 2013-12-25 エイチジーエスティーネザーランドビーブイ Disk device and control method thereof
US20100082903A1 (en) * 2008-09-30 2010-04-01 Kabushiki Kaisha Toshiba Non-volatile semiconductor memory drive, information processing apparatus and data access control method of the non-volatile semiconductor memory drive
US8688893B2 (en) * 2009-06-23 2014-04-01 Intel Mobile Communications GmbH Memory device and memory interface
US8484414B2 (en) * 2009-08-31 2013-07-09 Hitachi, Ltd. Storage system having plurality of flash packages
US8230255B2 (en) * 2009-12-15 2012-07-24 International Business Machines Corporation Blocking write acces to memory modules of a solid state drive
US8416624B2 (en) 2010-05-21 2013-04-09 SanDisk Technologies, Inc. Erase and programming techniques to reduce the widening of state distributions in non-volatile memories
KR20120003283A (en) * 2010-07-02 2012-01-10 삼성전자주식회사 Data storage device and bad block managing method thereof
CN103377129B (en) * 2012-04-11 2016-04-06 群联电子股份有限公司 Method for writing data, Memory Controller and memorizer memory devices
KR101949671B1 (en) 2012-06-28 2019-04-25 삼성전자 주식회사 Storage device being able to increase its life-cycle and operating method thereof
US8750045B2 (en) 2012-07-27 2014-06-10 Sandisk Technologies Inc. Experience count dependent program algorithm for flash memory
TWI509615B (en) * 2012-08-03 2015-11-21 Phison Electronics Corp Data storing method, and memory controller and memory storage apparatus using the same
US10338999B2 (en) 2016-09-02 2019-07-02 International Business Machines Corporation Confirming memory marks indicating an error in computer memory
US10297335B2 (en) 2016-09-02 2019-05-21 International Business Machines Corporation Tracking address ranges for computer memory errors
US10304560B2 (en) * 2016-09-02 2019-05-28 International Business Machines Corporation Performing error correction in computer memory
US10353669B2 (en) 2016-09-02 2019-07-16 International Business Machines Corporation Managing entries in a mark table of computer memory errors
CN110444247A (en) * 2019-07-31 2019-11-12 至誉科技(武汉)有限公司 Store the test device of equipment write error error correcting capability
CN110459259A (en) * 2019-07-31 2019-11-15 至誉科技(武汉)有限公司 Store test method, system and the storage medium of equipment write error error correcting capability

Citations (52)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2840305A1 (en) 1978-09-15 1980-03-27 Siemens Ag Permanent store programming before storage of binary value - applies programming signal of specified duration to storage location and uses test interval to control duration length
DE3200872A1 (en) 1982-01-14 1983-07-21 Sartorius GmbH, 3400 Göttingen Electronic balance
US4530054A (en) 1982-03-03 1985-07-16 Sperry Corporation Processor-addressable timestamp for indicating oldest written-to cache entry not copied back to bulk memory
US4563752A (en) 1982-06-11 1986-01-07 U.S. Philips Corporation Series/parallel/series shift register memory comprising redundant parallel-connected storage registers, and display apparatus comprising a picture memory thus organized
JPS6236799A (en) 1985-08-09 1987-02-17 Hitachi Ltd Nonvolatile storage device
JPH01235075A (en) 1988-03-14 1989-09-20 Fuji Xerox Co Ltd Disk memory controller
JPH01251372A (en) 1988-03-30 1989-10-06 Toshiba Corp Magnetic disk control device
JPH01292455A (en) 1988-05-20 1989-11-24 Hitachi Ltd Semiconductor storage device
US4899272A (en) 1987-10-23 1990-02-06 Chips & Technologies, Inc. Addressing multiple types of memory devices
US4924375A (en) 1987-10-23 1990-05-08 Chips And Technologies, Inc. Page interleaved memory access
JPH02189790A (en) 1989-01-18 1990-07-25 Mitsubishi Electric Corp Dynamic semiconductor memory
JPH02292798A (en) 1989-04-13 1990-12-04 Sundisk Corp Flash eeprom system
JPH0325798A (en) 1989-06-23 1991-02-04 Ricoh Co Ltd Storage device using eeprom
JPH0330034A (en) 1989-06-28 1991-02-08 Hitachi Ltd Optical disk file managing method
JPH03127116A (en) 1989-10-12 1991-05-30 Nec Corp Extension memory device
US5043940A (en) 1988-06-08 1991-08-27 Eliyahou Harari Flash EEPROM memory systems having multistate storage cells
US5053990A (en) 1988-02-17 1991-10-01 Intel Corporation Program/erase selection for flash memory
US5065364A (en) 1989-09-15 1991-11-12 Intel Corporation Apparatus for providing block erasing in a flash EPROM
JPH03283094A (en) 1990-03-29 1991-12-13 Nec Corp Semiconductor memory
JPH04123243A (en) 1990-09-14 1992-04-23 Toshiba Corp Data writing device
EP0492106A1 (en) 1990-12-28 1992-07-01 International Business Machines Corporation Endurance management for solid state files
GB2251323A (en) 1990-12-31 1992-07-01 Intel Corp Disk emulation for a non-volatile semiconductor memory
GB2251324A (en) 1990-12-31 1992-07-01 Intel Corp File structure for a non-volatile semiconductor memory
JPH04243096A (en) 1991-01-16 1992-08-31 Fujitsu Ltd Non-volatile semiconductor memory device
WO1992018928A1 (en) 1991-04-15 1992-10-29 Bull S.A. Coupling circuit, use thereof in a card, and method
EP0522780A2 (en) 1991-07-12 1993-01-13 International Business Machines Corporation Control method for a computer memory device
JPH0528039A (en) 1991-07-22 1993-02-05 Melco:Kk Storage device
WO1993011491A1 (en) 1991-11-30 1993-06-10 Kabushiki Kaisha Toshiba Memory card device
JPH05204561A (en) 1991-11-26 1993-08-13 Hitachi Ltd Semiconductor disk having flash memory as storage medium
US5245572A (en) 1991-07-30 1993-09-14 Intel Corporation Floating gate nonvolatile memory with reading while writing capability
EP0569040A2 (en) 1992-05-08 1993-11-10 Kabushiki Kaisha Toshiba Memory card device
US5263003A (en) 1991-11-12 1993-11-16 Allen-Bradley Company, Inc. Flash memory circuit and method of operation
US5267218A (en) 1992-03-31 1993-11-30 Intel Corporation Nonvolatile memory card with a single power supply input
US5268870A (en) 1988-06-08 1993-12-07 Eliyahou Harari Flash EEPROM system and intelligent programming and erasing methods therefor
US5280447A (en) 1992-06-19 1994-01-18 Intel Corporation Floating gate nonvolatile memory with configurable erasure blocks
US5295255A (en) 1991-02-22 1994-03-15 Electronic Professional Services, Inc. Method and apparatus for programming a solid state processor with overleaved array memory modules
US5341489A (en) 1992-04-14 1994-08-23 Eastman Kodak Company Memory card with programmable interleaving
US5341339A (en) 1992-10-30 1994-08-23 Intel Corporation Method for wear leveling in a flash EEPROM memory
US5357473A (en) 1990-08-09 1994-10-18 Mitsubishi Denki Kabushiki Kaisha Semiconductor storage system including defective bit replacement
US5359569A (en) 1991-10-29 1994-10-25 Hitachi Ltd. Semiconductor memory
US5530673A (en) 1993-04-08 1996-06-25 Hitachi, Ltd. Flash memory control method and information processing system therewith
US5530828A (en) 1992-06-22 1996-06-25 Hitachi, Ltd. Semiconductor storage device including a controller for continuously writing data to and erasing data from a plurality of flash memories
US5535328A (en) 1989-04-13 1996-07-09 Sandisk Corporation Non-volatile memory system card with flash erasable sectors of EEprom cells including a mechanism for substituting defective cells
US5663901A (en) 1991-04-11 1997-09-02 Sandisk Corporation Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
US5689676A (en) 1988-04-28 1997-11-18 Sony Corporation Sequential EEPROM writing apparatus which sequentially and repetitively replaces a head position pointer with a last position pointer
US5696929A (en) 1995-10-03 1997-12-09 Intel Corporation Flash EEPROM main memory in a computer system
US5696917A (en) 1994-06-03 1997-12-09 Intel Corporation Method and apparatus for performing burst read operations in an asynchronous nonvolatile memory
US5734887A (en) * 1995-09-29 1998-03-31 International Business Machines Corporation Method and apparatus for logical data access to a physical relational database
US5737764A (en) 1995-03-15 1998-04-07 Texas Instruments Incorporated Generation of memory column addresses using memory array type bits in a control register of a computer system
US6081447A (en) * 1991-09-13 2000-06-27 Western Digital Corporation Wear leveling techniques for flash EEPROM systems
US6131139A (en) * 1996-01-25 2000-10-10 Tokyo Electron Limited Apparatus and method of simultaneously reading and writing data in a semiconductor device having a plurality of flash memories
JP3127116B2 (en) 1996-03-05 2001-01-22 みかど化工株式会社 Agricultural film

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5437020A (en) * 1992-10-03 1995-07-25 Intel Corporation Method and circuitry for detecting lost sectors of data in a solid state memory disk
JP3105092B2 (en) * 1992-10-06 2000-10-30 株式会社東芝 Semiconductor memory device

Patent Citations (63)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2840305A1 (en) 1978-09-15 1980-03-27 Siemens Ag Permanent store programming before storage of binary value - applies programming signal of specified duration to storage location and uses test interval to control duration length
DE3200872A1 (en) 1982-01-14 1983-07-21 Sartorius GmbH, 3400 Göttingen Electronic balance
US4530054A (en) 1982-03-03 1985-07-16 Sperry Corporation Processor-addressable timestamp for indicating oldest written-to cache entry not copied back to bulk memory
US4563752A (en) 1982-06-11 1986-01-07 U.S. Philips Corporation Series/parallel/series shift register memory comprising redundant parallel-connected storage registers, and display apparatus comprising a picture memory thus organized
JPS6236799A (en) 1985-08-09 1987-02-17 Hitachi Ltd Nonvolatile storage device
US4924375A (en) 1987-10-23 1990-05-08 Chips And Technologies, Inc. Page interleaved memory access
US4899272A (en) 1987-10-23 1990-02-06 Chips & Technologies, Inc. Addressing multiple types of memory devices
US5053990A (en) 1988-02-17 1991-10-01 Intel Corporation Program/erase selection for flash memory
JPH01235075A (en) 1988-03-14 1989-09-20 Fuji Xerox Co Ltd Disk memory controller
JPH01251372A (en) 1988-03-30 1989-10-06 Toshiba Corp Magnetic disk control device
US5689676A (en) 1988-04-28 1997-11-18 Sony Corporation Sequential EEPROM writing apparatus which sequentially and repetitively replaces a head position pointer with a last position pointer
JPH01292455A (en) 1988-05-20 1989-11-24 Hitachi Ltd Semiconductor storage device
US5043940A (en) 1988-06-08 1991-08-27 Eliyahou Harari Flash EEPROM memory systems having multistate storage cells
US5268870A (en) 1988-06-08 1993-12-07 Eliyahou Harari Flash EEPROM system and intelligent programming and erasing methods therefor
JPH02189790A (en) 1989-01-18 1990-07-25 Mitsubishi Electric Corp Dynamic semiconductor memory
EP0392895B1 (en) 1989-04-13 1995-12-13 Sundisk Corporation Flash EEprom system
US5535328A (en) 1989-04-13 1996-07-09 Sandisk Corporation Non-volatile memory system card with flash erasable sectors of EEprom cells including a mechanism for substituting defective cells
US5297148A (en) 1989-04-13 1994-03-22 Sundisk Corporation Flash eeprom system
US5418752A (en) 1989-04-13 1995-05-23 Sundisk Corporation Flash EEPROM system with erase sector select
US5671229A (en) 1989-04-13 1997-09-23 Sandisk Corporation Flash eeprom system with defect handling
JPH02292798A (en) 1989-04-13 1990-12-04 Sundisk Corp Flash eeprom system
US5719808A (en) 1989-04-13 1998-02-17 Sandisk Corporation Flash EEPROM system
JPH0325798A (en) 1989-06-23 1991-02-04 Ricoh Co Ltd Storage device using eeprom
JPH0330034A (en) 1989-06-28 1991-02-08 Hitachi Ltd Optical disk file managing method
US5065364A (en) 1989-09-15 1991-11-12 Intel Corporation Apparatus for providing block erasing in a flash EPROM
JPH03127116A (en) 1989-10-12 1991-05-30 Nec Corp Extension memory device
JPH03283094A (en) 1990-03-29 1991-12-13 Nec Corp Semiconductor memory
US5357473A (en) 1990-08-09 1994-10-18 Mitsubishi Denki Kabushiki Kaisha Semiconductor storage system including defective bit replacement
JPH04123243A (en) 1990-09-14 1992-04-23 Toshiba Corp Data writing device
EP0492106A1 (en) 1990-12-28 1992-07-01 International Business Machines Corporation Endurance management for solid state files
GB2251324A (en) 1990-12-31 1992-07-01 Intel Corp File structure for a non-volatile semiconductor memory
JPH05241741A (en) 1990-12-31 1993-09-21 Intel Corp Non-volatile semiconductor memory and computer system using this
GB2251323A (en) 1990-12-31 1992-07-01 Intel Corp Disk emulation for a non-volatile semiconductor memory
JPH04243096A (en) 1991-01-16 1992-08-31 Fujitsu Ltd Non-volatile semiconductor memory device
US5295255A (en) 1991-02-22 1994-03-15 Electronic Professional Services, Inc. Method and apparatus for programming a solid state processor with overleaved array memory modules
US5663901A (en) 1991-04-11 1997-09-02 Sandisk Corporation Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
WO1992018928A1 (en) 1991-04-15 1992-10-29 Bull S.A. Coupling circuit, use thereof in a card, and method
EP0522780A2 (en) 1991-07-12 1993-01-13 International Business Machines Corporation Control method for a computer memory device
JPH0527924A (en) 1991-07-12 1993-02-05 Internatl Business Mach Corp <Ibm> External storage system using semiconductor memory and control method thereof
JPH0528039A (en) 1991-07-22 1993-02-05 Melco:Kk Storage device
US5245572A (en) 1991-07-30 1993-09-14 Intel Corporation Floating gate nonvolatile memory with reading while writing capability
US6081447A (en) * 1991-09-13 2000-06-27 Western Digital Corporation Wear leveling techniques for flash EEPROM systems
US5359569A (en) 1991-10-29 1994-10-25 Hitachi Ltd. Semiconductor memory
US5263003A (en) 1991-11-12 1993-11-16 Allen-Bradley Company, Inc. Flash memory circuit and method of operation
JPH05204561A (en) 1991-11-26 1993-08-13 Hitachi Ltd Semiconductor disk having flash memory as storage medium
WO1993011491A1 (en) 1991-11-30 1993-06-10 Kabushiki Kaisha Toshiba Memory card device
EP0615193A1 (en) 1991-11-30 1994-09-14 Kabushiki Kaisha Toshiba Memory card device
US5267218A (en) 1992-03-31 1993-11-30 Intel Corporation Nonvolatile memory card with a single power supply input
US5341489A (en) 1992-04-14 1994-08-23 Eastman Kodak Company Memory card with programmable interleaving
EP0569040A2 (en) 1992-05-08 1993-11-10 Kabushiki Kaisha Toshiba Memory card device
US5280447A (en) 1992-06-19 1994-01-18 Intel Corporation Floating gate nonvolatile memory with configurable erasure blocks
US5530828A (en) 1992-06-22 1996-06-25 Hitachi, Ltd. Semiconductor storage device including a controller for continuously writing data to and erasing data from a plurality of flash memories
US5341339A (en) 1992-10-30 1994-08-23 Intel Corporation Method for wear leveling in a flash EEPROM memory
US5862083A (en) 1993-04-08 1999-01-19 Hitachi, Ltd. Information processing system
US5530673A (en) 1993-04-08 1996-06-25 Hitachi, Ltd. Flash memory control method and information processing system therewith
US5696917A (en) 1994-06-03 1997-12-09 Intel Corporation Method and apparatus for performing burst read operations in an asynchronous nonvolatile memory
US5737764A (en) 1995-03-15 1998-04-07 Texas Instruments Incorporated Generation of memory column addresses using memory array type bits in a control register of a computer system
US5778425A (en) 1995-03-15 1998-07-07 Texas Instruments Incorporated Electronic system having a first level write through cache memory and smaller second-level write-back cache memory and method of operating the same
US5805854A (en) 1995-03-15 1998-09-08 Texas Instruments Incorporated System and process for memory column address organization in a computer system
US5734887A (en) * 1995-09-29 1998-03-31 International Business Machines Corporation Method and apparatus for logical data access to a physical relational database
US5696929A (en) 1995-10-03 1997-12-09 Intel Corporation Flash EEPROM main memory in a computer system
US6131139A (en) * 1996-01-25 2000-10-10 Tokyo Electron Limited Apparatus and method of simultaneously reading and writing data in a semiconductor device having a plurality of flash memories
JP3127116B2 (en) 1996-03-05 2001-01-22 みかど化工株式会社 Agricultural film

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
Communications of the Association for Computing Machinery, "Asymmetric Memory Hierarchies", vol. 16, No. 4, Apr., 1973, pp. 213-222.
Computer Technology Review, "Flash Memory for Top Speeds in Mobile Computing", vol. 12, No. 7, Jun. 1992, pp. 36-37.
Fujio Masuoka "256K bit EEPROM going as far as substituting with the ultraviolet rays erasing type EPROM-just providing erasing gates with the EPROM", Nikkei Electronics, 1985, Jul. 29, No. 374, pp. 195-209; Nikkei-MacGraw-Hill, Inc.
Patent Abstracts of Japan, vol. 10, No. 30, Feb. 5, 1986.

Cited By (136)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030110411A1 (en) * 1989-04-13 2003-06-12 Eliyahou Harari Flash EEprom system
US20080106939A1 (en) * 1991-11-26 2008-05-08 Hajim Yamagami Storage device employing a flash memory
US20070076507A1 (en) * 1991-11-26 2007-04-05 Hajime Yamagami Storage device employing a flash memory
US8031536B2 (en) 1991-11-26 2011-10-04 S4, Inc. Storage device employing a flash memory
US7715243B2 (en) 1991-11-26 2010-05-11 S4, Inc. Storage device employing a flash memory
US7082510B2 (en) 1991-11-26 2006-07-25 Renesas Technology Corp. Storage device employing a flash memory
US7123519B2 (en) * 1991-11-26 2006-10-17 Renesas Technology Corp. Storage device employing a flash memory
US7006386B2 (en) 1991-11-26 2006-02-28 Renesas Technology Corp. Storage device employing a flash memory
US7447072B2 (en) 1991-11-26 2008-11-04 Solid State Storage Solutions Llc Storage device employing a flash memory
US7379379B2 (en) 1991-11-26 2008-05-27 Solid State Storage Solutions Llc Storage device employing a flash memory
US7327624B2 (en) 1991-11-26 2008-02-05 Solid State Storage Solutions, Llc Storage device employing a flash memory
US20050162902A1 (en) * 1991-11-26 2005-07-28 Hajime Yamagami Storage device employing a flash memory
US20050162899A1 (en) * 1991-11-26 2005-07-28 Hajime Yamagami Storage device employing a flash memory
US20050166088A1 (en) * 1991-11-26 2005-07-28 Hajime Yamagami Storage device employing a flash memory
US7064995B2 (en) * 1991-11-26 2006-06-20 Renesas Technology Corp. Storage device employing a flash memory
US20050162901A1 (en) * 1991-11-26 2005-07-28 Hajime Yamagami Storage device employing a flash memory
US6925012B2 (en) * 1991-11-26 2005-08-02 Renesas Technology Corp. Storage device employing a flash memory
US20050169045A1 (en) * 1991-11-26 2005-08-04 Hajime Yamagami Storage device employing a flash memory
US20070058475A1 (en) * 1991-11-26 2007-03-15 Hajime Yamagami Storage device employing a flash memory
US7184320B2 (en) 1991-11-26 2007-02-27 Renesas Technology Corp. Storage device employing a flash memory
US7154805B2 (en) 1991-11-26 2006-12-26 Renesas Technology Corp. Storage device employing a flash memory
US20050289389A1 (en) * 1991-11-26 2005-12-29 Hajime Yamagami Storage device employing a flash memory
US20050162900A1 (en) * 1991-11-26 2005-07-28 Hajime Yamagami Storage device employing a flash memory
US7002851B2 (en) 1991-11-26 2006-02-21 Renesas Technology Corp. Storage device employing a flash memory
US20040208060A1 (en) * 1991-11-26 2004-10-21 Hajime Yamagami Storage device employing a flash memory
US7516903B2 (en) 2000-04-28 2009-04-14 Renesas Technology Corp. IC card
US20060183355A1 (en) * 2000-04-28 2006-08-17 Renesas Technology Corp. IC card
US20090181721A1 (en) * 2000-04-28 2009-07-16 Renesas Technology Corp. Ic card
US20050198465A1 (en) * 2000-10-13 2005-09-08 Sony Corporation Data managing method for memory apparatus
US20050246573A1 (en) * 2000-10-13 2005-11-03 Sony Corporation Data managing method for memory apparatus
US6889287B2 (en) * 2000-10-13 2005-05-03 Sony Corporation Data management method for memory device
US7296119B2 (en) 2000-10-13 2007-11-13 Sony Corporation Data managing method for memory apparatus
US7284090B2 (en) 2000-10-13 2007-10-16 Sony Corporation Data managing method for memory apparatus
US7281090B2 (en) 2000-10-13 2007-10-09 Sony Corporation Data managing method for memory apparatus
US20050198463A1 (en) * 2000-10-13 2005-09-08 Sony Corporation Data managing method for memory apparatus
US6771979B2 (en) * 2000-10-26 2004-08-03 Renesas Technology Corp. Mobile telephone
US20020052217A1 (en) * 2000-10-26 2002-05-02 Mitsubishi Denki Kabushiki Kaisha Mobile telephone
US7062602B1 (en) 2001-04-09 2006-06-13 Matrix Semiconductor, Inc. Method for reading data in a write-once memory device using a write-many file system
US6895490B1 (en) * 2001-04-09 2005-05-17 Matrix Semiconductor, Inc. Method for making a write-once memory device read compatible with a write-many file system
US6996660B1 (en) 2001-04-09 2006-02-07 Matrix Semiconductor, Inc. Memory device and method for storing and reading data in a write-once memory array
US7003619B1 (en) 2001-04-09 2006-02-21 Matrix Semiconductor, Inc. Memory device and method for storing and reading a file system structure in a write-once memory array
US6542407B1 (en) * 2002-01-18 2003-04-01 Sandisk Corporation Techniques of recovering data from memory cells affected by field coupling with adjacent memory cells
US6847553B2 (en) 2002-01-18 2005-01-25 Sandisk Corporation Techniques of recovering data from memory cells affected by field coupling with adjacent memory cells
US7102924B2 (en) 2002-01-18 2006-09-05 Sandisk Corporation Techniques of recovering data from memory cells affected by field coupling with adjacent memory cells
US20050117401A1 (en) * 2002-01-18 2005-06-02 Jian Chen Techniques of recovering data from memory cells affected by field coupling with adjacent memory cells
US20040139310A1 (en) * 2002-01-31 2004-07-15 Akiyoshi Maeda Information processing apparatus, memory management apparatus, memory management method, and information processing method
US7418436B2 (en) 2002-01-31 2008-08-26 Matsushita Electric Industrial Co., Ltd. Information processing apparatus, memory management apparatus, memory management method, and information processing method
KR101110901B1 (en) * 2002-10-28 2012-04-06 샌디스크 코포레이션 Wear leveling in non-volatile storage systems
US7051251B2 (en) 2002-12-20 2006-05-23 Matrix Semiconductor, Inc. Method for storing data in a write-once memory array using a write-many file system
US20040123064A1 (en) * 2002-12-20 2004-06-24 Moore Christopher S. Method for storing data in a write-once memory array using a write-many file system
US20080091900A1 (en) * 2003-04-23 2008-04-17 Tsutomu Imai Nonvolatile memory device and data processing system
US20070208908A1 (en) * 2004-08-24 2007-09-06 Moore Christopher S Method and apparatus for using a one-time or few-time programmable memory with a host device designed for erasable/rewriteable memory
US7861058B2 (en) 2004-08-24 2010-12-28 Sandisk 3D Llc Method and apparatus for using a one-time or few-time programmable memory with a host device designed for erasable/rewriteable memory
US20110047416A1 (en) * 2004-08-24 2011-02-24 Moore Christopher S Method and Apparatus for Using a One-Time or Few-Time Programmable Memory with a Host Device Designed for Erasable-Rewriteable Memory
US20060047920A1 (en) * 2004-08-24 2006-03-02 Matrix Semiconductor, Inc. Method and apparatus for using a one-time or few-time programmable memory with a host device designed for erasable/rewriteable memory
US20070208907A1 (en) * 2004-08-24 2007-09-06 Moore Christopher S Method and apparatus for using a one-time or few-time programmable memory with a host device designed for erasable/rewriteable memory
US8209476B2 (en) 2004-08-24 2012-06-26 Sandisk 3D Llc Method and apparatus for using a one-time or few-time programmable memory with a host device designed for erasable-rewriteable memory
US7689805B2 (en) 2004-08-24 2010-03-30 Sandisk 3D Llc Method and apparatus for using a one-time or few-time programmable memory with a host device designed for erasable/rewriteable memory
US7398348B2 (en) 2004-08-24 2008-07-08 Sandisk 3D Llc Method and apparatus for using a one-time or few-time programmable memory with a host device designed for erasable/rewritable memory
US20060253644A1 (en) * 2005-05-03 2006-11-09 Stefano Surico Method and system for configuring parameters for flash memory
US7181565B2 (en) 2005-05-03 2007-02-20 Atmel Corporation Method and system for configuring parameters for flash memory
US7249215B2 (en) 2005-05-03 2007-07-24 Atmel Corporation System for configuring parameters for a flash memory
KR101110785B1 (en) * 2005-06-08 2012-02-24 샌디스크 아이엘 엘티디 Flash memory with programmable endurance
US20060282610A1 (en) * 2005-06-08 2006-12-14 M-Systems Flash Disk Pioneers Ltd. Flash memory with programmable endurance
US20090313444A1 (en) * 2006-06-28 2009-12-17 Seiko Epson Corporation Semiconductor storage apparatus managing system, semiconductor storage apparatus, host apparatus, program and method of managing semiconductor storage apparatus
US7962807B2 (en) 2006-06-28 2011-06-14 Seiko Epson Corporation Semiconductor storage apparatus managing system, semiconductor storage apparatus, host apparatus, program and method of managing semiconductor storage apparatus
US8230164B2 (en) 2006-11-24 2012-07-24 Lsi Corporation Techniques for multi-memory device lifetime management
US20110167199A1 (en) * 2006-11-24 2011-07-07 Sandforce Inc. Techniques for prolonging a lifetime of memory by controlling operations that affect the lifetime of the memory
US20110125956A1 (en) * 2006-11-24 2011-05-26 Sandforce Inc. Techniques for multi-memory device lifetime management
US8230183B2 (en) 2006-11-24 2012-07-24 Lsi Corporation Techniques for prolonging a lifetime of memory by controlling operations that affect the lifetime of the memory
US8402184B2 (en) 2006-11-24 2013-03-19 Lsi Corporation Techniques for reducing memory write operations using coalescing memory buffers and difference information
US8356152B2 (en) 2006-12-27 2013-01-15 Intel Corporation Initiative wear leveling for non-volatile memory
US20080222491A1 (en) * 2007-02-07 2008-09-11 Chang-Duck Lee Flash memory system for improving read performance and read method thereof
US8339881B2 (en) 2007-11-19 2012-12-25 Lsi Corporation Techniques for increasing a lifetime of blocks of memory
US8310873B2 (en) 2008-04-28 2012-11-13 Kabushiki Kaisha Toshiba Non-volatile semiconductor memory device
US8081512B2 (en) 2008-04-28 2011-12-20 Kabushiki Kaisha Toshiba Non-volatile semiconductor memory device
US20090268521A1 (en) * 2008-04-28 2009-10-29 Koki Ueno Non-volatile semiconductor memory device
US8199563B2 (en) 2008-07-10 2012-06-12 Seagate Technology Llc Transmission gate-based spin-transfer torque memory unit
US7974119B2 (en) 2008-07-10 2011-07-05 Seagate Technology Llc Transmission gate-based spin-transfer torque memory unit
US8416615B2 (en) 2008-07-10 2013-04-09 Seagate Technology Llc Transmission gate-based spin-transfer torque memory unit
US7885097B2 (en) 2008-10-10 2011-02-08 Seagate Technology Llc Non-volatile memory array with resistive sense element block erase and uni-directional write
US8213259B2 (en) 2008-10-10 2012-07-03 Seagate Technology Llc Non-volatile memory cell with resistive sense element block erase and uni-directional write
US20110026305A1 (en) * 2008-10-10 2011-02-03 Seagate Technology Llc Non-Volatile Memory Array With Resistive Sense Element Block Erase and Uni-Directional Write
US20100091548A1 (en) * 2008-10-10 2010-04-15 Seagate Technology Llc Non-Volatile Memory Array with Resistive Sense Element Block Erase and Uni-Directional Write
US20100177554A1 (en) * 2008-10-20 2010-07-15 Seagate Technology Llc Bipolar cmos select device for resistive sense memory
US20110058409A1 (en) * 2008-10-20 2011-03-10 Seagate Technology Llc Mram diode array and access method
US9030867B2 (en) 2008-10-20 2015-05-12 Seagate Technology Llc Bipolar CMOS select device for resistive sense memory
US7936580B2 (en) 2008-10-20 2011-05-03 Seagate Technology Llc MRAM diode array and access method
US8514605B2 (en) 2008-10-20 2013-08-20 Seagate Technology Llc MRAM diode array and access method
US8289746B2 (en) 2008-10-20 2012-10-16 Seagate Technology Llc MRAM diode array and access method
US20100097841A1 (en) * 2008-10-21 2010-04-22 Seagate Technology Llc Multi-Stage Parallel Data Transfer
US8045412B2 (en) 2008-10-21 2011-10-25 Seagate Technology Llc Multi-stage parallel data transfer
US7936583B2 (en) 2008-10-30 2011-05-03 Seagate Technology Llc Variable resistive memory punchthrough access method
US20110156115A1 (en) * 2008-10-30 2011-06-30 Seagate Technology Llc Apparatus for variable resistive memory punchthrough access method
US20110026307A1 (en) * 2008-10-30 2011-02-03 Seagate Technology Llc Variable resistive memory punchthrough access method
US20110058404A1 (en) * 2008-10-30 2011-03-10 Seagate Technology Llc Variable resistive memory punchthrough access method
US8098510B2 (en) 2008-10-30 2012-01-17 Seagate Technology Llc Variable resistive memory punchthrough access method
US8199558B2 (en) 2008-10-30 2012-06-12 Seagate Technology Llc Apparatus for variable resistive memory punchthrough access method
US8508981B2 (en) 2008-10-30 2013-08-13 Seagate Technology Llc Apparatus for variable resistive memory punchthrough access method
US7961497B2 (en) 2008-10-30 2011-06-14 Seagate Technology Llc Variable resistive memory punchthrough access method
US20100210095A1 (en) * 2008-11-07 2010-08-19 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US7935619B2 (en) 2008-11-07 2011-05-03 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US8072014B2 (en) 2008-11-07 2011-12-06 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US8508980B2 (en) 2008-11-07 2013-08-13 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US20110032748A1 (en) * 2008-11-07 2011-02-10 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US8178864B2 (en) 2008-11-18 2012-05-15 Seagate Technology Llc Asymmetric barrier diode
US8638597B2 (en) 2008-12-02 2014-01-28 Seagate Technology Llc Bit line charge accumulation sensing for resistive changing memory
US8203869B2 (en) 2008-12-02 2012-06-19 Seagate Technology Llc Bit line charge accumulation sensing for resistive changing memory
US20100177551A1 (en) * 2009-01-13 2010-07-15 Seagate Technology Llc Bit set modes for a resistive sense memory cell array
US8934281B2 (en) 2009-01-13 2015-01-13 Seagate Technology Llc Bit set modes for a resistive sense memory cell array
US8040713B2 (en) 2009-01-13 2011-10-18 Seagate Technology Llc Bit set modes for a resistive sense memory cell array
US8159856B2 (en) 2009-07-07 2012-04-17 Seagate Technology Llc Bipolar select device for resistive sense memory
US8514608B2 (en) 2009-07-07 2013-08-20 Seagate Technology Llc Bipolar select device for resistive sense memory
US20110006276A1 (en) * 2009-07-13 2011-01-13 Seagate Technology Llc Schottky diode switch and memory units containing the same
US8288749B2 (en) 2009-07-13 2012-10-16 Seagate Technology Llc Schottky diode switch and memory units containing the same
US8158964B2 (en) 2009-07-13 2012-04-17 Seagate Technology Llc Schottky diode switch and memory units containing the same
US8198181B1 (en) 2009-07-13 2012-06-12 Seagate Technology Llc Schottky diode switch and memory units containing the same
US8514642B2 (en) 2010-01-20 2013-08-20 Semiconductor Energy Laboratory Co., Ltd. Semiconductor memory device
US20110176377A1 (en) * 2010-01-20 2011-07-21 Semiconductor Energy Laboratory Co., Ltd. Semiconductor memory device
US8935595B2 (en) 2010-03-12 2015-01-13 Lsi Corporation LDPC erasure decoding for flash memories
US9396104B1 (en) 2010-03-22 2016-07-19 Seagate Technology, Llc Accessing compressed data of varying-sized quanta in non-volatile memory
US8719663B2 (en) 2010-12-12 2014-05-06 Lsi Corporation Cross-decoding for non-volatile storage
US8648426B2 (en) 2010-12-17 2014-02-11 Seagate Technology Llc Tunneling transistors
US9760502B2 (en) 2011-04-29 2017-09-12 Seagate Technology Llc Encrypted transport solid-state disk controller
US9069703B2 (en) 2011-04-29 2015-06-30 Seagate Technology Llc Encrypted-transport solid-state disk controller
US8839073B2 (en) 2012-05-04 2014-09-16 Lsi Corporation Zero-one balance management in a solid-state disk controller
US9430154B2 (en) 2012-05-04 2016-08-30 Seagate Technology Llc Zero-one balance management in a solid-state disk controller
US10002046B2 (en) 2012-05-04 2018-06-19 Seagate Technology Llc Zero-one balance management in a solid-state disk controller
TWI612524B (en) * 2012-05-04 2018-01-21 Lsi公司 Method of controlling a memory device, device coupled to an external non-volatile memory, and non-transitory computer readable medium
US8856431B2 (en) 2012-08-02 2014-10-07 Lsi Corporation Mixed granularity higher-level redundancy for non-volatile memory
US8856611B2 (en) 2012-08-04 2014-10-07 Lsi Corporation Soft-decision compensation for flash channel variation
US9239754B2 (en) 2012-08-04 2016-01-19 Seagate Technology Llc Single read based soft-decision decoding of non-volatile memory
US9329948B2 (en) 2012-09-15 2016-05-03 Seagate Technology Llc Measuring cell damage for wear leveling in a non-volatile memory
WO2015195351A1 (en) * 2014-06-16 2015-12-23 Sandisk Enterprise Ip Llc Non-volatile storage memory module with physical-to-physical address remapping
US9653184B2 (en) 2014-06-16 2017-05-16 Sandisk Technologies Llc Non-volatile memory module with physical-to-physical address remapping
CN106463181A (en) * 2014-06-16 2017-02-22 桑迪士克科技有限责任公司 Non-volatile storage memory module with physical-to-physical address remapping

Also Published As

Publication number Publication date
TW261687B (en) 1995-11-01
EP0548564A2 (en) 1993-06-30
EP0548564B1 (en) 1998-11-04
KR960012360B1 (en) 1996-09-18
DE69227499D1 (en) 1998-12-10
US6130837A (en) 2000-10-10
US5644539A (en) 1997-07-01
EP0548564A3 (en) 1993-08-04
KR930010981A (en) 1993-06-23
DE69227499T2 (en) 1999-06-24

Similar Documents

Publication Publication Date Title
US6341085B1 (en) Storage device employing a flash memory
US6788609B2 (en) Storage device employing a flash memory
US5946714A (en) Semiconductor storage device utilizing address management tables and table state maps for managing data storage and retrieval
US8503235B2 (en) Nonvolatile memory with faulty cell registration
JP3407317B2 (en) Storage device using flash memory
US20020194451A1 (en) Memory controller, flash memory system employing memory controller and method for controlling flash memory device
JPH05204561A (en) Semiconductor disk having flash memory as storage medium
JPH05150913A (en) Silicon disk with flash memory as storage medium
US5479609A (en) Solid state peripheral storage device having redundent mapping memory algorithm
JP3609739B2 (en) Semiconductor memory device
JPH09198201A (en) Semiconductor disk device and method for controlling number of rewriting thereof

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: RENESAS TECHNOLOGY CORP., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HITACHI, LTD.;REEL/FRAME:016386/0502

Effective date: 20050316

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: SOLID STATE STORAGE SOLUTIONS LLC, WISCONSIN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RENESAS TECHNOLOGY CORP.;REEL/FRAME:019773/0294

Effective date: 20070808

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: SOLID STATE STORAGE SOLUTIONS, INC.,TEXAS

Free format text: CHANGE OF NAME;ASSIGNOR:SOLID STATE STORAGE SOLUTIONS LLC;REEL/FRAME:024265/0084

Effective date: 20090930

Owner name: SOLID STATE STORAGE SOLUTIONS, INC., TEXAS

Free format text: CHANGE OF NAME;ASSIGNOR:SOLID STATE STORAGE SOLUTIONS LLC;REEL/FRAME:024265/0084

Effective date: 20090930

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: ACACIA RESEARCH GROUP LLC, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SOLID STATE STORAGE SOLUTIONS, INC.;REEL/FRAME:040886/0619

Effective date: 20151228

AS Assignment

Owner name: EMERGENCE MEMORY SOLUTIONS LLC, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ACACIA RESEARCH GROUP LLC;REEL/FRAME:041176/0010

Effective date: 20161212